rockchip_saradc.c 7.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * Rockchip Successive Approximation Register (SAR) A/D Converter
  3. * Copyright (C) 2014 ROCKCHIP, Inc.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/of.h>
  20. #include <linux/clk.h>
  21. #include <linux/completion.h>
  22. #include <linux/regulator/consumer.h>
  23. #include <linux/iio/iio.h>
  24. #define SARADC_DATA 0x00
  25. #define SARADC_DATA_MASK 0x3ff
  26. #define SARADC_STAS 0x04
  27. #define SARADC_STAS_BUSY BIT(0)
  28. #define SARADC_CTRL 0x08
  29. #define SARADC_CTRL_IRQ_STATUS BIT(6)
  30. #define SARADC_CTRL_IRQ_ENABLE BIT(5)
  31. #define SARADC_CTRL_POWER_CTRL BIT(3)
  32. #define SARADC_CTRL_CHN_MASK 0x7
  33. #define SARADC_DLY_PU_SOC 0x0c
  34. #define SARADC_DLY_PU_SOC_MASK 0x3f
  35. #define SARADC_BITS 10
  36. #define SARADC_TIMEOUT msecs_to_jiffies(100)
  37. struct rockchip_saradc {
  38. void __iomem *regs;
  39. struct clk *pclk;
  40. struct clk *clk;
  41. struct completion completion;
  42. struct regulator *vref;
  43. u16 last_val;
  44. };
  45. static int rockchip_saradc_read_raw(struct iio_dev *indio_dev,
  46. struct iio_chan_spec const *chan,
  47. int *val, int *val2, long mask)
  48. {
  49. struct rockchip_saradc *info = iio_priv(indio_dev);
  50. int ret;
  51. switch (mask) {
  52. case IIO_CHAN_INFO_RAW:
  53. mutex_lock(&indio_dev->mlock);
  54. reinit_completion(&info->completion);
  55. /* 8 clock periods as delay between power up and start cmd */
  56. writel_relaxed(8, info->regs + SARADC_DLY_PU_SOC);
  57. /* Select the channel to be used and trigger conversion */
  58. writel(SARADC_CTRL_POWER_CTRL
  59. | (chan->channel & SARADC_CTRL_CHN_MASK)
  60. | SARADC_CTRL_IRQ_ENABLE,
  61. info->regs + SARADC_CTRL);
  62. if (!wait_for_completion_timeout(&info->completion,
  63. SARADC_TIMEOUT)) {
  64. writel_relaxed(0, info->regs + SARADC_CTRL);
  65. mutex_unlock(&indio_dev->mlock);
  66. return -ETIMEDOUT;
  67. }
  68. *val = info->last_val;
  69. mutex_unlock(&indio_dev->mlock);
  70. return IIO_VAL_INT;
  71. case IIO_CHAN_INFO_SCALE:
  72. ret = regulator_get_voltage(info->vref);
  73. if (ret < 0) {
  74. dev_err(&indio_dev->dev, "failed to get voltage\n");
  75. return ret;
  76. }
  77. *val = ret / 1000;
  78. *val2 = SARADC_BITS;
  79. return IIO_VAL_FRACTIONAL_LOG2;
  80. default:
  81. return -EINVAL;
  82. }
  83. }
  84. static irqreturn_t rockchip_saradc_isr(int irq, void *dev_id)
  85. {
  86. struct rockchip_saradc *info = (struct rockchip_saradc *)dev_id;
  87. /* Read value */
  88. info->last_val = readl_relaxed(info->regs + SARADC_DATA);
  89. info->last_val &= SARADC_DATA_MASK;
  90. /* Clear irq & power down adc */
  91. writel_relaxed(0, info->regs + SARADC_CTRL);
  92. complete(&info->completion);
  93. return IRQ_HANDLED;
  94. }
  95. static const struct iio_info rockchip_saradc_iio_info = {
  96. .read_raw = rockchip_saradc_read_raw,
  97. .driver_module = THIS_MODULE,
  98. };
  99. #define ADC_CHANNEL(_index, _id) { \
  100. .type = IIO_VOLTAGE, \
  101. .indexed = 1, \
  102. .channel = _index, \
  103. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  104. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE), \
  105. .datasheet_name = _id, \
  106. }
  107. static const struct iio_chan_spec rockchip_saradc_iio_channels[] = {
  108. ADC_CHANNEL(0, "adc0"),
  109. ADC_CHANNEL(1, "adc1"),
  110. ADC_CHANNEL(2, "adc2"),
  111. };
  112. static int rockchip_saradc_probe(struct platform_device *pdev)
  113. {
  114. struct rockchip_saradc *info = NULL;
  115. struct device_node *np = pdev->dev.of_node;
  116. struct iio_dev *indio_dev = NULL;
  117. struct resource *mem;
  118. int ret;
  119. int irq;
  120. if (!np)
  121. return -ENODEV;
  122. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*info));
  123. if (!indio_dev) {
  124. dev_err(&pdev->dev, "failed allocating iio device\n");
  125. return -ENOMEM;
  126. }
  127. info = iio_priv(indio_dev);
  128. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  129. info->regs = devm_ioremap_resource(&pdev->dev, mem);
  130. if (IS_ERR(info->regs))
  131. return PTR_ERR(info->regs);
  132. init_completion(&info->completion);
  133. irq = platform_get_irq(pdev, 0);
  134. if (irq < 0) {
  135. dev_err(&pdev->dev, "no irq resource?\n");
  136. return irq;
  137. }
  138. ret = devm_request_irq(&pdev->dev, irq, rockchip_saradc_isr,
  139. 0, dev_name(&pdev->dev), info);
  140. if (ret < 0) {
  141. dev_err(&pdev->dev, "failed requesting irq %d\n", irq);
  142. return ret;
  143. }
  144. info->pclk = devm_clk_get(&pdev->dev, "apb_pclk");
  145. if (IS_ERR(info->pclk)) {
  146. dev_err(&pdev->dev, "failed to get pclk\n");
  147. return PTR_ERR(info->pclk);
  148. }
  149. info->clk = devm_clk_get(&pdev->dev, "saradc");
  150. if (IS_ERR(info->clk)) {
  151. dev_err(&pdev->dev, "failed to get adc clock\n");
  152. return PTR_ERR(info->clk);
  153. }
  154. info->vref = devm_regulator_get(&pdev->dev, "vref");
  155. if (IS_ERR(info->vref)) {
  156. dev_err(&pdev->dev, "failed to get regulator, %ld\n",
  157. PTR_ERR(info->vref));
  158. return PTR_ERR(info->vref);
  159. }
  160. /*
  161. * Use a default of 1MHz for the converter clock.
  162. * This may become user-configurable in the future.
  163. */
  164. ret = clk_set_rate(info->clk, 1000000);
  165. if (ret < 0) {
  166. dev_err(&pdev->dev, "failed to set adc clk rate, %d\n", ret);
  167. return ret;
  168. }
  169. ret = regulator_enable(info->vref);
  170. if (ret < 0) {
  171. dev_err(&pdev->dev, "failed to enable vref regulator\n");
  172. return ret;
  173. }
  174. ret = clk_prepare_enable(info->pclk);
  175. if (ret < 0) {
  176. dev_err(&pdev->dev, "failed to enable pclk\n");
  177. goto err_reg_voltage;
  178. }
  179. ret = clk_prepare_enable(info->clk);
  180. if (ret < 0) {
  181. dev_err(&pdev->dev, "failed to enable converter clock\n");
  182. goto err_pclk;
  183. }
  184. platform_set_drvdata(pdev, indio_dev);
  185. indio_dev->name = dev_name(&pdev->dev);
  186. indio_dev->dev.parent = &pdev->dev;
  187. indio_dev->dev.of_node = pdev->dev.of_node;
  188. indio_dev->info = &rockchip_saradc_iio_info;
  189. indio_dev->modes = INDIO_DIRECT_MODE;
  190. indio_dev->channels = rockchip_saradc_iio_channels;
  191. indio_dev->num_channels = ARRAY_SIZE(rockchip_saradc_iio_channels);
  192. ret = iio_device_register(indio_dev);
  193. if (ret)
  194. goto err_clk;
  195. return 0;
  196. err_clk:
  197. clk_disable_unprepare(info->clk);
  198. err_pclk:
  199. clk_disable_unprepare(info->pclk);
  200. err_reg_voltage:
  201. regulator_disable(info->vref);
  202. return ret;
  203. }
  204. static int rockchip_saradc_remove(struct platform_device *pdev)
  205. {
  206. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  207. struct rockchip_saradc *info = iio_priv(indio_dev);
  208. iio_device_unregister(indio_dev);
  209. clk_disable_unprepare(info->clk);
  210. clk_disable_unprepare(info->pclk);
  211. regulator_disable(info->vref);
  212. return 0;
  213. }
  214. #ifdef CONFIG_PM_SLEEP
  215. static int rockchip_saradc_suspend(struct device *dev)
  216. {
  217. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  218. struct rockchip_saradc *info = iio_priv(indio_dev);
  219. clk_disable_unprepare(info->clk);
  220. clk_disable_unprepare(info->pclk);
  221. regulator_disable(info->vref);
  222. return 0;
  223. }
  224. static int rockchip_saradc_resume(struct device *dev)
  225. {
  226. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  227. struct rockchip_saradc *info = iio_priv(indio_dev);
  228. int ret;
  229. ret = regulator_enable(info->vref);
  230. if (ret)
  231. return ret;
  232. ret = clk_prepare_enable(info->pclk);
  233. if (ret)
  234. return ret;
  235. ret = clk_prepare_enable(info->clk);
  236. if (ret)
  237. return ret;
  238. return ret;
  239. }
  240. #endif
  241. static SIMPLE_DEV_PM_OPS(rockchip_saradc_pm_ops,
  242. rockchip_saradc_suspend, rockchip_saradc_resume);
  243. static const struct of_device_id rockchip_saradc_match[] = {
  244. { .compatible = "rockchip,saradc" },
  245. {},
  246. };
  247. MODULE_DEVICE_TABLE(of, rockchip_saradc_match);
  248. static struct platform_driver rockchip_saradc_driver = {
  249. .probe = rockchip_saradc_probe,
  250. .remove = rockchip_saradc_remove,
  251. .driver = {
  252. .name = "rockchip-saradc",
  253. .owner = THIS_MODULE,
  254. .of_match_table = rockchip_saradc_match,
  255. .pm = &rockchip_saradc_pm_ops,
  256. },
  257. };
  258. module_platform_driver(rockchip_saradc_driver);