vmwgfx_drv.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476
  1. /**************************************************************************
  2. *
  3. * Copyright © 2009 VMware, Inc., Palo Alto, CA., USA
  4. * All Rights Reserved.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include "vmwgfx_drv.h"
  30. #include <drm/ttm/ttm_placement.h>
  31. #include <drm/ttm/ttm_bo_driver.h>
  32. #include <drm/ttm/ttm_object.h>
  33. #include <drm/ttm/ttm_module.h>
  34. #include <linux/dma_remapping.h>
  35. #define VMWGFX_DRIVER_NAME "vmwgfx"
  36. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  37. #define VMWGFX_CHIP_SVGAII 0
  38. #define VMW_FB_RESERVATION 0
  39. #define VMW_MIN_INITIAL_WIDTH 800
  40. #define VMW_MIN_INITIAL_HEIGHT 600
  41. /**
  42. * Fully encoded drm commands. Might move to vmw_drm.h
  43. */
  44. #define DRM_IOCTL_VMW_GET_PARAM \
  45. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  46. struct drm_vmw_getparam_arg)
  47. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  48. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  49. union drm_vmw_alloc_dmabuf_arg)
  50. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  51. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  52. struct drm_vmw_unref_dmabuf_arg)
  53. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  54. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  55. struct drm_vmw_cursor_bypass_arg)
  56. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  57. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  58. struct drm_vmw_control_stream_arg)
  59. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  60. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  61. struct drm_vmw_stream_arg)
  62. #define DRM_IOCTL_VMW_UNREF_STREAM \
  63. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  64. struct drm_vmw_stream_arg)
  65. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  66. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  67. struct drm_vmw_context_arg)
  68. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  69. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  70. struct drm_vmw_context_arg)
  71. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  72. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  73. union drm_vmw_surface_create_arg)
  74. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  75. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  76. struct drm_vmw_surface_arg)
  77. #define DRM_IOCTL_VMW_REF_SURFACE \
  78. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  79. union drm_vmw_surface_reference_arg)
  80. #define DRM_IOCTL_VMW_EXECBUF \
  81. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  82. struct drm_vmw_execbuf_arg)
  83. #define DRM_IOCTL_VMW_GET_3D_CAP \
  84. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  85. struct drm_vmw_get_3d_cap_arg)
  86. #define DRM_IOCTL_VMW_FENCE_WAIT \
  87. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  88. struct drm_vmw_fence_wait_arg)
  89. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  90. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  91. struct drm_vmw_fence_signaled_arg)
  92. #define DRM_IOCTL_VMW_FENCE_UNREF \
  93. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  94. struct drm_vmw_fence_arg)
  95. #define DRM_IOCTL_VMW_FENCE_EVENT \
  96. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  97. struct drm_vmw_fence_event_arg)
  98. #define DRM_IOCTL_VMW_PRESENT \
  99. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  100. struct drm_vmw_present_arg)
  101. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  102. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  103. struct drm_vmw_present_readback_arg)
  104. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  105. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  106. struct drm_vmw_update_layout_arg)
  107. #define DRM_IOCTL_VMW_CREATE_SHADER \
  108. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  109. struct drm_vmw_shader_create_arg)
  110. #define DRM_IOCTL_VMW_UNREF_SHADER \
  111. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  112. struct drm_vmw_shader_arg)
  113. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  114. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  115. union drm_vmw_gb_surface_create_arg)
  116. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  117. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  118. union drm_vmw_gb_surface_reference_arg)
  119. #define DRM_IOCTL_VMW_SYNCCPU \
  120. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  121. struct drm_vmw_synccpu_arg)
  122. /**
  123. * The core DRM version of this macro doesn't account for
  124. * DRM_COMMAND_BASE.
  125. */
  126. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  127. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_##ioctl, flags, func, DRM_IOCTL_##ioctl}
  128. /**
  129. * Ioctl definitions.
  130. */
  131. static const struct drm_ioctl_desc vmw_ioctls[] = {
  132. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  133. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  134. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_dmabuf_alloc_ioctl,
  135. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  136. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_dmabuf_unref_ioctl,
  137. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  138. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  139. vmw_kms_cursor_bypass_ioctl,
  140. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  141. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  142. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  143. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  144. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  145. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  146. DRM_MASTER | DRM_CONTROL_ALLOW | DRM_UNLOCKED),
  147. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  148. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  149. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  150. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  151. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  152. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  153. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  154. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  155. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  156. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  157. VMW_IOCTL_DEF(VMW_EXECBUF, vmw_execbuf_ioctl,
  158. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  159. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  160. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  161. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  162. vmw_fence_obj_signaled_ioctl,
  163. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  164. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  165. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  166. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  167. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  168. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  169. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  170. /* these allow direct access to the framebuffers mark as master only */
  171. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  172. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  173. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  174. vmw_present_readback_ioctl,
  175. DRM_MASTER | DRM_AUTH | DRM_UNLOCKED),
  176. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  177. vmw_kms_update_layout_ioctl,
  178. DRM_MASTER | DRM_UNLOCKED),
  179. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  180. vmw_shader_define_ioctl,
  181. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  182. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  183. vmw_shader_destroy_ioctl,
  184. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  185. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  186. vmw_gb_surface_define_ioctl,
  187. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  188. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  189. vmw_gb_surface_reference_ioctl,
  190. DRM_AUTH | DRM_UNLOCKED | DRM_RENDER_ALLOW),
  191. VMW_IOCTL_DEF(VMW_SYNCCPU,
  192. vmw_user_dmabuf_synccpu_ioctl,
  193. DRM_UNLOCKED | DRM_RENDER_ALLOW),
  194. };
  195. static struct pci_device_id vmw_pci_id_list[] = {
  196. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  197. {0, 0, 0}
  198. };
  199. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  200. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  201. static int vmw_force_iommu;
  202. static int vmw_restrict_iommu;
  203. static int vmw_force_coherent;
  204. static int vmw_restrict_dma_mask;
  205. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  206. static void vmw_master_init(struct vmw_master *);
  207. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  208. void *ptr);
  209. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  210. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  211. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  212. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  213. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  214. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  215. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  216. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  217. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  218. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  219. static void vmw_print_capabilities(uint32_t capabilities)
  220. {
  221. DRM_INFO("Capabilities:\n");
  222. if (capabilities & SVGA_CAP_RECT_COPY)
  223. DRM_INFO(" Rect copy.\n");
  224. if (capabilities & SVGA_CAP_CURSOR)
  225. DRM_INFO(" Cursor.\n");
  226. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  227. DRM_INFO(" Cursor bypass.\n");
  228. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  229. DRM_INFO(" Cursor bypass 2.\n");
  230. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  231. DRM_INFO(" 8bit emulation.\n");
  232. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  233. DRM_INFO(" Alpha cursor.\n");
  234. if (capabilities & SVGA_CAP_3D)
  235. DRM_INFO(" 3D.\n");
  236. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  237. DRM_INFO(" Extended Fifo.\n");
  238. if (capabilities & SVGA_CAP_MULTIMON)
  239. DRM_INFO(" Multimon.\n");
  240. if (capabilities & SVGA_CAP_PITCHLOCK)
  241. DRM_INFO(" Pitchlock.\n");
  242. if (capabilities & SVGA_CAP_IRQMASK)
  243. DRM_INFO(" Irq mask.\n");
  244. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  245. DRM_INFO(" Display Topology.\n");
  246. if (capabilities & SVGA_CAP_GMR)
  247. DRM_INFO(" GMR.\n");
  248. if (capabilities & SVGA_CAP_TRACES)
  249. DRM_INFO(" Traces.\n");
  250. if (capabilities & SVGA_CAP_GMR2)
  251. DRM_INFO(" GMR2.\n");
  252. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  253. DRM_INFO(" Screen Object 2.\n");
  254. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  255. DRM_INFO(" Command Buffers.\n");
  256. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  257. DRM_INFO(" Command Buffers 2.\n");
  258. if (capabilities & SVGA_CAP_GBOBJECTS)
  259. DRM_INFO(" Guest Backed Resources.\n");
  260. }
  261. /**
  262. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  263. *
  264. * @dev_priv: A device private structure.
  265. *
  266. * This function creates a small buffer object that holds the query
  267. * result for dummy queries emitted as query barriers.
  268. * The function will then map the first page and initialize a pending
  269. * occlusion query result structure, Finally it will unmap the buffer.
  270. * No interruptible waits are done within this function.
  271. *
  272. * Returns an error if bo creation or initialization fails.
  273. */
  274. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  275. {
  276. int ret;
  277. struct ttm_buffer_object *bo;
  278. struct ttm_bo_kmap_obj map;
  279. volatile SVGA3dQueryResult *result;
  280. bool dummy;
  281. /*
  282. * Create the bo as pinned, so that a tryreserve will
  283. * immediately succeed. This is because we're the only
  284. * user of the bo currently.
  285. */
  286. ret = ttm_bo_create(&dev_priv->bdev,
  287. PAGE_SIZE,
  288. ttm_bo_type_device,
  289. &vmw_sys_ne_placement,
  290. 0, false, NULL,
  291. &bo);
  292. if (unlikely(ret != 0))
  293. return ret;
  294. ret = ttm_bo_reserve(bo, false, true, false, NULL);
  295. BUG_ON(ret != 0);
  296. ret = ttm_bo_kmap(bo, 0, 1, &map);
  297. if (likely(ret == 0)) {
  298. result = ttm_kmap_obj_virtual(&map, &dummy);
  299. result->totalSize = sizeof(*result);
  300. result->state = SVGA3D_QUERYSTATE_PENDING;
  301. result->result32 = 0xff;
  302. ttm_bo_kunmap(&map);
  303. }
  304. vmw_bo_pin(bo, false);
  305. ttm_bo_unreserve(bo);
  306. if (unlikely(ret != 0)) {
  307. DRM_ERROR("Dummy query buffer map failed.\n");
  308. ttm_bo_unref(&bo);
  309. } else
  310. dev_priv->dummy_query_bo = bo;
  311. return ret;
  312. }
  313. static int vmw_request_device(struct vmw_private *dev_priv)
  314. {
  315. int ret;
  316. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  317. if (unlikely(ret != 0)) {
  318. DRM_ERROR("Unable to initialize FIFO.\n");
  319. return ret;
  320. }
  321. vmw_fence_fifo_up(dev_priv->fman);
  322. if (dev_priv->has_mob) {
  323. ret = vmw_otables_setup(dev_priv);
  324. if (unlikely(ret != 0)) {
  325. DRM_ERROR("Unable to initialize "
  326. "guest Memory OBjects.\n");
  327. goto out_no_mob;
  328. }
  329. }
  330. ret = vmw_dummy_query_bo_create(dev_priv);
  331. if (unlikely(ret != 0))
  332. goto out_no_query_bo;
  333. return 0;
  334. out_no_query_bo:
  335. if (dev_priv->has_mob)
  336. vmw_otables_takedown(dev_priv);
  337. out_no_mob:
  338. vmw_fence_fifo_down(dev_priv->fman);
  339. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  340. return ret;
  341. }
  342. static void vmw_release_device(struct vmw_private *dev_priv)
  343. {
  344. /*
  345. * Previous destructions should've released
  346. * the pinned bo.
  347. */
  348. BUG_ON(dev_priv->pinned_bo != NULL);
  349. ttm_bo_unref(&dev_priv->dummy_query_bo);
  350. if (dev_priv->has_mob)
  351. vmw_otables_takedown(dev_priv);
  352. vmw_fence_fifo_down(dev_priv->fman);
  353. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  354. }
  355. /**
  356. * Increase the 3d resource refcount.
  357. * If the count was prevously zero, initialize the fifo, switching to svga
  358. * mode. Note that the master holds a ref as well, and may request an
  359. * explicit switch to svga mode if fb is not running, using @unhide_svga.
  360. */
  361. int vmw_3d_resource_inc(struct vmw_private *dev_priv,
  362. bool unhide_svga)
  363. {
  364. int ret = 0;
  365. mutex_lock(&dev_priv->release_mutex);
  366. if (unlikely(dev_priv->num_3d_resources++ == 0)) {
  367. ret = vmw_request_device(dev_priv);
  368. if (unlikely(ret != 0))
  369. --dev_priv->num_3d_resources;
  370. } else if (unhide_svga) {
  371. mutex_lock(&dev_priv->hw_mutex);
  372. vmw_write(dev_priv, SVGA_REG_ENABLE,
  373. vmw_read(dev_priv, SVGA_REG_ENABLE) &
  374. ~SVGA_REG_ENABLE_HIDE);
  375. mutex_unlock(&dev_priv->hw_mutex);
  376. }
  377. mutex_unlock(&dev_priv->release_mutex);
  378. return ret;
  379. }
  380. /**
  381. * Decrease the 3d resource refcount.
  382. * If the count reaches zero, disable the fifo, switching to vga mode.
  383. * Note that the master holds a refcount as well, and may request an
  384. * explicit switch to vga mode when it releases its refcount to account
  385. * for the situation of an X server vt switch to VGA with 3d resources
  386. * active.
  387. */
  388. void vmw_3d_resource_dec(struct vmw_private *dev_priv,
  389. bool hide_svga)
  390. {
  391. int32_t n3d;
  392. mutex_lock(&dev_priv->release_mutex);
  393. if (unlikely(--dev_priv->num_3d_resources == 0))
  394. vmw_release_device(dev_priv);
  395. else if (hide_svga) {
  396. mutex_lock(&dev_priv->hw_mutex);
  397. vmw_write(dev_priv, SVGA_REG_ENABLE,
  398. vmw_read(dev_priv, SVGA_REG_ENABLE) |
  399. SVGA_REG_ENABLE_HIDE);
  400. mutex_unlock(&dev_priv->hw_mutex);
  401. }
  402. n3d = (int32_t) dev_priv->num_3d_resources;
  403. mutex_unlock(&dev_priv->release_mutex);
  404. BUG_ON(n3d < 0);
  405. }
  406. /**
  407. * Sets the initial_[width|height] fields on the given vmw_private.
  408. *
  409. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  410. * clamping the value to fb_max_[width|height] fields and the
  411. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  412. * If the values appear to be invalid, set them to
  413. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  414. */
  415. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  416. {
  417. uint32_t width;
  418. uint32_t height;
  419. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  420. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  421. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  422. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  423. if (width > dev_priv->fb_max_width ||
  424. height > dev_priv->fb_max_height) {
  425. /*
  426. * This is a host error and shouldn't occur.
  427. */
  428. width = VMW_MIN_INITIAL_WIDTH;
  429. height = VMW_MIN_INITIAL_HEIGHT;
  430. }
  431. dev_priv->initial_width = width;
  432. dev_priv->initial_height = height;
  433. }
  434. /**
  435. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  436. * system.
  437. *
  438. * @dev_priv: Pointer to a struct vmw_private
  439. *
  440. * This functions tries to determine the IOMMU setup and what actions
  441. * need to be taken by the driver to make system pages visible to the
  442. * device.
  443. * If this function decides that DMA is not possible, it returns -EINVAL.
  444. * The driver may then try to disable features of the device that require
  445. * DMA.
  446. */
  447. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  448. {
  449. static const char *names[vmw_dma_map_max] = {
  450. [vmw_dma_phys] = "Using physical TTM page addresses.",
  451. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  452. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  453. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  454. #ifdef CONFIG_X86
  455. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  456. #ifdef CONFIG_INTEL_IOMMU
  457. if (intel_iommu_enabled) {
  458. dev_priv->map_mode = vmw_dma_map_populate;
  459. goto out_fixup;
  460. }
  461. #endif
  462. if (!(vmw_force_iommu || vmw_force_coherent)) {
  463. dev_priv->map_mode = vmw_dma_phys;
  464. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  465. return 0;
  466. }
  467. dev_priv->map_mode = vmw_dma_map_populate;
  468. if (dma_ops->sync_single_for_cpu)
  469. dev_priv->map_mode = vmw_dma_alloc_coherent;
  470. #ifdef CONFIG_SWIOTLB
  471. if (swiotlb_nr_tbl() == 0)
  472. dev_priv->map_mode = vmw_dma_map_populate;
  473. #endif
  474. #ifdef CONFIG_INTEL_IOMMU
  475. out_fixup:
  476. #endif
  477. if (dev_priv->map_mode == vmw_dma_map_populate &&
  478. vmw_restrict_iommu)
  479. dev_priv->map_mode = vmw_dma_map_bind;
  480. if (vmw_force_coherent)
  481. dev_priv->map_mode = vmw_dma_alloc_coherent;
  482. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  483. /*
  484. * No coherent page pool
  485. */
  486. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  487. return -EINVAL;
  488. #endif
  489. #else /* CONFIG_X86 */
  490. dev_priv->map_mode = vmw_dma_map_populate;
  491. #endif /* CONFIG_X86 */
  492. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  493. return 0;
  494. }
  495. /**
  496. * vmw_dma_masks - set required page- and dma masks
  497. *
  498. * @dev: Pointer to struct drm-device
  499. *
  500. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  501. * restriction also for 64-bit systems.
  502. */
  503. #ifdef CONFIG_INTEL_IOMMU
  504. static int vmw_dma_masks(struct vmw_private *dev_priv)
  505. {
  506. struct drm_device *dev = dev_priv->dev;
  507. if (intel_iommu_enabled &&
  508. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  509. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  510. return dma_set_mask(dev->dev, DMA_BIT_MASK(44));
  511. }
  512. return 0;
  513. }
  514. #else
  515. static int vmw_dma_masks(struct vmw_private *dev_priv)
  516. {
  517. return 0;
  518. }
  519. #endif
  520. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  521. {
  522. struct vmw_private *dev_priv;
  523. int ret;
  524. uint32_t svga_id;
  525. enum vmw_res_type i;
  526. bool refuse_dma = false;
  527. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  528. if (unlikely(dev_priv == NULL)) {
  529. DRM_ERROR("Failed allocating a device private struct.\n");
  530. return -ENOMEM;
  531. }
  532. pci_set_master(dev->pdev);
  533. dev_priv->dev = dev;
  534. dev_priv->vmw_chipset = chipset;
  535. dev_priv->last_read_seqno = (uint32_t) -100;
  536. mutex_init(&dev_priv->hw_mutex);
  537. mutex_init(&dev_priv->cmdbuf_mutex);
  538. mutex_init(&dev_priv->release_mutex);
  539. mutex_init(&dev_priv->binding_mutex);
  540. rwlock_init(&dev_priv->resource_lock);
  541. ttm_lock_init(&dev_priv->reservation_sem);
  542. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  543. idr_init(&dev_priv->res_idr[i]);
  544. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  545. }
  546. mutex_init(&dev_priv->init_mutex);
  547. init_waitqueue_head(&dev_priv->fence_queue);
  548. init_waitqueue_head(&dev_priv->fifo_queue);
  549. dev_priv->fence_queue_waiters = 0;
  550. atomic_set(&dev_priv->fifo_queue_waiters, 0);
  551. dev_priv->used_memory_size = 0;
  552. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  553. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  554. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  555. dev_priv->enable_fb = enable_fbdev;
  556. mutex_lock(&dev_priv->hw_mutex);
  557. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  558. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  559. if (svga_id != SVGA_ID_2) {
  560. ret = -ENOSYS;
  561. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  562. mutex_unlock(&dev_priv->hw_mutex);
  563. goto out_err0;
  564. }
  565. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  566. ret = vmw_dma_select_mode(dev_priv);
  567. if (unlikely(ret != 0)) {
  568. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  569. refuse_dma = true;
  570. }
  571. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  572. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  573. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  574. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  575. vmw_get_initial_size(dev_priv);
  576. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  577. dev_priv->max_gmr_ids =
  578. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  579. dev_priv->max_gmr_pages =
  580. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  581. dev_priv->memory_size =
  582. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  583. dev_priv->memory_size -= dev_priv->vram_size;
  584. } else {
  585. /*
  586. * An arbitrary limit of 512MiB on surface
  587. * memory. But all HWV8 hardware supports GMR2.
  588. */
  589. dev_priv->memory_size = 512*1024*1024;
  590. }
  591. dev_priv->max_mob_pages = 0;
  592. dev_priv->max_mob_size = 0;
  593. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  594. uint64_t mem_size =
  595. vmw_read(dev_priv,
  596. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  597. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  598. dev_priv->prim_bb_mem =
  599. vmw_read(dev_priv,
  600. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  601. dev_priv->max_mob_size =
  602. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  603. } else
  604. dev_priv->prim_bb_mem = dev_priv->vram_size;
  605. ret = vmw_dma_masks(dev_priv);
  606. if (unlikely(ret != 0)) {
  607. mutex_unlock(&dev_priv->hw_mutex);
  608. goto out_err0;
  609. }
  610. if (unlikely(dev_priv->prim_bb_mem < dev_priv->vram_size))
  611. dev_priv->prim_bb_mem = dev_priv->vram_size;
  612. mutex_unlock(&dev_priv->hw_mutex);
  613. vmw_print_capabilities(dev_priv->capabilities);
  614. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  615. DRM_INFO("Max GMR ids is %u\n",
  616. (unsigned)dev_priv->max_gmr_ids);
  617. DRM_INFO("Max number of GMR pages is %u\n",
  618. (unsigned)dev_priv->max_gmr_pages);
  619. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  620. (unsigned)dev_priv->memory_size / 1024);
  621. }
  622. DRM_INFO("Maximum display memory size is %u kiB\n",
  623. dev_priv->prim_bb_mem / 1024);
  624. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  625. dev_priv->vram_start, dev_priv->vram_size / 1024);
  626. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  627. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  628. ret = vmw_ttm_global_init(dev_priv);
  629. if (unlikely(ret != 0))
  630. goto out_err0;
  631. vmw_master_init(&dev_priv->fbdev_master);
  632. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  633. dev_priv->active_master = &dev_priv->fbdev_master;
  634. ret = ttm_bo_device_init(&dev_priv->bdev,
  635. dev_priv->bo_global_ref.ref.object,
  636. &vmw_bo_driver,
  637. dev->anon_inode->i_mapping,
  638. VMWGFX_FILE_PAGE_OFFSET,
  639. false);
  640. if (unlikely(ret != 0)) {
  641. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  642. goto out_err1;
  643. }
  644. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  645. (dev_priv->vram_size >> PAGE_SHIFT));
  646. if (unlikely(ret != 0)) {
  647. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  648. goto out_err2;
  649. }
  650. dev_priv->has_gmr = true;
  651. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  652. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  653. VMW_PL_GMR) != 0) {
  654. DRM_INFO("No GMR memory available. "
  655. "Graphics memory resources are very limited.\n");
  656. dev_priv->has_gmr = false;
  657. }
  658. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  659. dev_priv->has_mob = true;
  660. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  661. VMW_PL_MOB) != 0) {
  662. DRM_INFO("No MOB memory available. "
  663. "3D will be disabled.\n");
  664. dev_priv->has_mob = false;
  665. }
  666. }
  667. dev_priv->mmio_mtrr = arch_phys_wc_add(dev_priv->mmio_start,
  668. dev_priv->mmio_size);
  669. dev_priv->mmio_virt = ioremap_wc(dev_priv->mmio_start,
  670. dev_priv->mmio_size);
  671. if (unlikely(dev_priv->mmio_virt == NULL)) {
  672. ret = -ENOMEM;
  673. DRM_ERROR("Failed mapping MMIO.\n");
  674. goto out_err3;
  675. }
  676. /* Need mmio memory to check for fifo pitchlock cap. */
  677. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  678. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  679. !vmw_fifo_have_pitchlock(dev_priv)) {
  680. ret = -ENOSYS;
  681. DRM_ERROR("Hardware has no pitchlock\n");
  682. goto out_err4;
  683. }
  684. dev_priv->tdev = ttm_object_device_init
  685. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  686. if (unlikely(dev_priv->tdev == NULL)) {
  687. DRM_ERROR("Unable to initialize TTM object management.\n");
  688. ret = -ENOMEM;
  689. goto out_err4;
  690. }
  691. dev->dev_private = dev_priv;
  692. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  693. dev_priv->stealth = (ret != 0);
  694. if (dev_priv->stealth) {
  695. /**
  696. * Request at least the mmio PCI resource.
  697. */
  698. DRM_INFO("It appears like vesafb is loaded. "
  699. "Ignore above error if any.\n");
  700. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  701. if (unlikely(ret != 0)) {
  702. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  703. goto out_no_device;
  704. }
  705. }
  706. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  707. ret = drm_irq_install(dev, dev->pdev->irq);
  708. if (ret != 0) {
  709. DRM_ERROR("Failed installing irq: %d\n", ret);
  710. goto out_no_irq;
  711. }
  712. }
  713. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  714. if (unlikely(dev_priv->fman == NULL)) {
  715. ret = -ENOMEM;
  716. goto out_no_fman;
  717. }
  718. vmw_kms_save_vga(dev_priv);
  719. /* Start kms and overlay systems, needs fifo. */
  720. ret = vmw_kms_init(dev_priv);
  721. if (unlikely(ret != 0))
  722. goto out_no_kms;
  723. vmw_overlay_init(dev_priv);
  724. if (dev_priv->enable_fb) {
  725. ret = vmw_3d_resource_inc(dev_priv, true);
  726. if (unlikely(ret != 0))
  727. goto out_no_fifo;
  728. vmw_fb_init(dev_priv);
  729. }
  730. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  731. register_pm_notifier(&dev_priv->pm_nb);
  732. return 0;
  733. out_no_fifo:
  734. vmw_overlay_close(dev_priv);
  735. vmw_kms_close(dev_priv);
  736. out_no_kms:
  737. vmw_kms_restore_vga(dev_priv);
  738. vmw_fence_manager_takedown(dev_priv->fman);
  739. out_no_fman:
  740. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  741. drm_irq_uninstall(dev_priv->dev);
  742. out_no_irq:
  743. if (dev_priv->stealth)
  744. pci_release_region(dev->pdev, 2);
  745. else
  746. pci_release_regions(dev->pdev);
  747. out_no_device:
  748. ttm_object_device_release(&dev_priv->tdev);
  749. out_err4:
  750. iounmap(dev_priv->mmio_virt);
  751. out_err3:
  752. arch_phys_wc_del(dev_priv->mmio_mtrr);
  753. if (dev_priv->has_mob)
  754. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  755. if (dev_priv->has_gmr)
  756. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  757. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  758. out_err2:
  759. (void)ttm_bo_device_release(&dev_priv->bdev);
  760. out_err1:
  761. vmw_ttm_global_release(dev_priv);
  762. out_err0:
  763. for (i = vmw_res_context; i < vmw_res_max; ++i)
  764. idr_destroy(&dev_priv->res_idr[i]);
  765. kfree(dev_priv);
  766. return ret;
  767. }
  768. static int vmw_driver_unload(struct drm_device *dev)
  769. {
  770. struct vmw_private *dev_priv = vmw_priv(dev);
  771. enum vmw_res_type i;
  772. unregister_pm_notifier(&dev_priv->pm_nb);
  773. if (dev_priv->ctx.res_ht_initialized)
  774. drm_ht_remove(&dev_priv->ctx.res_ht);
  775. if (dev_priv->ctx.cmd_bounce)
  776. vfree(dev_priv->ctx.cmd_bounce);
  777. if (dev_priv->enable_fb) {
  778. vmw_fb_close(dev_priv);
  779. vmw_kms_restore_vga(dev_priv);
  780. vmw_3d_resource_dec(dev_priv, false);
  781. }
  782. vmw_kms_close(dev_priv);
  783. vmw_overlay_close(dev_priv);
  784. vmw_fence_manager_takedown(dev_priv->fman);
  785. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  786. drm_irq_uninstall(dev_priv->dev);
  787. if (dev_priv->stealth)
  788. pci_release_region(dev->pdev, 2);
  789. else
  790. pci_release_regions(dev->pdev);
  791. ttm_object_device_release(&dev_priv->tdev);
  792. iounmap(dev_priv->mmio_virt);
  793. arch_phys_wc_del(dev_priv->mmio_mtrr);
  794. if (dev_priv->has_mob)
  795. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  796. if (dev_priv->has_gmr)
  797. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  798. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  799. (void)ttm_bo_device_release(&dev_priv->bdev);
  800. vmw_ttm_global_release(dev_priv);
  801. for (i = vmw_res_context; i < vmw_res_max; ++i)
  802. idr_destroy(&dev_priv->res_idr[i]);
  803. kfree(dev_priv);
  804. return 0;
  805. }
  806. static void vmw_preclose(struct drm_device *dev,
  807. struct drm_file *file_priv)
  808. {
  809. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  810. struct vmw_private *dev_priv = vmw_priv(dev);
  811. vmw_event_fence_fpriv_gone(dev_priv->fman, &vmw_fp->fence_events);
  812. }
  813. static void vmw_postclose(struct drm_device *dev,
  814. struct drm_file *file_priv)
  815. {
  816. struct vmw_fpriv *vmw_fp;
  817. vmw_fp = vmw_fpriv(file_priv);
  818. if (vmw_fp->locked_master) {
  819. struct vmw_master *vmaster =
  820. vmw_master(vmw_fp->locked_master);
  821. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  822. ttm_vt_unlock(&vmaster->lock);
  823. drm_master_put(&vmw_fp->locked_master);
  824. }
  825. ttm_object_file_release(&vmw_fp->tfile);
  826. kfree(vmw_fp);
  827. }
  828. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  829. {
  830. struct vmw_private *dev_priv = vmw_priv(dev);
  831. struct vmw_fpriv *vmw_fp;
  832. int ret = -ENOMEM;
  833. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  834. if (unlikely(vmw_fp == NULL))
  835. return ret;
  836. INIT_LIST_HEAD(&vmw_fp->fence_events);
  837. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  838. if (unlikely(vmw_fp->tfile == NULL))
  839. goto out_no_tfile;
  840. file_priv->driver_priv = vmw_fp;
  841. return 0;
  842. out_no_tfile:
  843. kfree(vmw_fp);
  844. return ret;
  845. }
  846. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  847. struct drm_file *file_priv,
  848. unsigned int flags)
  849. {
  850. int ret;
  851. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  852. struct vmw_master *vmaster;
  853. if (file_priv->minor->type != DRM_MINOR_LEGACY ||
  854. !(flags & DRM_AUTH))
  855. return NULL;
  856. ret = mutex_lock_interruptible(&dev->master_mutex);
  857. if (unlikely(ret != 0))
  858. return ERR_PTR(-ERESTARTSYS);
  859. if (file_priv->is_master) {
  860. mutex_unlock(&dev->master_mutex);
  861. return NULL;
  862. }
  863. /*
  864. * Check if we were previously master, but now dropped.
  865. */
  866. if (vmw_fp->locked_master) {
  867. mutex_unlock(&dev->master_mutex);
  868. DRM_ERROR("Dropped master trying to access ioctl that "
  869. "requires authentication.\n");
  870. return ERR_PTR(-EACCES);
  871. }
  872. mutex_unlock(&dev->master_mutex);
  873. /*
  874. * Taking the drm_global_mutex after the TTM lock might deadlock
  875. */
  876. if (!(flags & DRM_UNLOCKED)) {
  877. DRM_ERROR("Refusing locked ioctl access.\n");
  878. return ERR_PTR(-EDEADLK);
  879. }
  880. /*
  881. * Take the TTM lock. Possibly sleep waiting for the authenticating
  882. * master to become master again, or for a SIGTERM if the
  883. * authenticating master exits.
  884. */
  885. vmaster = vmw_master(file_priv->master);
  886. ret = ttm_read_lock(&vmaster->lock, true);
  887. if (unlikely(ret != 0))
  888. vmaster = ERR_PTR(ret);
  889. return vmaster;
  890. }
  891. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  892. unsigned long arg,
  893. long (*ioctl_func)(struct file *, unsigned int,
  894. unsigned long))
  895. {
  896. struct drm_file *file_priv = filp->private_data;
  897. struct drm_device *dev = file_priv->minor->dev;
  898. unsigned int nr = DRM_IOCTL_NR(cmd);
  899. struct vmw_master *vmaster;
  900. unsigned int flags;
  901. long ret;
  902. /*
  903. * Do extra checking on driver private ioctls.
  904. */
  905. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  906. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  907. const struct drm_ioctl_desc *ioctl =
  908. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  909. if (unlikely(ioctl->cmd_drv != cmd)) {
  910. DRM_ERROR("Invalid command format, ioctl %d\n",
  911. nr - DRM_COMMAND_BASE);
  912. return -EINVAL;
  913. }
  914. flags = ioctl->flags;
  915. } else if (!drm_ioctl_flags(nr, &flags))
  916. return -EINVAL;
  917. vmaster = vmw_master_check(dev, file_priv, flags);
  918. if (unlikely(IS_ERR(vmaster))) {
  919. DRM_INFO("IOCTL ERROR %d\n", nr);
  920. return PTR_ERR(vmaster);
  921. }
  922. ret = ioctl_func(filp, cmd, arg);
  923. if (vmaster)
  924. ttm_read_unlock(&vmaster->lock);
  925. return ret;
  926. }
  927. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  928. unsigned long arg)
  929. {
  930. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  931. }
  932. #ifdef CONFIG_COMPAT
  933. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  934. unsigned long arg)
  935. {
  936. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  937. }
  938. #endif
  939. static void vmw_lastclose(struct drm_device *dev)
  940. {
  941. struct drm_crtc *crtc;
  942. struct drm_mode_set set;
  943. int ret;
  944. set.x = 0;
  945. set.y = 0;
  946. set.fb = NULL;
  947. set.mode = NULL;
  948. set.connectors = NULL;
  949. set.num_connectors = 0;
  950. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  951. set.crtc = crtc;
  952. ret = drm_mode_set_config_internal(&set);
  953. WARN_ON(ret != 0);
  954. }
  955. }
  956. static void vmw_master_init(struct vmw_master *vmaster)
  957. {
  958. ttm_lock_init(&vmaster->lock);
  959. INIT_LIST_HEAD(&vmaster->fb_surf);
  960. mutex_init(&vmaster->fb_surf_mutex);
  961. }
  962. static int vmw_master_create(struct drm_device *dev,
  963. struct drm_master *master)
  964. {
  965. struct vmw_master *vmaster;
  966. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  967. if (unlikely(vmaster == NULL))
  968. return -ENOMEM;
  969. vmw_master_init(vmaster);
  970. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  971. master->driver_priv = vmaster;
  972. return 0;
  973. }
  974. static void vmw_master_destroy(struct drm_device *dev,
  975. struct drm_master *master)
  976. {
  977. struct vmw_master *vmaster = vmw_master(master);
  978. master->driver_priv = NULL;
  979. kfree(vmaster);
  980. }
  981. static int vmw_master_set(struct drm_device *dev,
  982. struct drm_file *file_priv,
  983. bool from_open)
  984. {
  985. struct vmw_private *dev_priv = vmw_priv(dev);
  986. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  987. struct vmw_master *active = dev_priv->active_master;
  988. struct vmw_master *vmaster = vmw_master(file_priv->master);
  989. int ret = 0;
  990. if (!dev_priv->enable_fb) {
  991. ret = vmw_3d_resource_inc(dev_priv, true);
  992. if (unlikely(ret != 0))
  993. return ret;
  994. vmw_kms_save_vga(dev_priv);
  995. mutex_lock(&dev_priv->hw_mutex);
  996. vmw_write(dev_priv, SVGA_REG_TRACES, 0);
  997. mutex_unlock(&dev_priv->hw_mutex);
  998. }
  999. if (active) {
  1000. BUG_ON(active != &dev_priv->fbdev_master);
  1001. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1002. if (unlikely(ret != 0))
  1003. goto out_no_active_lock;
  1004. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1005. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  1006. if (unlikely(ret != 0)) {
  1007. DRM_ERROR("Unable to clean VRAM on "
  1008. "master drop.\n");
  1009. }
  1010. dev_priv->active_master = NULL;
  1011. }
  1012. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1013. if (!from_open) {
  1014. ttm_vt_unlock(&vmaster->lock);
  1015. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1016. drm_master_put(&vmw_fp->locked_master);
  1017. }
  1018. dev_priv->active_master = vmaster;
  1019. return 0;
  1020. out_no_active_lock:
  1021. if (!dev_priv->enable_fb) {
  1022. vmw_kms_restore_vga(dev_priv);
  1023. vmw_3d_resource_dec(dev_priv, true);
  1024. mutex_lock(&dev_priv->hw_mutex);
  1025. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  1026. mutex_unlock(&dev_priv->hw_mutex);
  1027. }
  1028. return ret;
  1029. }
  1030. static void vmw_master_drop(struct drm_device *dev,
  1031. struct drm_file *file_priv,
  1032. bool from_release)
  1033. {
  1034. struct vmw_private *dev_priv = vmw_priv(dev);
  1035. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1036. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1037. int ret;
  1038. /**
  1039. * Make sure the master doesn't disappear while we have
  1040. * it locked.
  1041. */
  1042. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1043. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1044. if (unlikely((ret != 0))) {
  1045. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1046. drm_master_put(&vmw_fp->locked_master);
  1047. }
  1048. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1049. vmw_execbuf_release_pinned_bo(dev_priv);
  1050. if (!dev_priv->enable_fb) {
  1051. ret = ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM);
  1052. if (unlikely(ret != 0))
  1053. DRM_ERROR("Unable to clean VRAM on master drop.\n");
  1054. vmw_kms_restore_vga(dev_priv);
  1055. vmw_3d_resource_dec(dev_priv, true);
  1056. mutex_lock(&dev_priv->hw_mutex);
  1057. vmw_write(dev_priv, SVGA_REG_TRACES, 1);
  1058. mutex_unlock(&dev_priv->hw_mutex);
  1059. }
  1060. dev_priv->active_master = &dev_priv->fbdev_master;
  1061. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1062. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1063. if (dev_priv->enable_fb)
  1064. vmw_fb_on(dev_priv);
  1065. }
  1066. static void vmw_remove(struct pci_dev *pdev)
  1067. {
  1068. struct drm_device *dev = pci_get_drvdata(pdev);
  1069. drm_put_dev(dev);
  1070. }
  1071. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1072. void *ptr)
  1073. {
  1074. struct vmw_private *dev_priv =
  1075. container_of(nb, struct vmw_private, pm_nb);
  1076. switch (val) {
  1077. case PM_HIBERNATION_PREPARE:
  1078. case PM_SUSPEND_PREPARE:
  1079. ttm_suspend_lock(&dev_priv->reservation_sem);
  1080. /**
  1081. * This empties VRAM and unbinds all GMR bindings.
  1082. * Buffer contents is moved to swappable memory.
  1083. */
  1084. vmw_execbuf_release_pinned_bo(dev_priv);
  1085. vmw_resource_evict_all(dev_priv);
  1086. ttm_bo_swapout_all(&dev_priv->bdev);
  1087. break;
  1088. case PM_POST_HIBERNATION:
  1089. case PM_POST_SUSPEND:
  1090. case PM_POST_RESTORE:
  1091. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1092. break;
  1093. case PM_RESTORE_PREPARE:
  1094. break;
  1095. default:
  1096. break;
  1097. }
  1098. return 0;
  1099. }
  1100. /**
  1101. * These might not be needed with the virtual SVGA device.
  1102. */
  1103. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1104. {
  1105. struct drm_device *dev = pci_get_drvdata(pdev);
  1106. struct vmw_private *dev_priv = vmw_priv(dev);
  1107. if (dev_priv->num_3d_resources != 0) {
  1108. DRM_INFO("Can't suspend or hibernate "
  1109. "while 3D resources are active.\n");
  1110. return -EBUSY;
  1111. }
  1112. pci_save_state(pdev);
  1113. pci_disable_device(pdev);
  1114. pci_set_power_state(pdev, PCI_D3hot);
  1115. return 0;
  1116. }
  1117. static int vmw_pci_resume(struct pci_dev *pdev)
  1118. {
  1119. pci_set_power_state(pdev, PCI_D0);
  1120. pci_restore_state(pdev);
  1121. return pci_enable_device(pdev);
  1122. }
  1123. static int vmw_pm_suspend(struct device *kdev)
  1124. {
  1125. struct pci_dev *pdev = to_pci_dev(kdev);
  1126. struct pm_message dummy;
  1127. dummy.event = 0;
  1128. return vmw_pci_suspend(pdev, dummy);
  1129. }
  1130. static int vmw_pm_resume(struct device *kdev)
  1131. {
  1132. struct pci_dev *pdev = to_pci_dev(kdev);
  1133. return vmw_pci_resume(pdev);
  1134. }
  1135. static int vmw_pm_prepare(struct device *kdev)
  1136. {
  1137. struct pci_dev *pdev = to_pci_dev(kdev);
  1138. struct drm_device *dev = pci_get_drvdata(pdev);
  1139. struct vmw_private *dev_priv = vmw_priv(dev);
  1140. /**
  1141. * Release 3d reference held by fbdev and potentially
  1142. * stop fifo.
  1143. */
  1144. dev_priv->suspended = true;
  1145. if (dev_priv->enable_fb)
  1146. vmw_3d_resource_dec(dev_priv, true);
  1147. if (dev_priv->num_3d_resources != 0) {
  1148. DRM_INFO("Can't suspend or hibernate "
  1149. "while 3D resources are active.\n");
  1150. if (dev_priv->enable_fb)
  1151. vmw_3d_resource_inc(dev_priv, true);
  1152. dev_priv->suspended = false;
  1153. return -EBUSY;
  1154. }
  1155. return 0;
  1156. }
  1157. static void vmw_pm_complete(struct device *kdev)
  1158. {
  1159. struct pci_dev *pdev = to_pci_dev(kdev);
  1160. struct drm_device *dev = pci_get_drvdata(pdev);
  1161. struct vmw_private *dev_priv = vmw_priv(dev);
  1162. mutex_lock(&dev_priv->hw_mutex);
  1163. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1164. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1165. mutex_unlock(&dev_priv->hw_mutex);
  1166. /**
  1167. * Reclaim 3d reference held by fbdev and potentially
  1168. * start fifo.
  1169. */
  1170. if (dev_priv->enable_fb)
  1171. vmw_3d_resource_inc(dev_priv, false);
  1172. dev_priv->suspended = false;
  1173. }
  1174. static const struct dev_pm_ops vmw_pm_ops = {
  1175. .prepare = vmw_pm_prepare,
  1176. .complete = vmw_pm_complete,
  1177. .suspend = vmw_pm_suspend,
  1178. .resume = vmw_pm_resume,
  1179. };
  1180. static const struct file_operations vmwgfx_driver_fops = {
  1181. .owner = THIS_MODULE,
  1182. .open = drm_open,
  1183. .release = drm_release,
  1184. .unlocked_ioctl = vmw_unlocked_ioctl,
  1185. .mmap = vmw_mmap,
  1186. .poll = vmw_fops_poll,
  1187. .read = vmw_fops_read,
  1188. #if defined(CONFIG_COMPAT)
  1189. .compat_ioctl = vmw_compat_ioctl,
  1190. #endif
  1191. .llseek = noop_llseek,
  1192. };
  1193. static struct drm_driver driver = {
  1194. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1195. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER,
  1196. .load = vmw_driver_load,
  1197. .unload = vmw_driver_unload,
  1198. .lastclose = vmw_lastclose,
  1199. .irq_preinstall = vmw_irq_preinstall,
  1200. .irq_postinstall = vmw_irq_postinstall,
  1201. .irq_uninstall = vmw_irq_uninstall,
  1202. .irq_handler = vmw_irq_handler,
  1203. .get_vblank_counter = vmw_get_vblank_counter,
  1204. .enable_vblank = vmw_enable_vblank,
  1205. .disable_vblank = vmw_disable_vblank,
  1206. .ioctls = vmw_ioctls,
  1207. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1208. .master_create = vmw_master_create,
  1209. .master_destroy = vmw_master_destroy,
  1210. .master_set = vmw_master_set,
  1211. .master_drop = vmw_master_drop,
  1212. .open = vmw_driver_open,
  1213. .preclose = vmw_preclose,
  1214. .postclose = vmw_postclose,
  1215. .dumb_create = vmw_dumb_create,
  1216. .dumb_map_offset = vmw_dumb_map_offset,
  1217. .dumb_destroy = vmw_dumb_destroy,
  1218. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1219. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1220. .fops = &vmwgfx_driver_fops,
  1221. .name = VMWGFX_DRIVER_NAME,
  1222. .desc = VMWGFX_DRIVER_DESC,
  1223. .date = VMWGFX_DRIVER_DATE,
  1224. .major = VMWGFX_DRIVER_MAJOR,
  1225. .minor = VMWGFX_DRIVER_MINOR,
  1226. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1227. };
  1228. static struct pci_driver vmw_pci_driver = {
  1229. .name = VMWGFX_DRIVER_NAME,
  1230. .id_table = vmw_pci_id_list,
  1231. .probe = vmw_probe,
  1232. .remove = vmw_remove,
  1233. .driver = {
  1234. .pm = &vmw_pm_ops
  1235. }
  1236. };
  1237. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1238. {
  1239. return drm_get_pci_dev(pdev, ent, &driver);
  1240. }
  1241. static int __init vmwgfx_init(void)
  1242. {
  1243. int ret;
  1244. ret = drm_pci_init(&driver, &vmw_pci_driver);
  1245. if (ret)
  1246. DRM_ERROR("Failed initializing DRM.\n");
  1247. return ret;
  1248. }
  1249. static void __exit vmwgfx_exit(void)
  1250. {
  1251. drm_pci_exit(&driver, &vmw_pci_driver);
  1252. }
  1253. module_init(vmwgfx_init);
  1254. module_exit(vmwgfx_exit);
  1255. MODULE_AUTHOR("VMware Inc. and others");
  1256. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1257. MODULE_LICENSE("GPL and additional rights");
  1258. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1259. __stringify(VMWGFX_DRIVER_MINOR) "."
  1260. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1261. "0");