nouveau_bios.c 59 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123
  1. /*
  2. * Copyright 2005-2006 Erik Waling
  3. * Copyright 2006 Stephane Marchesin
  4. * Copyright 2007-2009 Stuart Bennett
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY,
  20. * WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF
  21. * OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  22. * SOFTWARE.
  23. */
  24. #include <drm/drmP.h>
  25. #include "nouveau_drm.h"
  26. #include "nouveau_reg.h"
  27. #include "dispnv04/hw.h"
  28. #include "nouveau_encoder.h"
  29. #include <linux/io-mapping.h>
  30. #include <linux/firmware.h>
  31. /* these defines are made up */
  32. #define NV_CIO_CRE_44_HEADA 0x0
  33. #define NV_CIO_CRE_44_HEADB 0x3
  34. #define FEATURE_MOBILE 0x10 /* also FEATURE_QUADRO for BMP */
  35. #define EDID1_LEN 128
  36. #define BIOSLOG(sip, fmt, arg...) NV_DEBUG(sip->dev, fmt, ##arg)
  37. #define LOG_OLD_VALUE(x)
  38. struct init_exec {
  39. bool execute;
  40. bool repeat;
  41. };
  42. static bool nv_cksum(const uint8_t *data, unsigned int length)
  43. {
  44. /*
  45. * There's a few checksums in the BIOS, so here's a generic checking
  46. * function.
  47. */
  48. int i;
  49. uint8_t sum = 0;
  50. for (i = 0; i < length; i++)
  51. sum += data[i];
  52. if (sum)
  53. return true;
  54. return false;
  55. }
  56. static uint16_t clkcmptable(struct nvbios *bios, uint16_t clktable, int pxclk)
  57. {
  58. int compare_record_len, i = 0;
  59. uint16_t compareclk, scriptptr = 0;
  60. if (bios->major_version < 5) /* pre BIT */
  61. compare_record_len = 3;
  62. else
  63. compare_record_len = 4;
  64. do {
  65. compareclk = ROM16(bios->data[clktable + compare_record_len * i]);
  66. if (pxclk >= compareclk * 10) {
  67. if (bios->major_version < 5) {
  68. uint8_t tmdssub = bios->data[clktable + 2 + compare_record_len * i];
  69. scriptptr = ROM16(bios->data[bios->init_script_tbls_ptr + tmdssub * 2]);
  70. } else
  71. scriptptr = ROM16(bios->data[clktable + 2 + compare_record_len * i]);
  72. break;
  73. }
  74. i++;
  75. } while (compareclk);
  76. return scriptptr;
  77. }
  78. static void
  79. run_digital_op_script(struct drm_device *dev, uint16_t scriptptr,
  80. struct dcb_output *dcbent, int head, bool dl)
  81. {
  82. struct nouveau_drm *drm = nouveau_drm(dev);
  83. NV_INFO(drm, "0x%04X: Parsing digital output script table\n",
  84. scriptptr);
  85. NVWriteVgaCrtc(dev, 0, NV_CIO_CRE_44, head ? NV_CIO_CRE_44_HEADB :
  86. NV_CIO_CRE_44_HEADA);
  87. nouveau_bios_run_init_table(dev, scriptptr, dcbent, head);
  88. nv04_dfp_bind_head(dev, dcbent, head, dl);
  89. }
  90. static int call_lvds_manufacturer_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script)
  91. {
  92. struct nouveau_drm *drm = nouveau_drm(dev);
  93. struct nvbios *bios = &drm->vbios;
  94. uint8_t sub = bios->data[bios->fp.xlated_entry + script] + (bios->fp.link_c_increment && dcbent->or & DCB_OUTPUT_C ? 1 : 0);
  95. uint16_t scriptofs = ROM16(bios->data[bios->init_script_tbls_ptr + sub * 2]);
  96. if (!bios->fp.xlated_entry || !sub || !scriptofs)
  97. return -EINVAL;
  98. run_digital_op_script(dev, scriptofs, dcbent, head, bios->fp.dual_link);
  99. if (script == LVDS_PANEL_OFF) {
  100. /* off-on delay in ms */
  101. mdelay(ROM16(bios->data[bios->fp.xlated_entry + 7]));
  102. }
  103. #ifdef __powerpc__
  104. /* Powerbook specific quirks */
  105. if (script == LVDS_RESET &&
  106. (dev->pdev->device == 0x0179 || dev->pdev->device == 0x0189 ||
  107. dev->pdev->device == 0x0329))
  108. nv_write_tmds(dev, dcbent->or, 0, 0x02, 0x72);
  109. #endif
  110. return 0;
  111. }
  112. static int run_lvds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  113. {
  114. /*
  115. * The BIT LVDS table's header has the information to setup the
  116. * necessary registers. Following the standard 4 byte header are:
  117. * A bitmask byte and a dual-link transition pxclk value for use in
  118. * selecting the init script when not using straps; 4 script pointers
  119. * for panel power, selected by output and on/off; and 8 table pointers
  120. * for panel init, the needed one determined by output, and bits in the
  121. * conf byte. These tables are similar to the TMDS tables, consisting
  122. * of a list of pxclks and script pointers.
  123. */
  124. struct nouveau_drm *drm = nouveau_drm(dev);
  125. struct nvbios *bios = &drm->vbios;
  126. unsigned int outputset = (dcbent->or == 4) ? 1 : 0;
  127. uint16_t scriptptr = 0, clktable;
  128. /*
  129. * For now we assume version 3.0 table - g80 support will need some
  130. * changes
  131. */
  132. switch (script) {
  133. case LVDS_INIT:
  134. return -ENOSYS;
  135. case LVDS_BACKLIGHT_ON:
  136. case LVDS_PANEL_ON:
  137. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 7 + outputset * 2]);
  138. break;
  139. case LVDS_BACKLIGHT_OFF:
  140. case LVDS_PANEL_OFF:
  141. scriptptr = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 11 + outputset * 2]);
  142. break;
  143. case LVDS_RESET:
  144. clktable = bios->fp.lvdsmanufacturerpointer + 15;
  145. if (dcbent->or == 4)
  146. clktable += 8;
  147. if (dcbent->lvdsconf.use_straps_for_mode) {
  148. if (bios->fp.dual_link)
  149. clktable += 4;
  150. if (bios->fp.if_is_24bit)
  151. clktable += 2;
  152. } else {
  153. /* using EDID */
  154. int cmpval_24bit = (dcbent->or == 4) ? 4 : 1;
  155. if (bios->fp.dual_link) {
  156. clktable += 4;
  157. cmpval_24bit <<= 1;
  158. }
  159. if (bios->fp.strapless_is_24bit & cmpval_24bit)
  160. clktable += 2;
  161. }
  162. clktable = ROM16(bios->data[clktable]);
  163. if (!clktable) {
  164. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  165. return -ENOENT;
  166. }
  167. scriptptr = clkcmptable(bios, clktable, pxclk);
  168. }
  169. if (!scriptptr) {
  170. NV_ERROR(drm, "LVDS output init script not found\n");
  171. return -ENOENT;
  172. }
  173. run_digital_op_script(dev, scriptptr, dcbent, head, bios->fp.dual_link);
  174. return 0;
  175. }
  176. int call_lvds_script(struct drm_device *dev, struct dcb_output *dcbent, int head, enum LVDS_script script, int pxclk)
  177. {
  178. /*
  179. * LVDS operations are multiplexed in an effort to present a single API
  180. * which works with two vastly differing underlying structures.
  181. * This acts as the demux
  182. */
  183. struct nouveau_drm *drm = nouveau_drm(dev);
  184. struct nvif_device *device = &drm->device;
  185. struct nvbios *bios = &drm->vbios;
  186. uint8_t lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  187. uint32_t sel_clk_binding, sel_clk;
  188. int ret;
  189. if (bios->fp.last_script_invoc == (script << 1 | head) || !lvds_ver ||
  190. (lvds_ver >= 0x30 && script == LVDS_INIT))
  191. return 0;
  192. if (!bios->fp.lvds_init_run) {
  193. bios->fp.lvds_init_run = true;
  194. call_lvds_script(dev, dcbent, head, LVDS_INIT, pxclk);
  195. }
  196. if (script == LVDS_PANEL_ON && bios->fp.reset_after_pclk_change)
  197. call_lvds_script(dev, dcbent, head, LVDS_RESET, pxclk);
  198. if (script == LVDS_RESET && bios->fp.power_off_for_reset)
  199. call_lvds_script(dev, dcbent, head, LVDS_PANEL_OFF, pxclk);
  200. NV_INFO(drm, "Calling LVDS script %d:\n", script);
  201. /* don't let script change pll->head binding */
  202. sel_clk_binding = nvif_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  203. if (lvds_ver < 0x30)
  204. ret = call_lvds_manufacturer_script(dev, dcbent, head, script);
  205. else
  206. ret = run_lvds_table(dev, dcbent, head, script, pxclk);
  207. bios->fp.last_script_invoc = (script << 1 | head);
  208. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  209. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  210. /* some scripts set a value in NV_PBUS_POWERCTRL_2 and break video overlay */
  211. nvif_wr32(device, NV_PBUS_POWERCTRL_2, 0);
  212. return ret;
  213. }
  214. struct lvdstableheader {
  215. uint8_t lvds_ver, headerlen, recordlen;
  216. };
  217. static int parse_lvds_manufacturer_table_header(struct drm_device *dev, struct nvbios *bios, struct lvdstableheader *lth)
  218. {
  219. /*
  220. * BMP version (0xa) LVDS table has a simple header of version and
  221. * record length. The BIT LVDS table has the typical BIT table header:
  222. * version byte, header length byte, record length byte, and a byte for
  223. * the maximum number of records that can be held in the table.
  224. */
  225. struct nouveau_drm *drm = nouveau_drm(dev);
  226. uint8_t lvds_ver, headerlen, recordlen;
  227. memset(lth, 0, sizeof(struct lvdstableheader));
  228. if (bios->fp.lvdsmanufacturerpointer == 0x0) {
  229. NV_ERROR(drm, "Pointer to LVDS manufacturer table invalid\n");
  230. return -EINVAL;
  231. }
  232. lvds_ver = bios->data[bios->fp.lvdsmanufacturerpointer];
  233. switch (lvds_ver) {
  234. case 0x0a: /* pre NV40 */
  235. headerlen = 2;
  236. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  237. break;
  238. case 0x30: /* NV4x */
  239. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  240. if (headerlen < 0x1f) {
  241. NV_ERROR(drm, "LVDS table header not understood\n");
  242. return -EINVAL;
  243. }
  244. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  245. break;
  246. case 0x40: /* G80/G90 */
  247. headerlen = bios->data[bios->fp.lvdsmanufacturerpointer + 1];
  248. if (headerlen < 0x7) {
  249. NV_ERROR(drm, "LVDS table header not understood\n");
  250. return -EINVAL;
  251. }
  252. recordlen = bios->data[bios->fp.lvdsmanufacturerpointer + 2];
  253. break;
  254. default:
  255. NV_ERROR(drm,
  256. "LVDS table revision %d.%d not currently supported\n",
  257. lvds_ver >> 4, lvds_ver & 0xf);
  258. return -ENOSYS;
  259. }
  260. lth->lvds_ver = lvds_ver;
  261. lth->headerlen = headerlen;
  262. lth->recordlen = recordlen;
  263. return 0;
  264. }
  265. static int
  266. get_fp_strap(struct drm_device *dev, struct nvbios *bios)
  267. {
  268. struct nvif_device *device = &nouveau_drm(dev)->device;
  269. /*
  270. * The fp strap is normally dictated by the "User Strap" in
  271. * PEXTDEV_BOOT_0[20:16], but on BMP cards when bit 2 of the
  272. * Internal_Flags struct at 0x48 is set, the user strap gets overriden
  273. * by the PCI subsystem ID during POST, but not before the previous user
  274. * strap has been committed to CR58 for CR57=0xf on head A, which may be
  275. * read and used instead
  276. */
  277. if (bios->major_version < 5 && bios->data[0x48] & 0x4)
  278. return NVReadVgaCrtc5758(dev, 0, 0xf) & 0xf;
  279. if (device->info.family >= NV_DEVICE_INFO_V0_TESLA)
  280. return (nvif_rd32(device, NV_PEXTDEV_BOOT_0) >> 24) & 0xf;
  281. else
  282. return (nvif_rd32(device, NV_PEXTDEV_BOOT_0) >> 16) & 0xf;
  283. }
  284. static int parse_fp_mode_table(struct drm_device *dev, struct nvbios *bios)
  285. {
  286. struct nouveau_drm *drm = nouveau_drm(dev);
  287. uint8_t *fptable;
  288. uint8_t fptable_ver, headerlen = 0, recordlen, fpentries = 0xf, fpindex;
  289. int ret, ofs, fpstrapping;
  290. struct lvdstableheader lth;
  291. if (bios->fp.fptablepointer == 0x0) {
  292. /* Apple cards don't have the fp table; the laptops use DDC */
  293. /* The table is also missing on some x86 IGPs */
  294. #ifndef __powerpc__
  295. NV_ERROR(drm, "Pointer to flat panel table invalid\n");
  296. #endif
  297. bios->digital_min_front_porch = 0x4b;
  298. return 0;
  299. }
  300. fptable = &bios->data[bios->fp.fptablepointer];
  301. fptable_ver = fptable[0];
  302. switch (fptable_ver) {
  303. /*
  304. * BMP version 0x5.0x11 BIOSen have version 1 like tables, but no
  305. * version field, and miss one of the spread spectrum/PWM bytes.
  306. * This could affect early GF2Go parts (not seen any appropriate ROMs
  307. * though). Here we assume that a version of 0x05 matches this case
  308. * (combining with a BMP version check would be better), as the
  309. * common case for the panel type field is 0x0005, and that is in
  310. * fact what we are reading the first byte of.
  311. */
  312. case 0x05: /* some NV10, 11, 15, 16 */
  313. recordlen = 42;
  314. ofs = -1;
  315. break;
  316. case 0x10: /* some NV15/16, and NV11+ */
  317. recordlen = 44;
  318. ofs = 0;
  319. break;
  320. case 0x20: /* NV40+ */
  321. headerlen = fptable[1];
  322. recordlen = fptable[2];
  323. fpentries = fptable[3];
  324. /*
  325. * fptable[4] is the minimum
  326. * RAMDAC_FP_HCRTC -> RAMDAC_FP_HSYNC_START gap
  327. */
  328. bios->digital_min_front_porch = fptable[4];
  329. ofs = -7;
  330. break;
  331. default:
  332. NV_ERROR(drm,
  333. "FP table revision %d.%d not currently supported\n",
  334. fptable_ver >> 4, fptable_ver & 0xf);
  335. return -ENOSYS;
  336. }
  337. if (!bios->is_mobile) /* !mobile only needs digital_min_front_porch */
  338. return 0;
  339. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  340. if (ret)
  341. return ret;
  342. if (lth.lvds_ver == 0x30 || lth.lvds_ver == 0x40) {
  343. bios->fp.fpxlatetableptr = bios->fp.lvdsmanufacturerpointer +
  344. lth.headerlen + 1;
  345. bios->fp.xlatwidth = lth.recordlen;
  346. }
  347. if (bios->fp.fpxlatetableptr == 0x0) {
  348. NV_ERROR(drm, "Pointer to flat panel xlat table invalid\n");
  349. return -EINVAL;
  350. }
  351. fpstrapping = get_fp_strap(dev, bios);
  352. fpindex = bios->data[bios->fp.fpxlatetableptr +
  353. fpstrapping * bios->fp.xlatwidth];
  354. if (fpindex > fpentries) {
  355. NV_ERROR(drm, "Bad flat panel table index\n");
  356. return -ENOENT;
  357. }
  358. /* nv4x cards need both a strap value and fpindex of 0xf to use DDC */
  359. if (lth.lvds_ver > 0x10)
  360. bios->fp_no_ddc = fpstrapping != 0xf || fpindex != 0xf;
  361. /*
  362. * If either the strap or xlated fpindex value are 0xf there is no
  363. * panel using a strap-derived bios mode present. this condition
  364. * includes, but is different from, the DDC panel indicator above
  365. */
  366. if (fpstrapping == 0xf || fpindex == 0xf)
  367. return 0;
  368. bios->fp.mode_ptr = bios->fp.fptablepointer + headerlen +
  369. recordlen * fpindex + ofs;
  370. NV_INFO(drm, "BIOS FP mode: %dx%d (%dkHz pixel clock)\n",
  371. ROM16(bios->data[bios->fp.mode_ptr + 11]) + 1,
  372. ROM16(bios->data[bios->fp.mode_ptr + 25]) + 1,
  373. ROM16(bios->data[bios->fp.mode_ptr + 7]) * 10);
  374. return 0;
  375. }
  376. bool nouveau_bios_fp_mode(struct drm_device *dev, struct drm_display_mode *mode)
  377. {
  378. struct nouveau_drm *drm = nouveau_drm(dev);
  379. struct nvbios *bios = &drm->vbios;
  380. uint8_t *mode_entry = &bios->data[bios->fp.mode_ptr];
  381. if (!mode) /* just checking whether we can produce a mode */
  382. return bios->fp.mode_ptr;
  383. memset(mode, 0, sizeof(struct drm_display_mode));
  384. /*
  385. * For version 1.0 (version in byte 0):
  386. * bytes 1-2 are "panel type", including bits on whether Colour/mono,
  387. * single/dual link, and type (TFT etc.)
  388. * bytes 3-6 are bits per colour in RGBX
  389. */
  390. mode->clock = ROM16(mode_entry[7]) * 10;
  391. /* bytes 9-10 is HActive */
  392. mode->hdisplay = ROM16(mode_entry[11]) + 1;
  393. /*
  394. * bytes 13-14 is HValid Start
  395. * bytes 15-16 is HValid End
  396. */
  397. mode->hsync_start = ROM16(mode_entry[17]) + 1;
  398. mode->hsync_end = ROM16(mode_entry[19]) + 1;
  399. mode->htotal = ROM16(mode_entry[21]) + 1;
  400. /* bytes 23-24, 27-30 similarly, but vertical */
  401. mode->vdisplay = ROM16(mode_entry[25]) + 1;
  402. mode->vsync_start = ROM16(mode_entry[31]) + 1;
  403. mode->vsync_end = ROM16(mode_entry[33]) + 1;
  404. mode->vtotal = ROM16(mode_entry[35]) + 1;
  405. mode->flags |= (mode_entry[37] & 0x10) ?
  406. DRM_MODE_FLAG_PHSYNC : DRM_MODE_FLAG_NHSYNC;
  407. mode->flags |= (mode_entry[37] & 0x1) ?
  408. DRM_MODE_FLAG_PVSYNC : DRM_MODE_FLAG_NVSYNC;
  409. /*
  410. * bytes 38-39 relate to spread spectrum settings
  411. * bytes 40-43 are something to do with PWM
  412. */
  413. mode->status = MODE_OK;
  414. mode->type = DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  415. drm_mode_set_name(mode);
  416. return bios->fp.mode_ptr;
  417. }
  418. int nouveau_bios_parse_lvds_table(struct drm_device *dev, int pxclk, bool *dl, bool *if_is_24bit)
  419. {
  420. /*
  421. * The LVDS table header is (mostly) described in
  422. * parse_lvds_manufacturer_table_header(): the BIT header additionally
  423. * contains the dual-link transition pxclk (in 10s kHz), at byte 5 - if
  424. * straps are not being used for the panel, this specifies the frequency
  425. * at which modes should be set up in the dual link style.
  426. *
  427. * Following the header, the BMP (ver 0xa) table has several records,
  428. * indexed by a separate xlat table, indexed in turn by the fp strap in
  429. * EXTDEV_BOOT. Each record had a config byte, followed by 6 script
  430. * numbers for use by INIT_SUB which controlled panel init and power,
  431. * and finally a dword of ms to sleep between power off and on
  432. * operations.
  433. *
  434. * In the BIT versions, the table following the header serves as an
  435. * integrated config and xlat table: the records in the table are
  436. * indexed by the FP strap nibble in EXTDEV_BOOT, and each record has
  437. * two bytes - the first as a config byte, the second for indexing the
  438. * fp mode table pointed to by the BIT 'D' table
  439. *
  440. * DDC is not used until after card init, so selecting the correct table
  441. * entry and setting the dual link flag for EDID equipped panels,
  442. * requiring tests against the native-mode pixel clock, cannot be done
  443. * until later, when this function should be called with non-zero pxclk
  444. */
  445. struct nouveau_drm *drm = nouveau_drm(dev);
  446. struct nvbios *bios = &drm->vbios;
  447. int fpstrapping = get_fp_strap(dev, bios), lvdsmanufacturerindex = 0;
  448. struct lvdstableheader lth;
  449. uint16_t lvdsofs;
  450. int ret, chip_version = bios->chip_version;
  451. ret = parse_lvds_manufacturer_table_header(dev, bios, &lth);
  452. if (ret)
  453. return ret;
  454. switch (lth.lvds_ver) {
  455. case 0x0a: /* pre NV40 */
  456. lvdsmanufacturerindex = bios->data[
  457. bios->fp.fpxlatemanufacturertableptr +
  458. fpstrapping];
  459. /* we're done if this isn't the EDID panel case */
  460. if (!pxclk)
  461. break;
  462. if (chip_version < 0x25) {
  463. /* nv17 behaviour
  464. *
  465. * It seems the old style lvds script pointer is reused
  466. * to select 18/24 bit colour depth for EDID panels.
  467. */
  468. lvdsmanufacturerindex =
  469. (bios->legacy.lvds_single_a_script_ptr & 1) ?
  470. 2 : 0;
  471. if (pxclk >= bios->fp.duallink_transition_clk)
  472. lvdsmanufacturerindex++;
  473. } else if (chip_version < 0x30) {
  474. /* nv28 behaviour (off-chip encoder)
  475. *
  476. * nv28 does a complex dance of first using byte 121 of
  477. * the EDID to choose the lvdsmanufacturerindex, then
  478. * later attempting to match the EDID manufacturer and
  479. * product IDs in a table (signature 'pidt' (panel id
  480. * table?)), setting an lvdsmanufacturerindex of 0 and
  481. * an fp strap of the match index (or 0xf if none)
  482. */
  483. lvdsmanufacturerindex = 0;
  484. } else {
  485. /* nv31, nv34 behaviour */
  486. lvdsmanufacturerindex = 0;
  487. if (pxclk >= bios->fp.duallink_transition_clk)
  488. lvdsmanufacturerindex = 2;
  489. if (pxclk >= 140000)
  490. lvdsmanufacturerindex = 3;
  491. }
  492. /*
  493. * nvidia set the high nibble of (cr57=f, cr58) to
  494. * lvdsmanufacturerindex in this case; we don't
  495. */
  496. break;
  497. case 0x30: /* NV4x */
  498. case 0x40: /* G80/G90 */
  499. lvdsmanufacturerindex = fpstrapping;
  500. break;
  501. default:
  502. NV_ERROR(drm, "LVDS table revision not currently supported\n");
  503. return -ENOSYS;
  504. }
  505. lvdsofs = bios->fp.xlated_entry = bios->fp.lvdsmanufacturerpointer + lth.headerlen + lth.recordlen * lvdsmanufacturerindex;
  506. switch (lth.lvds_ver) {
  507. case 0x0a:
  508. bios->fp.power_off_for_reset = bios->data[lvdsofs] & 1;
  509. bios->fp.reset_after_pclk_change = bios->data[lvdsofs] & 2;
  510. bios->fp.dual_link = bios->data[lvdsofs] & 4;
  511. bios->fp.link_c_increment = bios->data[lvdsofs] & 8;
  512. *if_is_24bit = bios->data[lvdsofs] & 16;
  513. break;
  514. case 0x30:
  515. case 0x40:
  516. /*
  517. * No sign of the "power off for reset" or "reset for panel
  518. * on" bits, but it's safer to assume we should
  519. */
  520. bios->fp.power_off_for_reset = true;
  521. bios->fp.reset_after_pclk_change = true;
  522. /*
  523. * It's ok lvdsofs is wrong for nv4x edid case; dual_link is
  524. * over-written, and if_is_24bit isn't used
  525. */
  526. bios->fp.dual_link = bios->data[lvdsofs] & 1;
  527. bios->fp.if_is_24bit = bios->data[lvdsofs] & 2;
  528. bios->fp.strapless_is_24bit = bios->data[bios->fp.lvdsmanufacturerpointer + 4];
  529. bios->fp.duallink_transition_clk = ROM16(bios->data[bios->fp.lvdsmanufacturerpointer + 5]) * 10;
  530. break;
  531. }
  532. /* set dual_link flag for EDID case */
  533. if (pxclk && (chip_version < 0x25 || chip_version > 0x28))
  534. bios->fp.dual_link = (pxclk >= bios->fp.duallink_transition_clk);
  535. *dl = bios->fp.dual_link;
  536. return 0;
  537. }
  538. int run_tmds_table(struct drm_device *dev, struct dcb_output *dcbent, int head, int pxclk)
  539. {
  540. /*
  541. * the pxclk parameter is in kHz
  542. *
  543. * This runs the TMDS regs setting code found on BIT bios cards
  544. *
  545. * For ffs(or) == 1 use the first table, for ffs(or) == 2 and
  546. * ffs(or) == 3, use the second.
  547. */
  548. struct nouveau_drm *drm = nouveau_drm(dev);
  549. struct nvif_device *device = &drm->device;
  550. struct nvbios *bios = &drm->vbios;
  551. int cv = bios->chip_version;
  552. uint16_t clktable = 0, scriptptr;
  553. uint32_t sel_clk_binding, sel_clk;
  554. /* pre-nv17 off-chip tmds uses scripts, post nv17 doesn't */
  555. if (cv >= 0x17 && cv != 0x1a && cv != 0x20 &&
  556. dcbent->location != DCB_LOC_ON_CHIP)
  557. return 0;
  558. switch (ffs(dcbent->or)) {
  559. case 1:
  560. clktable = bios->tmds.output0_script_ptr;
  561. break;
  562. case 2:
  563. case 3:
  564. clktable = bios->tmds.output1_script_ptr;
  565. break;
  566. }
  567. if (!clktable) {
  568. NV_ERROR(drm, "Pixel clock comparison table not found\n");
  569. return -EINVAL;
  570. }
  571. scriptptr = clkcmptable(bios, clktable, pxclk);
  572. if (!scriptptr) {
  573. NV_ERROR(drm, "TMDS output init script not found\n");
  574. return -ENOENT;
  575. }
  576. /* don't let script change pll->head binding */
  577. sel_clk_binding = nvif_rd32(device, NV_PRAMDAC_SEL_CLK) & 0x50000;
  578. run_digital_op_script(dev, scriptptr, dcbent, head, pxclk >= 165000);
  579. sel_clk = NVReadRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK) & ~0x50000;
  580. NVWriteRAMDAC(dev, 0, NV_PRAMDAC_SEL_CLK, sel_clk | sel_clk_binding);
  581. return 0;
  582. }
  583. static void parse_script_table_pointers(struct nvbios *bios, uint16_t offset)
  584. {
  585. /*
  586. * Parses the init table segment for pointers used in script execution.
  587. *
  588. * offset + 0 (16 bits): init script tables pointer
  589. * offset + 2 (16 bits): macro index table pointer
  590. * offset + 4 (16 bits): macro table pointer
  591. * offset + 6 (16 bits): condition table pointer
  592. * offset + 8 (16 bits): io condition table pointer
  593. * offset + 10 (16 bits): io flag condition table pointer
  594. * offset + 12 (16 bits): init function table pointer
  595. */
  596. bios->init_script_tbls_ptr = ROM16(bios->data[offset]);
  597. }
  598. static int parse_bit_A_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  599. {
  600. /*
  601. * Parses the load detect values for g80 cards.
  602. *
  603. * offset + 0 (16 bits): loadval table pointer
  604. */
  605. struct nouveau_drm *drm = nouveau_drm(dev);
  606. uint16_t load_table_ptr;
  607. uint8_t version, headerlen, entrylen, num_entries;
  608. if (bitentry->length != 3) {
  609. NV_ERROR(drm, "Do not understand BIT A table\n");
  610. return -EINVAL;
  611. }
  612. load_table_ptr = ROM16(bios->data[bitentry->offset]);
  613. if (load_table_ptr == 0x0) {
  614. NV_DEBUG(drm, "Pointer to BIT loadval table invalid\n");
  615. return -EINVAL;
  616. }
  617. version = bios->data[load_table_ptr];
  618. if (version != 0x10) {
  619. NV_ERROR(drm, "BIT loadval table version %d.%d not supported\n",
  620. version >> 4, version & 0xF);
  621. return -ENOSYS;
  622. }
  623. headerlen = bios->data[load_table_ptr + 1];
  624. entrylen = bios->data[load_table_ptr + 2];
  625. num_entries = bios->data[load_table_ptr + 3];
  626. if (headerlen != 4 || entrylen != 4 || num_entries != 2) {
  627. NV_ERROR(drm, "Do not understand BIT loadval table\n");
  628. return -EINVAL;
  629. }
  630. /* First entry is normal dac, 2nd tv-out perhaps? */
  631. bios->dactestval = ROM32(bios->data[load_table_ptr + headerlen]) & 0x3ff;
  632. return 0;
  633. }
  634. static int parse_bit_display_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  635. {
  636. /*
  637. * Parses the flat panel table segment that the bit entry points to.
  638. * Starting at bitentry->offset:
  639. *
  640. * offset + 0 (16 bits): ??? table pointer - seems to have 18 byte
  641. * records beginning with a freq.
  642. * offset + 2 (16 bits): mode table pointer
  643. */
  644. struct nouveau_drm *drm = nouveau_drm(dev);
  645. if (bitentry->length != 4) {
  646. NV_ERROR(drm, "Do not understand BIT display table\n");
  647. return -EINVAL;
  648. }
  649. bios->fp.fptablepointer = ROM16(bios->data[bitentry->offset + 2]);
  650. return 0;
  651. }
  652. static int parse_bit_init_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  653. {
  654. /*
  655. * Parses the init table segment that the bit entry points to.
  656. *
  657. * See parse_script_table_pointers for layout
  658. */
  659. struct nouveau_drm *drm = nouveau_drm(dev);
  660. if (bitentry->length < 14) {
  661. NV_ERROR(drm, "Do not understand init table\n");
  662. return -EINVAL;
  663. }
  664. parse_script_table_pointers(bios, bitentry->offset);
  665. return 0;
  666. }
  667. static int parse_bit_i_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  668. {
  669. /*
  670. * BIT 'i' (info?) table
  671. *
  672. * offset + 0 (32 bits): BIOS version dword (as in B table)
  673. * offset + 5 (8 bits): BIOS feature byte (same as for BMP?)
  674. * offset + 13 (16 bits): pointer to table containing DAC load
  675. * detection comparison values
  676. *
  677. * There's other things in the table, purpose unknown
  678. */
  679. struct nouveau_drm *drm = nouveau_drm(dev);
  680. uint16_t daccmpoffset;
  681. uint8_t dacver, dacheaderlen;
  682. if (bitentry->length < 6) {
  683. NV_ERROR(drm, "BIT i table too short for needed information\n");
  684. return -EINVAL;
  685. }
  686. /*
  687. * bit 4 seems to indicate a mobile bios (doesn't suffer from BMP's
  688. * Quadro identity crisis), other bits possibly as for BMP feature byte
  689. */
  690. bios->feature_byte = bios->data[bitentry->offset + 5];
  691. bios->is_mobile = bios->feature_byte & FEATURE_MOBILE;
  692. if (bitentry->length < 15) {
  693. NV_WARN(drm, "BIT i table not long enough for DAC load "
  694. "detection comparison table\n");
  695. return -EINVAL;
  696. }
  697. daccmpoffset = ROM16(bios->data[bitentry->offset + 13]);
  698. /* doesn't exist on g80 */
  699. if (!daccmpoffset)
  700. return 0;
  701. /*
  702. * The first value in the table, following the header, is the
  703. * comparison value, the second entry is a comparison value for
  704. * TV load detection.
  705. */
  706. dacver = bios->data[daccmpoffset];
  707. dacheaderlen = bios->data[daccmpoffset + 1];
  708. if (dacver != 0x00 && dacver != 0x10) {
  709. NV_WARN(drm, "DAC load detection comparison table version "
  710. "%d.%d not known\n", dacver >> 4, dacver & 0xf);
  711. return -ENOSYS;
  712. }
  713. bios->dactestval = ROM32(bios->data[daccmpoffset + dacheaderlen]);
  714. bios->tvdactestval = ROM32(bios->data[daccmpoffset + dacheaderlen + 4]);
  715. return 0;
  716. }
  717. static int parse_bit_lvds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  718. {
  719. /*
  720. * Parses the LVDS table segment that the bit entry points to.
  721. * Starting at bitentry->offset:
  722. *
  723. * offset + 0 (16 bits): LVDS strap xlate table pointer
  724. */
  725. struct nouveau_drm *drm = nouveau_drm(dev);
  726. if (bitentry->length != 2) {
  727. NV_ERROR(drm, "Do not understand BIT LVDS table\n");
  728. return -EINVAL;
  729. }
  730. /*
  731. * No idea if it's still called the LVDS manufacturer table, but
  732. * the concept's close enough.
  733. */
  734. bios->fp.lvdsmanufacturerpointer = ROM16(bios->data[bitentry->offset]);
  735. return 0;
  736. }
  737. static int
  738. parse_bit_M_tbl_entry(struct drm_device *dev, struct nvbios *bios,
  739. struct bit_entry *bitentry)
  740. {
  741. /*
  742. * offset + 2 (8 bits): number of options in an
  743. * INIT_RAM_RESTRICT_ZM_REG_GROUP opcode option set
  744. * offset + 3 (16 bits): pointer to strap xlate table for RAM
  745. * restrict option selection
  746. *
  747. * There's a bunch of bits in this table other than the RAM restrict
  748. * stuff that we don't use - their use currently unknown
  749. */
  750. /*
  751. * Older bios versions don't have a sufficiently long table for
  752. * what we want
  753. */
  754. if (bitentry->length < 0x5)
  755. return 0;
  756. if (bitentry->version < 2) {
  757. bios->ram_restrict_group_count = bios->data[bitentry->offset + 2];
  758. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 3]);
  759. } else {
  760. bios->ram_restrict_group_count = bios->data[bitentry->offset + 0];
  761. bios->ram_restrict_tbl_ptr = ROM16(bios->data[bitentry->offset + 1]);
  762. }
  763. return 0;
  764. }
  765. static int parse_bit_tmds_tbl_entry(struct drm_device *dev, struct nvbios *bios, struct bit_entry *bitentry)
  766. {
  767. /*
  768. * Parses the pointer to the TMDS table
  769. *
  770. * Starting at bitentry->offset:
  771. *
  772. * offset + 0 (16 bits): TMDS table pointer
  773. *
  774. * The TMDS table is typically found just before the DCB table, with a
  775. * characteristic signature of 0x11,0x13 (1.1 being version, 0x13 being
  776. * length?)
  777. *
  778. * At offset +7 is a pointer to a script, which I don't know how to
  779. * run yet.
  780. * At offset +9 is a pointer to another script, likewise
  781. * Offset +11 has a pointer to a table where the first word is a pxclk
  782. * frequency and the second word a pointer to a script, which should be
  783. * run if the comparison pxclk frequency is less than the pxclk desired.
  784. * This repeats for decreasing comparison frequencies
  785. * Offset +13 has a pointer to a similar table
  786. * The selection of table (and possibly +7/+9 script) is dictated by
  787. * "or" from the DCB.
  788. */
  789. struct nouveau_drm *drm = nouveau_drm(dev);
  790. uint16_t tmdstableptr, script1, script2;
  791. if (bitentry->length != 2) {
  792. NV_ERROR(drm, "Do not understand BIT TMDS table\n");
  793. return -EINVAL;
  794. }
  795. tmdstableptr = ROM16(bios->data[bitentry->offset]);
  796. if (!tmdstableptr) {
  797. NV_ERROR(drm, "Pointer to TMDS table invalid\n");
  798. return -EINVAL;
  799. }
  800. NV_INFO(drm, "TMDS table version %d.%d\n",
  801. bios->data[tmdstableptr] >> 4, bios->data[tmdstableptr] & 0xf);
  802. /* nv50+ has v2.0, but we don't parse it atm */
  803. if (bios->data[tmdstableptr] != 0x11)
  804. return -ENOSYS;
  805. /*
  806. * These two scripts are odd: they don't seem to get run even when
  807. * they are not stubbed.
  808. */
  809. script1 = ROM16(bios->data[tmdstableptr + 7]);
  810. script2 = ROM16(bios->data[tmdstableptr + 9]);
  811. if (bios->data[script1] != 'q' || bios->data[script2] != 'q')
  812. NV_WARN(drm, "TMDS table script pointers not stubbed\n");
  813. bios->tmds.output0_script_ptr = ROM16(bios->data[tmdstableptr + 11]);
  814. bios->tmds.output1_script_ptr = ROM16(bios->data[tmdstableptr + 13]);
  815. return 0;
  816. }
  817. struct bit_table {
  818. const char id;
  819. int (* const parse_fn)(struct drm_device *, struct nvbios *, struct bit_entry *);
  820. };
  821. #define BIT_TABLE(id, funcid) ((struct bit_table){ id, parse_bit_##funcid##_tbl_entry })
  822. int
  823. bit_table(struct drm_device *dev, u8 id, struct bit_entry *bit)
  824. {
  825. struct nouveau_drm *drm = nouveau_drm(dev);
  826. struct nvbios *bios = &drm->vbios;
  827. u8 entries, *entry;
  828. if (bios->type != NVBIOS_BIT)
  829. return -ENODEV;
  830. entries = bios->data[bios->offset + 10];
  831. entry = &bios->data[bios->offset + 12];
  832. while (entries--) {
  833. if (entry[0] == id) {
  834. bit->id = entry[0];
  835. bit->version = entry[1];
  836. bit->length = ROM16(entry[2]);
  837. bit->offset = ROM16(entry[4]);
  838. bit->data = ROMPTR(dev, entry[4]);
  839. return 0;
  840. }
  841. entry += bios->data[bios->offset + 9];
  842. }
  843. return -ENOENT;
  844. }
  845. static int
  846. parse_bit_table(struct nvbios *bios, const uint16_t bitoffset,
  847. struct bit_table *table)
  848. {
  849. struct drm_device *dev = bios->dev;
  850. struct nouveau_drm *drm = nouveau_drm(dev);
  851. struct bit_entry bitentry;
  852. if (bit_table(dev, table->id, &bitentry) == 0)
  853. return table->parse_fn(dev, bios, &bitentry);
  854. NV_INFO(drm, "BIT table '%c' not found\n", table->id);
  855. return -ENOSYS;
  856. }
  857. static int
  858. parse_bit_structure(struct nvbios *bios, const uint16_t bitoffset)
  859. {
  860. int ret;
  861. /*
  862. * The only restriction on parsing order currently is having 'i' first
  863. * for use of bios->*_version or bios->feature_byte while parsing;
  864. * functions shouldn't be actually *doing* anything apart from pulling
  865. * data from the image into the bios struct, thus no interdependencies
  866. */
  867. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('i', i));
  868. if (ret) /* info? */
  869. return ret;
  870. if (bios->major_version >= 0x60) /* g80+ */
  871. parse_bit_table(bios, bitoffset, &BIT_TABLE('A', A));
  872. parse_bit_table(bios, bitoffset, &BIT_TABLE('D', display));
  873. ret = parse_bit_table(bios, bitoffset, &BIT_TABLE('I', init));
  874. if (ret)
  875. return ret;
  876. parse_bit_table(bios, bitoffset, &BIT_TABLE('M', M)); /* memory? */
  877. parse_bit_table(bios, bitoffset, &BIT_TABLE('L', lvds));
  878. parse_bit_table(bios, bitoffset, &BIT_TABLE('T', tmds));
  879. return 0;
  880. }
  881. static int parse_bmp_structure(struct drm_device *dev, struct nvbios *bios, unsigned int offset)
  882. {
  883. /*
  884. * Parses the BMP structure for useful things, but does not act on them
  885. *
  886. * offset + 5: BMP major version
  887. * offset + 6: BMP minor version
  888. * offset + 9: BMP feature byte
  889. * offset + 10: BCD encoded BIOS version
  890. *
  891. * offset + 18: init script table pointer (for bios versions < 5.10h)
  892. * offset + 20: extra init script table pointer (for bios
  893. * versions < 5.10h)
  894. *
  895. * offset + 24: memory init table pointer (used on early bios versions)
  896. * offset + 26: SDR memory sequencing setup data table
  897. * offset + 28: DDR memory sequencing setup data table
  898. *
  899. * offset + 54: index of I2C CRTC pair to use for CRT output
  900. * offset + 55: index of I2C CRTC pair to use for TV output
  901. * offset + 56: index of I2C CRTC pair to use for flat panel output
  902. * offset + 58: write CRTC index for I2C pair 0
  903. * offset + 59: read CRTC index for I2C pair 0
  904. * offset + 60: write CRTC index for I2C pair 1
  905. * offset + 61: read CRTC index for I2C pair 1
  906. *
  907. * offset + 67: maximum internal PLL frequency (single stage PLL)
  908. * offset + 71: minimum internal PLL frequency (single stage PLL)
  909. *
  910. * offset + 75: script table pointers, as described in
  911. * parse_script_table_pointers
  912. *
  913. * offset + 89: TMDS single link output A table pointer
  914. * offset + 91: TMDS single link output B table pointer
  915. * offset + 95: LVDS single link output A table pointer
  916. * offset + 105: flat panel timings table pointer
  917. * offset + 107: flat panel strapping translation table pointer
  918. * offset + 117: LVDS manufacturer panel config table pointer
  919. * offset + 119: LVDS manufacturer strapping translation table pointer
  920. *
  921. * offset + 142: PLL limits table pointer
  922. *
  923. * offset + 156: minimum pixel clock for LVDS dual link
  924. */
  925. struct nouveau_drm *drm = nouveau_drm(dev);
  926. uint8_t *bmp = &bios->data[offset], bmp_version_major, bmp_version_minor;
  927. uint16_t bmplength;
  928. uint16_t legacy_scripts_offset, legacy_i2c_offset;
  929. /* load needed defaults in case we can't parse this info */
  930. bios->digital_min_front_porch = 0x4b;
  931. bios->fmaxvco = 256000;
  932. bios->fminvco = 128000;
  933. bios->fp.duallink_transition_clk = 90000;
  934. bmp_version_major = bmp[5];
  935. bmp_version_minor = bmp[6];
  936. NV_INFO(drm, "BMP version %d.%d\n",
  937. bmp_version_major, bmp_version_minor);
  938. /*
  939. * Make sure that 0x36 is blank and can't be mistaken for a DCB
  940. * pointer on early versions
  941. */
  942. if (bmp_version_major < 5)
  943. *(uint16_t *)&bios->data[0x36] = 0;
  944. /*
  945. * Seems that the minor version was 1 for all major versions prior
  946. * to 5. Version 6 could theoretically exist, but I suspect BIT
  947. * happened instead.
  948. */
  949. if ((bmp_version_major < 5 && bmp_version_minor != 1) || bmp_version_major > 5) {
  950. NV_ERROR(drm, "You have an unsupported BMP version. "
  951. "Please send in your bios\n");
  952. return -ENOSYS;
  953. }
  954. if (bmp_version_major == 0)
  955. /* nothing that's currently useful in this version */
  956. return 0;
  957. else if (bmp_version_major == 1)
  958. bmplength = 44; /* exact for 1.01 */
  959. else if (bmp_version_major == 2)
  960. bmplength = 48; /* exact for 2.01 */
  961. else if (bmp_version_major == 3)
  962. bmplength = 54;
  963. /* guessed - mem init tables added in this version */
  964. else if (bmp_version_major == 4 || bmp_version_minor < 0x1)
  965. /* don't know if 5.0 exists... */
  966. bmplength = 62;
  967. /* guessed - BMP I2C indices added in version 4*/
  968. else if (bmp_version_minor < 0x6)
  969. bmplength = 67; /* exact for 5.01 */
  970. else if (bmp_version_minor < 0x10)
  971. bmplength = 75; /* exact for 5.06 */
  972. else if (bmp_version_minor == 0x10)
  973. bmplength = 89; /* exact for 5.10h */
  974. else if (bmp_version_minor < 0x14)
  975. bmplength = 118; /* exact for 5.11h */
  976. else if (bmp_version_minor < 0x24)
  977. /*
  978. * Not sure of version where pll limits came in;
  979. * certainly exist by 0x24 though.
  980. */
  981. /* length not exact: this is long enough to get lvds members */
  982. bmplength = 123;
  983. else if (bmp_version_minor < 0x27)
  984. /*
  985. * Length not exact: this is long enough to get pll limit
  986. * member
  987. */
  988. bmplength = 144;
  989. else
  990. /*
  991. * Length not exact: this is long enough to get dual link
  992. * transition clock.
  993. */
  994. bmplength = 158;
  995. /* checksum */
  996. if (nv_cksum(bmp, 8)) {
  997. NV_ERROR(drm, "Bad BMP checksum\n");
  998. return -EINVAL;
  999. }
  1000. /*
  1001. * Bit 4 seems to indicate either a mobile bios or a quadro card --
  1002. * mobile behaviour consistent (nv11+), quadro only seen nv18gl-nv36gl
  1003. * (not nv10gl), bit 5 that the flat panel tables are present, and
  1004. * bit 6 a tv bios.
  1005. */
  1006. bios->feature_byte = bmp[9];
  1007. if (bmp_version_major < 5 || bmp_version_minor < 0x10)
  1008. bios->old_style_init = true;
  1009. legacy_scripts_offset = 18;
  1010. if (bmp_version_major < 2)
  1011. legacy_scripts_offset -= 4;
  1012. bios->init_script_tbls_ptr = ROM16(bmp[legacy_scripts_offset]);
  1013. bios->extra_init_script_tbl_ptr = ROM16(bmp[legacy_scripts_offset + 2]);
  1014. if (bmp_version_major > 2) { /* appears in BMP 3 */
  1015. bios->legacy.mem_init_tbl_ptr = ROM16(bmp[24]);
  1016. bios->legacy.sdr_seq_tbl_ptr = ROM16(bmp[26]);
  1017. bios->legacy.ddr_seq_tbl_ptr = ROM16(bmp[28]);
  1018. }
  1019. legacy_i2c_offset = 0x48; /* BMP version 2 & 3 */
  1020. if (bmplength > 61)
  1021. legacy_i2c_offset = offset + 54;
  1022. bios->legacy.i2c_indices.crt = bios->data[legacy_i2c_offset];
  1023. bios->legacy.i2c_indices.tv = bios->data[legacy_i2c_offset + 1];
  1024. bios->legacy.i2c_indices.panel = bios->data[legacy_i2c_offset + 2];
  1025. if (bmplength > 74) {
  1026. bios->fmaxvco = ROM32(bmp[67]);
  1027. bios->fminvco = ROM32(bmp[71]);
  1028. }
  1029. if (bmplength > 88)
  1030. parse_script_table_pointers(bios, offset + 75);
  1031. if (bmplength > 94) {
  1032. bios->tmds.output0_script_ptr = ROM16(bmp[89]);
  1033. bios->tmds.output1_script_ptr = ROM16(bmp[91]);
  1034. /*
  1035. * Never observed in use with lvds scripts, but is reused for
  1036. * 18/24 bit panel interface default for EDID equipped panels
  1037. * (if_is_24bit not set directly to avoid any oscillation).
  1038. */
  1039. bios->legacy.lvds_single_a_script_ptr = ROM16(bmp[95]);
  1040. }
  1041. if (bmplength > 108) {
  1042. bios->fp.fptablepointer = ROM16(bmp[105]);
  1043. bios->fp.fpxlatetableptr = ROM16(bmp[107]);
  1044. bios->fp.xlatwidth = 1;
  1045. }
  1046. if (bmplength > 120) {
  1047. bios->fp.lvdsmanufacturerpointer = ROM16(bmp[117]);
  1048. bios->fp.fpxlatemanufacturertableptr = ROM16(bmp[119]);
  1049. }
  1050. #if 0
  1051. if (bmplength > 143)
  1052. bios->pll_limit_tbl_ptr = ROM16(bmp[142]);
  1053. #endif
  1054. if (bmplength > 157)
  1055. bios->fp.duallink_transition_clk = ROM16(bmp[156]) * 10;
  1056. return 0;
  1057. }
  1058. static uint16_t findstr(uint8_t *data, int n, const uint8_t *str, int len)
  1059. {
  1060. int i, j;
  1061. for (i = 0; i <= (n - len); i++) {
  1062. for (j = 0; j < len; j++)
  1063. if (data[i + j] != str[j])
  1064. break;
  1065. if (j == len)
  1066. return i;
  1067. }
  1068. return 0;
  1069. }
  1070. void *
  1071. olddcb_table(struct drm_device *dev)
  1072. {
  1073. struct nouveau_drm *drm = nouveau_drm(dev);
  1074. u8 *dcb = NULL;
  1075. if (drm->device.info.family > NV_DEVICE_INFO_V0_TNT)
  1076. dcb = ROMPTR(dev, drm->vbios.data[0x36]);
  1077. if (!dcb) {
  1078. NV_WARN(drm, "No DCB data found in VBIOS\n");
  1079. return NULL;
  1080. }
  1081. if (dcb[0] >= 0x41) {
  1082. NV_WARN(drm, "DCB version 0x%02x unknown\n", dcb[0]);
  1083. return NULL;
  1084. } else
  1085. if (dcb[0] >= 0x30) {
  1086. if (ROM32(dcb[6]) == 0x4edcbdcb)
  1087. return dcb;
  1088. } else
  1089. if (dcb[0] >= 0x20) {
  1090. if (ROM32(dcb[4]) == 0x4edcbdcb)
  1091. return dcb;
  1092. } else
  1093. if (dcb[0] >= 0x15) {
  1094. if (!memcmp(&dcb[-7], "DEV_REC", 7))
  1095. return dcb;
  1096. } else {
  1097. /*
  1098. * v1.4 (some NV15/16, NV11+) seems the same as v1.5, but
  1099. * always has the same single (crt) entry, even when tv-out
  1100. * present, so the conclusion is this version cannot really
  1101. * be used.
  1102. *
  1103. * v1.2 tables (some NV6/10, and NV15+) normally have the
  1104. * same 5 entries, which are not specific to the card and so
  1105. * no use.
  1106. *
  1107. * v1.2 does have an I2C table that read_dcb_i2c_table can
  1108. * handle, but cards exist (nv11 in #14821) with a bad i2c
  1109. * table pointer, so use the indices parsed in
  1110. * parse_bmp_structure.
  1111. *
  1112. * v1.1 (NV5+, maybe some NV4) is entirely unhelpful
  1113. */
  1114. NV_WARN(drm, "No useful DCB data in VBIOS\n");
  1115. return NULL;
  1116. }
  1117. NV_WARN(drm, "DCB header validation failed\n");
  1118. return NULL;
  1119. }
  1120. void *
  1121. olddcb_outp(struct drm_device *dev, u8 idx)
  1122. {
  1123. u8 *dcb = olddcb_table(dev);
  1124. if (dcb && dcb[0] >= 0x30) {
  1125. if (idx < dcb[2])
  1126. return dcb + dcb[1] + (idx * dcb[3]);
  1127. } else
  1128. if (dcb && dcb[0] >= 0x20) {
  1129. u8 *i2c = ROMPTR(dev, dcb[2]);
  1130. u8 *ent = dcb + 8 + (idx * 8);
  1131. if (i2c && ent < i2c)
  1132. return ent;
  1133. } else
  1134. if (dcb && dcb[0] >= 0x15) {
  1135. u8 *i2c = ROMPTR(dev, dcb[2]);
  1136. u8 *ent = dcb + 4 + (idx * 10);
  1137. if (i2c && ent < i2c)
  1138. return ent;
  1139. }
  1140. return NULL;
  1141. }
  1142. int
  1143. olddcb_outp_foreach(struct drm_device *dev, void *data,
  1144. int (*exec)(struct drm_device *, void *, int idx, u8 *outp))
  1145. {
  1146. int ret, idx = -1;
  1147. u8 *outp = NULL;
  1148. while ((outp = olddcb_outp(dev, ++idx))) {
  1149. if (ROM32(outp[0]) == 0x00000000)
  1150. break; /* seen on an NV11 with DCB v1.5 */
  1151. if (ROM32(outp[0]) == 0xffffffff)
  1152. break; /* seen on an NV17 with DCB v2.0 */
  1153. if ((outp[0] & 0x0f) == DCB_OUTPUT_UNUSED)
  1154. continue;
  1155. if ((outp[0] & 0x0f) == DCB_OUTPUT_EOL)
  1156. break;
  1157. ret = exec(dev, data, idx, outp);
  1158. if (ret)
  1159. return ret;
  1160. }
  1161. return 0;
  1162. }
  1163. u8 *
  1164. olddcb_conntab(struct drm_device *dev)
  1165. {
  1166. u8 *dcb = olddcb_table(dev);
  1167. if (dcb && dcb[0] >= 0x30 && dcb[1] >= 0x16) {
  1168. u8 *conntab = ROMPTR(dev, dcb[0x14]);
  1169. if (conntab && conntab[0] >= 0x30 && conntab[0] <= 0x40)
  1170. return conntab;
  1171. }
  1172. return NULL;
  1173. }
  1174. u8 *
  1175. olddcb_conn(struct drm_device *dev, u8 idx)
  1176. {
  1177. u8 *conntab = olddcb_conntab(dev);
  1178. if (conntab && idx < conntab[2])
  1179. return conntab + conntab[1] + (idx * conntab[3]);
  1180. return NULL;
  1181. }
  1182. static struct dcb_output *new_dcb_entry(struct dcb_table *dcb)
  1183. {
  1184. struct dcb_output *entry = &dcb->entry[dcb->entries];
  1185. memset(entry, 0, sizeof(struct dcb_output));
  1186. entry->index = dcb->entries++;
  1187. return entry;
  1188. }
  1189. static void fabricate_dcb_output(struct dcb_table *dcb, int type, int i2c,
  1190. int heads, int or)
  1191. {
  1192. struct dcb_output *entry = new_dcb_entry(dcb);
  1193. entry->type = type;
  1194. entry->i2c_index = i2c;
  1195. entry->heads = heads;
  1196. if (type != DCB_OUTPUT_ANALOG)
  1197. entry->location = !DCB_LOC_ON_CHIP; /* ie OFF CHIP */
  1198. entry->or = or;
  1199. }
  1200. static bool
  1201. parse_dcb20_entry(struct drm_device *dev, struct dcb_table *dcb,
  1202. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1203. {
  1204. struct nouveau_drm *drm = nouveau_drm(dev);
  1205. int link = 0;
  1206. entry->type = conn & 0xf;
  1207. entry->i2c_index = (conn >> 4) & 0xf;
  1208. entry->heads = (conn >> 8) & 0xf;
  1209. entry->connector = (conn >> 12) & 0xf;
  1210. entry->bus = (conn >> 16) & 0xf;
  1211. entry->location = (conn >> 20) & 0x3;
  1212. entry->or = (conn >> 24) & 0xf;
  1213. switch (entry->type) {
  1214. case DCB_OUTPUT_ANALOG:
  1215. /*
  1216. * Although the rest of a CRT conf dword is usually
  1217. * zeros, mac biosen have stuff there so we must mask
  1218. */
  1219. entry->crtconf.maxfreq = (dcb->version < 0x30) ?
  1220. (conf & 0xffff) * 10 :
  1221. (conf & 0xff) * 10000;
  1222. break;
  1223. case DCB_OUTPUT_LVDS:
  1224. {
  1225. uint32_t mask;
  1226. if (conf & 0x1)
  1227. entry->lvdsconf.use_straps_for_mode = true;
  1228. if (dcb->version < 0x22) {
  1229. mask = ~0xd;
  1230. /*
  1231. * The laptop in bug 14567 lies and claims to not use
  1232. * straps when it does, so assume all DCB 2.0 laptops
  1233. * use straps, until a broken EDID using one is produced
  1234. */
  1235. entry->lvdsconf.use_straps_for_mode = true;
  1236. /*
  1237. * Both 0x4 and 0x8 show up in v2.0 tables; assume they
  1238. * mean the same thing (probably wrong, but might work)
  1239. */
  1240. if (conf & 0x4 || conf & 0x8)
  1241. entry->lvdsconf.use_power_scripts = true;
  1242. } else {
  1243. mask = ~0x7;
  1244. if (conf & 0x2)
  1245. entry->lvdsconf.use_acpi_for_edid = true;
  1246. if (conf & 0x4)
  1247. entry->lvdsconf.use_power_scripts = true;
  1248. entry->lvdsconf.sor.link = (conf & 0x00000030) >> 4;
  1249. link = entry->lvdsconf.sor.link;
  1250. }
  1251. if (conf & mask) {
  1252. /*
  1253. * Until we even try to use these on G8x, it's
  1254. * useless reporting unknown bits. They all are.
  1255. */
  1256. if (dcb->version >= 0x40)
  1257. break;
  1258. NV_ERROR(drm, "Unknown LVDS configuration bits, "
  1259. "please report\n");
  1260. }
  1261. break;
  1262. }
  1263. case DCB_OUTPUT_TV:
  1264. {
  1265. if (dcb->version >= 0x30)
  1266. entry->tvconf.has_component_output = conf & (0x8 << 4);
  1267. else
  1268. entry->tvconf.has_component_output = false;
  1269. break;
  1270. }
  1271. case DCB_OUTPUT_DP:
  1272. entry->dpconf.sor.link = (conf & 0x00000030) >> 4;
  1273. entry->extdev = (conf & 0x0000ff00) >> 8;
  1274. switch ((conf & 0x00e00000) >> 21) {
  1275. case 0:
  1276. entry->dpconf.link_bw = 162000;
  1277. break;
  1278. case 1:
  1279. entry->dpconf.link_bw = 270000;
  1280. break;
  1281. default:
  1282. entry->dpconf.link_bw = 540000;
  1283. break;
  1284. }
  1285. switch ((conf & 0x0f000000) >> 24) {
  1286. case 0xf:
  1287. entry->dpconf.link_nr = 4;
  1288. break;
  1289. case 0x3:
  1290. entry->dpconf.link_nr = 2;
  1291. break;
  1292. default:
  1293. entry->dpconf.link_nr = 1;
  1294. break;
  1295. }
  1296. link = entry->dpconf.sor.link;
  1297. break;
  1298. case DCB_OUTPUT_TMDS:
  1299. if (dcb->version >= 0x40) {
  1300. entry->tmdsconf.sor.link = (conf & 0x00000030) >> 4;
  1301. entry->extdev = (conf & 0x0000ff00) >> 8;
  1302. link = entry->tmdsconf.sor.link;
  1303. }
  1304. else if (dcb->version >= 0x30)
  1305. entry->tmdsconf.slave_addr = (conf & 0x00000700) >> 8;
  1306. else if (dcb->version >= 0x22)
  1307. entry->tmdsconf.slave_addr = (conf & 0x00000070) >> 4;
  1308. break;
  1309. case DCB_OUTPUT_EOL:
  1310. /* weird g80 mobile type that "nv" treats as a terminator */
  1311. dcb->entries--;
  1312. return false;
  1313. default:
  1314. break;
  1315. }
  1316. if (dcb->version < 0x40) {
  1317. /* Normal entries consist of a single bit, but dual link has
  1318. * the next most significant bit set too
  1319. */
  1320. entry->duallink_possible =
  1321. ((1 << (ffs(entry->or) - 1)) * 3 == entry->or);
  1322. } else {
  1323. entry->duallink_possible = (entry->sorconf.link == 3);
  1324. }
  1325. /* unsure what DCB version introduces this, 3.0? */
  1326. if (conf & 0x100000)
  1327. entry->i2c_upper_default = true;
  1328. entry->hasht = (entry->location << 4) | entry->type;
  1329. entry->hashm = (entry->heads << 8) | (link << 6) | entry->or;
  1330. return true;
  1331. }
  1332. static bool
  1333. parse_dcb15_entry(struct drm_device *dev, struct dcb_table *dcb,
  1334. uint32_t conn, uint32_t conf, struct dcb_output *entry)
  1335. {
  1336. struct nouveau_drm *drm = nouveau_drm(dev);
  1337. switch (conn & 0x0000000f) {
  1338. case 0:
  1339. entry->type = DCB_OUTPUT_ANALOG;
  1340. break;
  1341. case 1:
  1342. entry->type = DCB_OUTPUT_TV;
  1343. break;
  1344. case 2:
  1345. case 4:
  1346. if (conn & 0x10)
  1347. entry->type = DCB_OUTPUT_LVDS;
  1348. else
  1349. entry->type = DCB_OUTPUT_TMDS;
  1350. break;
  1351. case 3:
  1352. entry->type = DCB_OUTPUT_LVDS;
  1353. break;
  1354. default:
  1355. NV_ERROR(drm, "Unknown DCB type %d\n", conn & 0x0000000f);
  1356. return false;
  1357. }
  1358. entry->i2c_index = (conn & 0x0003c000) >> 14;
  1359. entry->heads = ((conn & 0x001c0000) >> 18) + 1;
  1360. entry->or = entry->heads; /* same as heads, hopefully safe enough */
  1361. entry->location = (conn & 0x01e00000) >> 21;
  1362. entry->bus = (conn & 0x0e000000) >> 25;
  1363. entry->duallink_possible = false;
  1364. switch (entry->type) {
  1365. case DCB_OUTPUT_ANALOG:
  1366. entry->crtconf.maxfreq = (conf & 0xffff) * 10;
  1367. break;
  1368. case DCB_OUTPUT_TV:
  1369. entry->tvconf.has_component_output = false;
  1370. break;
  1371. case DCB_OUTPUT_LVDS:
  1372. if ((conn & 0x00003f00) >> 8 != 0x10)
  1373. entry->lvdsconf.use_straps_for_mode = true;
  1374. entry->lvdsconf.use_power_scripts = true;
  1375. break;
  1376. default:
  1377. break;
  1378. }
  1379. return true;
  1380. }
  1381. static
  1382. void merge_like_dcb_entries(struct drm_device *dev, struct dcb_table *dcb)
  1383. {
  1384. /*
  1385. * DCB v2.0 lists each output combination separately.
  1386. * Here we merge compatible entries to have fewer outputs, with
  1387. * more options
  1388. */
  1389. struct nouveau_drm *drm = nouveau_drm(dev);
  1390. int i, newentries = 0;
  1391. for (i = 0; i < dcb->entries; i++) {
  1392. struct dcb_output *ient = &dcb->entry[i];
  1393. int j;
  1394. for (j = i + 1; j < dcb->entries; j++) {
  1395. struct dcb_output *jent = &dcb->entry[j];
  1396. if (jent->type == 100) /* already merged entry */
  1397. continue;
  1398. /* merge heads field when all other fields the same */
  1399. if (jent->i2c_index == ient->i2c_index &&
  1400. jent->type == ient->type &&
  1401. jent->location == ient->location &&
  1402. jent->or == ient->or) {
  1403. NV_INFO(drm, "Merging DCB entries %d and %d\n",
  1404. i, j);
  1405. ient->heads |= jent->heads;
  1406. jent->type = 100; /* dummy value */
  1407. }
  1408. }
  1409. }
  1410. /* Compact entries merged into others out of dcb */
  1411. for (i = 0; i < dcb->entries; i++) {
  1412. if (dcb->entry[i].type == 100)
  1413. continue;
  1414. if (newentries != i) {
  1415. dcb->entry[newentries] = dcb->entry[i];
  1416. dcb->entry[newentries].index = newentries;
  1417. }
  1418. newentries++;
  1419. }
  1420. dcb->entries = newentries;
  1421. }
  1422. static bool
  1423. apply_dcb_encoder_quirks(struct drm_device *dev, int idx, u32 *conn, u32 *conf)
  1424. {
  1425. struct nouveau_drm *drm = nouveau_drm(dev);
  1426. struct dcb_table *dcb = &drm->vbios.dcb;
  1427. /* Dell Precision M6300
  1428. * DCB entry 2: 02025312 00000010
  1429. * DCB entry 3: 02026312 00000020
  1430. *
  1431. * Identical, except apparently a different connector on a
  1432. * different SOR link. Not a clue how we're supposed to know
  1433. * which one is in use if it even shares an i2c line...
  1434. *
  1435. * Ignore the connector on the second SOR link to prevent
  1436. * nasty problems until this is sorted (assuming it's not a
  1437. * VBIOS bug).
  1438. */
  1439. if (nv_match_device(dev, 0x040d, 0x1028, 0x019b)) {
  1440. if (*conn == 0x02026312 && *conf == 0x00000020)
  1441. return false;
  1442. }
  1443. /* GeForce3 Ti 200
  1444. *
  1445. * DCB reports an LVDS output that should be TMDS:
  1446. * DCB entry 1: f2005014 ffffffff
  1447. */
  1448. if (nv_match_device(dev, 0x0201, 0x1462, 0x8851)) {
  1449. if (*conn == 0xf2005014 && *conf == 0xffffffff) {
  1450. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 1, 1, 1);
  1451. return false;
  1452. }
  1453. }
  1454. /* XFX GT-240X-YA
  1455. *
  1456. * So many things wrong here, replace the entire encoder table..
  1457. */
  1458. if (nv_match_device(dev, 0x0ca3, 0x1682, 0x3003)) {
  1459. if (idx == 0) {
  1460. *conn = 0x02001300; /* VGA, connector 1 */
  1461. *conf = 0x00000028;
  1462. } else
  1463. if (idx == 1) {
  1464. *conn = 0x01010312; /* DVI, connector 0 */
  1465. *conf = 0x00020030;
  1466. } else
  1467. if (idx == 2) {
  1468. *conn = 0x01010310; /* VGA, connector 0 */
  1469. *conf = 0x00000028;
  1470. } else
  1471. if (idx == 3) {
  1472. *conn = 0x02022362; /* HDMI, connector 2 */
  1473. *conf = 0x00020010;
  1474. } else {
  1475. *conn = 0x0000000e; /* EOL */
  1476. *conf = 0x00000000;
  1477. }
  1478. }
  1479. /* Some other twisted XFX board (rhbz#694914)
  1480. *
  1481. * The DVI/VGA encoder combo that's supposed to represent the
  1482. * DVI-I connector actually point at two different ones, and
  1483. * the HDMI connector ends up paired with the VGA instead.
  1484. *
  1485. * Connector table is missing anything for VGA at all, pointing it
  1486. * an invalid conntab entry 2 so we figure it out ourself.
  1487. */
  1488. if (nv_match_device(dev, 0x0615, 0x1682, 0x2605)) {
  1489. if (idx == 0) {
  1490. *conn = 0x02002300; /* VGA, connector 2 */
  1491. *conf = 0x00000028;
  1492. } else
  1493. if (idx == 1) {
  1494. *conn = 0x01010312; /* DVI, connector 0 */
  1495. *conf = 0x00020030;
  1496. } else
  1497. if (idx == 2) {
  1498. *conn = 0x04020310; /* VGA, connector 0 */
  1499. *conf = 0x00000028;
  1500. } else
  1501. if (idx == 3) {
  1502. *conn = 0x02021322; /* HDMI, connector 1 */
  1503. *conf = 0x00020010;
  1504. } else {
  1505. *conn = 0x0000000e; /* EOL */
  1506. *conf = 0x00000000;
  1507. }
  1508. }
  1509. /* fdo#50830: connector indices for VGA and DVI-I are backwards */
  1510. if (nv_match_device(dev, 0x0421, 0x3842, 0xc793)) {
  1511. if (idx == 0 && *conn == 0x02000300)
  1512. *conn = 0x02011300;
  1513. else
  1514. if (idx == 1 && *conn == 0x04011310)
  1515. *conn = 0x04000310;
  1516. else
  1517. if (idx == 2 && *conn == 0x02011312)
  1518. *conn = 0x02000312;
  1519. }
  1520. return true;
  1521. }
  1522. static void
  1523. fabricate_dcb_encoder_table(struct drm_device *dev, struct nvbios *bios)
  1524. {
  1525. struct dcb_table *dcb = &bios->dcb;
  1526. int all_heads = (nv_two_heads(dev) ? 3 : 1);
  1527. #ifdef __powerpc__
  1528. /* Apple iMac G4 NV17 */
  1529. if (of_machine_is_compatible("PowerMac4,5")) {
  1530. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS, 0, all_heads, 1);
  1531. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG, 1, all_heads, 2);
  1532. return;
  1533. }
  1534. #endif
  1535. /* Make up some sane defaults */
  1536. fabricate_dcb_output(dcb, DCB_OUTPUT_ANALOG,
  1537. bios->legacy.i2c_indices.crt, 1, 1);
  1538. if (nv04_tv_identify(dev, bios->legacy.i2c_indices.tv) >= 0)
  1539. fabricate_dcb_output(dcb, DCB_OUTPUT_TV,
  1540. bios->legacy.i2c_indices.tv,
  1541. all_heads, 0);
  1542. else if (bios->tmds.output0_script_ptr ||
  1543. bios->tmds.output1_script_ptr)
  1544. fabricate_dcb_output(dcb, DCB_OUTPUT_TMDS,
  1545. bios->legacy.i2c_indices.panel,
  1546. all_heads, 1);
  1547. }
  1548. static int
  1549. parse_dcb_entry(struct drm_device *dev, void *data, int idx, u8 *outp)
  1550. {
  1551. struct nouveau_drm *drm = nouveau_drm(dev);
  1552. struct dcb_table *dcb = &drm->vbios.dcb;
  1553. u32 conf = (dcb->version >= 0x20) ? ROM32(outp[4]) : ROM32(outp[6]);
  1554. u32 conn = ROM32(outp[0]);
  1555. bool ret;
  1556. if (apply_dcb_encoder_quirks(dev, idx, &conn, &conf)) {
  1557. struct dcb_output *entry = new_dcb_entry(dcb);
  1558. NV_INFO(drm, "DCB outp %02d: %08x %08x\n", idx, conn, conf);
  1559. if (dcb->version >= 0x20)
  1560. ret = parse_dcb20_entry(dev, dcb, conn, conf, entry);
  1561. else
  1562. ret = parse_dcb15_entry(dev, dcb, conn, conf, entry);
  1563. if (!ret)
  1564. return 1; /* stop parsing */
  1565. /* Ignore the I2C index for on-chip TV-out, as there
  1566. * are cards with bogus values (nv31m in bug 23212),
  1567. * and it's otherwise useless.
  1568. */
  1569. if (entry->type == DCB_OUTPUT_TV &&
  1570. entry->location == DCB_LOC_ON_CHIP)
  1571. entry->i2c_index = 0x0f;
  1572. }
  1573. return 0;
  1574. }
  1575. static void
  1576. dcb_fake_connectors(struct nvbios *bios)
  1577. {
  1578. struct dcb_table *dcbt = &bios->dcb;
  1579. u8 map[16] = { };
  1580. int i, idx = 0;
  1581. /* heuristic: if we ever get a non-zero connector field, assume
  1582. * that all the indices are valid and we don't need fake them.
  1583. *
  1584. * and, as usual, a blacklist of boards with bad bios data..
  1585. */
  1586. if (!nv_match_device(bios->dev, 0x0392, 0x107d, 0x20a2)) {
  1587. for (i = 0; i < dcbt->entries; i++) {
  1588. if (dcbt->entry[i].connector)
  1589. return;
  1590. }
  1591. }
  1592. /* no useful connector info available, we need to make it up
  1593. * ourselves. the rule here is: anything on the same i2c bus
  1594. * is considered to be on the same connector. any output
  1595. * without an associated i2c bus is assigned its own unique
  1596. * connector index.
  1597. */
  1598. for (i = 0; i < dcbt->entries; i++) {
  1599. u8 i2c = dcbt->entry[i].i2c_index;
  1600. if (i2c == 0x0f) {
  1601. dcbt->entry[i].connector = idx++;
  1602. } else {
  1603. if (!map[i2c])
  1604. map[i2c] = ++idx;
  1605. dcbt->entry[i].connector = map[i2c] - 1;
  1606. }
  1607. }
  1608. /* if we created more than one connector, destroy the connector
  1609. * table - just in case it has random, rather than stub, entries.
  1610. */
  1611. if (i > 1) {
  1612. u8 *conntab = olddcb_conntab(bios->dev);
  1613. if (conntab)
  1614. conntab[0] = 0x00;
  1615. }
  1616. }
  1617. static int
  1618. parse_dcb_table(struct drm_device *dev, struct nvbios *bios)
  1619. {
  1620. struct nouveau_drm *drm = nouveau_drm(dev);
  1621. struct dcb_table *dcb = &bios->dcb;
  1622. u8 *dcbt, *conn;
  1623. int idx;
  1624. dcbt = olddcb_table(dev);
  1625. if (!dcbt) {
  1626. /* handle pre-DCB boards */
  1627. if (bios->type == NVBIOS_BMP) {
  1628. fabricate_dcb_encoder_table(dev, bios);
  1629. return 0;
  1630. }
  1631. return -EINVAL;
  1632. }
  1633. NV_INFO(drm, "DCB version %d.%d\n", dcbt[0] >> 4, dcbt[0] & 0xf);
  1634. dcb->version = dcbt[0];
  1635. olddcb_outp_foreach(dev, NULL, parse_dcb_entry);
  1636. /*
  1637. * apart for v2.1+ not being known for requiring merging, this
  1638. * guarantees dcbent->index is the index of the entry in the rom image
  1639. */
  1640. if (dcb->version < 0x21)
  1641. merge_like_dcb_entries(dev, dcb);
  1642. /* dump connector table entries to log, if any exist */
  1643. idx = -1;
  1644. while ((conn = olddcb_conn(dev, ++idx))) {
  1645. if (conn[0] != 0xff) {
  1646. NV_INFO(drm, "DCB conn %02d: ", idx);
  1647. if (olddcb_conntab(dev)[3] < 4)
  1648. pr_cont("%04x\n", ROM16(conn[0]));
  1649. else
  1650. pr_cont("%08x\n", ROM32(conn[0]));
  1651. }
  1652. }
  1653. dcb_fake_connectors(bios);
  1654. return 0;
  1655. }
  1656. static int load_nv17_hwsq_ucode_entry(struct drm_device *dev, struct nvbios *bios, uint16_t hwsq_offset, int entry)
  1657. {
  1658. /*
  1659. * The header following the "HWSQ" signature has the number of entries,
  1660. * and the entry size
  1661. *
  1662. * An entry consists of a dword to write to the sequencer control reg
  1663. * (0x00001304), followed by the ucode bytes, written sequentially,
  1664. * starting at reg 0x00001400
  1665. */
  1666. struct nouveau_drm *drm = nouveau_drm(dev);
  1667. struct nvif_device *device = &drm->device;
  1668. uint8_t bytes_to_write;
  1669. uint16_t hwsq_entry_offset;
  1670. int i;
  1671. if (bios->data[hwsq_offset] <= entry) {
  1672. NV_ERROR(drm, "Too few entries in HW sequencer table for "
  1673. "requested entry\n");
  1674. return -ENOENT;
  1675. }
  1676. bytes_to_write = bios->data[hwsq_offset + 1];
  1677. if (bytes_to_write != 36) {
  1678. NV_ERROR(drm, "Unknown HW sequencer entry size\n");
  1679. return -EINVAL;
  1680. }
  1681. NV_INFO(drm, "Loading NV17 power sequencing microcode\n");
  1682. hwsq_entry_offset = hwsq_offset + 2 + entry * bytes_to_write;
  1683. /* set sequencer control */
  1684. nvif_wr32(device, 0x00001304, ROM32(bios->data[hwsq_entry_offset]));
  1685. bytes_to_write -= 4;
  1686. /* write ucode */
  1687. for (i = 0; i < bytes_to_write; i += 4)
  1688. nvif_wr32(device, 0x00001400 + i, ROM32(bios->data[hwsq_entry_offset + i + 4]));
  1689. /* twiddle NV_PBUS_DEBUG_4 */
  1690. nvif_wr32(device, NV_PBUS_DEBUG_4, nvif_rd32(device, NV_PBUS_DEBUG_4) | 0x18);
  1691. return 0;
  1692. }
  1693. static int load_nv17_hw_sequencer_ucode(struct drm_device *dev,
  1694. struct nvbios *bios)
  1695. {
  1696. /*
  1697. * BMP based cards, from NV17, need a microcode loading to correctly
  1698. * control the GPIO etc for LVDS panels
  1699. *
  1700. * BIT based cards seem to do this directly in the init scripts
  1701. *
  1702. * The microcode entries are found by the "HWSQ" signature.
  1703. */
  1704. const uint8_t hwsq_signature[] = { 'H', 'W', 'S', 'Q' };
  1705. const int sz = sizeof(hwsq_signature);
  1706. int hwsq_offset;
  1707. hwsq_offset = findstr(bios->data, bios->length, hwsq_signature, sz);
  1708. if (!hwsq_offset)
  1709. return 0;
  1710. /* always use entry 0? */
  1711. return load_nv17_hwsq_ucode_entry(dev, bios, hwsq_offset + sz, 0);
  1712. }
  1713. uint8_t *nouveau_bios_embedded_edid(struct drm_device *dev)
  1714. {
  1715. struct nouveau_drm *drm = nouveau_drm(dev);
  1716. struct nvbios *bios = &drm->vbios;
  1717. const uint8_t edid_sig[] = {
  1718. 0x00, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0x00 };
  1719. uint16_t offset = 0;
  1720. uint16_t newoffset;
  1721. int searchlen = NV_PROM_SIZE;
  1722. if (bios->fp.edid)
  1723. return bios->fp.edid;
  1724. while (searchlen) {
  1725. newoffset = findstr(&bios->data[offset], searchlen,
  1726. edid_sig, 8);
  1727. if (!newoffset)
  1728. return NULL;
  1729. offset += newoffset;
  1730. if (!nv_cksum(&bios->data[offset], EDID1_LEN))
  1731. break;
  1732. searchlen -= offset;
  1733. offset++;
  1734. }
  1735. NV_INFO(drm, "Found EDID in BIOS\n");
  1736. return bios->fp.edid = &bios->data[offset];
  1737. }
  1738. static bool NVInitVBIOS(struct drm_device *dev)
  1739. {
  1740. struct nouveau_drm *drm = nouveau_drm(dev);
  1741. struct nouveau_bios *bios = nvkm_bios(&drm->device);
  1742. struct nvbios *legacy = &drm->vbios;
  1743. memset(legacy, 0, sizeof(struct nvbios));
  1744. spin_lock_init(&legacy->lock);
  1745. legacy->dev = dev;
  1746. legacy->data = bios->data;
  1747. legacy->length = bios->size;
  1748. legacy->major_version = bios->version.major;
  1749. legacy->chip_version = bios->version.chip;
  1750. if (bios->bit_offset) {
  1751. legacy->type = NVBIOS_BIT;
  1752. legacy->offset = bios->bit_offset;
  1753. return !parse_bit_structure(legacy, legacy->offset + 6);
  1754. } else
  1755. if (bios->bmp_offset) {
  1756. legacy->type = NVBIOS_BMP;
  1757. legacy->offset = bios->bmp_offset;
  1758. return !parse_bmp_structure(dev, legacy, legacy->offset);
  1759. }
  1760. return false;
  1761. }
  1762. int
  1763. nouveau_run_vbios_init(struct drm_device *dev)
  1764. {
  1765. struct nouveau_drm *drm = nouveau_drm(dev);
  1766. struct nvbios *bios = &drm->vbios;
  1767. int ret = 0;
  1768. /* Reset the BIOS head to 0. */
  1769. bios->state.crtchead = 0;
  1770. if (bios->major_version < 5) /* BMP only */
  1771. load_nv17_hw_sequencer_ucode(dev, bios);
  1772. if (bios->execute) {
  1773. bios->fp.last_script_invoc = 0;
  1774. bios->fp.lvds_init_run = false;
  1775. }
  1776. return ret;
  1777. }
  1778. static bool
  1779. nouveau_bios_posted(struct drm_device *dev)
  1780. {
  1781. struct nouveau_drm *drm = nouveau_drm(dev);
  1782. unsigned htotal;
  1783. if (drm->device.info.family >= NV_DEVICE_INFO_V0_TESLA)
  1784. return true;
  1785. htotal = NVReadVgaCrtc(dev, 0, 0x06);
  1786. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x01) << 8;
  1787. htotal |= (NVReadVgaCrtc(dev, 0, 0x07) & 0x20) << 4;
  1788. htotal |= (NVReadVgaCrtc(dev, 0, 0x25) & 0x01) << 10;
  1789. htotal |= (NVReadVgaCrtc(dev, 0, 0x41) & 0x01) << 11;
  1790. return (htotal != 0);
  1791. }
  1792. int
  1793. nouveau_bios_init(struct drm_device *dev)
  1794. {
  1795. struct nouveau_drm *drm = nouveau_drm(dev);
  1796. struct nvbios *bios = &drm->vbios;
  1797. int ret;
  1798. /* only relevant for PCI devices */
  1799. if (!dev->pdev)
  1800. return 0;
  1801. if (!NVInitVBIOS(dev))
  1802. return -ENODEV;
  1803. ret = parse_dcb_table(dev, bios);
  1804. if (ret)
  1805. return ret;
  1806. if (!bios->major_version) /* we don't run version 0 bios */
  1807. return 0;
  1808. /* init script execution disabled */
  1809. bios->execute = false;
  1810. /* ... unless card isn't POSTed already */
  1811. if (!nouveau_bios_posted(dev)) {
  1812. NV_INFO(drm, "Adaptor not initialised, "
  1813. "running VBIOS init tables.\n");
  1814. bios->execute = true;
  1815. }
  1816. ret = nouveau_run_vbios_init(dev);
  1817. if (ret)
  1818. return ret;
  1819. /* feature_byte on BMP is poor, but init always sets CR4B */
  1820. if (bios->major_version < 5)
  1821. bios->is_mobile = NVReadVgaCrtc(dev, 0, NV_CIO_CRE_4B) & 0x40;
  1822. /* all BIT systems need p_f_m_t for digital_min_front_porch */
  1823. if (bios->is_mobile || bios->major_version >= 5)
  1824. ret = parse_fp_mode_table(dev, bios);
  1825. /* allow subsequent scripts to execute */
  1826. bios->execute = true;
  1827. return 0;
  1828. }
  1829. void
  1830. nouveau_bios_takedown(struct drm_device *dev)
  1831. {
  1832. }