mdp5_kms.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. /*
  2. * Copyright (C) 2013 Red Hat
  3. * Author: Rob Clark <robdclark@gmail.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms of the GNU General Public License version 2 as published by
  7. * the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  12. * more details.
  13. *
  14. * You should have received a copy of the GNU General Public License along with
  15. * this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #include "msm_drv.h"
  18. #include "msm_mmu.h"
  19. #include "mdp5_kms.h"
  20. static const char *iommu_ports[] = {
  21. "mdp_0",
  22. };
  23. static struct mdp5_platform_config *mdp5_get_config(struct platform_device *dev);
  24. const struct mdp5_config *mdp5_cfg;
  25. static const struct mdp5_config msm8x74_config = {
  26. .name = "msm8x74",
  27. .ctl = {
  28. .count = 5,
  29. .base = { 0x00600, 0x00700, 0x00800, 0x00900, 0x00a00 },
  30. },
  31. .pipe_vig = {
  32. .count = 3,
  33. .base = { 0x01200, 0x01600, 0x01a00 },
  34. },
  35. .pipe_rgb = {
  36. .count = 3,
  37. .base = { 0x01e00, 0x02200, 0x02600 },
  38. },
  39. .pipe_dma = {
  40. .count = 2,
  41. .base = { 0x02a00, 0x02e00 },
  42. },
  43. .lm = {
  44. .count = 5,
  45. .base = { 0x03200, 0x03600, 0x03a00, 0x03e00, 0x04200 },
  46. },
  47. .dspp = {
  48. .count = 3,
  49. .base = { 0x04600, 0x04a00, 0x04e00 },
  50. },
  51. .ad = {
  52. .count = 2,
  53. .base = { 0x13100, 0x13300 }, /* NOTE: no ad in v1.0 */
  54. },
  55. .intf = {
  56. .count = 4,
  57. .base = { 0x12500, 0x12700, 0x12900, 0x12b00 },
  58. },
  59. };
  60. static const struct mdp5_config apq8084_config = {
  61. .name = "apq8084",
  62. .ctl = {
  63. .count = 5,
  64. .base = { 0x00600, 0x00700, 0x00800, 0x00900, 0x00a00 },
  65. },
  66. .pipe_vig = {
  67. .count = 4,
  68. .base = { 0x01200, 0x01600, 0x01a00, 0x01e00 },
  69. },
  70. .pipe_rgb = {
  71. .count = 4,
  72. .base = { 0x02200, 0x02600, 0x02a00, 0x02e00 },
  73. },
  74. .pipe_dma = {
  75. .count = 2,
  76. .base = { 0x03200, 0x03600 },
  77. },
  78. .lm = {
  79. .count = 6,
  80. .base = { 0x03a00, 0x03e00, 0x04200, 0x04600, 0x04a00, 0x04e00 },
  81. },
  82. .dspp = {
  83. .count = 4,
  84. .base = { 0x05200, 0x05600, 0x05a00, 0x05e00 },
  85. },
  86. .ad = {
  87. .count = 3,
  88. .base = { 0x13500, 0x13700, 0x13900 },
  89. },
  90. .intf = {
  91. .count = 5,
  92. .base = { 0x12500, 0x12700, 0x12900, 0x12b00, 0x12d00 },
  93. },
  94. };
  95. struct mdp5_config_entry {
  96. int revision;
  97. const struct mdp5_config *config;
  98. };
  99. static const struct mdp5_config_entry mdp5_configs[] = {
  100. { .revision = 0, .config = &msm8x74_config },
  101. { .revision = 2, .config = &msm8x74_config },
  102. { .revision = 3, .config = &apq8084_config },
  103. };
  104. static int mdp5_select_hw_cfg(struct msm_kms *kms)
  105. {
  106. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  107. struct drm_device *dev = mdp5_kms->dev;
  108. uint32_t version, major, minor;
  109. int i, ret = 0;
  110. mdp5_enable(mdp5_kms);
  111. version = mdp5_read(mdp5_kms, REG_MDP5_MDP_VERSION);
  112. mdp5_disable(mdp5_kms);
  113. major = FIELD(version, MDP5_MDP_VERSION_MAJOR);
  114. minor = FIELD(version, MDP5_MDP_VERSION_MINOR);
  115. DBG("found MDP5 version v%d.%d", major, minor);
  116. if (major != 1) {
  117. dev_err(dev->dev, "unexpected MDP major version: v%d.%d\n",
  118. major, minor);
  119. ret = -ENXIO;
  120. goto out;
  121. }
  122. mdp5_kms->rev = minor;
  123. /* only after mdp5_cfg global pointer's init can we access the hw */
  124. for (i = 0; i < ARRAY_SIZE(mdp5_configs); i++) {
  125. if (mdp5_configs[i].revision != minor)
  126. continue;
  127. mdp5_kms->hw_cfg = mdp5_cfg = mdp5_configs[i].config;
  128. break;
  129. }
  130. if (unlikely(!mdp5_kms->hw_cfg)) {
  131. dev_err(dev->dev, "unexpected MDP minor revision: v%d.%d\n",
  132. major, minor);
  133. ret = -ENXIO;
  134. goto out;
  135. }
  136. DBG("MDP5: %s config selected", mdp5_kms->hw_cfg->name);
  137. return 0;
  138. out:
  139. return ret;
  140. }
  141. static int mdp5_hw_init(struct msm_kms *kms)
  142. {
  143. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  144. struct drm_device *dev = mdp5_kms->dev;
  145. int i;
  146. pm_runtime_get_sync(dev->dev);
  147. /* Magic unknown register writes:
  148. *
  149. * W VBIF:0x004 00000001 (mdss_mdp.c:839)
  150. * W MDP5:0x2e0 0xe9 (mdss_mdp.c:839)
  151. * W MDP5:0x2e4 0x55 (mdss_mdp.c:839)
  152. * W MDP5:0x3ac 0xc0000ccc (mdss_mdp.c:839)
  153. * W MDP5:0x3b4 0xc0000ccc (mdss_mdp.c:839)
  154. * W MDP5:0x3bc 0xcccccc (mdss_mdp.c:839)
  155. * W MDP5:0x4a8 0xcccc0c0 (mdss_mdp.c:839)
  156. * W MDP5:0x4b0 0xccccc0c0 (mdss_mdp.c:839)
  157. * W MDP5:0x4b8 0xccccc000 (mdss_mdp.c:839)
  158. *
  159. * Downstream fbdev driver gets these register offsets/values
  160. * from DT.. not really sure what these registers are or if
  161. * different values for different boards/SoC's, etc. I guess
  162. * they are the golden registers.
  163. *
  164. * Not setting these does not seem to cause any problem. But
  165. * we may be getting lucky with the bootloader initializing
  166. * them for us. OTOH, if we can always count on the bootloader
  167. * setting the golden registers, then perhaps we don't need to
  168. * care.
  169. */
  170. mdp5_write(mdp5_kms, REG_MDP5_DISP_INTF_SEL, 0);
  171. for (i = 0; i < mdp5_kms->hw_cfg->ctl.count; i++)
  172. mdp5_write(mdp5_kms, REG_MDP5_CTL_OP(i), 0);
  173. pm_runtime_put_sync(dev->dev);
  174. return 0;
  175. }
  176. static long mdp5_round_pixclk(struct msm_kms *kms, unsigned long rate,
  177. struct drm_encoder *encoder)
  178. {
  179. return rate;
  180. }
  181. static void mdp5_preclose(struct msm_kms *kms, struct drm_file *file)
  182. {
  183. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  184. struct msm_drm_private *priv = mdp5_kms->dev->dev_private;
  185. unsigned i;
  186. for (i = 0; i < priv->num_crtcs; i++)
  187. mdp5_crtc_cancel_pending_flip(priv->crtcs[i], file);
  188. }
  189. static void mdp5_destroy(struct msm_kms *kms)
  190. {
  191. struct mdp5_kms *mdp5_kms = to_mdp5_kms(to_mdp_kms(kms));
  192. struct msm_mmu *mmu = mdp5_kms->mmu;
  193. if (mmu) {
  194. mmu->funcs->detach(mmu, iommu_ports, ARRAY_SIZE(iommu_ports));
  195. mmu->funcs->destroy(mmu);
  196. }
  197. kfree(mdp5_kms);
  198. }
  199. static const struct mdp_kms_funcs kms_funcs = {
  200. .base = {
  201. .hw_init = mdp5_hw_init,
  202. .irq_preinstall = mdp5_irq_preinstall,
  203. .irq_postinstall = mdp5_irq_postinstall,
  204. .irq_uninstall = mdp5_irq_uninstall,
  205. .irq = mdp5_irq,
  206. .enable_vblank = mdp5_enable_vblank,
  207. .disable_vblank = mdp5_disable_vblank,
  208. .get_format = mdp_get_format,
  209. .round_pixclk = mdp5_round_pixclk,
  210. .preclose = mdp5_preclose,
  211. .destroy = mdp5_destroy,
  212. },
  213. .set_irqmask = mdp5_set_irqmask,
  214. };
  215. int mdp5_disable(struct mdp5_kms *mdp5_kms)
  216. {
  217. DBG("");
  218. clk_disable_unprepare(mdp5_kms->ahb_clk);
  219. clk_disable_unprepare(mdp5_kms->axi_clk);
  220. clk_disable_unprepare(mdp5_kms->core_clk);
  221. clk_disable_unprepare(mdp5_kms->lut_clk);
  222. return 0;
  223. }
  224. int mdp5_enable(struct mdp5_kms *mdp5_kms)
  225. {
  226. DBG("");
  227. clk_prepare_enable(mdp5_kms->ahb_clk);
  228. clk_prepare_enable(mdp5_kms->axi_clk);
  229. clk_prepare_enable(mdp5_kms->core_clk);
  230. clk_prepare_enable(mdp5_kms->lut_clk);
  231. return 0;
  232. }
  233. static int modeset_init(struct mdp5_kms *mdp5_kms)
  234. {
  235. static const enum mdp5_pipe crtcs[] = {
  236. SSPP_RGB0, SSPP_RGB1, SSPP_RGB2, SSPP_RGB3,
  237. };
  238. struct drm_device *dev = mdp5_kms->dev;
  239. struct msm_drm_private *priv = dev->dev_private;
  240. struct drm_encoder *encoder;
  241. int i, ret;
  242. /* construct CRTCs: */
  243. for (i = 0; i < mdp5_kms->hw_cfg->pipe_rgb.count; i++) {
  244. struct drm_plane *plane;
  245. struct drm_crtc *crtc;
  246. plane = mdp5_plane_init(dev, crtcs[i], true);
  247. if (IS_ERR(plane)) {
  248. ret = PTR_ERR(plane);
  249. dev_err(dev->dev, "failed to construct plane for %s (%d)\n",
  250. pipe2name(crtcs[i]), ret);
  251. goto fail;
  252. }
  253. crtc = mdp5_crtc_init(dev, plane, i);
  254. if (IS_ERR(crtc)) {
  255. ret = PTR_ERR(crtc);
  256. dev_err(dev->dev, "failed to construct crtc for %s (%d)\n",
  257. pipe2name(crtcs[i]), ret);
  258. goto fail;
  259. }
  260. priv->crtcs[priv->num_crtcs++] = crtc;
  261. }
  262. /* Construct encoder for HDMI: */
  263. encoder = mdp5_encoder_init(dev, 3, INTF_HDMI);
  264. if (IS_ERR(encoder)) {
  265. dev_err(dev->dev, "failed to construct encoder\n");
  266. ret = PTR_ERR(encoder);
  267. goto fail;
  268. }
  269. /* NOTE: the vsync and error irq's are actually associated with
  270. * the INTF/encoder.. the easiest way to deal with this (ie. what
  271. * we do now) is assume a fixed relationship between crtc's and
  272. * encoders. I'm not sure if there is ever a need to more freely
  273. * assign crtcs to encoders, but if there is then we need to take
  274. * care of error and vblank irq's that the crtc has registered,
  275. * and also update user-requested vblank_mask.
  276. */
  277. encoder->possible_crtcs = BIT(0);
  278. mdp5_crtc_set_intf(priv->crtcs[0], 3, INTF_HDMI);
  279. priv->encoders[priv->num_encoders++] = encoder;
  280. /* Construct bridge/connector for HDMI: */
  281. mdp5_kms->hdmi = hdmi_init(dev, encoder);
  282. if (IS_ERR(mdp5_kms->hdmi)) {
  283. ret = PTR_ERR(mdp5_kms->hdmi);
  284. dev_err(dev->dev, "failed to initialize HDMI: %d\n", ret);
  285. goto fail;
  286. }
  287. return 0;
  288. fail:
  289. return ret;
  290. }
  291. static int get_clk(struct platform_device *pdev, struct clk **clkp,
  292. const char *name)
  293. {
  294. struct device *dev = &pdev->dev;
  295. struct clk *clk = devm_clk_get(dev, name);
  296. if (IS_ERR(clk)) {
  297. dev_err(dev, "failed to get %s (%ld)\n", name, PTR_ERR(clk));
  298. return PTR_ERR(clk);
  299. }
  300. *clkp = clk;
  301. return 0;
  302. }
  303. struct msm_kms *mdp5_kms_init(struct drm_device *dev)
  304. {
  305. struct platform_device *pdev = dev->platformdev;
  306. struct mdp5_platform_config *config = mdp5_get_config(pdev);
  307. struct mdp5_kms *mdp5_kms;
  308. struct msm_kms *kms = NULL;
  309. struct msm_mmu *mmu;
  310. int i, ret;
  311. mdp5_kms = kzalloc(sizeof(*mdp5_kms), GFP_KERNEL);
  312. if (!mdp5_kms) {
  313. dev_err(dev->dev, "failed to allocate kms\n");
  314. ret = -ENOMEM;
  315. goto fail;
  316. }
  317. mdp_kms_init(&mdp5_kms->base, &kms_funcs);
  318. kms = &mdp5_kms->base.base;
  319. mdp5_kms->dev = dev;
  320. mdp5_kms->smp_blk_cnt = config->smp_blk_cnt;
  321. mdp5_kms->mmio = msm_ioremap(pdev, "mdp_phys", "MDP5");
  322. if (IS_ERR(mdp5_kms->mmio)) {
  323. ret = PTR_ERR(mdp5_kms->mmio);
  324. goto fail;
  325. }
  326. mdp5_kms->vbif = msm_ioremap(pdev, "vbif_phys", "VBIF");
  327. if (IS_ERR(mdp5_kms->vbif)) {
  328. ret = PTR_ERR(mdp5_kms->vbif);
  329. goto fail;
  330. }
  331. mdp5_kms->vdd = devm_regulator_get(&pdev->dev, "vdd");
  332. if (IS_ERR(mdp5_kms->vdd)) {
  333. ret = PTR_ERR(mdp5_kms->vdd);
  334. goto fail;
  335. }
  336. ret = regulator_enable(mdp5_kms->vdd);
  337. if (ret) {
  338. dev_err(dev->dev, "failed to enable regulator vdd: %d\n", ret);
  339. goto fail;
  340. }
  341. ret = get_clk(pdev, &mdp5_kms->axi_clk, "bus_clk");
  342. if (ret)
  343. goto fail;
  344. ret = get_clk(pdev, &mdp5_kms->ahb_clk, "iface_clk");
  345. if (ret)
  346. goto fail;
  347. ret = get_clk(pdev, &mdp5_kms->src_clk, "core_clk_src");
  348. if (ret)
  349. goto fail;
  350. ret = get_clk(pdev, &mdp5_kms->core_clk, "core_clk");
  351. if (ret)
  352. goto fail;
  353. ret = get_clk(pdev, &mdp5_kms->lut_clk, "lut_clk");
  354. if (ret)
  355. goto fail;
  356. ret = get_clk(pdev, &mdp5_kms->vsync_clk, "vsync_clk");
  357. if (ret)
  358. goto fail;
  359. ret = clk_set_rate(mdp5_kms->src_clk, config->max_clk);
  360. ret = mdp5_select_hw_cfg(kms);
  361. if (ret)
  362. goto fail;
  363. /* make sure things are off before attaching iommu (bootloader could
  364. * have left things on, in which case we'll start getting faults if
  365. * we don't disable):
  366. */
  367. mdp5_enable(mdp5_kms);
  368. for (i = 0; i < mdp5_kms->hw_cfg->intf.count; i++)
  369. mdp5_write(mdp5_kms, REG_MDP5_INTF_TIMING_ENGINE_EN(i), 0);
  370. mdp5_disable(mdp5_kms);
  371. mdelay(16);
  372. if (config->iommu) {
  373. mmu = msm_iommu_new(&pdev->dev, config->iommu);
  374. if (IS_ERR(mmu)) {
  375. ret = PTR_ERR(mmu);
  376. dev_err(dev->dev, "failed to init iommu: %d\n", ret);
  377. goto fail;
  378. }
  379. ret = mmu->funcs->attach(mmu, iommu_ports,
  380. ARRAY_SIZE(iommu_ports));
  381. if (ret) {
  382. dev_err(dev->dev, "failed to attach iommu: %d\n", ret);
  383. mmu->funcs->destroy(mmu);
  384. goto fail;
  385. }
  386. } else {
  387. dev_info(dev->dev, "no iommu, fallback to phys "
  388. "contig buffers for scanout\n");
  389. mmu = NULL;
  390. }
  391. mdp5_kms->mmu = mmu;
  392. mdp5_kms->id = msm_register_mmu(dev, mmu);
  393. if (mdp5_kms->id < 0) {
  394. ret = mdp5_kms->id;
  395. dev_err(dev->dev, "failed to register mdp5 iommu: %d\n", ret);
  396. goto fail;
  397. }
  398. ret = modeset_init(mdp5_kms);
  399. if (ret) {
  400. dev_err(dev->dev, "modeset_init failed: %d\n", ret);
  401. goto fail;
  402. }
  403. return kms;
  404. fail:
  405. if (kms)
  406. mdp5_destroy(kms);
  407. return ERR_PTR(ret);
  408. }
  409. static struct mdp5_platform_config *mdp5_get_config(struct platform_device *dev)
  410. {
  411. static struct mdp5_platform_config config = {};
  412. #ifdef CONFIG_OF
  413. /* TODO */
  414. #endif
  415. config.iommu = iommu_domain_alloc(&platform_bus_type);
  416. /* TODO hard-coded in downstream mdss, but should it be? */
  417. config.max_clk = 200000000;
  418. /* TODO get from DT: */
  419. config.smp_blk_cnt = 22;
  420. return &config;
  421. }