i915_reg.h 245 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554
  1. /* Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  2. * All Rights Reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the
  6. * "Software"), to deal in the Software without restriction, including
  7. * without limitation the rights to use, copy, modify, merge, publish,
  8. * distribute, sub license, and/or sell copies of the Software, and to
  9. * permit persons to whom the Software is furnished to do so, subject to
  10. * the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the
  13. * next paragraph) shall be included in all copies or substantial portions
  14. * of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  17. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  18. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  19. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  20. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  21. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  22. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  23. */
  24. #ifndef _I915_REG_H_
  25. #define _I915_REG_H_
  26. #define _PIPE(pipe, a, b) ((a) + (pipe)*((b)-(a)))
  27. #define _TRANSCODER(tran, a, b) ((a) + (tran)*((b)-(a)))
  28. #define _PORT(port, a, b) ((a) + (port)*((b)-(a)))
  29. #define _PIPE3(pipe, a, b, c) ((pipe) == PIPE_A ? (a) : \
  30. (pipe) == PIPE_B ? (b) : (c))
  31. #define _MASKED_BIT_ENABLE(a) (((a) << 16) | (a))
  32. #define _MASKED_BIT_DISABLE(a) ((a) << 16)
  33. /* PCI config space */
  34. #define HPLLCC 0xc0 /* 855 only */
  35. #define GC_CLOCK_CONTROL_MASK (0xf << 0)
  36. #define GC_CLOCK_133_200 (0 << 0)
  37. #define GC_CLOCK_100_200 (1 << 0)
  38. #define GC_CLOCK_100_133 (2 << 0)
  39. #define GC_CLOCK_166_250 (3 << 0)
  40. #define GCFGC2 0xda
  41. #define GCFGC 0xf0 /* 915+ only */
  42. #define GC_LOW_FREQUENCY_ENABLE (1 << 7)
  43. #define GC_DISPLAY_CLOCK_190_200_MHZ (0 << 4)
  44. #define GC_DISPLAY_CLOCK_333_MHZ (4 << 4)
  45. #define GC_DISPLAY_CLOCK_267_MHZ_PNV (0 << 4)
  46. #define GC_DISPLAY_CLOCK_333_MHZ_PNV (1 << 4)
  47. #define GC_DISPLAY_CLOCK_444_MHZ_PNV (2 << 4)
  48. #define GC_DISPLAY_CLOCK_200_MHZ_PNV (5 << 4)
  49. #define GC_DISPLAY_CLOCK_133_MHZ_PNV (6 << 4)
  50. #define GC_DISPLAY_CLOCK_167_MHZ_PNV (7 << 4)
  51. #define GC_DISPLAY_CLOCK_MASK (7 << 4)
  52. #define GM45_GC_RENDER_CLOCK_MASK (0xf << 0)
  53. #define GM45_GC_RENDER_CLOCK_266_MHZ (8 << 0)
  54. #define GM45_GC_RENDER_CLOCK_320_MHZ (9 << 0)
  55. #define GM45_GC_RENDER_CLOCK_400_MHZ (0xb << 0)
  56. #define GM45_GC_RENDER_CLOCK_533_MHZ (0xc << 0)
  57. #define I965_GC_RENDER_CLOCK_MASK (0xf << 0)
  58. #define I965_GC_RENDER_CLOCK_267_MHZ (2 << 0)
  59. #define I965_GC_RENDER_CLOCK_333_MHZ (3 << 0)
  60. #define I965_GC_RENDER_CLOCK_444_MHZ (4 << 0)
  61. #define I965_GC_RENDER_CLOCK_533_MHZ (5 << 0)
  62. #define I945_GC_RENDER_CLOCK_MASK (7 << 0)
  63. #define I945_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  64. #define I945_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  65. #define I945_GC_RENDER_CLOCK_250_MHZ (3 << 0)
  66. #define I945_GC_RENDER_CLOCK_400_MHZ (5 << 0)
  67. #define I915_GC_RENDER_CLOCK_MASK (7 << 0)
  68. #define I915_GC_RENDER_CLOCK_166_MHZ (0 << 0)
  69. #define I915_GC_RENDER_CLOCK_200_MHZ (1 << 0)
  70. #define I915_GC_RENDER_CLOCK_333_MHZ (4 << 0)
  71. #define PCI_LBPC 0xf4 /* legacy/combination backlight modes, also called LBB */
  72. /* Graphics reset regs */
  73. #define I965_GDRST 0xc0 /* PCI config register */
  74. #define GRDOM_FULL (0<<2)
  75. #define GRDOM_RENDER (1<<2)
  76. #define GRDOM_MEDIA (3<<2)
  77. #define GRDOM_MASK (3<<2)
  78. #define GRDOM_RESET_ENABLE (1<<0)
  79. #define ILK_GDSR 0x2ca4 /* MCHBAR offset */
  80. #define ILK_GRDOM_FULL (0<<1)
  81. #define ILK_GRDOM_RENDER (1<<1)
  82. #define ILK_GRDOM_MEDIA (3<<1)
  83. #define ILK_GRDOM_MASK (3<<1)
  84. #define ILK_GRDOM_RESET_ENABLE (1<<0)
  85. #define GEN6_MBCUNIT_SNPCR 0x900c /* for LLC config */
  86. #define GEN6_MBC_SNPCR_SHIFT 21
  87. #define GEN6_MBC_SNPCR_MASK (3<<21)
  88. #define GEN6_MBC_SNPCR_MAX (0<<21)
  89. #define GEN6_MBC_SNPCR_MED (1<<21)
  90. #define GEN6_MBC_SNPCR_LOW (2<<21)
  91. #define GEN6_MBC_SNPCR_MIN (3<<21) /* only 1/16th of the cache is shared */
  92. #define VLV_G3DCTL 0x9024
  93. #define VLV_GSCKGCTL 0x9028
  94. #define GEN6_MBCTL 0x0907c
  95. #define GEN6_MBCTL_ENABLE_BOOT_FETCH (1 << 4)
  96. #define GEN6_MBCTL_CTX_FETCH_NEEDED (1 << 3)
  97. #define GEN6_MBCTL_BME_UPDATE_ENABLE (1 << 2)
  98. #define GEN6_MBCTL_MAE_UPDATE_ENABLE (1 << 1)
  99. #define GEN6_MBCTL_BOOT_FETCH_MECH (1 << 0)
  100. #define GEN6_GDRST 0x941c
  101. #define GEN6_GRDOM_FULL (1 << 0)
  102. #define GEN6_GRDOM_RENDER (1 << 1)
  103. #define GEN6_GRDOM_MEDIA (1 << 2)
  104. #define GEN6_GRDOM_BLT (1 << 3)
  105. #define RING_PP_DIR_BASE(ring) ((ring)->mmio_base+0x228)
  106. #define RING_PP_DIR_BASE_READ(ring) ((ring)->mmio_base+0x518)
  107. #define RING_PP_DIR_DCLV(ring) ((ring)->mmio_base+0x220)
  108. #define PP_DIR_DCLV_2G 0xffffffff
  109. #define GEN8_RING_PDP_UDW(ring, n) ((ring)->mmio_base+0x270 + ((n) * 8 + 4))
  110. #define GEN8_RING_PDP_LDW(ring, n) ((ring)->mmio_base+0x270 + (n) * 8)
  111. #define GAM_ECOCHK 0x4090
  112. #define ECOCHK_SNB_BIT (1<<10)
  113. #define HSW_ECOCHK_ARB_PRIO_SOL (1<<6)
  114. #define ECOCHK_PPGTT_CACHE64B (0x3<<3)
  115. #define ECOCHK_PPGTT_CACHE4B (0x0<<3)
  116. #define ECOCHK_PPGTT_GFDT_IVB (0x1<<4)
  117. #define ECOCHK_PPGTT_LLC_IVB (0x1<<3)
  118. #define ECOCHK_PPGTT_UC_HSW (0x1<<3)
  119. #define ECOCHK_PPGTT_WT_HSW (0x2<<3)
  120. #define ECOCHK_PPGTT_WB_HSW (0x3<<3)
  121. #define GAC_ECO_BITS 0x14090
  122. #define ECOBITS_SNB_BIT (1<<13)
  123. #define ECOBITS_PPGTT_CACHE64B (3<<8)
  124. #define ECOBITS_PPGTT_CACHE4B (0<<8)
  125. #define GAB_CTL 0x24000
  126. #define GAB_CTL_CONT_AFTER_PAGEFAULT (1<<8)
  127. /* VGA stuff */
  128. #define VGA_ST01_MDA 0x3ba
  129. #define VGA_ST01_CGA 0x3da
  130. #define VGA_MSR_WRITE 0x3c2
  131. #define VGA_MSR_READ 0x3cc
  132. #define VGA_MSR_MEM_EN (1<<1)
  133. #define VGA_MSR_CGA_MODE (1<<0)
  134. #define VGA_SR_INDEX 0x3c4
  135. #define SR01 1
  136. #define VGA_SR_DATA 0x3c5
  137. #define VGA_AR_INDEX 0x3c0
  138. #define VGA_AR_VID_EN (1<<5)
  139. #define VGA_AR_DATA_WRITE 0x3c0
  140. #define VGA_AR_DATA_READ 0x3c1
  141. #define VGA_GR_INDEX 0x3ce
  142. #define VGA_GR_DATA 0x3cf
  143. /* GR05 */
  144. #define VGA_GR_MEM_READ_MODE_SHIFT 3
  145. #define VGA_GR_MEM_READ_MODE_PLANE 1
  146. /* GR06 */
  147. #define VGA_GR_MEM_MODE_MASK 0xc
  148. #define VGA_GR_MEM_MODE_SHIFT 2
  149. #define VGA_GR_MEM_A0000_AFFFF 0
  150. #define VGA_GR_MEM_A0000_BFFFF 1
  151. #define VGA_GR_MEM_B0000_B7FFF 2
  152. #define VGA_GR_MEM_B0000_BFFFF 3
  153. #define VGA_DACMASK 0x3c6
  154. #define VGA_DACRX 0x3c7
  155. #define VGA_DACWX 0x3c8
  156. #define VGA_DACDATA 0x3c9
  157. #define VGA_CR_INDEX_MDA 0x3b4
  158. #define VGA_CR_DATA_MDA 0x3b5
  159. #define VGA_CR_INDEX_CGA 0x3d4
  160. #define VGA_CR_DATA_CGA 0x3d5
  161. /*
  162. * Instruction field definitions used by the command parser
  163. */
  164. #define INSTR_CLIENT_SHIFT 29
  165. #define INSTR_CLIENT_MASK 0xE0000000
  166. #define INSTR_MI_CLIENT 0x0
  167. #define INSTR_BC_CLIENT 0x2
  168. #define INSTR_RC_CLIENT 0x3
  169. #define INSTR_SUBCLIENT_SHIFT 27
  170. #define INSTR_SUBCLIENT_MASK 0x18000000
  171. #define INSTR_MEDIA_SUBCLIENT 0x2
  172. /*
  173. * Memory interface instructions used by the kernel
  174. */
  175. #define MI_INSTR(opcode, flags) (((opcode) << 23) | (flags))
  176. /* Many MI commands use bit 22 of the header dword for GGTT vs PPGTT */
  177. #define MI_GLOBAL_GTT (1<<22)
  178. #define MI_NOOP MI_INSTR(0, 0)
  179. #define MI_USER_INTERRUPT MI_INSTR(0x02, 0)
  180. #define MI_WAIT_FOR_EVENT MI_INSTR(0x03, 0)
  181. #define MI_WAIT_FOR_OVERLAY_FLIP (1<<16)
  182. #define MI_WAIT_FOR_PLANE_B_FLIP (1<<6)
  183. #define MI_WAIT_FOR_PLANE_A_FLIP (1<<2)
  184. #define MI_WAIT_FOR_PLANE_A_SCANLINES (1<<1)
  185. #define MI_FLUSH MI_INSTR(0x04, 0)
  186. #define MI_READ_FLUSH (1 << 0)
  187. #define MI_EXE_FLUSH (1 << 1)
  188. #define MI_NO_WRITE_FLUSH (1 << 2)
  189. #define MI_SCENE_COUNT (1 << 3) /* just increment scene count */
  190. #define MI_END_SCENE (1 << 4) /* flush binner and incr scene count */
  191. #define MI_INVALIDATE_ISP (1 << 5) /* invalidate indirect state pointers */
  192. #define MI_REPORT_HEAD MI_INSTR(0x07, 0)
  193. #define MI_ARB_ON_OFF MI_INSTR(0x08, 0)
  194. #define MI_ARB_ENABLE (1<<0)
  195. #define MI_ARB_DISABLE (0<<0)
  196. #define MI_BATCH_BUFFER_END MI_INSTR(0x0a, 0)
  197. #define MI_SUSPEND_FLUSH MI_INSTR(0x0b, 0)
  198. #define MI_SUSPEND_FLUSH_EN (1<<0)
  199. #define MI_OVERLAY_FLIP MI_INSTR(0x11, 0)
  200. #define MI_OVERLAY_CONTINUE (0x0<<21)
  201. #define MI_OVERLAY_ON (0x1<<21)
  202. #define MI_OVERLAY_OFF (0x2<<21)
  203. #define MI_LOAD_SCAN_LINES_INCL MI_INSTR(0x12, 0)
  204. #define MI_DISPLAY_FLIP MI_INSTR(0x14, 2)
  205. #define MI_DISPLAY_FLIP_I915 MI_INSTR(0x14, 1)
  206. #define MI_DISPLAY_FLIP_PLANE(n) ((n) << 20)
  207. /* IVB has funny definitions for which plane to flip. */
  208. #define MI_DISPLAY_FLIP_IVB_PLANE_A (0 << 19)
  209. #define MI_DISPLAY_FLIP_IVB_PLANE_B (1 << 19)
  210. #define MI_DISPLAY_FLIP_IVB_SPRITE_A (2 << 19)
  211. #define MI_DISPLAY_FLIP_IVB_SPRITE_B (3 << 19)
  212. #define MI_DISPLAY_FLIP_IVB_PLANE_C (4 << 19)
  213. #define MI_DISPLAY_FLIP_IVB_SPRITE_C (5 << 19)
  214. #define MI_SEMAPHORE_MBOX MI_INSTR(0x16, 1) /* gen6, gen7 */
  215. #define MI_SEMAPHORE_GLOBAL_GTT (1<<22)
  216. #define MI_SEMAPHORE_UPDATE (1<<21)
  217. #define MI_SEMAPHORE_COMPARE (1<<20)
  218. #define MI_SEMAPHORE_REGISTER (1<<18)
  219. #define MI_SEMAPHORE_SYNC_VR (0<<16) /* RCS wait for VCS (RVSYNC) */
  220. #define MI_SEMAPHORE_SYNC_VER (1<<16) /* RCS wait for VECS (RVESYNC) */
  221. #define MI_SEMAPHORE_SYNC_BR (2<<16) /* RCS wait for BCS (RBSYNC) */
  222. #define MI_SEMAPHORE_SYNC_BV (0<<16) /* VCS wait for BCS (VBSYNC) */
  223. #define MI_SEMAPHORE_SYNC_VEV (1<<16) /* VCS wait for VECS (VVESYNC) */
  224. #define MI_SEMAPHORE_SYNC_RV (2<<16) /* VCS wait for RCS (VRSYNC) */
  225. #define MI_SEMAPHORE_SYNC_RB (0<<16) /* BCS wait for RCS (BRSYNC) */
  226. #define MI_SEMAPHORE_SYNC_VEB (1<<16) /* BCS wait for VECS (BVESYNC) */
  227. #define MI_SEMAPHORE_SYNC_VB (2<<16) /* BCS wait for VCS (BVSYNC) */
  228. #define MI_SEMAPHORE_SYNC_BVE (0<<16) /* VECS wait for BCS (VEBSYNC) */
  229. #define MI_SEMAPHORE_SYNC_VVE (1<<16) /* VECS wait for VCS (VEVSYNC) */
  230. #define MI_SEMAPHORE_SYNC_RVE (2<<16) /* VECS wait for RCS (VERSYNC) */
  231. #define MI_SEMAPHORE_SYNC_INVALID (3<<16)
  232. #define MI_SEMAPHORE_SYNC_MASK (3<<16)
  233. #define MI_SET_CONTEXT MI_INSTR(0x18, 0)
  234. #define MI_MM_SPACE_GTT (1<<8)
  235. #define MI_MM_SPACE_PHYSICAL (0<<8)
  236. #define MI_SAVE_EXT_STATE_EN (1<<3)
  237. #define MI_RESTORE_EXT_STATE_EN (1<<2)
  238. #define MI_FORCE_RESTORE (1<<1)
  239. #define MI_RESTORE_INHIBIT (1<<0)
  240. #define MI_SEMAPHORE_SIGNAL MI_INSTR(0x1b, 0) /* GEN8+ */
  241. #define MI_SEMAPHORE_TARGET(engine) ((engine)<<15)
  242. #define MI_SEMAPHORE_WAIT MI_INSTR(0x1c, 2) /* GEN8+ */
  243. #define MI_SEMAPHORE_POLL (1<<15)
  244. #define MI_SEMAPHORE_SAD_GTE_SDD (1<<12)
  245. #define MI_STORE_DWORD_IMM MI_INSTR(0x20, 1)
  246. #define MI_MEM_VIRTUAL (1 << 22) /* 965+ only */
  247. #define MI_STORE_DWORD_INDEX MI_INSTR(0x21, 1)
  248. #define MI_STORE_DWORD_INDEX_SHIFT 2
  249. /* Official intel docs are somewhat sloppy concerning MI_LOAD_REGISTER_IMM:
  250. * - Always issue a MI_NOOP _before_ the MI_LOAD_REGISTER_IMM - otherwise hw
  251. * simply ignores the register load under certain conditions.
  252. * - One can actually load arbitrary many arbitrary registers: Simply issue x
  253. * address/value pairs. Don't overdue it, though, x <= 2^4 must hold!
  254. */
  255. #define MI_LOAD_REGISTER_IMM(x) MI_INSTR(0x22, 2*(x)-1)
  256. #define MI_STORE_REGISTER_MEM(x) MI_INSTR(0x24, 2*(x)-1)
  257. #define MI_STORE_REGISTER_MEM_GEN8(x) MI_INSTR(0x24, 3*(x)-1)
  258. #define MI_SRM_LRM_GLOBAL_GTT (1<<22)
  259. #define MI_FLUSH_DW MI_INSTR(0x26, 1) /* for GEN6 */
  260. #define MI_FLUSH_DW_STORE_INDEX (1<<21)
  261. #define MI_INVALIDATE_TLB (1<<18)
  262. #define MI_FLUSH_DW_OP_STOREDW (1<<14)
  263. #define MI_FLUSH_DW_OP_MASK (3<<14)
  264. #define MI_FLUSH_DW_NOTIFY (1<<8)
  265. #define MI_INVALIDATE_BSD (1<<7)
  266. #define MI_FLUSH_DW_USE_GTT (1<<2)
  267. #define MI_FLUSH_DW_USE_PPGTT (0<<2)
  268. #define MI_BATCH_BUFFER MI_INSTR(0x30, 1)
  269. #define MI_BATCH_NON_SECURE (1)
  270. /* for snb/ivb/vlv this also means "batch in ppgtt" when ppgtt is enabled. */
  271. #define MI_BATCH_NON_SECURE_I965 (1<<8)
  272. #define MI_BATCH_PPGTT_HSW (1<<8)
  273. #define MI_BATCH_NON_SECURE_HSW (1<<13)
  274. #define MI_BATCH_BUFFER_START MI_INSTR(0x31, 0)
  275. #define MI_BATCH_GTT (2<<6) /* aliased with (1<<7) on gen4 */
  276. #define MI_BATCH_BUFFER_START_GEN8 MI_INSTR(0x31, 1)
  277. #define MI_PREDICATE_RESULT_2 (0x2214)
  278. #define LOWER_SLICE_ENABLED (1<<0)
  279. #define LOWER_SLICE_DISABLED (0<<0)
  280. /*
  281. * 3D instructions used by the kernel
  282. */
  283. #define GFX_INSTR(opcode, flags) ((0x3 << 29) | ((opcode) << 24) | (flags))
  284. #define GFX_OP_RASTER_RULES ((0x3<<29)|(0x7<<24))
  285. #define GFX_OP_SCISSOR ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  286. #define SC_UPDATE_SCISSOR (0x1<<1)
  287. #define SC_ENABLE_MASK (0x1<<0)
  288. #define SC_ENABLE (0x1<<0)
  289. #define GFX_OP_LOAD_INDIRECT ((0x3<<29)|(0x1d<<24)|(0x7<<16))
  290. #define GFX_OP_SCISSOR_INFO ((0x3<<29)|(0x1d<<24)|(0x81<<16)|(0x1))
  291. #define SCI_YMIN_MASK (0xffff<<16)
  292. #define SCI_XMIN_MASK (0xffff<<0)
  293. #define SCI_YMAX_MASK (0xffff<<16)
  294. #define SCI_XMAX_MASK (0xffff<<0)
  295. #define GFX_OP_SCISSOR_ENABLE ((0x3<<29)|(0x1c<<24)|(0x10<<19))
  296. #define GFX_OP_SCISSOR_RECT ((0x3<<29)|(0x1d<<24)|(0x81<<16)|1)
  297. #define GFX_OP_COLOR_FACTOR ((0x3<<29)|(0x1d<<24)|(0x1<<16)|0x0)
  298. #define GFX_OP_STIPPLE ((0x3<<29)|(0x1d<<24)|(0x83<<16))
  299. #define GFX_OP_MAP_INFO ((0x3<<29)|(0x1d<<24)|0x4)
  300. #define GFX_OP_DESTBUFFER_VARS ((0x3<<29)|(0x1d<<24)|(0x85<<16)|0x0)
  301. #define GFX_OP_DESTBUFFER_INFO ((0x3<<29)|(0x1d<<24)|(0x8e<<16)|1)
  302. #define GFX_OP_DRAWRECT_INFO ((0x3<<29)|(0x1d<<24)|(0x80<<16)|(0x3))
  303. #define GFX_OP_DRAWRECT_INFO_I965 ((0x7900<<16)|0x2)
  304. #define COLOR_BLT_CMD (2<<29 | 0x40<<22 | (5-2))
  305. #define SRC_COPY_BLT_CMD ((2<<29)|(0x43<<22)|4)
  306. #define XY_SRC_COPY_BLT_CMD ((2<<29)|(0x53<<22)|6)
  307. #define XY_MONO_SRC_COPY_IMM_BLT ((2<<29)|(0x71<<22)|5)
  308. #define BLT_WRITE_A (2<<20)
  309. #define BLT_WRITE_RGB (1<<20)
  310. #define BLT_WRITE_RGBA (BLT_WRITE_RGB | BLT_WRITE_A)
  311. #define BLT_DEPTH_8 (0<<24)
  312. #define BLT_DEPTH_16_565 (1<<24)
  313. #define BLT_DEPTH_16_1555 (2<<24)
  314. #define BLT_DEPTH_32 (3<<24)
  315. #define BLT_ROP_SRC_COPY (0xcc<<16)
  316. #define BLT_ROP_COLOR_COPY (0xf0<<16)
  317. #define XY_SRC_COPY_BLT_SRC_TILED (1<<15) /* 965+ only */
  318. #define XY_SRC_COPY_BLT_DST_TILED (1<<11) /* 965+ only */
  319. #define CMD_OP_DISPLAYBUFFER_INFO ((0x0<<29)|(0x14<<23)|2)
  320. #define ASYNC_FLIP (1<<22)
  321. #define DISPLAY_PLANE_A (0<<20)
  322. #define DISPLAY_PLANE_B (1<<20)
  323. #define GFX_OP_PIPE_CONTROL(len) ((0x3<<29)|(0x3<<27)|(0x2<<24)|(len-2))
  324. #define PIPE_CONTROL_GLOBAL_GTT_IVB (1<<24) /* gen7+ */
  325. #define PIPE_CONTROL_MMIO_WRITE (1<<23)
  326. #define PIPE_CONTROL_STORE_DATA_INDEX (1<<21)
  327. #define PIPE_CONTROL_CS_STALL (1<<20)
  328. #define PIPE_CONTROL_TLB_INVALIDATE (1<<18)
  329. #define PIPE_CONTROL_QW_WRITE (1<<14)
  330. #define PIPE_CONTROL_POST_SYNC_OP_MASK (3<<14)
  331. #define PIPE_CONTROL_DEPTH_STALL (1<<13)
  332. #define PIPE_CONTROL_WRITE_FLUSH (1<<12)
  333. #define PIPE_CONTROL_RENDER_TARGET_CACHE_FLUSH (1<<12) /* gen6+ */
  334. #define PIPE_CONTROL_INSTRUCTION_CACHE_INVALIDATE (1<<11) /* MBZ on Ironlake */
  335. #define PIPE_CONTROL_TEXTURE_CACHE_INVALIDATE (1<<10) /* GM45+ only */
  336. #define PIPE_CONTROL_INDIRECT_STATE_DISABLE (1<<9)
  337. #define PIPE_CONTROL_NOTIFY (1<<8)
  338. #define PIPE_CONTROL_FLUSH_ENABLE (1<<7) /* gen7+ */
  339. #define PIPE_CONTROL_VF_CACHE_INVALIDATE (1<<4)
  340. #define PIPE_CONTROL_CONST_CACHE_INVALIDATE (1<<3)
  341. #define PIPE_CONTROL_STATE_CACHE_INVALIDATE (1<<2)
  342. #define PIPE_CONTROL_STALL_AT_SCOREBOARD (1<<1)
  343. #define PIPE_CONTROL_DEPTH_CACHE_FLUSH (1<<0)
  344. #define PIPE_CONTROL_GLOBAL_GTT (1<<2) /* in addr dword */
  345. /*
  346. * Commands used only by the command parser
  347. */
  348. #define MI_SET_PREDICATE MI_INSTR(0x01, 0)
  349. #define MI_ARB_CHECK MI_INSTR(0x05, 0)
  350. #define MI_RS_CONTROL MI_INSTR(0x06, 0)
  351. #define MI_URB_ATOMIC_ALLOC MI_INSTR(0x09, 0)
  352. #define MI_PREDICATE MI_INSTR(0x0C, 0)
  353. #define MI_RS_CONTEXT MI_INSTR(0x0F, 0)
  354. #define MI_TOPOLOGY_FILTER MI_INSTR(0x0D, 0)
  355. #define MI_LOAD_SCAN_LINES_EXCL MI_INSTR(0x13, 0)
  356. #define MI_URB_CLEAR MI_INSTR(0x19, 0)
  357. #define MI_UPDATE_GTT MI_INSTR(0x23, 0)
  358. #define MI_CLFLUSH MI_INSTR(0x27, 0)
  359. #define MI_REPORT_PERF_COUNT MI_INSTR(0x28, 0)
  360. #define MI_REPORT_PERF_COUNT_GGTT (1<<0)
  361. #define MI_LOAD_REGISTER_MEM MI_INSTR(0x29, 0)
  362. #define MI_LOAD_REGISTER_REG MI_INSTR(0x2A, 0)
  363. #define MI_RS_STORE_DATA_IMM MI_INSTR(0x2B, 0)
  364. #define MI_LOAD_URB_MEM MI_INSTR(0x2C, 0)
  365. #define MI_STORE_URB_MEM MI_INSTR(0x2D, 0)
  366. #define MI_CONDITIONAL_BATCH_BUFFER_END MI_INSTR(0x36, 0)
  367. #define PIPELINE_SELECT ((0x3<<29)|(0x1<<27)|(0x1<<24)|(0x4<<16))
  368. #define GFX_OP_3DSTATE_VF_STATISTICS ((0x3<<29)|(0x1<<27)|(0x0<<24)|(0xB<<16))
  369. #define MEDIA_VFE_STATE ((0x3<<29)|(0x2<<27)|(0x0<<24)|(0x0<<16))
  370. #define MEDIA_VFE_STATE_MMIO_ACCESS_MASK (0x18)
  371. #define GPGPU_OBJECT ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x4<<16))
  372. #define GPGPU_WALKER ((0x3<<29)|(0x2<<27)|(0x1<<24)|(0x5<<16))
  373. #define GFX_OP_3DSTATE_DX9_CONSTANTF_VS \
  374. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x39<<16))
  375. #define GFX_OP_3DSTATE_DX9_CONSTANTF_PS \
  376. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x3A<<16))
  377. #define GFX_OP_3DSTATE_SO_DECL_LIST \
  378. ((0x3<<29)|(0x3<<27)|(0x1<<24)|(0x17<<16))
  379. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_VS \
  380. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x43<<16))
  381. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_GS \
  382. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x44<<16))
  383. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_HS \
  384. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x45<<16))
  385. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_DS \
  386. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x46<<16))
  387. #define GFX_OP_3DSTATE_BINDING_TABLE_EDIT_PS \
  388. ((0x3<<29)|(0x3<<27)|(0x0<<24)|(0x47<<16))
  389. #define MFX_WAIT ((0x3<<29)|(0x1<<27)|(0x0<<16))
  390. #define COLOR_BLT ((0x2<<29)|(0x40<<22))
  391. #define SRC_COPY_BLT ((0x2<<29)|(0x43<<22))
  392. /*
  393. * Registers used only by the command parser
  394. */
  395. #define BCS_SWCTRL 0x22200
  396. #define HS_INVOCATION_COUNT 0x2300
  397. #define DS_INVOCATION_COUNT 0x2308
  398. #define IA_VERTICES_COUNT 0x2310
  399. #define IA_PRIMITIVES_COUNT 0x2318
  400. #define VS_INVOCATION_COUNT 0x2320
  401. #define GS_INVOCATION_COUNT 0x2328
  402. #define GS_PRIMITIVES_COUNT 0x2330
  403. #define CL_INVOCATION_COUNT 0x2338
  404. #define CL_PRIMITIVES_COUNT 0x2340
  405. #define PS_INVOCATION_COUNT 0x2348
  406. #define PS_DEPTH_COUNT 0x2350
  407. /* There are the 4 64-bit counter registers, one for each stream output */
  408. #define GEN7_SO_NUM_PRIMS_WRITTEN(n) (0x5200 + (n) * 8)
  409. #define GEN7_SO_PRIM_STORAGE_NEEDED(n) (0x5240 + (n) * 8)
  410. #define GEN7_3DPRIM_END_OFFSET 0x2420
  411. #define GEN7_3DPRIM_START_VERTEX 0x2430
  412. #define GEN7_3DPRIM_VERTEX_COUNT 0x2434
  413. #define GEN7_3DPRIM_INSTANCE_COUNT 0x2438
  414. #define GEN7_3DPRIM_START_INSTANCE 0x243C
  415. #define GEN7_3DPRIM_BASE_VERTEX 0x2440
  416. #define OACONTROL 0x2360
  417. #define _GEN7_PIPEA_DE_LOAD_SL 0x70068
  418. #define _GEN7_PIPEB_DE_LOAD_SL 0x71068
  419. #define GEN7_PIPE_DE_LOAD_SL(pipe) _PIPE(pipe, \
  420. _GEN7_PIPEA_DE_LOAD_SL, \
  421. _GEN7_PIPEB_DE_LOAD_SL)
  422. /*
  423. * Reset registers
  424. */
  425. #define DEBUG_RESET_I830 0x6070
  426. #define DEBUG_RESET_FULL (1<<7)
  427. #define DEBUG_RESET_RENDER (1<<8)
  428. #define DEBUG_RESET_DISPLAY (1<<9)
  429. /*
  430. * IOSF sideband
  431. */
  432. #define VLV_IOSF_DOORBELL_REQ (VLV_DISPLAY_BASE + 0x2100)
  433. #define IOSF_DEVFN_SHIFT 24
  434. #define IOSF_OPCODE_SHIFT 16
  435. #define IOSF_PORT_SHIFT 8
  436. #define IOSF_BYTE_ENABLES_SHIFT 4
  437. #define IOSF_BAR_SHIFT 1
  438. #define IOSF_SB_BUSY (1<<0)
  439. #define IOSF_PORT_BUNIT 0x3
  440. #define IOSF_PORT_PUNIT 0x4
  441. #define IOSF_PORT_NC 0x11
  442. #define IOSF_PORT_DPIO 0x12
  443. #define IOSF_PORT_DPIO_2 0x1a
  444. #define IOSF_PORT_GPIO_NC 0x13
  445. #define IOSF_PORT_CCK 0x14
  446. #define IOSF_PORT_CCU 0xA9
  447. #define IOSF_PORT_GPS_CORE 0x48
  448. #define IOSF_PORT_FLISDSI 0x1B
  449. #define VLV_IOSF_DATA (VLV_DISPLAY_BASE + 0x2104)
  450. #define VLV_IOSF_ADDR (VLV_DISPLAY_BASE + 0x2108)
  451. /* See configdb bunit SB addr map */
  452. #define BUNIT_REG_BISOC 0x11
  453. #define PUNIT_REG_DSPFREQ 0x36
  454. #define DSPFREQSTAT_SHIFT 30
  455. #define DSPFREQSTAT_MASK (0x3 << DSPFREQSTAT_SHIFT)
  456. #define DSPFREQGUAR_SHIFT 14
  457. #define DSPFREQGUAR_MASK (0x3 << DSPFREQGUAR_SHIFT)
  458. /* See the PUNIT HAS v0.8 for the below bits */
  459. enum punit_power_well {
  460. PUNIT_POWER_WELL_RENDER = 0,
  461. PUNIT_POWER_WELL_MEDIA = 1,
  462. PUNIT_POWER_WELL_DISP2D = 3,
  463. PUNIT_POWER_WELL_DPIO_CMN_BC = 5,
  464. PUNIT_POWER_WELL_DPIO_TX_B_LANES_01 = 6,
  465. PUNIT_POWER_WELL_DPIO_TX_B_LANES_23 = 7,
  466. PUNIT_POWER_WELL_DPIO_TX_C_LANES_01 = 8,
  467. PUNIT_POWER_WELL_DPIO_TX_C_LANES_23 = 9,
  468. PUNIT_POWER_WELL_DPIO_RX0 = 10,
  469. PUNIT_POWER_WELL_DPIO_RX1 = 11,
  470. PUNIT_POWER_WELL_NUM,
  471. };
  472. #define PUNIT_REG_PWRGT_CTRL 0x60
  473. #define PUNIT_REG_PWRGT_STATUS 0x61
  474. #define PUNIT_PWRGT_MASK(power_well) (3 << ((power_well) * 2))
  475. #define PUNIT_PWRGT_PWR_ON(power_well) (0 << ((power_well) * 2))
  476. #define PUNIT_PWRGT_CLK_GATE(power_well) (1 << ((power_well) * 2))
  477. #define PUNIT_PWRGT_RESET(power_well) (2 << ((power_well) * 2))
  478. #define PUNIT_PWRGT_PWR_GATE(power_well) (3 << ((power_well) * 2))
  479. #define PUNIT_REG_GPU_LFM 0xd3
  480. #define PUNIT_REG_GPU_FREQ_REQ 0xd4
  481. #define PUNIT_REG_GPU_FREQ_STS 0xd8
  482. #define GENFREQSTATUS (1<<0)
  483. #define PUNIT_REG_MEDIA_TURBO_FREQ_REQ 0xdc
  484. #define PUNIT_REG_CZ_TIMESTAMP 0xce
  485. #define PUNIT_FUSE_BUS2 0xf6 /* bits 47:40 */
  486. #define PUNIT_FUSE_BUS1 0xf5 /* bits 55:48 */
  487. #define PUNIT_GPU_STATUS_REG 0xdb
  488. #define PUNIT_GPU_STATUS_MAX_FREQ_SHIFT 16
  489. #define PUNIT_GPU_STATUS_MAX_FREQ_MASK 0xff
  490. #define PUNIT_GPU_STATIS_GFX_MIN_FREQ_SHIFT 8
  491. #define PUNIT_GPU_STATUS_GFX_MIN_FREQ_MASK 0xff
  492. #define PUNIT_GPU_DUTYCYCLE_REG 0xdf
  493. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_SHIFT 8
  494. #define PUNIT_GPU_DUTYCYCLE_RPE_FREQ_MASK 0xff
  495. #define IOSF_NC_FB_GFX_FREQ_FUSE 0x1c
  496. #define FB_GFX_MAX_FREQ_FUSE_SHIFT 3
  497. #define FB_GFX_MAX_FREQ_FUSE_MASK 0x000007f8
  498. #define FB_GFX_FGUARANTEED_FREQ_FUSE_SHIFT 11
  499. #define FB_GFX_FGUARANTEED_FREQ_FUSE_MASK 0x0007f800
  500. #define IOSF_NC_FB_GFX_FMAX_FUSE_HI 0x34
  501. #define FB_FMAX_VMIN_FREQ_HI_MASK 0x00000007
  502. #define IOSF_NC_FB_GFX_FMAX_FUSE_LO 0x30
  503. #define FB_FMAX_VMIN_FREQ_LO_SHIFT 27
  504. #define FB_FMAX_VMIN_FREQ_LO_MASK 0xf8000000
  505. #define VLV_CZ_CLOCK_TO_MILLI_SEC 100000
  506. #define VLV_RP_UP_EI_THRESHOLD 90
  507. #define VLV_RP_DOWN_EI_THRESHOLD 70
  508. #define VLV_INT_COUNT_FOR_DOWN_EI 5
  509. /* vlv2 north clock has */
  510. #define CCK_FUSE_REG 0x8
  511. #define CCK_FUSE_HPLL_FREQ_MASK 0x3
  512. #define CCK_REG_DSI_PLL_FUSE 0x44
  513. #define CCK_REG_DSI_PLL_CONTROL 0x48
  514. #define DSI_PLL_VCO_EN (1 << 31)
  515. #define DSI_PLL_LDO_GATE (1 << 30)
  516. #define DSI_PLL_P1_POST_DIV_SHIFT 17
  517. #define DSI_PLL_P1_POST_DIV_MASK (0x1ff << 17)
  518. #define DSI_PLL_P2_MUX_DSI0_DIV2 (1 << 13)
  519. #define DSI_PLL_P3_MUX_DSI1_DIV2 (1 << 12)
  520. #define DSI_PLL_MUX_MASK (3 << 9)
  521. #define DSI_PLL_MUX_DSI0_DSIPLL (0 << 10)
  522. #define DSI_PLL_MUX_DSI0_CCK (1 << 10)
  523. #define DSI_PLL_MUX_DSI1_DSIPLL (0 << 9)
  524. #define DSI_PLL_MUX_DSI1_CCK (1 << 9)
  525. #define DSI_PLL_CLK_GATE_MASK (0xf << 5)
  526. #define DSI_PLL_CLK_GATE_DSI0_DSIPLL (1 << 8)
  527. #define DSI_PLL_CLK_GATE_DSI1_DSIPLL (1 << 7)
  528. #define DSI_PLL_CLK_GATE_DSI0_CCK (1 << 6)
  529. #define DSI_PLL_CLK_GATE_DSI1_CCK (1 << 5)
  530. #define DSI_PLL_LOCK (1 << 0)
  531. #define CCK_REG_DSI_PLL_DIVIDER 0x4c
  532. #define DSI_PLL_LFSR (1 << 31)
  533. #define DSI_PLL_FRACTION_EN (1 << 30)
  534. #define DSI_PLL_FRAC_COUNTER_SHIFT 27
  535. #define DSI_PLL_FRAC_COUNTER_MASK (7 << 27)
  536. #define DSI_PLL_USYNC_CNT_SHIFT 18
  537. #define DSI_PLL_USYNC_CNT_MASK (0x1ff << 18)
  538. #define DSI_PLL_N1_DIV_SHIFT 16
  539. #define DSI_PLL_N1_DIV_MASK (3 << 16)
  540. #define DSI_PLL_M1_DIV_SHIFT 0
  541. #define DSI_PLL_M1_DIV_MASK (0x1ff << 0)
  542. #define CCK_DISPLAY_CLOCK_CONTROL 0x6b
  543. #define DISPLAY_TRUNK_FORCE_ON (1 << 17)
  544. #define DISPLAY_TRUNK_FORCE_OFF (1 << 16)
  545. #define DISPLAY_FREQUENCY_STATUS (0x1f << 8)
  546. #define DISPLAY_FREQUENCY_STATUS_SHIFT 8
  547. #define DISPLAY_FREQUENCY_VALUES (0x1f << 0)
  548. /**
  549. * DOC: DPIO
  550. *
  551. * VLV and CHV have slightly peculiar display PHYs for driving DP/HDMI
  552. * ports. DPIO is the name given to such a display PHY. These PHYs
  553. * don't follow the standard programming model using direct MMIO
  554. * registers, and instead their registers must be accessed trough IOSF
  555. * sideband. VLV has one such PHY for driving ports B and C, and CHV
  556. * adds another PHY for driving port D. Each PHY responds to specific
  557. * IOSF-SB port.
  558. *
  559. * Each display PHY is made up of one or two channels. Each channel
  560. * houses a common lane part which contains the PLL and other common
  561. * logic. CH0 common lane also contains the IOSF-SB logic for the
  562. * Common Register Interface (CRI) ie. the DPIO registers. CRI clock
  563. * must be running when any DPIO registers are accessed.
  564. *
  565. * In addition to having their own registers, the PHYs are also
  566. * controlled through some dedicated signals from the display
  567. * controller. These include PLL reference clock enable, PLL enable,
  568. * and CRI clock selection, for example.
  569. *
  570. * Eeach channel also has two splines (also called data lanes), and
  571. * each spline is made up of one Physical Access Coding Sub-Layer
  572. * (PCS) block and two TX lanes. So each channel has two PCS blocks
  573. * and four TX lanes. The TX lanes are used as DP lanes or TMDS
  574. * data/clock pairs depending on the output type.
  575. *
  576. * Additionally the PHY also contains an AUX lane with AUX blocks
  577. * for each channel. This is used for DP AUX communication, but
  578. * this fact isn't really relevant for the driver since AUX is
  579. * controlled from the display controller side. No DPIO registers
  580. * need to be accessed during AUX communication,
  581. *
  582. * Generally the common lane corresponds to the pipe and
  583. * the spline (PCS/TX) correponds to the port.
  584. *
  585. * For dual channel PHY (VLV/CHV):
  586. *
  587. * pipe A == CMN/PLL/REF CH0
  588. *
  589. * pipe B == CMN/PLL/REF CH1
  590. *
  591. * port B == PCS/TX CH0
  592. *
  593. * port C == PCS/TX CH1
  594. *
  595. * This is especially important when we cross the streams
  596. * ie. drive port B with pipe B, or port C with pipe A.
  597. *
  598. * For single channel PHY (CHV):
  599. *
  600. * pipe C == CMN/PLL/REF CH0
  601. *
  602. * port D == PCS/TX CH0
  603. *
  604. * Note: digital port B is DDI0, digital port C is DDI1,
  605. * digital port D is DDI2
  606. */
  607. /*
  608. * Dual channel PHY (VLV/CHV)
  609. * ---------------------------------
  610. * | CH0 | CH1 |
  611. * | CMN/PLL/REF | CMN/PLL/REF |
  612. * |---------------|---------------| Display PHY
  613. * | PCS01 | PCS23 | PCS01 | PCS23 |
  614. * |-------|-------|-------|-------|
  615. * |TX0|TX1|TX2|TX3|TX0|TX1|TX2|TX3|
  616. * ---------------------------------
  617. * | DDI0 | DDI1 | DP/HDMI ports
  618. * ---------------------------------
  619. *
  620. * Single channel PHY (CHV)
  621. * -----------------
  622. * | CH0 |
  623. * | CMN/PLL/REF |
  624. * |---------------| Display PHY
  625. * | PCS01 | PCS23 |
  626. * |-------|-------|
  627. * |TX0|TX1|TX2|TX3|
  628. * -----------------
  629. * | DDI2 | DP/HDMI port
  630. * -----------------
  631. */
  632. #define DPIO_DEVFN 0
  633. #define DPIO_CTL (VLV_DISPLAY_BASE + 0x2110)
  634. #define DPIO_MODSEL1 (1<<3) /* if ref clk b == 27 */
  635. #define DPIO_MODSEL0 (1<<2) /* if ref clk a == 27 */
  636. #define DPIO_SFR_BYPASS (1<<1)
  637. #define DPIO_CMNRST (1<<0)
  638. #define DPIO_PHY(pipe) ((pipe) >> 1)
  639. #define DPIO_PHY_IOSF_PORT(phy) (dev_priv->dpio_phy_iosf_port[phy])
  640. /*
  641. * Per pipe/PLL DPIO regs
  642. */
  643. #define _VLV_PLL_DW3_CH0 0x800c
  644. #define DPIO_POST_DIV_SHIFT (28) /* 3 bits */
  645. #define DPIO_POST_DIV_DAC 0
  646. #define DPIO_POST_DIV_HDMIDP 1 /* DAC 225-400M rate */
  647. #define DPIO_POST_DIV_LVDS1 2
  648. #define DPIO_POST_DIV_LVDS2 3
  649. #define DPIO_K_SHIFT (24) /* 4 bits */
  650. #define DPIO_P1_SHIFT (21) /* 3 bits */
  651. #define DPIO_P2_SHIFT (16) /* 5 bits */
  652. #define DPIO_N_SHIFT (12) /* 4 bits */
  653. #define DPIO_ENABLE_CALIBRATION (1<<11)
  654. #define DPIO_M1DIV_SHIFT (8) /* 3 bits */
  655. #define DPIO_M2DIV_MASK 0xff
  656. #define _VLV_PLL_DW3_CH1 0x802c
  657. #define VLV_PLL_DW3(ch) _PIPE(ch, _VLV_PLL_DW3_CH0, _VLV_PLL_DW3_CH1)
  658. #define _VLV_PLL_DW5_CH0 0x8014
  659. #define DPIO_REFSEL_OVERRIDE 27
  660. #define DPIO_PLL_MODESEL_SHIFT 24 /* 3 bits */
  661. #define DPIO_BIAS_CURRENT_CTL_SHIFT 21 /* 3 bits, always 0x7 */
  662. #define DPIO_PLL_REFCLK_SEL_SHIFT 16 /* 2 bits */
  663. #define DPIO_PLL_REFCLK_SEL_MASK 3
  664. #define DPIO_DRIVER_CTL_SHIFT 12 /* always set to 0x8 */
  665. #define DPIO_CLK_BIAS_CTL_SHIFT 8 /* always set to 0x5 */
  666. #define _VLV_PLL_DW5_CH1 0x8034
  667. #define VLV_PLL_DW5(ch) _PIPE(ch, _VLV_PLL_DW5_CH0, _VLV_PLL_DW5_CH1)
  668. #define _VLV_PLL_DW7_CH0 0x801c
  669. #define _VLV_PLL_DW7_CH1 0x803c
  670. #define VLV_PLL_DW7(ch) _PIPE(ch, _VLV_PLL_DW7_CH0, _VLV_PLL_DW7_CH1)
  671. #define _VLV_PLL_DW8_CH0 0x8040
  672. #define _VLV_PLL_DW8_CH1 0x8060
  673. #define VLV_PLL_DW8(ch) _PIPE(ch, _VLV_PLL_DW8_CH0, _VLV_PLL_DW8_CH1)
  674. #define VLV_PLL_DW9_BCAST 0xc044
  675. #define _VLV_PLL_DW9_CH0 0x8044
  676. #define _VLV_PLL_DW9_CH1 0x8064
  677. #define VLV_PLL_DW9(ch) _PIPE(ch, _VLV_PLL_DW9_CH0, _VLV_PLL_DW9_CH1)
  678. #define _VLV_PLL_DW10_CH0 0x8048
  679. #define _VLV_PLL_DW10_CH1 0x8068
  680. #define VLV_PLL_DW10(ch) _PIPE(ch, _VLV_PLL_DW10_CH0, _VLV_PLL_DW10_CH1)
  681. #define _VLV_PLL_DW11_CH0 0x804c
  682. #define _VLV_PLL_DW11_CH1 0x806c
  683. #define VLV_PLL_DW11(ch) _PIPE(ch, _VLV_PLL_DW11_CH0, _VLV_PLL_DW11_CH1)
  684. /* Spec for ref block start counts at DW10 */
  685. #define VLV_REF_DW13 0x80ac
  686. #define VLV_CMN_DW0 0x8100
  687. /*
  688. * Per DDI channel DPIO regs
  689. */
  690. #define _VLV_PCS_DW0_CH0 0x8200
  691. #define _VLV_PCS_DW0_CH1 0x8400
  692. #define DPIO_PCS_TX_LANE2_RESET (1<<16)
  693. #define DPIO_PCS_TX_LANE1_RESET (1<<7)
  694. #define VLV_PCS_DW0(ch) _PORT(ch, _VLV_PCS_DW0_CH0, _VLV_PCS_DW0_CH1)
  695. #define _VLV_PCS01_DW0_CH0 0x200
  696. #define _VLV_PCS23_DW0_CH0 0x400
  697. #define _VLV_PCS01_DW0_CH1 0x2600
  698. #define _VLV_PCS23_DW0_CH1 0x2800
  699. #define VLV_PCS01_DW0(ch) _PORT(ch, _VLV_PCS01_DW0_CH0, _VLV_PCS01_DW0_CH1)
  700. #define VLV_PCS23_DW0(ch) _PORT(ch, _VLV_PCS23_DW0_CH0, _VLV_PCS23_DW0_CH1)
  701. #define _VLV_PCS_DW1_CH0 0x8204
  702. #define _VLV_PCS_DW1_CH1 0x8404
  703. #define CHV_PCS_REQ_SOFTRESET_EN (1<<23)
  704. #define DPIO_PCS_CLK_CRI_RXEB_EIOS_EN (1<<22)
  705. #define DPIO_PCS_CLK_CRI_RXDIGFILTSG_EN (1<<21)
  706. #define DPIO_PCS_CLK_DATAWIDTH_SHIFT (6)
  707. #define DPIO_PCS_CLK_SOFT_RESET (1<<5)
  708. #define VLV_PCS_DW1(ch) _PORT(ch, _VLV_PCS_DW1_CH0, _VLV_PCS_DW1_CH1)
  709. #define _VLV_PCS01_DW1_CH0 0x204
  710. #define _VLV_PCS23_DW1_CH0 0x404
  711. #define _VLV_PCS01_DW1_CH1 0x2604
  712. #define _VLV_PCS23_DW1_CH1 0x2804
  713. #define VLV_PCS01_DW1(ch) _PORT(ch, _VLV_PCS01_DW1_CH0, _VLV_PCS01_DW1_CH1)
  714. #define VLV_PCS23_DW1(ch) _PORT(ch, _VLV_PCS23_DW1_CH0, _VLV_PCS23_DW1_CH1)
  715. #define _VLV_PCS_DW8_CH0 0x8220
  716. #define _VLV_PCS_DW8_CH1 0x8420
  717. #define CHV_PCS_USEDCLKCHANNEL_OVRRIDE (1 << 20)
  718. #define CHV_PCS_USEDCLKCHANNEL (1 << 21)
  719. #define VLV_PCS_DW8(ch) _PORT(ch, _VLV_PCS_DW8_CH0, _VLV_PCS_DW8_CH1)
  720. #define _VLV_PCS01_DW8_CH0 0x0220
  721. #define _VLV_PCS23_DW8_CH0 0x0420
  722. #define _VLV_PCS01_DW8_CH1 0x2620
  723. #define _VLV_PCS23_DW8_CH1 0x2820
  724. #define VLV_PCS01_DW8(port) _PORT(port, _VLV_PCS01_DW8_CH0, _VLV_PCS01_DW8_CH1)
  725. #define VLV_PCS23_DW8(port) _PORT(port, _VLV_PCS23_DW8_CH0, _VLV_PCS23_DW8_CH1)
  726. #define _VLV_PCS_DW9_CH0 0x8224
  727. #define _VLV_PCS_DW9_CH1 0x8424
  728. #define VLV_PCS_DW9(ch) _PORT(ch, _VLV_PCS_DW9_CH0, _VLV_PCS_DW9_CH1)
  729. #define _CHV_PCS_DW10_CH0 0x8228
  730. #define _CHV_PCS_DW10_CH1 0x8428
  731. #define DPIO_PCS_SWING_CALC_TX0_TX2 (1<<30)
  732. #define DPIO_PCS_SWING_CALC_TX1_TX3 (1<<31)
  733. #define CHV_PCS_DW10(ch) _PORT(ch, _CHV_PCS_DW10_CH0, _CHV_PCS_DW10_CH1)
  734. #define _VLV_PCS01_DW10_CH0 0x0228
  735. #define _VLV_PCS23_DW10_CH0 0x0428
  736. #define _VLV_PCS01_DW10_CH1 0x2628
  737. #define _VLV_PCS23_DW10_CH1 0x2828
  738. #define VLV_PCS01_DW10(port) _PORT(port, _VLV_PCS01_DW10_CH0, _VLV_PCS01_DW10_CH1)
  739. #define VLV_PCS23_DW10(port) _PORT(port, _VLV_PCS23_DW10_CH0, _VLV_PCS23_DW10_CH1)
  740. #define _VLV_PCS_DW11_CH0 0x822c
  741. #define _VLV_PCS_DW11_CH1 0x842c
  742. #define VLV_PCS_DW11(ch) _PORT(ch, _VLV_PCS_DW11_CH0, _VLV_PCS_DW11_CH1)
  743. #define _VLV_PCS_DW12_CH0 0x8230
  744. #define _VLV_PCS_DW12_CH1 0x8430
  745. #define VLV_PCS_DW12(ch) _PORT(ch, _VLV_PCS_DW12_CH0, _VLV_PCS_DW12_CH1)
  746. #define _VLV_PCS_DW14_CH0 0x8238
  747. #define _VLV_PCS_DW14_CH1 0x8438
  748. #define VLV_PCS_DW14(ch) _PORT(ch, _VLV_PCS_DW14_CH0, _VLV_PCS_DW14_CH1)
  749. #define _VLV_PCS_DW23_CH0 0x825c
  750. #define _VLV_PCS_DW23_CH1 0x845c
  751. #define VLV_PCS_DW23(ch) _PORT(ch, _VLV_PCS_DW23_CH0, _VLV_PCS_DW23_CH1)
  752. #define _VLV_TX_DW2_CH0 0x8288
  753. #define _VLV_TX_DW2_CH1 0x8488
  754. #define DPIO_SWING_MARGIN_SHIFT 16
  755. #define DPIO_SWING_MARGIN_MASK (0xff << DPIO_SWING_MARGIN_SHIFT)
  756. #define DPIO_UNIQ_TRANS_SCALE_SHIFT 8
  757. #define VLV_TX_DW2(ch) _PORT(ch, _VLV_TX_DW2_CH0, _VLV_TX_DW2_CH1)
  758. #define _VLV_TX_DW3_CH0 0x828c
  759. #define _VLV_TX_DW3_CH1 0x848c
  760. /* The following bit for CHV phy */
  761. #define DPIO_TX_UNIQ_TRANS_SCALE_EN (1<<27)
  762. #define VLV_TX_DW3(ch) _PORT(ch, _VLV_TX_DW3_CH0, _VLV_TX_DW3_CH1)
  763. #define _VLV_TX_DW4_CH0 0x8290
  764. #define _VLV_TX_DW4_CH1 0x8490
  765. #define DPIO_SWING_DEEMPH9P5_SHIFT 24
  766. #define DPIO_SWING_DEEMPH9P5_MASK (0xff << DPIO_SWING_DEEMPH9P5_SHIFT)
  767. #define VLV_TX_DW4(ch) _PORT(ch, _VLV_TX_DW4_CH0, _VLV_TX_DW4_CH1)
  768. #define _VLV_TX3_DW4_CH0 0x690
  769. #define _VLV_TX3_DW4_CH1 0x2a90
  770. #define VLV_TX3_DW4(ch) _PORT(ch, _VLV_TX3_DW4_CH0, _VLV_TX3_DW4_CH1)
  771. #define _VLV_TX_DW5_CH0 0x8294
  772. #define _VLV_TX_DW5_CH1 0x8494
  773. #define DPIO_TX_OCALINIT_EN (1<<31)
  774. #define VLV_TX_DW5(ch) _PORT(ch, _VLV_TX_DW5_CH0, _VLV_TX_DW5_CH1)
  775. #define _VLV_TX_DW11_CH0 0x82ac
  776. #define _VLV_TX_DW11_CH1 0x84ac
  777. #define VLV_TX_DW11(ch) _PORT(ch, _VLV_TX_DW11_CH0, _VLV_TX_DW11_CH1)
  778. #define _VLV_TX_DW14_CH0 0x82b8
  779. #define _VLV_TX_DW14_CH1 0x84b8
  780. #define VLV_TX_DW14(ch) _PORT(ch, _VLV_TX_DW14_CH0, _VLV_TX_DW14_CH1)
  781. /* CHV dpPhy registers */
  782. #define _CHV_PLL_DW0_CH0 0x8000
  783. #define _CHV_PLL_DW0_CH1 0x8180
  784. #define CHV_PLL_DW0(ch) _PIPE(ch, _CHV_PLL_DW0_CH0, _CHV_PLL_DW0_CH1)
  785. #define _CHV_PLL_DW1_CH0 0x8004
  786. #define _CHV_PLL_DW1_CH1 0x8184
  787. #define DPIO_CHV_N_DIV_SHIFT 8
  788. #define DPIO_CHV_M1_DIV_BY_2 (0 << 0)
  789. #define CHV_PLL_DW1(ch) _PIPE(ch, _CHV_PLL_DW1_CH0, _CHV_PLL_DW1_CH1)
  790. #define _CHV_PLL_DW2_CH0 0x8008
  791. #define _CHV_PLL_DW2_CH1 0x8188
  792. #define CHV_PLL_DW2(ch) _PIPE(ch, _CHV_PLL_DW2_CH0, _CHV_PLL_DW2_CH1)
  793. #define _CHV_PLL_DW3_CH0 0x800c
  794. #define _CHV_PLL_DW3_CH1 0x818c
  795. #define DPIO_CHV_FRAC_DIV_EN (1 << 16)
  796. #define DPIO_CHV_FIRST_MOD (0 << 8)
  797. #define DPIO_CHV_SECOND_MOD (1 << 8)
  798. #define DPIO_CHV_FEEDFWD_GAIN_SHIFT 0
  799. #define CHV_PLL_DW3(ch) _PIPE(ch, _CHV_PLL_DW3_CH0, _CHV_PLL_DW3_CH1)
  800. #define _CHV_PLL_DW6_CH0 0x8018
  801. #define _CHV_PLL_DW6_CH1 0x8198
  802. #define DPIO_CHV_GAIN_CTRL_SHIFT 16
  803. #define DPIO_CHV_INT_COEFF_SHIFT 8
  804. #define DPIO_CHV_PROP_COEFF_SHIFT 0
  805. #define CHV_PLL_DW6(ch) _PIPE(ch, _CHV_PLL_DW6_CH0, _CHV_PLL_DW6_CH1)
  806. #define _CHV_CMN_DW5_CH0 0x8114
  807. #define CHV_BUFRIGHTENA1_DISABLE (0 << 20)
  808. #define CHV_BUFRIGHTENA1_NORMAL (1 << 20)
  809. #define CHV_BUFRIGHTENA1_FORCE (3 << 20)
  810. #define CHV_BUFRIGHTENA1_MASK (3 << 20)
  811. #define CHV_BUFLEFTENA1_DISABLE (0 << 22)
  812. #define CHV_BUFLEFTENA1_NORMAL (1 << 22)
  813. #define CHV_BUFLEFTENA1_FORCE (3 << 22)
  814. #define CHV_BUFLEFTENA1_MASK (3 << 22)
  815. #define _CHV_CMN_DW13_CH0 0x8134
  816. #define _CHV_CMN_DW0_CH1 0x8080
  817. #define DPIO_CHV_S1_DIV_SHIFT 21
  818. #define DPIO_CHV_P1_DIV_SHIFT 13 /* 3 bits */
  819. #define DPIO_CHV_P2_DIV_SHIFT 8 /* 5 bits */
  820. #define DPIO_CHV_K_DIV_SHIFT 4
  821. #define DPIO_PLL_FREQLOCK (1 << 1)
  822. #define DPIO_PLL_LOCK (1 << 0)
  823. #define CHV_CMN_DW13(ch) _PIPE(ch, _CHV_CMN_DW13_CH0, _CHV_CMN_DW0_CH1)
  824. #define _CHV_CMN_DW14_CH0 0x8138
  825. #define _CHV_CMN_DW1_CH1 0x8084
  826. #define DPIO_AFC_RECAL (1 << 14)
  827. #define DPIO_DCLKP_EN (1 << 13)
  828. #define CHV_BUFLEFTENA2_DISABLE (0 << 17) /* CL2 DW1 only */
  829. #define CHV_BUFLEFTENA2_NORMAL (1 << 17) /* CL2 DW1 only */
  830. #define CHV_BUFLEFTENA2_FORCE (3 << 17) /* CL2 DW1 only */
  831. #define CHV_BUFLEFTENA2_MASK (3 << 17) /* CL2 DW1 only */
  832. #define CHV_BUFRIGHTENA2_DISABLE (0 << 19) /* CL2 DW1 only */
  833. #define CHV_BUFRIGHTENA2_NORMAL (1 << 19) /* CL2 DW1 only */
  834. #define CHV_BUFRIGHTENA2_FORCE (3 << 19) /* CL2 DW1 only */
  835. #define CHV_BUFRIGHTENA2_MASK (3 << 19) /* CL2 DW1 only */
  836. #define CHV_CMN_DW14(ch) _PIPE(ch, _CHV_CMN_DW14_CH0, _CHV_CMN_DW1_CH1)
  837. #define _CHV_CMN_DW19_CH0 0x814c
  838. #define _CHV_CMN_DW6_CH1 0x8098
  839. #define CHV_CMN_USEDCLKCHANNEL (1 << 13)
  840. #define CHV_CMN_DW19(ch) _PIPE(ch, _CHV_CMN_DW19_CH0, _CHV_CMN_DW6_CH1)
  841. #define CHV_CMN_DW30 0x8178
  842. #define DPIO_LRC_BYPASS (1 << 3)
  843. #define _TXLANE(ch, lane, offset) ((ch ? 0x2400 : 0) + \
  844. (lane) * 0x200 + (offset))
  845. #define CHV_TX_DW0(ch, lane) _TXLANE(ch, lane, 0x80)
  846. #define CHV_TX_DW1(ch, lane) _TXLANE(ch, lane, 0x84)
  847. #define CHV_TX_DW2(ch, lane) _TXLANE(ch, lane, 0x88)
  848. #define CHV_TX_DW3(ch, lane) _TXLANE(ch, lane, 0x8c)
  849. #define CHV_TX_DW4(ch, lane) _TXLANE(ch, lane, 0x90)
  850. #define CHV_TX_DW5(ch, lane) _TXLANE(ch, lane, 0x94)
  851. #define CHV_TX_DW6(ch, lane) _TXLANE(ch, lane, 0x98)
  852. #define CHV_TX_DW7(ch, lane) _TXLANE(ch, lane, 0x9c)
  853. #define CHV_TX_DW8(ch, lane) _TXLANE(ch, lane, 0xa0)
  854. #define CHV_TX_DW9(ch, lane) _TXLANE(ch, lane, 0xa4)
  855. #define CHV_TX_DW10(ch, lane) _TXLANE(ch, lane, 0xa8)
  856. #define CHV_TX_DW11(ch, lane) _TXLANE(ch, lane, 0xac)
  857. #define DPIO_FRC_LATENCY_SHFIT 8
  858. #define CHV_TX_DW14(ch, lane) _TXLANE(ch, lane, 0xb8)
  859. #define DPIO_UPAR_SHIFT 30
  860. /*
  861. * Fence registers
  862. */
  863. #define FENCE_REG_830_0 0x2000
  864. #define FENCE_REG_945_8 0x3000
  865. #define I830_FENCE_START_MASK 0x07f80000
  866. #define I830_FENCE_TILING_Y_SHIFT 12
  867. #define I830_FENCE_SIZE_BITS(size) ((ffs((size) >> 19) - 1) << 8)
  868. #define I830_FENCE_PITCH_SHIFT 4
  869. #define I830_FENCE_REG_VALID (1<<0)
  870. #define I915_FENCE_MAX_PITCH_VAL 4
  871. #define I830_FENCE_MAX_PITCH_VAL 6
  872. #define I830_FENCE_MAX_SIZE_VAL (1<<8)
  873. #define I915_FENCE_START_MASK 0x0ff00000
  874. #define I915_FENCE_SIZE_BITS(size) ((ffs((size) >> 20) - 1) << 8)
  875. #define FENCE_REG_965_0 0x03000
  876. #define I965_FENCE_PITCH_SHIFT 2
  877. #define I965_FENCE_TILING_Y_SHIFT 1
  878. #define I965_FENCE_REG_VALID (1<<0)
  879. #define I965_FENCE_MAX_PITCH_VAL 0x0400
  880. #define FENCE_REG_SANDYBRIDGE_0 0x100000
  881. #define SANDYBRIDGE_FENCE_PITCH_SHIFT 32
  882. #define GEN7_FENCE_MAX_PITCH_VAL 0x0800
  883. /* control register for cpu gtt access */
  884. #define TILECTL 0x101000
  885. #define TILECTL_SWZCTL (1 << 0)
  886. #define TILECTL_TLB_PREFETCH_DIS (1 << 2)
  887. #define TILECTL_BACKSNOOP_DIS (1 << 3)
  888. /*
  889. * Instruction and interrupt control regs
  890. */
  891. #define PGTBL_CTL 0x02020
  892. #define PGTBL_ADDRESS_LO_MASK 0xfffff000 /* bits [31:12] */
  893. #define PGTBL_ADDRESS_HI_MASK 0x000000f0 /* bits [35:32] (gen4) */
  894. #define PGTBL_ER 0x02024
  895. #define RENDER_RING_BASE 0x02000
  896. #define BSD_RING_BASE 0x04000
  897. #define GEN6_BSD_RING_BASE 0x12000
  898. #define GEN8_BSD2_RING_BASE 0x1c000
  899. #define VEBOX_RING_BASE 0x1a000
  900. #define BLT_RING_BASE 0x22000
  901. #define RING_TAIL(base) ((base)+0x30)
  902. #define RING_HEAD(base) ((base)+0x34)
  903. #define RING_START(base) ((base)+0x38)
  904. #define RING_CTL(base) ((base)+0x3c)
  905. #define RING_SYNC_0(base) ((base)+0x40)
  906. #define RING_SYNC_1(base) ((base)+0x44)
  907. #define RING_SYNC_2(base) ((base)+0x48)
  908. #define GEN6_RVSYNC (RING_SYNC_0(RENDER_RING_BASE))
  909. #define GEN6_RBSYNC (RING_SYNC_1(RENDER_RING_BASE))
  910. #define GEN6_RVESYNC (RING_SYNC_2(RENDER_RING_BASE))
  911. #define GEN6_VBSYNC (RING_SYNC_0(GEN6_BSD_RING_BASE))
  912. #define GEN6_VRSYNC (RING_SYNC_1(GEN6_BSD_RING_BASE))
  913. #define GEN6_VVESYNC (RING_SYNC_2(GEN6_BSD_RING_BASE))
  914. #define GEN6_BRSYNC (RING_SYNC_0(BLT_RING_BASE))
  915. #define GEN6_BVSYNC (RING_SYNC_1(BLT_RING_BASE))
  916. #define GEN6_BVESYNC (RING_SYNC_2(BLT_RING_BASE))
  917. #define GEN6_VEBSYNC (RING_SYNC_0(VEBOX_RING_BASE))
  918. #define GEN6_VERSYNC (RING_SYNC_1(VEBOX_RING_BASE))
  919. #define GEN6_VEVSYNC (RING_SYNC_2(VEBOX_RING_BASE))
  920. #define GEN6_NOSYNC 0
  921. #define RING_MAX_IDLE(base) ((base)+0x54)
  922. #define RING_HWS_PGA(base) ((base)+0x80)
  923. #define RING_HWS_PGA_GEN6(base) ((base)+0x2080)
  924. #define GEN7_WR_WATERMARK 0x4028
  925. #define GEN7_GFX_PRIO_CTRL 0x402C
  926. #define ARB_MODE 0x4030
  927. #define ARB_MODE_SWIZZLE_SNB (1<<4)
  928. #define ARB_MODE_SWIZZLE_IVB (1<<5)
  929. #define GEN7_GFX_PEND_TLB0 0x4034
  930. #define GEN7_GFX_PEND_TLB1 0x4038
  931. /* L3, CVS, ZTLB, RCC, CASC LRA min, max values */
  932. #define GEN7_LRA_LIMITS_BASE 0x403C
  933. #define GEN7_LRA_LIMITS_REG_NUM 13
  934. #define GEN7_MEDIA_MAX_REQ_COUNT 0x4070
  935. #define GEN7_GFX_MAX_REQ_COUNT 0x4074
  936. #define GAMTARBMODE 0x04a08
  937. #define ARB_MODE_BWGTLB_DISABLE (1<<9)
  938. #define ARB_MODE_SWIZZLE_BDW (1<<1)
  939. #define RENDER_HWS_PGA_GEN7 (0x04080)
  940. #define RING_FAULT_REG(ring) (0x4094 + 0x100*(ring)->id)
  941. #define RING_FAULT_GTTSEL_MASK (1<<11)
  942. #define RING_FAULT_SRCID(x) ((x >> 3) & 0xff)
  943. #define RING_FAULT_FAULT_TYPE(x) ((x >> 1) & 0x3)
  944. #define RING_FAULT_VALID (1<<0)
  945. #define DONE_REG 0x40b0
  946. #define GEN8_PRIVATE_PAT 0x40e0
  947. #define BSD_HWS_PGA_GEN7 (0x04180)
  948. #define BLT_HWS_PGA_GEN7 (0x04280)
  949. #define VEBOX_HWS_PGA_GEN7 (0x04380)
  950. #define RING_ACTHD(base) ((base)+0x74)
  951. #define RING_ACTHD_UDW(base) ((base)+0x5c)
  952. #define RING_NOPID(base) ((base)+0x94)
  953. #define RING_IMR(base) ((base)+0xa8)
  954. #define RING_TIMESTAMP(base) ((base)+0x358)
  955. #define TAIL_ADDR 0x001FFFF8
  956. #define HEAD_WRAP_COUNT 0xFFE00000
  957. #define HEAD_WRAP_ONE 0x00200000
  958. #define HEAD_ADDR 0x001FFFFC
  959. #define RING_NR_PAGES 0x001FF000
  960. #define RING_REPORT_MASK 0x00000006
  961. #define RING_REPORT_64K 0x00000002
  962. #define RING_REPORT_128K 0x00000004
  963. #define RING_NO_REPORT 0x00000000
  964. #define RING_VALID_MASK 0x00000001
  965. #define RING_VALID 0x00000001
  966. #define RING_INVALID 0x00000000
  967. #define RING_WAIT_I8XX (1<<0) /* gen2, PRBx_HEAD */
  968. #define RING_WAIT (1<<11) /* gen3+, PRBx_CTL */
  969. #define RING_WAIT_SEMAPHORE (1<<10) /* gen6+ */
  970. #define GEN7_TLB_RD_ADDR 0x4700
  971. #if 0
  972. #define PRB0_TAIL 0x02030
  973. #define PRB0_HEAD 0x02034
  974. #define PRB0_START 0x02038
  975. #define PRB0_CTL 0x0203c
  976. #define PRB1_TAIL 0x02040 /* 915+ only */
  977. #define PRB1_HEAD 0x02044 /* 915+ only */
  978. #define PRB1_START 0x02048 /* 915+ only */
  979. #define PRB1_CTL 0x0204c /* 915+ only */
  980. #endif
  981. #define IPEIR_I965 0x02064
  982. #define IPEHR_I965 0x02068
  983. #define INSTDONE_I965 0x0206c
  984. #define GEN7_INSTDONE_1 0x0206c
  985. #define GEN7_SC_INSTDONE 0x07100
  986. #define GEN7_SAMPLER_INSTDONE 0x0e160
  987. #define GEN7_ROW_INSTDONE 0x0e164
  988. #define I915_NUM_INSTDONE_REG 4
  989. #define RING_IPEIR(base) ((base)+0x64)
  990. #define RING_IPEHR(base) ((base)+0x68)
  991. #define RING_INSTDONE(base) ((base)+0x6c)
  992. #define RING_INSTPS(base) ((base)+0x70)
  993. #define RING_DMA_FADD(base) ((base)+0x78)
  994. #define RING_DMA_FADD_UDW(base) ((base)+0x60) /* gen8+ */
  995. #define RING_INSTPM(base) ((base)+0xc0)
  996. #define RING_MI_MODE(base) ((base)+0x9c)
  997. #define INSTPS 0x02070 /* 965+ only */
  998. #define INSTDONE1 0x0207c /* 965+ only */
  999. #define ACTHD_I965 0x02074
  1000. #define HWS_PGA 0x02080
  1001. #define HWS_ADDRESS_MASK 0xfffff000
  1002. #define HWS_START_ADDRESS_SHIFT 4
  1003. #define PWRCTXA 0x2088 /* 965GM+ only */
  1004. #define PWRCTX_EN (1<<0)
  1005. #define IPEIR 0x02088
  1006. #define IPEHR 0x0208c
  1007. #define INSTDONE 0x02090
  1008. #define NOPID 0x02094
  1009. #define HWSTAM 0x02098
  1010. #define DMA_FADD_I8XX 0x020d0
  1011. #define RING_BBSTATE(base) ((base)+0x110)
  1012. #define RING_BBADDR(base) ((base)+0x140)
  1013. #define RING_BBADDR_UDW(base) ((base)+0x168) /* gen8+ */
  1014. #define ERROR_GEN6 0x040a0
  1015. #define GEN7_ERR_INT 0x44040
  1016. #define ERR_INT_POISON (1<<31)
  1017. #define ERR_INT_MMIO_UNCLAIMED (1<<13)
  1018. #define ERR_INT_PIPE_CRC_DONE_C (1<<8)
  1019. #define ERR_INT_FIFO_UNDERRUN_C (1<<6)
  1020. #define ERR_INT_PIPE_CRC_DONE_B (1<<5)
  1021. #define ERR_INT_FIFO_UNDERRUN_B (1<<3)
  1022. #define ERR_INT_PIPE_CRC_DONE_A (1<<2)
  1023. #define ERR_INT_PIPE_CRC_DONE(pipe) (1<<(2 + pipe*3))
  1024. #define ERR_INT_FIFO_UNDERRUN_A (1<<0)
  1025. #define ERR_INT_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  1026. #define FPGA_DBG 0x42300
  1027. #define FPGA_DBG_RM_NOCLAIM (1<<31)
  1028. #define DERRMR 0x44050
  1029. /* Note that HBLANK events are reserved on bdw+ */
  1030. #define DERRMR_PIPEA_SCANLINE (1<<0)
  1031. #define DERRMR_PIPEA_PRI_FLIP_DONE (1<<1)
  1032. #define DERRMR_PIPEA_SPR_FLIP_DONE (1<<2)
  1033. #define DERRMR_PIPEA_VBLANK (1<<3)
  1034. #define DERRMR_PIPEA_HBLANK (1<<5)
  1035. #define DERRMR_PIPEB_SCANLINE (1<<8)
  1036. #define DERRMR_PIPEB_PRI_FLIP_DONE (1<<9)
  1037. #define DERRMR_PIPEB_SPR_FLIP_DONE (1<<10)
  1038. #define DERRMR_PIPEB_VBLANK (1<<11)
  1039. #define DERRMR_PIPEB_HBLANK (1<<13)
  1040. /* Note that PIPEC is not a simple translation of PIPEA/PIPEB */
  1041. #define DERRMR_PIPEC_SCANLINE (1<<14)
  1042. #define DERRMR_PIPEC_PRI_FLIP_DONE (1<<15)
  1043. #define DERRMR_PIPEC_SPR_FLIP_DONE (1<<20)
  1044. #define DERRMR_PIPEC_VBLANK (1<<21)
  1045. #define DERRMR_PIPEC_HBLANK (1<<22)
  1046. /* GM45+ chicken bits -- debug workaround bits that may be required
  1047. * for various sorts of correct behavior. The top 16 bits of each are
  1048. * the enables for writing to the corresponding low bit.
  1049. */
  1050. #define _3D_CHICKEN 0x02084
  1051. #define _3D_CHICKEN_HIZ_PLANE_DISABLE_MSAA_4X_SNB (1 << 10)
  1052. #define _3D_CHICKEN2 0x0208c
  1053. /* Disables pipelining of read flushes past the SF-WIZ interface.
  1054. * Required on all Ironlake steppings according to the B-Spec, but the
  1055. * particular danger of not doing so is not specified.
  1056. */
  1057. # define _3D_CHICKEN2_WM_READ_PIPELINED (1 << 14)
  1058. #define _3D_CHICKEN3 0x02090
  1059. #define _3D_CHICKEN_SF_DISABLE_OBJEND_CULL (1 << 10)
  1060. #define _3D_CHICKEN3_SF_DISABLE_FASTCLIP_CULL (1 << 5)
  1061. #define _3D_CHICKEN_SDE_LIMIT_FIFO_POLY_DEPTH(x) ((x)<<1) /* gen8+ */
  1062. #define _3D_CHICKEN3_SF_DISABLE_PIPELINED_ATTR_FETCH (1 << 1) /* gen6 */
  1063. #define MI_MODE 0x0209c
  1064. # define VS_TIMER_DISPATCH (1 << 6)
  1065. # define MI_FLUSH_ENABLE (1 << 12)
  1066. # define ASYNC_FLIP_PERF_DISABLE (1 << 14)
  1067. # define MODE_IDLE (1 << 9)
  1068. # define STOP_RING (1 << 8)
  1069. #define GEN6_GT_MODE 0x20d0
  1070. #define GEN7_GT_MODE 0x7008
  1071. #define GEN6_WIZ_HASHING(hi, lo) (((hi) << 9) | ((lo) << 7))
  1072. #define GEN6_WIZ_HASHING_8x8 GEN6_WIZ_HASHING(0, 0)
  1073. #define GEN6_WIZ_HASHING_8x4 GEN6_WIZ_HASHING(0, 1)
  1074. #define GEN6_WIZ_HASHING_16x4 GEN6_WIZ_HASHING(1, 0)
  1075. #define GEN6_WIZ_HASHING_MASK (GEN6_WIZ_HASHING(1, 1) << 16)
  1076. #define GEN6_TD_FOUR_ROW_DISPATCH_DISABLE (1 << 5)
  1077. #define GFX_MODE 0x02520
  1078. #define GFX_MODE_GEN7 0x0229c
  1079. #define RING_MODE_GEN7(ring) ((ring)->mmio_base+0x29c)
  1080. #define GFX_RUN_LIST_ENABLE (1<<15)
  1081. #define GFX_TLB_INVALIDATE_EXPLICIT (1<<13)
  1082. #define GFX_SURFACE_FAULT_ENABLE (1<<12)
  1083. #define GFX_REPLAY_MODE (1<<11)
  1084. #define GFX_PSMI_GRANULARITY (1<<10)
  1085. #define GFX_PPGTT_ENABLE (1<<9)
  1086. #define VLV_DISPLAY_BASE 0x180000
  1087. #define VLV_MIPI_BASE VLV_DISPLAY_BASE
  1088. #define VLV_GU_CTL0 (VLV_DISPLAY_BASE + 0x2030)
  1089. #define VLV_GU_CTL1 (VLV_DISPLAY_BASE + 0x2034)
  1090. #define SCPD0 0x0209c /* 915+ only */
  1091. #define IER 0x020a0
  1092. #define IIR 0x020a4
  1093. #define IMR 0x020a8
  1094. #define ISR 0x020ac
  1095. #define VLV_GUNIT_CLOCK_GATE (VLV_DISPLAY_BASE + 0x2060)
  1096. #define GINT_DIS (1<<22)
  1097. #define GCFG_DIS (1<<8)
  1098. #define VLV_GUNIT_CLOCK_GATE2 (VLV_DISPLAY_BASE + 0x2064)
  1099. #define VLV_IIR_RW (VLV_DISPLAY_BASE + 0x2084)
  1100. #define VLV_IER (VLV_DISPLAY_BASE + 0x20a0)
  1101. #define VLV_IIR (VLV_DISPLAY_BASE + 0x20a4)
  1102. #define VLV_IMR (VLV_DISPLAY_BASE + 0x20a8)
  1103. #define VLV_ISR (VLV_DISPLAY_BASE + 0x20ac)
  1104. #define VLV_PCBR (VLV_DISPLAY_BASE + 0x2120)
  1105. #define VLV_PCBR_ADDR_SHIFT 12
  1106. #define DISPLAY_PLANE_FLIP_PENDING(plane) (1<<(11-(plane))) /* A and B only */
  1107. #define EIR 0x020b0
  1108. #define EMR 0x020b4
  1109. #define ESR 0x020b8
  1110. #define GM45_ERROR_PAGE_TABLE (1<<5)
  1111. #define GM45_ERROR_MEM_PRIV (1<<4)
  1112. #define I915_ERROR_PAGE_TABLE (1<<4)
  1113. #define GM45_ERROR_CP_PRIV (1<<3)
  1114. #define I915_ERROR_MEMORY_REFRESH (1<<1)
  1115. #define I915_ERROR_INSTRUCTION (1<<0)
  1116. #define INSTPM 0x020c0
  1117. #define INSTPM_SELF_EN (1<<12) /* 915GM only */
  1118. #define INSTPM_AGPBUSY_INT_EN (1<<11) /* gen3: when disabled, pending interrupts
  1119. will not assert AGPBUSY# and will only
  1120. be delivered when out of C3. */
  1121. #define INSTPM_FORCE_ORDERING (1<<7) /* GEN6+ */
  1122. #define INSTPM_TLB_INVALIDATE (1<<9)
  1123. #define INSTPM_SYNC_FLUSH (1<<5)
  1124. #define ACTHD 0x020c8
  1125. #define FW_BLC 0x020d8
  1126. #define FW_BLC2 0x020dc
  1127. #define FW_BLC_SELF 0x020e0 /* 915+ only */
  1128. #define FW_BLC_SELF_EN_MASK (1<<31)
  1129. #define FW_BLC_SELF_FIFO_MASK (1<<16) /* 945 only */
  1130. #define FW_BLC_SELF_EN (1<<15) /* 945 only */
  1131. #define MM_BURST_LENGTH 0x00700000
  1132. #define MM_FIFO_WATERMARK 0x0001F000
  1133. #define LM_BURST_LENGTH 0x00000700
  1134. #define LM_FIFO_WATERMARK 0x0000001F
  1135. #define MI_ARB_STATE 0x020e4 /* 915+ only */
  1136. /* Make render/texture TLB fetches lower priorty than associated data
  1137. * fetches. This is not turned on by default
  1138. */
  1139. #define MI_ARB_RENDER_TLB_LOW_PRIORITY (1 << 15)
  1140. /* Isoch request wait on GTT enable (Display A/B/C streams).
  1141. * Make isoch requests stall on the TLB update. May cause
  1142. * display underruns (test mode only)
  1143. */
  1144. #define MI_ARB_ISOCH_WAIT_GTT (1 << 14)
  1145. /* Block grant count for isoch requests when block count is
  1146. * set to a finite value.
  1147. */
  1148. #define MI_ARB_BLOCK_GRANT_MASK (3 << 12)
  1149. #define MI_ARB_BLOCK_GRANT_8 (0 << 12) /* for 3 display planes */
  1150. #define MI_ARB_BLOCK_GRANT_4 (1 << 12) /* for 2 display planes */
  1151. #define MI_ARB_BLOCK_GRANT_2 (2 << 12) /* for 1 display plane */
  1152. #define MI_ARB_BLOCK_GRANT_0 (3 << 12) /* don't use */
  1153. /* Enable render writes to complete in C2/C3/C4 power states.
  1154. * If this isn't enabled, render writes are prevented in low
  1155. * power states. That seems bad to me.
  1156. */
  1157. #define MI_ARB_C3_LP_WRITE_ENABLE (1 << 11)
  1158. /* This acknowledges an async flip immediately instead
  1159. * of waiting for 2TLB fetches.
  1160. */
  1161. #define MI_ARB_ASYNC_FLIP_ACK_IMMEDIATE (1 << 10)
  1162. /* Enables non-sequential data reads through arbiter
  1163. */
  1164. #define MI_ARB_DUAL_DATA_PHASE_DISABLE (1 << 9)
  1165. /* Disable FSB snooping of cacheable write cycles from binner/render
  1166. * command stream
  1167. */
  1168. #define MI_ARB_CACHE_SNOOP_DISABLE (1 << 8)
  1169. /* Arbiter time slice for non-isoch streams */
  1170. #define MI_ARB_TIME_SLICE_MASK (7 << 5)
  1171. #define MI_ARB_TIME_SLICE_1 (0 << 5)
  1172. #define MI_ARB_TIME_SLICE_2 (1 << 5)
  1173. #define MI_ARB_TIME_SLICE_4 (2 << 5)
  1174. #define MI_ARB_TIME_SLICE_6 (3 << 5)
  1175. #define MI_ARB_TIME_SLICE_8 (4 << 5)
  1176. #define MI_ARB_TIME_SLICE_10 (5 << 5)
  1177. #define MI_ARB_TIME_SLICE_14 (6 << 5)
  1178. #define MI_ARB_TIME_SLICE_16 (7 << 5)
  1179. /* Low priority grace period page size */
  1180. #define MI_ARB_LOW_PRIORITY_GRACE_4KB (0 << 4) /* default */
  1181. #define MI_ARB_LOW_PRIORITY_GRACE_8KB (1 << 4)
  1182. /* Disable display A/B trickle feed */
  1183. #define MI_ARB_DISPLAY_TRICKLE_FEED_DISABLE (1 << 2)
  1184. /* Set display plane priority */
  1185. #define MI_ARB_DISPLAY_PRIORITY_A_B (0 << 0) /* display A > display B */
  1186. #define MI_ARB_DISPLAY_PRIORITY_B_A (1 << 0) /* display B > display A */
  1187. #define MI_STATE 0x020e4 /* gen2 only */
  1188. #define MI_AGPBUSY_INT_EN (1 << 1) /* 85x only */
  1189. #define MI_AGPBUSY_830_MODE (1 << 0) /* 85x only */
  1190. #define CACHE_MODE_0 0x02120 /* 915+ only */
  1191. #define CM0_PIPELINED_RENDER_FLUSH_DISABLE (1<<8)
  1192. #define CM0_IZ_OPT_DISABLE (1<<6)
  1193. #define CM0_ZR_OPT_DISABLE (1<<5)
  1194. #define CM0_STC_EVICT_DISABLE_LRA_SNB (1<<5)
  1195. #define CM0_DEPTH_EVICT_DISABLE (1<<4)
  1196. #define CM0_COLOR_EVICT_DISABLE (1<<3)
  1197. #define CM0_DEPTH_WRITE_DISABLE (1<<1)
  1198. #define CM0_RC_OP_FLUSH_DISABLE (1<<0)
  1199. #define GFX_FLSH_CNTL 0x02170 /* 915+ only */
  1200. #define GFX_FLSH_CNTL_GEN6 0x101008
  1201. #define GFX_FLSH_CNTL_EN (1<<0)
  1202. #define ECOSKPD 0x021d0
  1203. #define ECO_GATING_CX_ONLY (1<<3)
  1204. #define ECO_FLIP_DONE (1<<0)
  1205. #define CACHE_MODE_0_GEN7 0x7000 /* IVB+ */
  1206. #define RC_OP_FLUSH_ENABLE (1<<0)
  1207. #define HIZ_RAW_STALL_OPT_DISABLE (1<<2)
  1208. #define CACHE_MODE_1 0x7004 /* IVB+ */
  1209. #define PIXEL_SUBSPAN_COLLECT_OPT_DISABLE (1<<6)
  1210. #define GEN8_4x4_STC_OPTIMIZATION_DISABLE (1<<6)
  1211. #define GEN6_BLITTER_ECOSKPD 0x221d0
  1212. #define GEN6_BLITTER_LOCK_SHIFT 16
  1213. #define GEN6_BLITTER_FBC_NOTIFY (1<<3)
  1214. #define GEN6_RC_SLEEP_PSMI_CONTROL 0x2050
  1215. #define GEN8_RC_SEMA_IDLE_MSG_DISABLE (1 << 12)
  1216. #define GEN8_FF_DOP_CLOCK_GATE_DISABLE (1<<10)
  1217. #define GEN6_BSD_SLEEP_PSMI_CONTROL 0x12050
  1218. #define GEN6_BSD_SLEEP_MSG_DISABLE (1 << 0)
  1219. #define GEN6_BSD_SLEEP_FLUSH_DISABLE (1 << 2)
  1220. #define GEN6_BSD_SLEEP_INDICATOR (1 << 3)
  1221. #define GEN6_BSD_GO_INDICATOR (1 << 4)
  1222. /* On modern GEN architectures interrupt control consists of two sets
  1223. * of registers. The first set pertains to the ring generating the
  1224. * interrupt. The second control is for the functional block generating the
  1225. * interrupt. These are PM, GT, DE, etc.
  1226. *
  1227. * Luckily *knocks on wood* all the ring interrupt bits match up with the
  1228. * GT interrupt bits, so we don't need to duplicate the defines.
  1229. *
  1230. * These defines should cover us well from SNB->HSW with minor exceptions
  1231. * it can also work on ILK.
  1232. */
  1233. #define GT_BLT_FLUSHDW_NOTIFY_INTERRUPT (1 << 26)
  1234. #define GT_BLT_CS_ERROR_INTERRUPT (1 << 25)
  1235. #define GT_BLT_USER_INTERRUPT (1 << 22)
  1236. #define GT_BSD_CS_ERROR_INTERRUPT (1 << 15)
  1237. #define GT_BSD_USER_INTERRUPT (1 << 12)
  1238. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 (1 << 11) /* hsw+; rsvd on snb, ivb, vlv */
  1239. #define GT_RENDER_L3_PARITY_ERROR_INTERRUPT (1 << 5) /* !snb */
  1240. #define GT_RENDER_PIPECTL_NOTIFY_INTERRUPT (1 << 4)
  1241. #define GT_RENDER_CS_MASTER_ERROR_INTERRUPT (1 << 3)
  1242. #define GT_RENDER_SYNC_STATUS_INTERRUPT (1 << 2)
  1243. #define GT_RENDER_DEBUG_INTERRUPT (1 << 1)
  1244. #define GT_RENDER_USER_INTERRUPT (1 << 0)
  1245. #define PM_VEBOX_CS_ERROR_INTERRUPT (1 << 12) /* hsw+ */
  1246. #define PM_VEBOX_USER_INTERRUPT (1 << 10) /* hsw+ */
  1247. #define GT_PARITY_ERROR(dev) \
  1248. (GT_RENDER_L3_PARITY_ERROR_INTERRUPT | \
  1249. (IS_HASWELL(dev) ? GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1 : 0))
  1250. /* These are all the "old" interrupts */
  1251. #define ILK_BSD_USER_INTERRUPT (1<<5)
  1252. #define I915_PM_INTERRUPT (1<<31)
  1253. #define I915_ISP_INTERRUPT (1<<22)
  1254. #define I915_LPE_PIPE_B_INTERRUPT (1<<21)
  1255. #define I915_LPE_PIPE_A_INTERRUPT (1<<20)
  1256. #define I915_MIPIB_INTERRUPT (1<<19)
  1257. #define I915_MIPIA_INTERRUPT (1<<18)
  1258. #define I915_PIPE_CONTROL_NOTIFY_INTERRUPT (1<<18)
  1259. #define I915_DISPLAY_PORT_INTERRUPT (1<<17)
  1260. #define I915_DISPLAY_PIPE_C_HBLANK_INTERRUPT (1<<16)
  1261. #define I915_MASTER_ERROR_INTERRUPT (1<<15)
  1262. #define I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT (1<<15)
  1263. #define I915_DISPLAY_PIPE_B_HBLANK_INTERRUPT (1<<14)
  1264. #define I915_GMCH_THERMAL_SENSOR_EVENT_INTERRUPT (1<<14) /* p-state */
  1265. #define I915_DISPLAY_PIPE_A_HBLANK_INTERRUPT (1<<13)
  1266. #define I915_HWB_OOM_INTERRUPT (1<<13)
  1267. #define I915_LPE_PIPE_C_INTERRUPT (1<<12)
  1268. #define I915_SYNC_STATUS_INTERRUPT (1<<12)
  1269. #define I915_MISC_INTERRUPT (1<<11)
  1270. #define I915_DISPLAY_PLANE_A_FLIP_PENDING_INTERRUPT (1<<11)
  1271. #define I915_DISPLAY_PIPE_C_VBLANK_INTERRUPT (1<<10)
  1272. #define I915_DISPLAY_PLANE_B_FLIP_PENDING_INTERRUPT (1<<10)
  1273. #define I915_DISPLAY_PIPE_C_EVENT_INTERRUPT (1<<9)
  1274. #define I915_OVERLAY_PLANE_FLIP_PENDING_INTERRUPT (1<<9)
  1275. #define I915_DISPLAY_PIPE_C_DPBM_INTERRUPT (1<<8)
  1276. #define I915_DISPLAY_PLANE_C_FLIP_PENDING_INTERRUPT (1<<8)
  1277. #define I915_DISPLAY_PIPE_A_VBLANK_INTERRUPT (1<<7)
  1278. #define I915_DISPLAY_PIPE_A_EVENT_INTERRUPT (1<<6)
  1279. #define I915_DISPLAY_PIPE_B_VBLANK_INTERRUPT (1<<5)
  1280. #define I915_DISPLAY_PIPE_B_EVENT_INTERRUPT (1<<4)
  1281. #define I915_DISPLAY_PIPE_A_DPBM_INTERRUPT (1<<3)
  1282. #define I915_DISPLAY_PIPE_B_DPBM_INTERRUPT (1<<2)
  1283. #define I915_DEBUG_INTERRUPT (1<<2)
  1284. #define I915_WINVALID_INTERRUPT (1<<1)
  1285. #define I915_USER_INTERRUPT (1<<1)
  1286. #define I915_ASLE_INTERRUPT (1<<0)
  1287. #define I915_BSD_USER_INTERRUPT (1<<25)
  1288. #define GEN6_BSD_RNCID 0x12198
  1289. #define GEN7_FF_THREAD_MODE 0x20a0
  1290. #define GEN7_FF_SCHED_MASK 0x0077070
  1291. #define GEN8_FF_DS_REF_CNT_FFME (1 << 19)
  1292. #define GEN7_FF_TS_SCHED_HS1 (0x5<<16)
  1293. #define GEN7_FF_TS_SCHED_HS0 (0x3<<16)
  1294. #define GEN7_FF_TS_SCHED_LOAD_BALANCE (0x1<<16)
  1295. #define GEN7_FF_TS_SCHED_HW (0x0<<16) /* Default */
  1296. #define GEN7_FF_VS_REF_CNT_FFME (1 << 15)
  1297. #define GEN7_FF_VS_SCHED_HS1 (0x5<<12)
  1298. #define GEN7_FF_VS_SCHED_HS0 (0x3<<12)
  1299. #define GEN7_FF_VS_SCHED_LOAD_BALANCE (0x1<<12) /* Default */
  1300. #define GEN7_FF_VS_SCHED_HW (0x0<<12)
  1301. #define GEN7_FF_DS_SCHED_HS1 (0x5<<4)
  1302. #define GEN7_FF_DS_SCHED_HS0 (0x3<<4)
  1303. #define GEN7_FF_DS_SCHED_LOAD_BALANCE (0x1<<4) /* Default */
  1304. #define GEN7_FF_DS_SCHED_HW (0x0<<4)
  1305. /*
  1306. * Framebuffer compression (915+ only)
  1307. */
  1308. #define FBC_CFB_BASE 0x03200 /* 4k page aligned */
  1309. #define FBC_LL_BASE 0x03204 /* 4k page aligned */
  1310. #define FBC_CONTROL 0x03208
  1311. #define FBC_CTL_EN (1<<31)
  1312. #define FBC_CTL_PERIODIC (1<<30)
  1313. #define FBC_CTL_INTERVAL_SHIFT (16)
  1314. #define FBC_CTL_UNCOMPRESSIBLE (1<<14)
  1315. #define FBC_CTL_C3_IDLE (1<<13)
  1316. #define FBC_CTL_STRIDE_SHIFT (5)
  1317. #define FBC_CTL_FENCENO_SHIFT (0)
  1318. #define FBC_COMMAND 0x0320c
  1319. #define FBC_CMD_COMPRESS (1<<0)
  1320. #define FBC_STATUS 0x03210
  1321. #define FBC_STAT_COMPRESSING (1<<31)
  1322. #define FBC_STAT_COMPRESSED (1<<30)
  1323. #define FBC_STAT_MODIFIED (1<<29)
  1324. #define FBC_STAT_CURRENT_LINE_SHIFT (0)
  1325. #define FBC_CONTROL2 0x03214
  1326. #define FBC_CTL_FENCE_DBL (0<<4)
  1327. #define FBC_CTL_IDLE_IMM (0<<2)
  1328. #define FBC_CTL_IDLE_FULL (1<<2)
  1329. #define FBC_CTL_IDLE_LINE (2<<2)
  1330. #define FBC_CTL_IDLE_DEBUG (3<<2)
  1331. #define FBC_CTL_CPU_FENCE (1<<1)
  1332. #define FBC_CTL_PLANE(plane) ((plane)<<0)
  1333. #define FBC_FENCE_OFF 0x03218 /* BSpec typo has 321Bh */
  1334. #define FBC_TAG 0x03300
  1335. #define FBC_LL_SIZE (1536)
  1336. /* Framebuffer compression for GM45+ */
  1337. #define DPFC_CB_BASE 0x3200
  1338. #define DPFC_CONTROL 0x3208
  1339. #define DPFC_CTL_EN (1<<31)
  1340. #define DPFC_CTL_PLANE(plane) ((plane)<<30)
  1341. #define IVB_DPFC_CTL_PLANE(plane) ((plane)<<29)
  1342. #define DPFC_CTL_FENCE_EN (1<<29)
  1343. #define IVB_DPFC_CTL_FENCE_EN (1<<28)
  1344. #define DPFC_CTL_PERSISTENT_MODE (1<<25)
  1345. #define DPFC_SR_EN (1<<10)
  1346. #define DPFC_CTL_LIMIT_1X (0<<6)
  1347. #define DPFC_CTL_LIMIT_2X (1<<6)
  1348. #define DPFC_CTL_LIMIT_4X (2<<6)
  1349. #define DPFC_RECOMP_CTL 0x320c
  1350. #define DPFC_RECOMP_STALL_EN (1<<27)
  1351. #define DPFC_RECOMP_STALL_WM_SHIFT (16)
  1352. #define DPFC_RECOMP_STALL_WM_MASK (0x07ff0000)
  1353. #define DPFC_RECOMP_TIMER_COUNT_SHIFT (0)
  1354. #define DPFC_RECOMP_TIMER_COUNT_MASK (0x0000003f)
  1355. #define DPFC_STATUS 0x3210
  1356. #define DPFC_INVAL_SEG_SHIFT (16)
  1357. #define DPFC_INVAL_SEG_MASK (0x07ff0000)
  1358. #define DPFC_COMP_SEG_SHIFT (0)
  1359. #define DPFC_COMP_SEG_MASK (0x000003ff)
  1360. #define DPFC_STATUS2 0x3214
  1361. #define DPFC_FENCE_YOFF 0x3218
  1362. #define DPFC_CHICKEN 0x3224
  1363. #define DPFC_HT_MODIFY (1<<31)
  1364. /* Framebuffer compression for Ironlake */
  1365. #define ILK_DPFC_CB_BASE 0x43200
  1366. #define ILK_DPFC_CONTROL 0x43208
  1367. /* The bit 28-8 is reserved */
  1368. #define DPFC_RESERVED (0x1FFFFF00)
  1369. #define ILK_DPFC_RECOMP_CTL 0x4320c
  1370. #define ILK_DPFC_STATUS 0x43210
  1371. #define ILK_DPFC_FENCE_YOFF 0x43218
  1372. #define ILK_DPFC_CHICKEN 0x43224
  1373. #define ILK_FBC_RT_BASE 0x2128
  1374. #define ILK_FBC_RT_VALID (1<<0)
  1375. #define SNB_FBC_FRONT_BUFFER (1<<1)
  1376. #define ILK_DISPLAY_CHICKEN1 0x42000
  1377. #define ILK_FBCQ_DIS (1<<22)
  1378. #define ILK_PABSTRETCH_DIS (1<<21)
  1379. /*
  1380. * Framebuffer compression for Sandybridge
  1381. *
  1382. * The following two registers are of type GTTMMADR
  1383. */
  1384. #define SNB_DPFC_CTL_SA 0x100100
  1385. #define SNB_CPU_FENCE_ENABLE (1<<29)
  1386. #define DPFC_CPU_FENCE_OFFSET 0x100104
  1387. /* Framebuffer compression for Ivybridge */
  1388. #define IVB_FBC_RT_BASE 0x7020
  1389. #define IPS_CTL 0x43408
  1390. #define IPS_ENABLE (1 << 31)
  1391. #define MSG_FBC_REND_STATE 0x50380
  1392. #define FBC_REND_NUKE (1<<2)
  1393. #define FBC_REND_CACHE_CLEAN (1<<1)
  1394. /*
  1395. * GPIO regs
  1396. */
  1397. #define GPIOA 0x5010
  1398. #define GPIOB 0x5014
  1399. #define GPIOC 0x5018
  1400. #define GPIOD 0x501c
  1401. #define GPIOE 0x5020
  1402. #define GPIOF 0x5024
  1403. #define GPIOG 0x5028
  1404. #define GPIOH 0x502c
  1405. # define GPIO_CLOCK_DIR_MASK (1 << 0)
  1406. # define GPIO_CLOCK_DIR_IN (0 << 1)
  1407. # define GPIO_CLOCK_DIR_OUT (1 << 1)
  1408. # define GPIO_CLOCK_VAL_MASK (1 << 2)
  1409. # define GPIO_CLOCK_VAL_OUT (1 << 3)
  1410. # define GPIO_CLOCK_VAL_IN (1 << 4)
  1411. # define GPIO_CLOCK_PULLUP_DISABLE (1 << 5)
  1412. # define GPIO_DATA_DIR_MASK (1 << 8)
  1413. # define GPIO_DATA_DIR_IN (0 << 9)
  1414. # define GPIO_DATA_DIR_OUT (1 << 9)
  1415. # define GPIO_DATA_VAL_MASK (1 << 10)
  1416. # define GPIO_DATA_VAL_OUT (1 << 11)
  1417. # define GPIO_DATA_VAL_IN (1 << 12)
  1418. # define GPIO_DATA_PULLUP_DISABLE (1 << 13)
  1419. #define GMBUS0 0x5100 /* clock/port select */
  1420. #define GMBUS_RATE_100KHZ (0<<8)
  1421. #define GMBUS_RATE_50KHZ (1<<8)
  1422. #define GMBUS_RATE_400KHZ (2<<8) /* reserved on Pineview */
  1423. #define GMBUS_RATE_1MHZ (3<<8) /* reserved on Pineview */
  1424. #define GMBUS_HOLD_EXT (1<<7) /* 300ns hold time, rsvd on Pineview */
  1425. #define GMBUS_PORT_DISABLED 0
  1426. #define GMBUS_PORT_SSC 1
  1427. #define GMBUS_PORT_VGADDC 2
  1428. #define GMBUS_PORT_PANEL 3
  1429. #define GMBUS_PORT_DPD_CHV 3 /* HDMID_CHV */
  1430. #define GMBUS_PORT_DPC 4 /* HDMIC */
  1431. #define GMBUS_PORT_DPB 5 /* SDVO, HDMIB */
  1432. #define GMBUS_PORT_DPD 6 /* HDMID */
  1433. #define GMBUS_PORT_RESERVED 7 /* 7 reserved */
  1434. #define GMBUS_NUM_PORTS (GMBUS_PORT_DPD - GMBUS_PORT_SSC + 1)
  1435. #define GMBUS1 0x5104 /* command/status */
  1436. #define GMBUS_SW_CLR_INT (1<<31)
  1437. #define GMBUS_SW_RDY (1<<30)
  1438. #define GMBUS_ENT (1<<29) /* enable timeout */
  1439. #define GMBUS_CYCLE_NONE (0<<25)
  1440. #define GMBUS_CYCLE_WAIT (1<<25)
  1441. #define GMBUS_CYCLE_INDEX (2<<25)
  1442. #define GMBUS_CYCLE_STOP (4<<25)
  1443. #define GMBUS_BYTE_COUNT_SHIFT 16
  1444. #define GMBUS_SLAVE_INDEX_SHIFT 8
  1445. #define GMBUS_SLAVE_ADDR_SHIFT 1
  1446. #define GMBUS_SLAVE_READ (1<<0)
  1447. #define GMBUS_SLAVE_WRITE (0<<0)
  1448. #define GMBUS2 0x5108 /* status */
  1449. #define GMBUS_INUSE (1<<15)
  1450. #define GMBUS_HW_WAIT_PHASE (1<<14)
  1451. #define GMBUS_STALL_TIMEOUT (1<<13)
  1452. #define GMBUS_INT (1<<12)
  1453. #define GMBUS_HW_RDY (1<<11)
  1454. #define GMBUS_SATOER (1<<10)
  1455. #define GMBUS_ACTIVE (1<<9)
  1456. #define GMBUS3 0x510c /* data buffer bytes 3-0 */
  1457. #define GMBUS4 0x5110 /* interrupt mask (Pineview+) */
  1458. #define GMBUS_SLAVE_TIMEOUT_EN (1<<4)
  1459. #define GMBUS_NAK_EN (1<<3)
  1460. #define GMBUS_IDLE_EN (1<<2)
  1461. #define GMBUS_HW_WAIT_EN (1<<1)
  1462. #define GMBUS_HW_RDY_EN (1<<0)
  1463. #define GMBUS5 0x5120 /* byte index */
  1464. #define GMBUS_2BYTE_INDEX_EN (1<<31)
  1465. /*
  1466. * Clock control & power management
  1467. */
  1468. #define _DPLL_A (dev_priv->info.display_mmio_offset + 0x6014)
  1469. #define _DPLL_B (dev_priv->info.display_mmio_offset + 0x6018)
  1470. #define _CHV_DPLL_C (dev_priv->info.display_mmio_offset + 0x6030)
  1471. #define DPLL(pipe) _PIPE3((pipe), _DPLL_A, _DPLL_B, _CHV_DPLL_C)
  1472. #define VGA0 0x6000
  1473. #define VGA1 0x6004
  1474. #define VGA_PD 0x6010
  1475. #define VGA0_PD_P2_DIV_4 (1 << 7)
  1476. #define VGA0_PD_P1_DIV_2 (1 << 5)
  1477. #define VGA0_PD_P1_SHIFT 0
  1478. #define VGA0_PD_P1_MASK (0x1f << 0)
  1479. #define VGA1_PD_P2_DIV_4 (1 << 15)
  1480. #define VGA1_PD_P1_DIV_2 (1 << 13)
  1481. #define VGA1_PD_P1_SHIFT 8
  1482. #define VGA1_PD_P1_MASK (0x1f << 8)
  1483. #define DPLL_VCO_ENABLE (1 << 31)
  1484. #define DPLL_SDVO_HIGH_SPEED (1 << 30)
  1485. #define DPLL_DVO_2X_MODE (1 << 30)
  1486. #define DPLL_EXT_BUFFER_ENABLE_VLV (1 << 30)
  1487. #define DPLL_SYNCLOCK_ENABLE (1 << 29)
  1488. #define DPLL_REFA_CLK_ENABLE_VLV (1 << 29)
  1489. #define DPLL_VGA_MODE_DIS (1 << 28)
  1490. #define DPLLB_MODE_DAC_SERIAL (1 << 26) /* i915 */
  1491. #define DPLLB_MODE_LVDS (2 << 26) /* i915 */
  1492. #define DPLL_MODE_MASK (3 << 26)
  1493. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_10 (0 << 24) /* i915 */
  1494. #define DPLL_DAC_SERIAL_P2_CLOCK_DIV_5 (1 << 24) /* i915 */
  1495. #define DPLLB_LVDS_P2_CLOCK_DIV_14 (0 << 24) /* i915 */
  1496. #define DPLLB_LVDS_P2_CLOCK_DIV_7 (1 << 24) /* i915 */
  1497. #define DPLL_P2_CLOCK_DIV_MASK 0x03000000 /* i915 */
  1498. #define DPLL_FPA01_P1_POST_DIV_MASK 0x00ff0000 /* i915 */
  1499. #define DPLL_FPA01_P1_POST_DIV_MASK_PINEVIEW 0x00ff8000 /* Pineview */
  1500. #define DPLL_LOCK_VLV (1<<15)
  1501. #define DPLL_INTEGRATED_CRI_CLK_VLV (1<<14)
  1502. #define DPLL_INTEGRATED_CLOCK_VLV (1<<13)
  1503. #define DPLL_SSC_REF_CLOCK_CHV (1<<13)
  1504. #define DPLL_PORTC_READY_MASK (0xf << 4)
  1505. #define DPLL_PORTB_READY_MASK (0xf)
  1506. #define DPLL_FPA01_P1_POST_DIV_MASK_I830 0x001f0000
  1507. /* Additional CHV pll/phy registers */
  1508. #define DPIO_PHY_STATUS (VLV_DISPLAY_BASE + 0x6240)
  1509. #define DPLL_PORTD_READY_MASK (0xf)
  1510. #define DISPLAY_PHY_CONTROL (VLV_DISPLAY_BASE + 0x60100)
  1511. #define PHY_COM_LANE_RESET_DEASSERT(phy, val) \
  1512. ((phy == DPIO_PHY0) ? (val | 1) : (val | 2))
  1513. #define PHY_COM_LANE_RESET_ASSERT(phy, val) \
  1514. ((phy == DPIO_PHY0) ? (val & ~1) : (val & ~2))
  1515. #define DISPLAY_PHY_STATUS (VLV_DISPLAY_BASE + 0x60104)
  1516. #define PHY_POWERGOOD(phy) ((phy == DPIO_PHY0) ? (1<<31) : (1<<30))
  1517. /*
  1518. * The i830 generation, in LVDS mode, defines P1 as the bit number set within
  1519. * this field (only one bit may be set).
  1520. */
  1521. #define DPLL_FPA01_P1_POST_DIV_MASK_I830_LVDS 0x003f0000
  1522. #define DPLL_FPA01_P1_POST_DIV_SHIFT 16
  1523. #define DPLL_FPA01_P1_POST_DIV_SHIFT_PINEVIEW 15
  1524. /* i830, required in DVO non-gang */
  1525. #define PLL_P2_DIVIDE_BY_4 (1 << 23)
  1526. #define PLL_P1_DIVIDE_BY_TWO (1 << 21) /* i830 */
  1527. #define PLL_REF_INPUT_DREFCLK (0 << 13)
  1528. #define PLL_REF_INPUT_TVCLKINA (1 << 13) /* i830 */
  1529. #define PLL_REF_INPUT_TVCLKINBC (2 << 13) /* SDVO TVCLKIN */
  1530. #define PLLB_REF_INPUT_SPREADSPECTRUMIN (3 << 13)
  1531. #define PLL_REF_INPUT_MASK (3 << 13)
  1532. #define PLL_LOAD_PULSE_PHASE_SHIFT 9
  1533. /* Ironlake */
  1534. # define PLL_REF_SDVO_HDMI_MULTIPLIER_SHIFT 9
  1535. # define PLL_REF_SDVO_HDMI_MULTIPLIER_MASK (7 << 9)
  1536. # define PLL_REF_SDVO_HDMI_MULTIPLIER(x) (((x)-1) << 9)
  1537. # define DPLL_FPA1_P1_POST_DIV_SHIFT 0
  1538. # define DPLL_FPA1_P1_POST_DIV_MASK 0xff
  1539. /*
  1540. * Parallel to Serial Load Pulse phase selection.
  1541. * Selects the phase for the 10X DPLL clock for the PCIe
  1542. * digital display port. The range is 4 to 13; 10 or more
  1543. * is just a flip delay. The default is 6
  1544. */
  1545. #define PLL_LOAD_PULSE_PHASE_MASK (0xf << PLL_LOAD_PULSE_PHASE_SHIFT)
  1546. #define DISPLAY_RATE_SELECT_FPA1 (1 << 8)
  1547. /*
  1548. * SDVO multiplier for 945G/GM. Not used on 965.
  1549. */
  1550. #define SDVO_MULTIPLIER_MASK 0x000000ff
  1551. #define SDVO_MULTIPLIER_SHIFT_HIRES 4
  1552. #define SDVO_MULTIPLIER_SHIFT_VGA 0
  1553. #define _DPLL_A_MD (dev_priv->info.display_mmio_offset + 0x601c)
  1554. #define _DPLL_B_MD (dev_priv->info.display_mmio_offset + 0x6020)
  1555. #define _CHV_DPLL_C_MD (dev_priv->info.display_mmio_offset + 0x603c)
  1556. #define DPLL_MD(pipe) _PIPE3((pipe), _DPLL_A_MD, _DPLL_B_MD, _CHV_DPLL_C_MD)
  1557. /*
  1558. * UDI pixel divider, controlling how many pixels are stuffed into a packet.
  1559. *
  1560. * Value is pixels minus 1. Must be set to 1 pixel for SDVO.
  1561. */
  1562. #define DPLL_MD_UDI_DIVIDER_MASK 0x3f000000
  1563. #define DPLL_MD_UDI_DIVIDER_SHIFT 24
  1564. /* UDI pixel divider for VGA, same as DPLL_MD_UDI_DIVIDER_MASK. */
  1565. #define DPLL_MD_VGA_UDI_DIVIDER_MASK 0x003f0000
  1566. #define DPLL_MD_VGA_UDI_DIVIDER_SHIFT 16
  1567. /*
  1568. * SDVO/UDI pixel multiplier.
  1569. *
  1570. * SDVO requires that the bus clock rate be between 1 and 2 Ghz, and the bus
  1571. * clock rate is 10 times the DPLL clock. At low resolution/refresh rate
  1572. * modes, the bus rate would be below the limits, so SDVO allows for stuffing
  1573. * dummy bytes in the datastream at an increased clock rate, with both sides of
  1574. * the link knowing how many bytes are fill.
  1575. *
  1576. * So, for a mode with a dotclock of 65Mhz, we would want to double the clock
  1577. * rate to 130Mhz to get a bus rate of 1.30Ghz. The DPLL clock rate would be
  1578. * set to 130Mhz, and the SDVO multiplier set to 2x in this register and
  1579. * through an SDVO command.
  1580. *
  1581. * This register field has values of multiplication factor minus 1, with
  1582. * a maximum multiplier of 5 for SDVO.
  1583. */
  1584. #define DPLL_MD_UDI_MULTIPLIER_MASK 0x00003f00
  1585. #define DPLL_MD_UDI_MULTIPLIER_SHIFT 8
  1586. /*
  1587. * SDVO/UDI pixel multiplier for VGA, same as DPLL_MD_UDI_MULTIPLIER_MASK.
  1588. * This best be set to the default value (3) or the CRT won't work. No,
  1589. * I don't entirely understand what this does...
  1590. */
  1591. #define DPLL_MD_VGA_UDI_MULTIPLIER_MASK 0x0000003f
  1592. #define DPLL_MD_VGA_UDI_MULTIPLIER_SHIFT 0
  1593. #define _FPA0 0x06040
  1594. #define _FPA1 0x06044
  1595. #define _FPB0 0x06048
  1596. #define _FPB1 0x0604c
  1597. #define FP0(pipe) _PIPE(pipe, _FPA0, _FPB0)
  1598. #define FP1(pipe) _PIPE(pipe, _FPA1, _FPB1)
  1599. #define FP_N_DIV_MASK 0x003f0000
  1600. #define FP_N_PINEVIEW_DIV_MASK 0x00ff0000
  1601. #define FP_N_DIV_SHIFT 16
  1602. #define FP_M1_DIV_MASK 0x00003f00
  1603. #define FP_M1_DIV_SHIFT 8
  1604. #define FP_M2_DIV_MASK 0x0000003f
  1605. #define FP_M2_PINEVIEW_DIV_MASK 0x000000ff
  1606. #define FP_M2_DIV_SHIFT 0
  1607. #define DPLL_TEST 0x606c
  1608. #define DPLLB_TEST_SDVO_DIV_1 (0 << 22)
  1609. #define DPLLB_TEST_SDVO_DIV_2 (1 << 22)
  1610. #define DPLLB_TEST_SDVO_DIV_4 (2 << 22)
  1611. #define DPLLB_TEST_SDVO_DIV_MASK (3 << 22)
  1612. #define DPLLB_TEST_N_BYPASS (1 << 19)
  1613. #define DPLLB_TEST_M_BYPASS (1 << 18)
  1614. #define DPLLB_INPUT_BUFFER_ENABLE (1 << 16)
  1615. #define DPLLA_TEST_N_BYPASS (1 << 3)
  1616. #define DPLLA_TEST_M_BYPASS (1 << 2)
  1617. #define DPLLA_INPUT_BUFFER_ENABLE (1 << 0)
  1618. #define D_STATE 0x6104
  1619. #define DSTATE_GFX_RESET_I830 (1<<6)
  1620. #define DSTATE_PLL_D3_OFF (1<<3)
  1621. #define DSTATE_GFX_CLOCK_GATING (1<<1)
  1622. #define DSTATE_DOT_CLOCK_GATING (1<<0)
  1623. #define DSPCLK_GATE_D (dev_priv->info.display_mmio_offset + 0x6200)
  1624. # define DPUNIT_B_CLOCK_GATE_DISABLE (1 << 30) /* 965 */
  1625. # define VSUNIT_CLOCK_GATE_DISABLE (1 << 29) /* 965 */
  1626. # define VRHUNIT_CLOCK_GATE_DISABLE (1 << 28) /* 965 */
  1627. # define VRDUNIT_CLOCK_GATE_DISABLE (1 << 27) /* 965 */
  1628. # define AUDUNIT_CLOCK_GATE_DISABLE (1 << 26) /* 965 */
  1629. # define DPUNIT_A_CLOCK_GATE_DISABLE (1 << 25) /* 965 */
  1630. # define DPCUNIT_CLOCK_GATE_DISABLE (1 << 24) /* 965 */
  1631. # define TVRUNIT_CLOCK_GATE_DISABLE (1 << 23) /* 915-945 */
  1632. # define TVCUNIT_CLOCK_GATE_DISABLE (1 << 22) /* 915-945 */
  1633. # define TVFUNIT_CLOCK_GATE_DISABLE (1 << 21) /* 915-945 */
  1634. # define TVEUNIT_CLOCK_GATE_DISABLE (1 << 20) /* 915-945 */
  1635. # define DVSUNIT_CLOCK_GATE_DISABLE (1 << 19) /* 915-945 */
  1636. # define DSSUNIT_CLOCK_GATE_DISABLE (1 << 18) /* 915-945 */
  1637. # define DDBUNIT_CLOCK_GATE_DISABLE (1 << 17) /* 915-945 */
  1638. # define DPRUNIT_CLOCK_GATE_DISABLE (1 << 16) /* 915-945 */
  1639. # define DPFUNIT_CLOCK_GATE_DISABLE (1 << 15) /* 915-945 */
  1640. # define DPBMUNIT_CLOCK_GATE_DISABLE (1 << 14) /* 915-945 */
  1641. # define DPLSUNIT_CLOCK_GATE_DISABLE (1 << 13) /* 915-945 */
  1642. # define DPLUNIT_CLOCK_GATE_DISABLE (1 << 12) /* 915-945 */
  1643. # define DPOUNIT_CLOCK_GATE_DISABLE (1 << 11)
  1644. # define DPBUNIT_CLOCK_GATE_DISABLE (1 << 10)
  1645. # define DCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  1646. # define DPUNIT_CLOCK_GATE_DISABLE (1 << 8)
  1647. # define VRUNIT_CLOCK_GATE_DISABLE (1 << 7) /* 915+: reserved */
  1648. # define OVHUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 830-865 */
  1649. # define DPIOUNIT_CLOCK_GATE_DISABLE (1 << 6) /* 915-945 */
  1650. # define OVFUNIT_CLOCK_GATE_DISABLE (1 << 5)
  1651. # define OVBUNIT_CLOCK_GATE_DISABLE (1 << 4)
  1652. /*
  1653. * This bit must be set on the 830 to prevent hangs when turning off the
  1654. * overlay scaler.
  1655. */
  1656. # define OVRUNIT_CLOCK_GATE_DISABLE (1 << 3)
  1657. # define OVCUNIT_CLOCK_GATE_DISABLE (1 << 2)
  1658. # define OVUUNIT_CLOCK_GATE_DISABLE (1 << 1)
  1659. # define ZVUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 830 */
  1660. # define OVLUNIT_CLOCK_GATE_DISABLE (1 << 0) /* 845,865 */
  1661. #define RENCLK_GATE_D1 0x6204
  1662. # define BLITTER_CLOCK_GATE_DISABLE (1 << 13) /* 945GM only */
  1663. # define MPEG_CLOCK_GATE_DISABLE (1 << 12) /* 945GM only */
  1664. # define PC_FE_CLOCK_GATE_DISABLE (1 << 11)
  1665. # define PC_BE_CLOCK_GATE_DISABLE (1 << 10)
  1666. # define WINDOWER_CLOCK_GATE_DISABLE (1 << 9)
  1667. # define INTERPOLATOR_CLOCK_GATE_DISABLE (1 << 8)
  1668. # define COLOR_CALCULATOR_CLOCK_GATE_DISABLE (1 << 7)
  1669. # define MOTION_COMP_CLOCK_GATE_DISABLE (1 << 6)
  1670. # define MAG_CLOCK_GATE_DISABLE (1 << 5)
  1671. /* This bit must be unset on 855,865 */
  1672. # define MECI_CLOCK_GATE_DISABLE (1 << 4)
  1673. # define DCMP_CLOCK_GATE_DISABLE (1 << 3)
  1674. # define MEC_CLOCK_GATE_DISABLE (1 << 2)
  1675. # define MECO_CLOCK_GATE_DISABLE (1 << 1)
  1676. /* This bit must be set on 855,865. */
  1677. # define SV_CLOCK_GATE_DISABLE (1 << 0)
  1678. # define I915_MPEG_CLOCK_GATE_DISABLE (1 << 16)
  1679. # define I915_VLD_IP_PR_CLOCK_GATE_DISABLE (1 << 15)
  1680. # define I915_MOTION_COMP_CLOCK_GATE_DISABLE (1 << 14)
  1681. # define I915_BD_BF_CLOCK_GATE_DISABLE (1 << 13)
  1682. # define I915_SF_SE_CLOCK_GATE_DISABLE (1 << 12)
  1683. # define I915_WM_CLOCK_GATE_DISABLE (1 << 11)
  1684. # define I915_IZ_CLOCK_GATE_DISABLE (1 << 10)
  1685. # define I915_PI_CLOCK_GATE_DISABLE (1 << 9)
  1686. # define I915_DI_CLOCK_GATE_DISABLE (1 << 8)
  1687. # define I915_SH_SV_CLOCK_GATE_DISABLE (1 << 7)
  1688. # define I915_PL_DG_QC_FT_CLOCK_GATE_DISABLE (1 << 6)
  1689. # define I915_SC_CLOCK_GATE_DISABLE (1 << 5)
  1690. # define I915_FL_CLOCK_GATE_DISABLE (1 << 4)
  1691. # define I915_DM_CLOCK_GATE_DISABLE (1 << 3)
  1692. # define I915_PS_CLOCK_GATE_DISABLE (1 << 2)
  1693. # define I915_CC_CLOCK_GATE_DISABLE (1 << 1)
  1694. # define I915_BY_CLOCK_GATE_DISABLE (1 << 0)
  1695. # define I965_RCZ_CLOCK_GATE_DISABLE (1 << 30)
  1696. /* This bit must always be set on 965G/965GM */
  1697. # define I965_RCC_CLOCK_GATE_DISABLE (1 << 29)
  1698. # define I965_RCPB_CLOCK_GATE_DISABLE (1 << 28)
  1699. # define I965_DAP_CLOCK_GATE_DISABLE (1 << 27)
  1700. # define I965_ROC_CLOCK_GATE_DISABLE (1 << 26)
  1701. # define I965_GW_CLOCK_GATE_DISABLE (1 << 25)
  1702. # define I965_TD_CLOCK_GATE_DISABLE (1 << 24)
  1703. /* This bit must always be set on 965G */
  1704. # define I965_ISC_CLOCK_GATE_DISABLE (1 << 23)
  1705. # define I965_IC_CLOCK_GATE_DISABLE (1 << 22)
  1706. # define I965_EU_CLOCK_GATE_DISABLE (1 << 21)
  1707. # define I965_IF_CLOCK_GATE_DISABLE (1 << 20)
  1708. # define I965_TC_CLOCK_GATE_DISABLE (1 << 19)
  1709. # define I965_SO_CLOCK_GATE_DISABLE (1 << 17)
  1710. # define I965_FBC_CLOCK_GATE_DISABLE (1 << 16)
  1711. # define I965_MARI_CLOCK_GATE_DISABLE (1 << 15)
  1712. # define I965_MASF_CLOCK_GATE_DISABLE (1 << 14)
  1713. # define I965_MAWB_CLOCK_GATE_DISABLE (1 << 13)
  1714. # define I965_EM_CLOCK_GATE_DISABLE (1 << 12)
  1715. # define I965_UC_CLOCK_GATE_DISABLE (1 << 11)
  1716. # define I965_SI_CLOCK_GATE_DISABLE (1 << 6)
  1717. # define I965_MT_CLOCK_GATE_DISABLE (1 << 5)
  1718. # define I965_PL_CLOCK_GATE_DISABLE (1 << 4)
  1719. # define I965_DG_CLOCK_GATE_DISABLE (1 << 3)
  1720. # define I965_QC_CLOCK_GATE_DISABLE (1 << 2)
  1721. # define I965_FT_CLOCK_GATE_DISABLE (1 << 1)
  1722. # define I965_DM_CLOCK_GATE_DISABLE (1 << 0)
  1723. #define RENCLK_GATE_D2 0x6208
  1724. #define VF_UNIT_CLOCK_GATE_DISABLE (1 << 9)
  1725. #define GS_UNIT_CLOCK_GATE_DISABLE (1 << 7)
  1726. #define CL_UNIT_CLOCK_GATE_DISABLE (1 << 6)
  1727. #define VDECCLK_GATE_D 0x620C /* g4x only */
  1728. #define VCP_UNIT_CLOCK_GATE_DISABLE (1 << 4)
  1729. #define RAMCLK_GATE_D 0x6210 /* CRL only */
  1730. #define DEUC 0x6214 /* CRL only */
  1731. #define FW_BLC_SELF_VLV (VLV_DISPLAY_BASE + 0x6500)
  1732. #define FW_CSPWRDWNEN (1<<15)
  1733. #define MI_ARB_VLV (VLV_DISPLAY_BASE + 0x6504)
  1734. #define CZCLK_CDCLK_FREQ_RATIO (VLV_DISPLAY_BASE + 0x6508)
  1735. #define CDCLK_FREQ_SHIFT 4
  1736. #define CDCLK_FREQ_MASK (0x1f << CDCLK_FREQ_SHIFT)
  1737. #define CZCLK_FREQ_MASK 0xf
  1738. #define GMBUSFREQ_VLV (VLV_DISPLAY_BASE + 0x6510)
  1739. /*
  1740. * Palette regs
  1741. */
  1742. #define PALETTE_A_OFFSET 0xa000
  1743. #define PALETTE_B_OFFSET 0xa800
  1744. #define CHV_PALETTE_C_OFFSET 0xc000
  1745. #define PALETTE(pipe) (dev_priv->info.palette_offsets[pipe] + \
  1746. dev_priv->info.display_mmio_offset)
  1747. /* MCH MMIO space */
  1748. /*
  1749. * MCHBAR mirror.
  1750. *
  1751. * This mirrors the MCHBAR MMIO space whose location is determined by
  1752. * device 0 function 0's pci config register 0x44 or 0x48 and matches it in
  1753. * every way. It is not accessible from the CP register read instructions.
  1754. *
  1755. * Starting from Haswell, you can't write registers using the MCHBAR mirror,
  1756. * just read.
  1757. */
  1758. #define MCHBAR_MIRROR_BASE 0x10000
  1759. #define MCHBAR_MIRROR_BASE_SNB 0x140000
  1760. /* Memory controller frequency in MCHBAR for Haswell (possible SNB+) */
  1761. #define DCLK (MCHBAR_MIRROR_BASE_SNB + 0x5e04)
  1762. /* 915-945 and GM965 MCH register controlling DRAM channel access */
  1763. #define DCC 0x10200
  1764. #define DCC_ADDRESSING_MODE_SINGLE_CHANNEL (0 << 0)
  1765. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_ASYMMETRIC (1 << 0)
  1766. #define DCC_ADDRESSING_MODE_DUAL_CHANNEL_INTERLEAVED (2 << 0)
  1767. #define DCC_ADDRESSING_MODE_MASK (3 << 0)
  1768. #define DCC_CHANNEL_XOR_DISABLE (1 << 10)
  1769. #define DCC_CHANNEL_XOR_BIT_17 (1 << 9)
  1770. /* Pineview MCH register contains DDR3 setting */
  1771. #define CSHRDDR3CTL 0x101a8
  1772. #define CSHRDDR3CTL_DDR3 (1 << 2)
  1773. /* 965 MCH register controlling DRAM channel configuration */
  1774. #define C0DRB3 0x10206
  1775. #define C1DRB3 0x10606
  1776. /* snb MCH registers for reading the DRAM channel configuration */
  1777. #define MAD_DIMM_C0 (MCHBAR_MIRROR_BASE_SNB + 0x5004)
  1778. #define MAD_DIMM_C1 (MCHBAR_MIRROR_BASE_SNB + 0x5008)
  1779. #define MAD_DIMM_C2 (MCHBAR_MIRROR_BASE_SNB + 0x500C)
  1780. #define MAD_DIMM_ECC_MASK (0x3 << 24)
  1781. #define MAD_DIMM_ECC_OFF (0x0 << 24)
  1782. #define MAD_DIMM_ECC_IO_ON_LOGIC_OFF (0x1 << 24)
  1783. #define MAD_DIMM_ECC_IO_OFF_LOGIC_ON (0x2 << 24)
  1784. #define MAD_DIMM_ECC_ON (0x3 << 24)
  1785. #define MAD_DIMM_ENH_INTERLEAVE (0x1 << 22)
  1786. #define MAD_DIMM_RANK_INTERLEAVE (0x1 << 21)
  1787. #define MAD_DIMM_B_WIDTH_X16 (0x1 << 20) /* X8 chips if unset */
  1788. #define MAD_DIMM_A_WIDTH_X16 (0x1 << 19) /* X8 chips if unset */
  1789. #define MAD_DIMM_B_DUAL_RANK (0x1 << 18)
  1790. #define MAD_DIMM_A_DUAL_RANK (0x1 << 17)
  1791. #define MAD_DIMM_A_SELECT (0x1 << 16)
  1792. /* DIMM sizes are in multiples of 256mb. */
  1793. #define MAD_DIMM_B_SIZE_SHIFT 8
  1794. #define MAD_DIMM_B_SIZE_MASK (0xff << MAD_DIMM_B_SIZE_SHIFT)
  1795. #define MAD_DIMM_A_SIZE_SHIFT 0
  1796. #define MAD_DIMM_A_SIZE_MASK (0xff << MAD_DIMM_A_SIZE_SHIFT)
  1797. /* snb MCH registers for priority tuning */
  1798. #define MCH_SSKPD (MCHBAR_MIRROR_BASE_SNB + 0x5d10)
  1799. #define MCH_SSKPD_WM0_MASK 0x3f
  1800. #define MCH_SSKPD_WM0_VAL 0xc
  1801. #define MCH_SECP_NRG_STTS (MCHBAR_MIRROR_BASE_SNB + 0x592c)
  1802. /* Clocking configuration register */
  1803. #define CLKCFG 0x10c00
  1804. #define CLKCFG_FSB_400 (5 << 0) /* hrawclk 100 */
  1805. #define CLKCFG_FSB_533 (1 << 0) /* hrawclk 133 */
  1806. #define CLKCFG_FSB_667 (3 << 0) /* hrawclk 166 */
  1807. #define CLKCFG_FSB_800 (2 << 0) /* hrawclk 200 */
  1808. #define CLKCFG_FSB_1067 (6 << 0) /* hrawclk 266 */
  1809. #define CLKCFG_FSB_1333 (7 << 0) /* hrawclk 333 */
  1810. /* Note, below two are guess */
  1811. #define CLKCFG_FSB_1600 (4 << 0) /* hrawclk 400 */
  1812. #define CLKCFG_FSB_1600_ALT (0 << 0) /* hrawclk 400 */
  1813. #define CLKCFG_FSB_MASK (7 << 0)
  1814. #define CLKCFG_MEM_533 (1 << 4)
  1815. #define CLKCFG_MEM_667 (2 << 4)
  1816. #define CLKCFG_MEM_800 (3 << 4)
  1817. #define CLKCFG_MEM_MASK (7 << 4)
  1818. #define TSC1 0x11001
  1819. #define TSE (1<<0)
  1820. #define TR1 0x11006
  1821. #define TSFS 0x11020
  1822. #define TSFS_SLOPE_MASK 0x0000ff00
  1823. #define TSFS_SLOPE_SHIFT 8
  1824. #define TSFS_INTR_MASK 0x000000ff
  1825. #define CRSTANDVID 0x11100
  1826. #define PXVFREQ_BASE 0x11110 /* P[0-15]VIDFREQ (0x1114c) (Ironlake) */
  1827. #define PXVFREQ_PX_MASK 0x7f000000
  1828. #define PXVFREQ_PX_SHIFT 24
  1829. #define VIDFREQ_BASE 0x11110
  1830. #define VIDFREQ1 0x11110 /* VIDFREQ1-4 (0x1111c) (Cantiga) */
  1831. #define VIDFREQ2 0x11114
  1832. #define VIDFREQ3 0x11118
  1833. #define VIDFREQ4 0x1111c
  1834. #define VIDFREQ_P0_MASK 0x1f000000
  1835. #define VIDFREQ_P0_SHIFT 24
  1836. #define VIDFREQ_P0_CSCLK_MASK 0x00f00000
  1837. #define VIDFREQ_P0_CSCLK_SHIFT 20
  1838. #define VIDFREQ_P0_CRCLK_MASK 0x000f0000
  1839. #define VIDFREQ_P0_CRCLK_SHIFT 16
  1840. #define VIDFREQ_P1_MASK 0x00001f00
  1841. #define VIDFREQ_P1_SHIFT 8
  1842. #define VIDFREQ_P1_CSCLK_MASK 0x000000f0
  1843. #define VIDFREQ_P1_CSCLK_SHIFT 4
  1844. #define VIDFREQ_P1_CRCLK_MASK 0x0000000f
  1845. #define INTTOEXT_BASE_ILK 0x11300
  1846. #define INTTOEXT_BASE 0x11120 /* INTTOEXT1-8 (0x1113c) */
  1847. #define INTTOEXT_MAP3_SHIFT 24
  1848. #define INTTOEXT_MAP3_MASK (0x1f << INTTOEXT_MAP3_SHIFT)
  1849. #define INTTOEXT_MAP2_SHIFT 16
  1850. #define INTTOEXT_MAP2_MASK (0x1f << INTTOEXT_MAP2_SHIFT)
  1851. #define INTTOEXT_MAP1_SHIFT 8
  1852. #define INTTOEXT_MAP1_MASK (0x1f << INTTOEXT_MAP1_SHIFT)
  1853. #define INTTOEXT_MAP0_SHIFT 0
  1854. #define INTTOEXT_MAP0_MASK (0x1f << INTTOEXT_MAP0_SHIFT)
  1855. #define MEMSWCTL 0x11170 /* Ironlake only */
  1856. #define MEMCTL_CMD_MASK 0xe000
  1857. #define MEMCTL_CMD_SHIFT 13
  1858. #define MEMCTL_CMD_RCLK_OFF 0
  1859. #define MEMCTL_CMD_RCLK_ON 1
  1860. #define MEMCTL_CMD_CHFREQ 2
  1861. #define MEMCTL_CMD_CHVID 3
  1862. #define MEMCTL_CMD_VMMOFF 4
  1863. #define MEMCTL_CMD_VMMON 5
  1864. #define MEMCTL_CMD_STS (1<<12) /* write 1 triggers command, clears
  1865. when command complete */
  1866. #define MEMCTL_FREQ_MASK 0x0f00 /* jitter, from 0-15 */
  1867. #define MEMCTL_FREQ_SHIFT 8
  1868. #define MEMCTL_SFCAVM (1<<7)
  1869. #define MEMCTL_TGT_VID_MASK 0x007f
  1870. #define MEMIHYST 0x1117c
  1871. #define MEMINTREN 0x11180 /* 16 bits */
  1872. #define MEMINT_RSEXIT_EN (1<<8)
  1873. #define MEMINT_CX_SUPR_EN (1<<7)
  1874. #define MEMINT_CONT_BUSY_EN (1<<6)
  1875. #define MEMINT_AVG_BUSY_EN (1<<5)
  1876. #define MEMINT_EVAL_CHG_EN (1<<4)
  1877. #define MEMINT_MON_IDLE_EN (1<<3)
  1878. #define MEMINT_UP_EVAL_EN (1<<2)
  1879. #define MEMINT_DOWN_EVAL_EN (1<<1)
  1880. #define MEMINT_SW_CMD_EN (1<<0)
  1881. #define MEMINTRSTR 0x11182 /* 16 bits */
  1882. #define MEM_RSEXIT_MASK 0xc000
  1883. #define MEM_RSEXIT_SHIFT 14
  1884. #define MEM_CONT_BUSY_MASK 0x3000
  1885. #define MEM_CONT_BUSY_SHIFT 12
  1886. #define MEM_AVG_BUSY_MASK 0x0c00
  1887. #define MEM_AVG_BUSY_SHIFT 10
  1888. #define MEM_EVAL_CHG_MASK 0x0300
  1889. #define MEM_EVAL_BUSY_SHIFT 8
  1890. #define MEM_MON_IDLE_MASK 0x00c0
  1891. #define MEM_MON_IDLE_SHIFT 6
  1892. #define MEM_UP_EVAL_MASK 0x0030
  1893. #define MEM_UP_EVAL_SHIFT 4
  1894. #define MEM_DOWN_EVAL_MASK 0x000c
  1895. #define MEM_DOWN_EVAL_SHIFT 2
  1896. #define MEM_SW_CMD_MASK 0x0003
  1897. #define MEM_INT_STEER_GFX 0
  1898. #define MEM_INT_STEER_CMR 1
  1899. #define MEM_INT_STEER_SMI 2
  1900. #define MEM_INT_STEER_SCI 3
  1901. #define MEMINTRSTS 0x11184
  1902. #define MEMINT_RSEXIT (1<<7)
  1903. #define MEMINT_CONT_BUSY (1<<6)
  1904. #define MEMINT_AVG_BUSY (1<<5)
  1905. #define MEMINT_EVAL_CHG (1<<4)
  1906. #define MEMINT_MON_IDLE (1<<3)
  1907. #define MEMINT_UP_EVAL (1<<2)
  1908. #define MEMINT_DOWN_EVAL (1<<1)
  1909. #define MEMINT_SW_CMD (1<<0)
  1910. #define MEMMODECTL 0x11190
  1911. #define MEMMODE_BOOST_EN (1<<31)
  1912. #define MEMMODE_BOOST_FREQ_MASK 0x0f000000 /* jitter for boost, 0-15 */
  1913. #define MEMMODE_BOOST_FREQ_SHIFT 24
  1914. #define MEMMODE_IDLE_MODE_MASK 0x00030000
  1915. #define MEMMODE_IDLE_MODE_SHIFT 16
  1916. #define MEMMODE_IDLE_MODE_EVAL 0
  1917. #define MEMMODE_IDLE_MODE_CONT 1
  1918. #define MEMMODE_HWIDLE_EN (1<<15)
  1919. #define MEMMODE_SWMODE_EN (1<<14)
  1920. #define MEMMODE_RCLK_GATE (1<<13)
  1921. #define MEMMODE_HW_UPDATE (1<<12)
  1922. #define MEMMODE_FSTART_MASK 0x00000f00 /* starting jitter, 0-15 */
  1923. #define MEMMODE_FSTART_SHIFT 8
  1924. #define MEMMODE_FMAX_MASK 0x000000f0 /* max jitter, 0-15 */
  1925. #define MEMMODE_FMAX_SHIFT 4
  1926. #define MEMMODE_FMIN_MASK 0x0000000f /* min jitter, 0-15 */
  1927. #define RCBMAXAVG 0x1119c
  1928. #define MEMSWCTL2 0x1119e /* Cantiga only */
  1929. #define SWMEMCMD_RENDER_OFF (0 << 13)
  1930. #define SWMEMCMD_RENDER_ON (1 << 13)
  1931. #define SWMEMCMD_SWFREQ (2 << 13)
  1932. #define SWMEMCMD_TARVID (3 << 13)
  1933. #define SWMEMCMD_VRM_OFF (4 << 13)
  1934. #define SWMEMCMD_VRM_ON (5 << 13)
  1935. #define CMDSTS (1<<12)
  1936. #define SFCAVM (1<<11)
  1937. #define SWFREQ_MASK 0x0380 /* P0-7 */
  1938. #define SWFREQ_SHIFT 7
  1939. #define TARVID_MASK 0x001f
  1940. #define MEMSTAT_CTG 0x111a0
  1941. #define RCBMINAVG 0x111a0
  1942. #define RCUPEI 0x111b0
  1943. #define RCDNEI 0x111b4
  1944. #define RSTDBYCTL 0x111b8
  1945. #define RS1EN (1<<31)
  1946. #define RS2EN (1<<30)
  1947. #define RS3EN (1<<29)
  1948. #define D3RS3EN (1<<28) /* Display D3 imlies RS3 */
  1949. #define SWPROMORSX (1<<27) /* RSx promotion timers ignored */
  1950. #define RCWAKERW (1<<26) /* Resetwarn from PCH causes wakeup */
  1951. #define DPRSLPVREN (1<<25) /* Fast voltage ramp enable */
  1952. #define GFXTGHYST (1<<24) /* Hysteresis to allow trunk gating */
  1953. #define RCX_SW_EXIT (1<<23) /* Leave RSx and prevent re-entry */
  1954. #define RSX_STATUS_MASK (7<<20)
  1955. #define RSX_STATUS_ON (0<<20)
  1956. #define RSX_STATUS_RC1 (1<<20)
  1957. #define RSX_STATUS_RC1E (2<<20)
  1958. #define RSX_STATUS_RS1 (3<<20)
  1959. #define RSX_STATUS_RS2 (4<<20) /* aka rc6 */
  1960. #define RSX_STATUS_RSVD (5<<20) /* deep rc6 unsupported on ilk */
  1961. #define RSX_STATUS_RS3 (6<<20) /* rs3 unsupported on ilk */
  1962. #define RSX_STATUS_RSVD2 (7<<20)
  1963. #define UWRCRSXE (1<<19) /* wake counter limit prevents rsx */
  1964. #define RSCRP (1<<18) /* rs requests control on rs1/2 reqs */
  1965. #define JRSC (1<<17) /* rsx coupled to cpu c-state */
  1966. #define RS2INC0 (1<<16) /* allow rs2 in cpu c0 */
  1967. #define RS1CONTSAV_MASK (3<<14)
  1968. #define RS1CONTSAV_NO_RS1 (0<<14) /* rs1 doesn't save/restore context */
  1969. #define RS1CONTSAV_RSVD (1<<14)
  1970. #define RS1CONTSAV_SAVE_RS1 (2<<14) /* rs1 saves context */
  1971. #define RS1CONTSAV_FULL_RS1 (3<<14) /* rs1 saves and restores context */
  1972. #define NORMSLEXLAT_MASK (3<<12)
  1973. #define SLOW_RS123 (0<<12)
  1974. #define SLOW_RS23 (1<<12)
  1975. #define SLOW_RS3 (2<<12)
  1976. #define NORMAL_RS123 (3<<12)
  1977. #define RCMODE_TIMEOUT (1<<11) /* 0 is eval interval method */
  1978. #define IMPROMOEN (1<<10) /* promo is immediate or delayed until next idle interval (only for timeout method above) */
  1979. #define RCENTSYNC (1<<9) /* rs coupled to cpu c-state (3/6/7) */
  1980. #define STATELOCK (1<<7) /* locked to rs_cstate if 0 */
  1981. #define RS_CSTATE_MASK (3<<4)
  1982. #define RS_CSTATE_C367_RS1 (0<<4)
  1983. #define RS_CSTATE_C36_RS1_C7_RS2 (1<<4)
  1984. #define RS_CSTATE_RSVD (2<<4)
  1985. #define RS_CSTATE_C367_RS2 (3<<4)
  1986. #define REDSAVES (1<<3) /* no context save if was idle during rs0 */
  1987. #define REDRESTORES (1<<2) /* no restore if was idle during rs0 */
  1988. #define VIDCTL 0x111c0
  1989. #define VIDSTS 0x111c8
  1990. #define VIDSTART 0x111cc /* 8 bits */
  1991. #define MEMSTAT_ILK 0x111f8
  1992. #define MEMSTAT_VID_MASK 0x7f00
  1993. #define MEMSTAT_VID_SHIFT 8
  1994. #define MEMSTAT_PSTATE_MASK 0x00f8
  1995. #define MEMSTAT_PSTATE_SHIFT 3
  1996. #define MEMSTAT_MON_ACTV (1<<2)
  1997. #define MEMSTAT_SRC_CTL_MASK 0x0003
  1998. #define MEMSTAT_SRC_CTL_CORE 0
  1999. #define MEMSTAT_SRC_CTL_TRB 1
  2000. #define MEMSTAT_SRC_CTL_THM 2
  2001. #define MEMSTAT_SRC_CTL_STDBY 3
  2002. #define RCPREVBSYTUPAVG 0x113b8
  2003. #define RCPREVBSYTDNAVG 0x113bc
  2004. #define PMMISC 0x11214
  2005. #define MCPPCE_EN (1<<0) /* enable PM_MSG from PCH->MPC */
  2006. #define SDEW 0x1124c
  2007. #define CSIEW0 0x11250
  2008. #define CSIEW1 0x11254
  2009. #define CSIEW2 0x11258
  2010. #define PEW 0x1125c
  2011. #define DEW 0x11270
  2012. #define MCHAFE 0x112c0
  2013. #define CSIEC 0x112e0
  2014. #define DMIEC 0x112e4
  2015. #define DDREC 0x112e8
  2016. #define PEG0EC 0x112ec
  2017. #define PEG1EC 0x112f0
  2018. #define GFXEC 0x112f4
  2019. #define RPPREVBSYTUPAVG 0x113b8
  2020. #define RPPREVBSYTDNAVG 0x113bc
  2021. #define ECR 0x11600
  2022. #define ECR_GPFE (1<<31)
  2023. #define ECR_IMONE (1<<30)
  2024. #define ECR_CAP_MASK 0x0000001f /* Event range, 0-31 */
  2025. #define OGW0 0x11608
  2026. #define OGW1 0x1160c
  2027. #define EG0 0x11610
  2028. #define EG1 0x11614
  2029. #define EG2 0x11618
  2030. #define EG3 0x1161c
  2031. #define EG4 0x11620
  2032. #define EG5 0x11624
  2033. #define EG6 0x11628
  2034. #define EG7 0x1162c
  2035. #define PXW 0x11664
  2036. #define PXWL 0x11680
  2037. #define LCFUSE02 0x116c0
  2038. #define LCFUSE_HIV_MASK 0x000000ff
  2039. #define CSIPLL0 0x12c10
  2040. #define DDRMPLL1 0X12c20
  2041. #define PEG_BAND_GAP_DATA 0x14d68
  2042. #define GEN6_GT_THREAD_STATUS_REG 0x13805c
  2043. #define GEN6_GT_THREAD_STATUS_CORE_MASK 0x7
  2044. #define GEN6_GT_THREAD_STATUS_CORE_MASK_HSW (0x7 | (0x07 << 16))
  2045. #define GEN6_GT_PERF_STATUS (MCHBAR_MIRROR_BASE_SNB + 0x5948)
  2046. #define GEN6_RP_STATE_LIMITS (MCHBAR_MIRROR_BASE_SNB + 0x5994)
  2047. #define GEN6_RP_STATE_CAP (MCHBAR_MIRROR_BASE_SNB + 0x5998)
  2048. /*
  2049. * Logical Context regs
  2050. */
  2051. #define CCID 0x2180
  2052. #define CCID_EN (1<<0)
  2053. /*
  2054. * Notes on SNB/IVB/VLV context size:
  2055. * - Power context is saved elsewhere (LLC or stolen)
  2056. * - Ring/execlist context is saved on SNB, not on IVB
  2057. * - Extended context size already includes render context size
  2058. * - We always need to follow the extended context size.
  2059. * SNB BSpec has comments indicating that we should use the
  2060. * render context size instead if execlists are disabled, but
  2061. * based on empirical testing that's just nonsense.
  2062. * - Pipelined/VF state is saved on SNB/IVB respectively
  2063. * - GT1 size just indicates how much of render context
  2064. * doesn't need saving on GT1
  2065. */
  2066. #define CXT_SIZE 0x21a0
  2067. #define GEN6_CXT_POWER_SIZE(cxt_reg) ((cxt_reg >> 24) & 0x3f)
  2068. #define GEN6_CXT_RING_SIZE(cxt_reg) ((cxt_reg >> 18) & 0x3f)
  2069. #define GEN6_CXT_RENDER_SIZE(cxt_reg) ((cxt_reg >> 12) & 0x3f)
  2070. #define GEN6_CXT_EXTENDED_SIZE(cxt_reg) ((cxt_reg >> 6) & 0x3f)
  2071. #define GEN6_CXT_PIPELINE_SIZE(cxt_reg) ((cxt_reg >> 0) & 0x3f)
  2072. #define GEN6_CXT_TOTAL_SIZE(cxt_reg) (GEN6_CXT_RING_SIZE(cxt_reg) + \
  2073. GEN6_CXT_EXTENDED_SIZE(cxt_reg) + \
  2074. GEN6_CXT_PIPELINE_SIZE(cxt_reg))
  2075. #define GEN7_CXT_SIZE 0x21a8
  2076. #define GEN7_CXT_POWER_SIZE(ctx_reg) ((ctx_reg >> 25) & 0x7f)
  2077. #define GEN7_CXT_RING_SIZE(ctx_reg) ((ctx_reg >> 22) & 0x7)
  2078. #define GEN7_CXT_RENDER_SIZE(ctx_reg) ((ctx_reg >> 16) & 0x3f)
  2079. #define GEN7_CXT_EXTENDED_SIZE(ctx_reg) ((ctx_reg >> 9) & 0x7f)
  2080. #define GEN7_CXT_GT1_SIZE(ctx_reg) ((ctx_reg >> 6) & 0x7)
  2081. #define GEN7_CXT_VFSTATE_SIZE(ctx_reg) ((ctx_reg >> 0) & 0x3f)
  2082. #define GEN7_CXT_TOTAL_SIZE(ctx_reg) (GEN7_CXT_EXTENDED_SIZE(ctx_reg) + \
  2083. GEN7_CXT_VFSTATE_SIZE(ctx_reg))
  2084. /* Haswell does have the CXT_SIZE register however it does not appear to be
  2085. * valid. Now, docs explain in dwords what is in the context object. The full
  2086. * size is 70720 bytes, however, the power context and execlist context will
  2087. * never be saved (power context is stored elsewhere, and execlists don't work
  2088. * on HSW) - so the final size is 66944 bytes, which rounds to 17 pages.
  2089. */
  2090. #define HSW_CXT_TOTAL_SIZE (17 * PAGE_SIZE)
  2091. /* Same as Haswell, but 72064 bytes now. */
  2092. #define GEN8_CXT_TOTAL_SIZE (18 * PAGE_SIZE)
  2093. #define CHV_CLK_CTL1 0x101100
  2094. #define VLV_CLK_CTL2 0x101104
  2095. #define CLK_CTL2_CZCOUNT_30NS_SHIFT 28
  2096. /*
  2097. * Overlay regs
  2098. */
  2099. #define OVADD 0x30000
  2100. #define DOVSTA 0x30008
  2101. #define OC_BUF (0x3<<20)
  2102. #define OGAMC5 0x30010
  2103. #define OGAMC4 0x30014
  2104. #define OGAMC3 0x30018
  2105. #define OGAMC2 0x3001c
  2106. #define OGAMC1 0x30020
  2107. #define OGAMC0 0x30024
  2108. /*
  2109. * Display engine regs
  2110. */
  2111. /* Pipe A CRC regs */
  2112. #define _PIPE_CRC_CTL_A 0x60050
  2113. #define PIPE_CRC_ENABLE (1 << 31)
  2114. /* ivb+ source selection */
  2115. #define PIPE_CRC_SOURCE_PRIMARY_IVB (0 << 29)
  2116. #define PIPE_CRC_SOURCE_SPRITE_IVB (1 << 29)
  2117. #define PIPE_CRC_SOURCE_PF_IVB (2 << 29)
  2118. /* ilk+ source selection */
  2119. #define PIPE_CRC_SOURCE_PRIMARY_ILK (0 << 28)
  2120. #define PIPE_CRC_SOURCE_SPRITE_ILK (1 << 28)
  2121. #define PIPE_CRC_SOURCE_PIPE_ILK (2 << 28)
  2122. /* embedded DP port on the north display block, reserved on ivb */
  2123. #define PIPE_CRC_SOURCE_PORT_A_ILK (4 << 28)
  2124. #define PIPE_CRC_SOURCE_FDI_ILK (5 << 28) /* reserved on ivb */
  2125. /* vlv source selection */
  2126. #define PIPE_CRC_SOURCE_PIPE_VLV (0 << 27)
  2127. #define PIPE_CRC_SOURCE_HDMIB_VLV (1 << 27)
  2128. #define PIPE_CRC_SOURCE_HDMIC_VLV (2 << 27)
  2129. /* with DP port the pipe source is invalid */
  2130. #define PIPE_CRC_SOURCE_DP_D_VLV (3 << 27)
  2131. #define PIPE_CRC_SOURCE_DP_B_VLV (6 << 27)
  2132. #define PIPE_CRC_SOURCE_DP_C_VLV (7 << 27)
  2133. /* gen3+ source selection */
  2134. #define PIPE_CRC_SOURCE_PIPE_I9XX (0 << 28)
  2135. #define PIPE_CRC_SOURCE_SDVOB_I9XX (1 << 28)
  2136. #define PIPE_CRC_SOURCE_SDVOC_I9XX (2 << 28)
  2137. /* with DP/TV port the pipe source is invalid */
  2138. #define PIPE_CRC_SOURCE_DP_D_G4X (3 << 28)
  2139. #define PIPE_CRC_SOURCE_TV_PRE (4 << 28)
  2140. #define PIPE_CRC_SOURCE_TV_POST (5 << 28)
  2141. #define PIPE_CRC_SOURCE_DP_B_G4X (6 << 28)
  2142. #define PIPE_CRC_SOURCE_DP_C_G4X (7 << 28)
  2143. /* gen2 doesn't have source selection bits */
  2144. #define PIPE_CRC_INCLUDE_BORDER_I8XX (1 << 30)
  2145. #define _PIPE_CRC_RES_1_A_IVB 0x60064
  2146. #define _PIPE_CRC_RES_2_A_IVB 0x60068
  2147. #define _PIPE_CRC_RES_3_A_IVB 0x6006c
  2148. #define _PIPE_CRC_RES_4_A_IVB 0x60070
  2149. #define _PIPE_CRC_RES_5_A_IVB 0x60074
  2150. #define _PIPE_CRC_RES_RED_A 0x60060
  2151. #define _PIPE_CRC_RES_GREEN_A 0x60064
  2152. #define _PIPE_CRC_RES_BLUE_A 0x60068
  2153. #define _PIPE_CRC_RES_RES1_A_I915 0x6006c
  2154. #define _PIPE_CRC_RES_RES2_A_G4X 0x60080
  2155. /* Pipe B CRC regs */
  2156. #define _PIPE_CRC_RES_1_B_IVB 0x61064
  2157. #define _PIPE_CRC_RES_2_B_IVB 0x61068
  2158. #define _PIPE_CRC_RES_3_B_IVB 0x6106c
  2159. #define _PIPE_CRC_RES_4_B_IVB 0x61070
  2160. #define _PIPE_CRC_RES_5_B_IVB 0x61074
  2161. #define PIPE_CRC_CTL(pipe) _TRANSCODER2(pipe, _PIPE_CRC_CTL_A)
  2162. #define PIPE_CRC_RES_1_IVB(pipe) \
  2163. _TRANSCODER2(pipe, _PIPE_CRC_RES_1_A_IVB)
  2164. #define PIPE_CRC_RES_2_IVB(pipe) \
  2165. _TRANSCODER2(pipe, _PIPE_CRC_RES_2_A_IVB)
  2166. #define PIPE_CRC_RES_3_IVB(pipe) \
  2167. _TRANSCODER2(pipe, _PIPE_CRC_RES_3_A_IVB)
  2168. #define PIPE_CRC_RES_4_IVB(pipe) \
  2169. _TRANSCODER2(pipe, _PIPE_CRC_RES_4_A_IVB)
  2170. #define PIPE_CRC_RES_5_IVB(pipe) \
  2171. _TRANSCODER2(pipe, _PIPE_CRC_RES_5_A_IVB)
  2172. #define PIPE_CRC_RES_RED(pipe) \
  2173. _TRANSCODER2(pipe, _PIPE_CRC_RES_RED_A)
  2174. #define PIPE_CRC_RES_GREEN(pipe) \
  2175. _TRANSCODER2(pipe, _PIPE_CRC_RES_GREEN_A)
  2176. #define PIPE_CRC_RES_BLUE(pipe) \
  2177. _TRANSCODER2(pipe, _PIPE_CRC_RES_BLUE_A)
  2178. #define PIPE_CRC_RES_RES1_I915(pipe) \
  2179. _TRANSCODER2(pipe, _PIPE_CRC_RES_RES1_A_I915)
  2180. #define PIPE_CRC_RES_RES2_G4X(pipe) \
  2181. _TRANSCODER2(pipe, _PIPE_CRC_RES_RES2_A_G4X)
  2182. /* Pipe A timing regs */
  2183. #define _HTOTAL_A 0x60000
  2184. #define _HBLANK_A 0x60004
  2185. #define _HSYNC_A 0x60008
  2186. #define _VTOTAL_A 0x6000c
  2187. #define _VBLANK_A 0x60010
  2188. #define _VSYNC_A 0x60014
  2189. #define _PIPEASRC 0x6001c
  2190. #define _BCLRPAT_A 0x60020
  2191. #define _VSYNCSHIFT_A 0x60028
  2192. /* Pipe B timing regs */
  2193. #define _HTOTAL_B 0x61000
  2194. #define _HBLANK_B 0x61004
  2195. #define _HSYNC_B 0x61008
  2196. #define _VTOTAL_B 0x6100c
  2197. #define _VBLANK_B 0x61010
  2198. #define _VSYNC_B 0x61014
  2199. #define _PIPEBSRC 0x6101c
  2200. #define _BCLRPAT_B 0x61020
  2201. #define _VSYNCSHIFT_B 0x61028
  2202. #define TRANSCODER_A_OFFSET 0x60000
  2203. #define TRANSCODER_B_OFFSET 0x61000
  2204. #define TRANSCODER_C_OFFSET 0x62000
  2205. #define CHV_TRANSCODER_C_OFFSET 0x63000
  2206. #define TRANSCODER_EDP_OFFSET 0x6f000
  2207. #define _TRANSCODER2(pipe, reg) (dev_priv->info.trans_offsets[(pipe)] - \
  2208. dev_priv->info.trans_offsets[TRANSCODER_A] + (reg) + \
  2209. dev_priv->info.display_mmio_offset)
  2210. #define HTOTAL(trans) _TRANSCODER2(trans, _HTOTAL_A)
  2211. #define HBLANK(trans) _TRANSCODER2(trans, _HBLANK_A)
  2212. #define HSYNC(trans) _TRANSCODER2(trans, _HSYNC_A)
  2213. #define VTOTAL(trans) _TRANSCODER2(trans, _VTOTAL_A)
  2214. #define VBLANK(trans) _TRANSCODER2(trans, _VBLANK_A)
  2215. #define VSYNC(trans) _TRANSCODER2(trans, _VSYNC_A)
  2216. #define BCLRPAT(trans) _TRANSCODER2(trans, _BCLRPAT_A)
  2217. #define VSYNCSHIFT(trans) _TRANSCODER2(trans, _VSYNCSHIFT_A)
  2218. #define PIPESRC(trans) _TRANSCODER2(trans, _PIPEASRC)
  2219. /* HSW+ eDP PSR registers */
  2220. #define EDP_PSR_BASE(dev) (IS_HASWELL(dev) ? 0x64800 : 0x6f800)
  2221. #define EDP_PSR_CTL(dev) (EDP_PSR_BASE(dev) + 0)
  2222. #define EDP_PSR_ENABLE (1<<31)
  2223. #define BDW_PSR_SINGLE_FRAME (1<<30)
  2224. #define EDP_PSR_LINK_DISABLE (0<<27)
  2225. #define EDP_PSR_LINK_STANDBY (1<<27)
  2226. #define EDP_PSR_MIN_LINK_ENTRY_TIME_MASK (3<<25)
  2227. #define EDP_PSR_MIN_LINK_ENTRY_TIME_8_LINES (0<<25)
  2228. #define EDP_PSR_MIN_LINK_ENTRY_TIME_4_LINES (1<<25)
  2229. #define EDP_PSR_MIN_LINK_ENTRY_TIME_2_LINES (2<<25)
  2230. #define EDP_PSR_MIN_LINK_ENTRY_TIME_0_LINES (3<<25)
  2231. #define EDP_PSR_MAX_SLEEP_TIME_SHIFT 20
  2232. #define EDP_PSR_SKIP_AUX_EXIT (1<<12)
  2233. #define EDP_PSR_TP1_TP2_SEL (0<<11)
  2234. #define EDP_PSR_TP1_TP3_SEL (1<<11)
  2235. #define EDP_PSR_TP2_TP3_TIME_500us (0<<8)
  2236. #define EDP_PSR_TP2_TP3_TIME_100us (1<<8)
  2237. #define EDP_PSR_TP2_TP3_TIME_2500us (2<<8)
  2238. #define EDP_PSR_TP2_TP3_TIME_0us (3<<8)
  2239. #define EDP_PSR_TP1_TIME_500us (0<<4)
  2240. #define EDP_PSR_TP1_TIME_100us (1<<4)
  2241. #define EDP_PSR_TP1_TIME_2500us (2<<4)
  2242. #define EDP_PSR_TP1_TIME_0us (3<<4)
  2243. #define EDP_PSR_IDLE_FRAME_SHIFT 0
  2244. #define EDP_PSR_AUX_CTL(dev) (EDP_PSR_BASE(dev) + 0x10)
  2245. #define EDP_PSR_AUX_DATA1(dev) (EDP_PSR_BASE(dev) + 0x14)
  2246. #define EDP_PSR_DPCD_COMMAND 0x80060000
  2247. #define EDP_PSR_AUX_DATA2(dev) (EDP_PSR_BASE(dev) + 0x18)
  2248. #define EDP_PSR_DPCD_NORMAL_OPERATION (1<<24)
  2249. #define EDP_PSR_AUX_DATA3(dev) (EDP_PSR_BASE(dev) + 0x1c)
  2250. #define EDP_PSR_AUX_DATA4(dev) (EDP_PSR_BASE(dev) + 0x20)
  2251. #define EDP_PSR_AUX_DATA5(dev) (EDP_PSR_BASE(dev) + 0x24)
  2252. #define EDP_PSR_STATUS_CTL(dev) (EDP_PSR_BASE(dev) + 0x40)
  2253. #define EDP_PSR_STATUS_STATE_MASK (7<<29)
  2254. #define EDP_PSR_STATUS_STATE_IDLE (0<<29)
  2255. #define EDP_PSR_STATUS_STATE_SRDONACK (1<<29)
  2256. #define EDP_PSR_STATUS_STATE_SRDENT (2<<29)
  2257. #define EDP_PSR_STATUS_STATE_BUFOFF (3<<29)
  2258. #define EDP_PSR_STATUS_STATE_BUFON (4<<29)
  2259. #define EDP_PSR_STATUS_STATE_AUXACK (5<<29)
  2260. #define EDP_PSR_STATUS_STATE_SRDOFFACK (6<<29)
  2261. #define EDP_PSR_STATUS_LINK_MASK (3<<26)
  2262. #define EDP_PSR_STATUS_LINK_FULL_OFF (0<<26)
  2263. #define EDP_PSR_STATUS_LINK_FULL_ON (1<<26)
  2264. #define EDP_PSR_STATUS_LINK_STANDBY (2<<26)
  2265. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_SHIFT 20
  2266. #define EDP_PSR_STATUS_MAX_SLEEP_TIMER_MASK 0x1f
  2267. #define EDP_PSR_STATUS_COUNT_SHIFT 16
  2268. #define EDP_PSR_STATUS_COUNT_MASK 0xf
  2269. #define EDP_PSR_STATUS_AUX_ERROR (1<<15)
  2270. #define EDP_PSR_STATUS_AUX_SENDING (1<<12)
  2271. #define EDP_PSR_STATUS_SENDING_IDLE (1<<9)
  2272. #define EDP_PSR_STATUS_SENDING_TP2_TP3 (1<<8)
  2273. #define EDP_PSR_STATUS_SENDING_TP1 (1<<4)
  2274. #define EDP_PSR_STATUS_IDLE_MASK 0xf
  2275. #define EDP_PSR_PERF_CNT(dev) (EDP_PSR_BASE(dev) + 0x44)
  2276. #define EDP_PSR_PERF_CNT_MASK 0xffffff
  2277. #define EDP_PSR_DEBUG_CTL(dev) (EDP_PSR_BASE(dev) + 0x60)
  2278. #define EDP_PSR_DEBUG_MASK_LPSP (1<<27)
  2279. #define EDP_PSR_DEBUG_MASK_MEMUP (1<<26)
  2280. #define EDP_PSR_DEBUG_MASK_HPD (1<<25)
  2281. /* VGA port control */
  2282. #define ADPA 0x61100
  2283. #define PCH_ADPA 0xe1100
  2284. #define VLV_ADPA (VLV_DISPLAY_BASE + ADPA)
  2285. #define ADPA_DAC_ENABLE (1<<31)
  2286. #define ADPA_DAC_DISABLE 0
  2287. #define ADPA_PIPE_SELECT_MASK (1<<30)
  2288. #define ADPA_PIPE_A_SELECT 0
  2289. #define ADPA_PIPE_B_SELECT (1<<30)
  2290. #define ADPA_PIPE_SELECT(pipe) ((pipe) << 30)
  2291. /* CPT uses bits 29:30 for pch transcoder select */
  2292. #define ADPA_CRT_HOTPLUG_MASK 0x03ff0000 /* bit 25-16 */
  2293. #define ADPA_CRT_HOTPLUG_MONITOR_NONE (0<<24)
  2294. #define ADPA_CRT_HOTPLUG_MONITOR_MASK (3<<24)
  2295. #define ADPA_CRT_HOTPLUG_MONITOR_COLOR (3<<24)
  2296. #define ADPA_CRT_HOTPLUG_MONITOR_MONO (2<<24)
  2297. #define ADPA_CRT_HOTPLUG_ENABLE (1<<23)
  2298. #define ADPA_CRT_HOTPLUG_PERIOD_64 (0<<22)
  2299. #define ADPA_CRT_HOTPLUG_PERIOD_128 (1<<22)
  2300. #define ADPA_CRT_HOTPLUG_WARMUP_5MS (0<<21)
  2301. #define ADPA_CRT_HOTPLUG_WARMUP_10MS (1<<21)
  2302. #define ADPA_CRT_HOTPLUG_SAMPLE_2S (0<<20)
  2303. #define ADPA_CRT_HOTPLUG_SAMPLE_4S (1<<20)
  2304. #define ADPA_CRT_HOTPLUG_VOLTAGE_40 (0<<18)
  2305. #define ADPA_CRT_HOTPLUG_VOLTAGE_50 (1<<18)
  2306. #define ADPA_CRT_HOTPLUG_VOLTAGE_60 (2<<18)
  2307. #define ADPA_CRT_HOTPLUG_VOLTAGE_70 (3<<18)
  2308. #define ADPA_CRT_HOTPLUG_VOLREF_325MV (0<<17)
  2309. #define ADPA_CRT_HOTPLUG_VOLREF_475MV (1<<17)
  2310. #define ADPA_CRT_HOTPLUG_FORCE_TRIGGER (1<<16)
  2311. #define ADPA_USE_VGA_HVPOLARITY (1<<15)
  2312. #define ADPA_SETS_HVPOLARITY 0
  2313. #define ADPA_VSYNC_CNTL_DISABLE (1<<10)
  2314. #define ADPA_VSYNC_CNTL_ENABLE 0
  2315. #define ADPA_HSYNC_CNTL_DISABLE (1<<11)
  2316. #define ADPA_HSYNC_CNTL_ENABLE 0
  2317. #define ADPA_VSYNC_ACTIVE_HIGH (1<<4)
  2318. #define ADPA_VSYNC_ACTIVE_LOW 0
  2319. #define ADPA_HSYNC_ACTIVE_HIGH (1<<3)
  2320. #define ADPA_HSYNC_ACTIVE_LOW 0
  2321. #define ADPA_DPMS_MASK (~(3<<10))
  2322. #define ADPA_DPMS_ON (0<<10)
  2323. #define ADPA_DPMS_SUSPEND (1<<10)
  2324. #define ADPA_DPMS_STANDBY (2<<10)
  2325. #define ADPA_DPMS_OFF (3<<10)
  2326. /* Hotplug control (945+ only) */
  2327. #define PORT_HOTPLUG_EN (dev_priv->info.display_mmio_offset + 0x61110)
  2328. #define PORTB_HOTPLUG_INT_EN (1 << 29)
  2329. #define PORTC_HOTPLUG_INT_EN (1 << 28)
  2330. #define PORTD_HOTPLUG_INT_EN (1 << 27)
  2331. #define SDVOB_HOTPLUG_INT_EN (1 << 26)
  2332. #define SDVOC_HOTPLUG_INT_EN (1 << 25)
  2333. #define TV_HOTPLUG_INT_EN (1 << 18)
  2334. #define CRT_HOTPLUG_INT_EN (1 << 9)
  2335. #define HOTPLUG_INT_EN_MASK (PORTB_HOTPLUG_INT_EN | \
  2336. PORTC_HOTPLUG_INT_EN | \
  2337. PORTD_HOTPLUG_INT_EN | \
  2338. SDVOC_HOTPLUG_INT_EN | \
  2339. SDVOB_HOTPLUG_INT_EN | \
  2340. CRT_HOTPLUG_INT_EN)
  2341. #define CRT_HOTPLUG_FORCE_DETECT (1 << 3)
  2342. #define CRT_HOTPLUG_ACTIVATION_PERIOD_32 (0 << 8)
  2343. /* must use period 64 on GM45 according to docs */
  2344. #define CRT_HOTPLUG_ACTIVATION_PERIOD_64 (1 << 8)
  2345. #define CRT_HOTPLUG_DAC_ON_TIME_2M (0 << 7)
  2346. #define CRT_HOTPLUG_DAC_ON_TIME_4M (1 << 7)
  2347. #define CRT_HOTPLUG_VOLTAGE_COMPARE_40 (0 << 5)
  2348. #define CRT_HOTPLUG_VOLTAGE_COMPARE_50 (1 << 5)
  2349. #define CRT_HOTPLUG_VOLTAGE_COMPARE_60 (2 << 5)
  2350. #define CRT_HOTPLUG_VOLTAGE_COMPARE_70 (3 << 5)
  2351. #define CRT_HOTPLUG_VOLTAGE_COMPARE_MASK (3 << 5)
  2352. #define CRT_HOTPLUG_DETECT_DELAY_1G (0 << 4)
  2353. #define CRT_HOTPLUG_DETECT_DELAY_2G (1 << 4)
  2354. #define CRT_HOTPLUG_DETECT_VOLTAGE_325MV (0 << 2)
  2355. #define CRT_HOTPLUG_DETECT_VOLTAGE_475MV (1 << 2)
  2356. #define PORT_HOTPLUG_STAT (dev_priv->info.display_mmio_offset + 0x61114)
  2357. /*
  2358. * HDMI/DP bits are gen4+
  2359. *
  2360. * WARNING: Bspec for hpd status bits on gen4 seems to be completely confused.
  2361. * Please check the detailed lore in the commit message for for experimental
  2362. * evidence.
  2363. */
  2364. #define PORTD_HOTPLUG_LIVE_STATUS_G4X (1 << 29)
  2365. #define PORTC_HOTPLUG_LIVE_STATUS_G4X (1 << 28)
  2366. #define PORTB_HOTPLUG_LIVE_STATUS_G4X (1 << 27)
  2367. /* VLV DP/HDMI bits again match Bspec */
  2368. #define PORTD_HOTPLUG_LIVE_STATUS_VLV (1 << 27)
  2369. #define PORTC_HOTPLUG_LIVE_STATUS_VLV (1 << 28)
  2370. #define PORTB_HOTPLUG_LIVE_STATUS_VLV (1 << 29)
  2371. #define PORTD_HOTPLUG_INT_STATUS (3 << 21)
  2372. #define PORTD_HOTPLUG_INT_LONG_PULSE (2 << 21)
  2373. #define PORTD_HOTPLUG_INT_SHORT_PULSE (1 << 21)
  2374. #define PORTC_HOTPLUG_INT_STATUS (3 << 19)
  2375. #define PORTC_HOTPLUG_INT_LONG_PULSE (2 << 19)
  2376. #define PORTC_HOTPLUG_INT_SHORT_PULSE (1 << 19)
  2377. #define PORTB_HOTPLUG_INT_STATUS (3 << 17)
  2378. #define PORTB_HOTPLUG_INT_LONG_PULSE (2 << 17)
  2379. #define PORTB_HOTPLUG_INT_SHORT_PLUSE (1 << 17)
  2380. /* CRT/TV common between gen3+ */
  2381. #define CRT_HOTPLUG_INT_STATUS (1 << 11)
  2382. #define TV_HOTPLUG_INT_STATUS (1 << 10)
  2383. #define CRT_HOTPLUG_MONITOR_MASK (3 << 8)
  2384. #define CRT_HOTPLUG_MONITOR_COLOR (3 << 8)
  2385. #define CRT_HOTPLUG_MONITOR_MONO (2 << 8)
  2386. #define CRT_HOTPLUG_MONITOR_NONE (0 << 8)
  2387. #define DP_AUX_CHANNEL_D_INT_STATUS_G4X (1 << 6)
  2388. #define DP_AUX_CHANNEL_C_INT_STATUS_G4X (1 << 5)
  2389. #define DP_AUX_CHANNEL_B_INT_STATUS_G4X (1 << 4)
  2390. #define DP_AUX_CHANNEL_MASK_INT_STATUS_G4X (7 << 4)
  2391. /* SDVO is different across gen3/4 */
  2392. #define SDVOC_HOTPLUG_INT_STATUS_G4X (1 << 3)
  2393. #define SDVOB_HOTPLUG_INT_STATUS_G4X (1 << 2)
  2394. /*
  2395. * Bspec seems to be seriously misleaded about the SDVO hpd bits on i965g/gm,
  2396. * since reality corrobates that they're the same as on gen3. But keep these
  2397. * bits here (and the comment!) to help any other lost wanderers back onto the
  2398. * right tracks.
  2399. */
  2400. #define SDVOC_HOTPLUG_INT_STATUS_I965 (3 << 4)
  2401. #define SDVOB_HOTPLUG_INT_STATUS_I965 (3 << 2)
  2402. #define SDVOC_HOTPLUG_INT_STATUS_I915 (1 << 7)
  2403. #define SDVOB_HOTPLUG_INT_STATUS_I915 (1 << 6)
  2404. #define HOTPLUG_INT_STATUS_G4X (CRT_HOTPLUG_INT_STATUS | \
  2405. SDVOB_HOTPLUG_INT_STATUS_G4X | \
  2406. SDVOC_HOTPLUG_INT_STATUS_G4X | \
  2407. PORTB_HOTPLUG_INT_STATUS | \
  2408. PORTC_HOTPLUG_INT_STATUS | \
  2409. PORTD_HOTPLUG_INT_STATUS)
  2410. #define HOTPLUG_INT_STATUS_I915 (CRT_HOTPLUG_INT_STATUS | \
  2411. SDVOB_HOTPLUG_INT_STATUS_I915 | \
  2412. SDVOC_HOTPLUG_INT_STATUS_I915 | \
  2413. PORTB_HOTPLUG_INT_STATUS | \
  2414. PORTC_HOTPLUG_INT_STATUS | \
  2415. PORTD_HOTPLUG_INT_STATUS)
  2416. /* SDVO and HDMI port control.
  2417. * The same register may be used for SDVO or HDMI */
  2418. #define GEN3_SDVOB 0x61140
  2419. #define GEN3_SDVOC 0x61160
  2420. #define GEN4_HDMIB GEN3_SDVOB
  2421. #define GEN4_HDMIC GEN3_SDVOC
  2422. #define CHV_HDMID 0x6116C
  2423. #define PCH_SDVOB 0xe1140
  2424. #define PCH_HDMIB PCH_SDVOB
  2425. #define PCH_HDMIC 0xe1150
  2426. #define PCH_HDMID 0xe1160
  2427. #define PORT_DFT_I9XX 0x61150
  2428. #define DC_BALANCE_RESET (1 << 25)
  2429. #define PORT_DFT2_G4X (dev_priv->info.display_mmio_offset + 0x61154)
  2430. #define DC_BALANCE_RESET_VLV (1 << 31)
  2431. #define PIPE_SCRAMBLE_RESET_MASK (0x3 << 0)
  2432. #define PIPE_B_SCRAMBLE_RESET (1 << 1)
  2433. #define PIPE_A_SCRAMBLE_RESET (1 << 0)
  2434. /* Gen 3 SDVO bits: */
  2435. #define SDVO_ENABLE (1 << 31)
  2436. #define SDVO_PIPE_SEL(pipe) ((pipe) << 30)
  2437. #define SDVO_PIPE_SEL_MASK (1 << 30)
  2438. #define SDVO_PIPE_B_SELECT (1 << 30)
  2439. #define SDVO_STALL_SELECT (1 << 29)
  2440. #define SDVO_INTERRUPT_ENABLE (1 << 26)
  2441. /*
  2442. * 915G/GM SDVO pixel multiplier.
  2443. * Programmed value is multiplier - 1, up to 5x.
  2444. * \sa DPLL_MD_UDI_MULTIPLIER_MASK
  2445. */
  2446. #define SDVO_PORT_MULTIPLY_MASK (7 << 23)
  2447. #define SDVO_PORT_MULTIPLY_SHIFT 23
  2448. #define SDVO_PHASE_SELECT_MASK (15 << 19)
  2449. #define SDVO_PHASE_SELECT_DEFAULT (6 << 19)
  2450. #define SDVO_CLOCK_OUTPUT_INVERT (1 << 18)
  2451. #define SDVOC_GANG_MODE (1 << 16) /* Port C only */
  2452. #define SDVO_BORDER_ENABLE (1 << 7) /* SDVO only */
  2453. #define SDVOB_PCIE_CONCURRENCY (1 << 3) /* Port B only */
  2454. #define SDVO_DETECTED (1 << 2)
  2455. /* Bits to be preserved when writing */
  2456. #define SDVOB_PRESERVE_MASK ((1 << 17) | (1 << 16) | (1 << 14) | \
  2457. SDVO_INTERRUPT_ENABLE)
  2458. #define SDVOC_PRESERVE_MASK ((1 << 17) | SDVO_INTERRUPT_ENABLE)
  2459. /* Gen 4 SDVO/HDMI bits: */
  2460. #define SDVO_COLOR_FORMAT_8bpc (0 << 26)
  2461. #define SDVO_COLOR_FORMAT_MASK (7 << 26)
  2462. #define SDVO_ENCODING_SDVO (0 << 10)
  2463. #define SDVO_ENCODING_HDMI (2 << 10)
  2464. #define HDMI_MODE_SELECT_HDMI (1 << 9) /* HDMI only */
  2465. #define HDMI_MODE_SELECT_DVI (0 << 9) /* HDMI only */
  2466. #define HDMI_COLOR_RANGE_16_235 (1 << 8) /* HDMI only */
  2467. #define SDVO_AUDIO_ENABLE (1 << 6)
  2468. /* VSYNC/HSYNC bits new with 965, default is to be set */
  2469. #define SDVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2470. #define SDVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2471. /* Gen 5 (IBX) SDVO/HDMI bits: */
  2472. #define HDMI_COLOR_FORMAT_12bpc (3 << 26) /* HDMI only */
  2473. #define SDVOB_HOTPLUG_ENABLE (1 << 23) /* SDVO only */
  2474. /* Gen 6 (CPT) SDVO/HDMI bits: */
  2475. #define SDVO_PIPE_SEL_CPT(pipe) ((pipe) << 29)
  2476. #define SDVO_PIPE_SEL_MASK_CPT (3 << 29)
  2477. /* CHV SDVO/HDMI bits: */
  2478. #define SDVO_PIPE_SEL_CHV(pipe) ((pipe) << 24)
  2479. #define SDVO_PIPE_SEL_MASK_CHV (3 << 24)
  2480. /* DVO port control */
  2481. #define DVOA 0x61120
  2482. #define DVOB 0x61140
  2483. #define DVOC 0x61160
  2484. #define DVO_ENABLE (1 << 31)
  2485. #define DVO_PIPE_B_SELECT (1 << 30)
  2486. #define DVO_PIPE_STALL_UNUSED (0 << 28)
  2487. #define DVO_PIPE_STALL (1 << 28)
  2488. #define DVO_PIPE_STALL_TV (2 << 28)
  2489. #define DVO_PIPE_STALL_MASK (3 << 28)
  2490. #define DVO_USE_VGA_SYNC (1 << 15)
  2491. #define DVO_DATA_ORDER_I740 (0 << 14)
  2492. #define DVO_DATA_ORDER_FP (1 << 14)
  2493. #define DVO_VSYNC_DISABLE (1 << 11)
  2494. #define DVO_HSYNC_DISABLE (1 << 10)
  2495. #define DVO_VSYNC_TRISTATE (1 << 9)
  2496. #define DVO_HSYNC_TRISTATE (1 << 8)
  2497. #define DVO_BORDER_ENABLE (1 << 7)
  2498. #define DVO_DATA_ORDER_GBRG (1 << 6)
  2499. #define DVO_DATA_ORDER_RGGB (0 << 6)
  2500. #define DVO_DATA_ORDER_GBRG_ERRATA (0 << 6)
  2501. #define DVO_DATA_ORDER_RGGB_ERRATA (1 << 6)
  2502. #define DVO_VSYNC_ACTIVE_HIGH (1 << 4)
  2503. #define DVO_HSYNC_ACTIVE_HIGH (1 << 3)
  2504. #define DVO_BLANK_ACTIVE_HIGH (1 << 2)
  2505. #define DVO_OUTPUT_CSTATE_PIXELS (1 << 1) /* SDG only */
  2506. #define DVO_OUTPUT_SOURCE_SIZE_PIXELS (1 << 0) /* SDG only */
  2507. #define DVO_PRESERVE_MASK (0x7<<24)
  2508. #define DVOA_SRCDIM 0x61124
  2509. #define DVOB_SRCDIM 0x61144
  2510. #define DVOC_SRCDIM 0x61164
  2511. #define DVO_SRCDIM_HORIZONTAL_SHIFT 12
  2512. #define DVO_SRCDIM_VERTICAL_SHIFT 0
  2513. /* LVDS port control */
  2514. #define LVDS 0x61180
  2515. /*
  2516. * Enables the LVDS port. This bit must be set before DPLLs are enabled, as
  2517. * the DPLL semantics change when the LVDS is assigned to that pipe.
  2518. */
  2519. #define LVDS_PORT_EN (1 << 31)
  2520. /* Selects pipe B for LVDS data. Must be set on pre-965. */
  2521. #define LVDS_PIPEB_SELECT (1 << 30)
  2522. #define LVDS_PIPE_MASK (1 << 30)
  2523. #define LVDS_PIPE(pipe) ((pipe) << 30)
  2524. /* LVDS dithering flag on 965/g4x platform */
  2525. #define LVDS_ENABLE_DITHER (1 << 25)
  2526. /* LVDS sync polarity flags. Set to invert (i.e. negative) */
  2527. #define LVDS_VSYNC_POLARITY (1 << 21)
  2528. #define LVDS_HSYNC_POLARITY (1 << 20)
  2529. /* Enable border for unscaled (or aspect-scaled) display */
  2530. #define LVDS_BORDER_ENABLE (1 << 15)
  2531. /*
  2532. * Enables the A0-A2 data pairs and CLKA, containing 18 bits of color data per
  2533. * pixel.
  2534. */
  2535. #define LVDS_A0A2_CLKA_POWER_MASK (3 << 8)
  2536. #define LVDS_A0A2_CLKA_POWER_DOWN (0 << 8)
  2537. #define LVDS_A0A2_CLKA_POWER_UP (3 << 8)
  2538. /*
  2539. * Controls the A3 data pair, which contains the additional LSBs for 24 bit
  2540. * mode. Only enabled if LVDS_A0A2_CLKA_POWER_UP also indicates it should be
  2541. * on.
  2542. */
  2543. #define LVDS_A3_POWER_MASK (3 << 6)
  2544. #define LVDS_A3_POWER_DOWN (0 << 6)
  2545. #define LVDS_A3_POWER_UP (3 << 6)
  2546. /*
  2547. * Controls the CLKB pair. This should only be set when LVDS_B0B3_POWER_UP
  2548. * is set.
  2549. */
  2550. #define LVDS_CLKB_POWER_MASK (3 << 4)
  2551. #define LVDS_CLKB_POWER_DOWN (0 << 4)
  2552. #define LVDS_CLKB_POWER_UP (3 << 4)
  2553. /*
  2554. * Controls the B0-B3 data pairs. This must be set to match the DPLL p2
  2555. * setting for whether we are in dual-channel mode. The B3 pair will
  2556. * additionally only be powered up when LVDS_A3_POWER_UP is set.
  2557. */
  2558. #define LVDS_B0B3_POWER_MASK (3 << 2)
  2559. #define LVDS_B0B3_POWER_DOWN (0 << 2)
  2560. #define LVDS_B0B3_POWER_UP (3 << 2)
  2561. /* Video Data Island Packet control */
  2562. #define VIDEO_DIP_DATA 0x61178
  2563. /* Read the description of VIDEO_DIP_DATA (before Haswel) or VIDEO_DIP_ECC
  2564. * (Haswell and newer) to see which VIDEO_DIP_DATA byte corresponds to each byte
  2565. * of the infoframe structure specified by CEA-861. */
  2566. #define VIDEO_DIP_DATA_SIZE 32
  2567. #define VIDEO_DIP_VSC_DATA_SIZE 36
  2568. #define VIDEO_DIP_CTL 0x61170
  2569. /* Pre HSW: */
  2570. #define VIDEO_DIP_ENABLE (1 << 31)
  2571. #define VIDEO_DIP_PORT(port) ((port) << 29)
  2572. #define VIDEO_DIP_PORT_MASK (3 << 29)
  2573. #define VIDEO_DIP_ENABLE_GCP (1 << 25)
  2574. #define VIDEO_DIP_ENABLE_AVI (1 << 21)
  2575. #define VIDEO_DIP_ENABLE_VENDOR (2 << 21)
  2576. #define VIDEO_DIP_ENABLE_GAMUT (4 << 21)
  2577. #define VIDEO_DIP_ENABLE_SPD (8 << 21)
  2578. #define VIDEO_DIP_SELECT_AVI (0 << 19)
  2579. #define VIDEO_DIP_SELECT_VENDOR (1 << 19)
  2580. #define VIDEO_DIP_SELECT_SPD (3 << 19)
  2581. #define VIDEO_DIP_SELECT_MASK (3 << 19)
  2582. #define VIDEO_DIP_FREQ_ONCE (0 << 16)
  2583. #define VIDEO_DIP_FREQ_VSYNC (1 << 16)
  2584. #define VIDEO_DIP_FREQ_2VSYNC (2 << 16)
  2585. #define VIDEO_DIP_FREQ_MASK (3 << 16)
  2586. /* HSW and later: */
  2587. #define VIDEO_DIP_ENABLE_VSC_HSW (1 << 20)
  2588. #define VIDEO_DIP_ENABLE_GCP_HSW (1 << 16)
  2589. #define VIDEO_DIP_ENABLE_AVI_HSW (1 << 12)
  2590. #define VIDEO_DIP_ENABLE_VS_HSW (1 << 8)
  2591. #define VIDEO_DIP_ENABLE_GMP_HSW (1 << 4)
  2592. #define VIDEO_DIP_ENABLE_SPD_HSW (1 << 0)
  2593. /* Panel power sequencing */
  2594. #define PP_STATUS 0x61200
  2595. #define PP_ON (1 << 31)
  2596. /*
  2597. * Indicates that all dependencies of the panel are on:
  2598. *
  2599. * - PLL enabled
  2600. * - pipe enabled
  2601. * - LVDS/DVOB/DVOC on
  2602. */
  2603. #define PP_READY (1 << 30)
  2604. #define PP_SEQUENCE_NONE (0 << 28)
  2605. #define PP_SEQUENCE_POWER_UP (1 << 28)
  2606. #define PP_SEQUENCE_POWER_DOWN (2 << 28)
  2607. #define PP_SEQUENCE_MASK (3 << 28)
  2608. #define PP_SEQUENCE_SHIFT 28
  2609. #define PP_CYCLE_DELAY_ACTIVE (1 << 27)
  2610. #define PP_SEQUENCE_STATE_MASK 0x0000000f
  2611. #define PP_SEQUENCE_STATE_OFF_IDLE (0x0 << 0)
  2612. #define PP_SEQUENCE_STATE_OFF_S0_1 (0x1 << 0)
  2613. #define PP_SEQUENCE_STATE_OFF_S0_2 (0x2 << 0)
  2614. #define PP_SEQUENCE_STATE_OFF_S0_3 (0x3 << 0)
  2615. #define PP_SEQUENCE_STATE_ON_IDLE (0x8 << 0)
  2616. #define PP_SEQUENCE_STATE_ON_S1_0 (0x9 << 0)
  2617. #define PP_SEQUENCE_STATE_ON_S1_2 (0xa << 0)
  2618. #define PP_SEQUENCE_STATE_ON_S1_3 (0xb << 0)
  2619. #define PP_SEQUENCE_STATE_RESET (0xf << 0)
  2620. #define PP_CONTROL 0x61204
  2621. #define POWER_TARGET_ON (1 << 0)
  2622. #define PP_ON_DELAYS 0x61208
  2623. #define PP_OFF_DELAYS 0x6120c
  2624. #define PP_DIVISOR 0x61210
  2625. /* Panel fitting */
  2626. #define PFIT_CONTROL (dev_priv->info.display_mmio_offset + 0x61230)
  2627. #define PFIT_ENABLE (1 << 31)
  2628. #define PFIT_PIPE_MASK (3 << 29)
  2629. #define PFIT_PIPE_SHIFT 29
  2630. #define VERT_INTERP_DISABLE (0 << 10)
  2631. #define VERT_INTERP_BILINEAR (1 << 10)
  2632. #define VERT_INTERP_MASK (3 << 10)
  2633. #define VERT_AUTO_SCALE (1 << 9)
  2634. #define HORIZ_INTERP_DISABLE (0 << 6)
  2635. #define HORIZ_INTERP_BILINEAR (1 << 6)
  2636. #define HORIZ_INTERP_MASK (3 << 6)
  2637. #define HORIZ_AUTO_SCALE (1 << 5)
  2638. #define PANEL_8TO6_DITHER_ENABLE (1 << 3)
  2639. #define PFIT_FILTER_FUZZY (0 << 24)
  2640. #define PFIT_SCALING_AUTO (0 << 26)
  2641. #define PFIT_SCALING_PROGRAMMED (1 << 26)
  2642. #define PFIT_SCALING_PILLAR (2 << 26)
  2643. #define PFIT_SCALING_LETTER (3 << 26)
  2644. #define PFIT_PGM_RATIOS (dev_priv->info.display_mmio_offset + 0x61234)
  2645. /* Pre-965 */
  2646. #define PFIT_VERT_SCALE_SHIFT 20
  2647. #define PFIT_VERT_SCALE_MASK 0xfff00000
  2648. #define PFIT_HORIZ_SCALE_SHIFT 4
  2649. #define PFIT_HORIZ_SCALE_MASK 0x0000fff0
  2650. /* 965+ */
  2651. #define PFIT_VERT_SCALE_SHIFT_965 16
  2652. #define PFIT_VERT_SCALE_MASK_965 0x1fff0000
  2653. #define PFIT_HORIZ_SCALE_SHIFT_965 0
  2654. #define PFIT_HORIZ_SCALE_MASK_965 0x00001fff
  2655. #define PFIT_AUTO_RATIOS (dev_priv->info.display_mmio_offset + 0x61238)
  2656. #define _VLV_BLC_PWM_CTL2_A (dev_priv->info.display_mmio_offset + 0x61250)
  2657. #define _VLV_BLC_PWM_CTL2_B (dev_priv->info.display_mmio_offset + 0x61350)
  2658. #define VLV_BLC_PWM_CTL2(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL2_A, \
  2659. _VLV_BLC_PWM_CTL2_B)
  2660. #define _VLV_BLC_PWM_CTL_A (dev_priv->info.display_mmio_offset + 0x61254)
  2661. #define _VLV_BLC_PWM_CTL_B (dev_priv->info.display_mmio_offset + 0x61354)
  2662. #define VLV_BLC_PWM_CTL(pipe) _PIPE(pipe, _VLV_BLC_PWM_CTL_A, \
  2663. _VLV_BLC_PWM_CTL_B)
  2664. #define _VLV_BLC_HIST_CTL_A (dev_priv->info.display_mmio_offset + 0x61260)
  2665. #define _VLV_BLC_HIST_CTL_B (dev_priv->info.display_mmio_offset + 0x61360)
  2666. #define VLV_BLC_HIST_CTL(pipe) _PIPE(pipe, _VLV_BLC_HIST_CTL_A, \
  2667. _VLV_BLC_HIST_CTL_B)
  2668. /* Backlight control */
  2669. #define BLC_PWM_CTL2 (dev_priv->info.display_mmio_offset + 0x61250) /* 965+ only */
  2670. #define BLM_PWM_ENABLE (1 << 31)
  2671. #define BLM_COMBINATION_MODE (1 << 30) /* gen4 only */
  2672. #define BLM_PIPE_SELECT (1 << 29)
  2673. #define BLM_PIPE_SELECT_IVB (3 << 29)
  2674. #define BLM_PIPE_A (0 << 29)
  2675. #define BLM_PIPE_B (1 << 29)
  2676. #define BLM_PIPE_C (2 << 29) /* ivb + */
  2677. #define BLM_TRANSCODER_A BLM_PIPE_A /* hsw */
  2678. #define BLM_TRANSCODER_B BLM_PIPE_B
  2679. #define BLM_TRANSCODER_C BLM_PIPE_C
  2680. #define BLM_TRANSCODER_EDP (3 << 29)
  2681. #define BLM_PIPE(pipe) ((pipe) << 29)
  2682. #define BLM_POLARITY_I965 (1 << 28) /* gen4 only */
  2683. #define BLM_PHASE_IN_INTERUPT_STATUS (1 << 26)
  2684. #define BLM_PHASE_IN_ENABLE (1 << 25)
  2685. #define BLM_PHASE_IN_INTERUPT_ENABL (1 << 24)
  2686. #define BLM_PHASE_IN_TIME_BASE_SHIFT (16)
  2687. #define BLM_PHASE_IN_TIME_BASE_MASK (0xff << 16)
  2688. #define BLM_PHASE_IN_COUNT_SHIFT (8)
  2689. #define BLM_PHASE_IN_COUNT_MASK (0xff << 8)
  2690. #define BLM_PHASE_IN_INCR_SHIFT (0)
  2691. #define BLM_PHASE_IN_INCR_MASK (0xff << 0)
  2692. #define BLC_PWM_CTL (dev_priv->info.display_mmio_offset + 0x61254)
  2693. /*
  2694. * This is the most significant 15 bits of the number of backlight cycles in a
  2695. * complete cycle of the modulated backlight control.
  2696. *
  2697. * The actual value is this field multiplied by two.
  2698. */
  2699. #define BACKLIGHT_MODULATION_FREQ_SHIFT (17)
  2700. #define BACKLIGHT_MODULATION_FREQ_MASK (0x7fff << 17)
  2701. #define BLM_LEGACY_MODE (1 << 16) /* gen2 only */
  2702. /*
  2703. * This is the number of cycles out of the backlight modulation cycle for which
  2704. * the backlight is on.
  2705. *
  2706. * This field must be no greater than the number of cycles in the complete
  2707. * backlight modulation cycle.
  2708. */
  2709. #define BACKLIGHT_DUTY_CYCLE_SHIFT (0)
  2710. #define BACKLIGHT_DUTY_CYCLE_MASK (0xffff)
  2711. #define BACKLIGHT_DUTY_CYCLE_MASK_PNV (0xfffe)
  2712. #define BLM_POLARITY_PNV (1 << 0) /* pnv only */
  2713. #define BLC_HIST_CTL (dev_priv->info.display_mmio_offset + 0x61260)
  2714. /* New registers for PCH-split platforms. Safe where new bits show up, the
  2715. * register layout machtes with gen4 BLC_PWM_CTL[12]. */
  2716. #define BLC_PWM_CPU_CTL2 0x48250
  2717. #define BLC_PWM_CPU_CTL 0x48254
  2718. #define HSW_BLC_PWM2_CTL 0x48350
  2719. /* PCH CTL1 is totally different, all but the below bits are reserved. CTL2 is
  2720. * like the normal CTL from gen4 and earlier. Hooray for confusing naming. */
  2721. #define BLC_PWM_PCH_CTL1 0xc8250
  2722. #define BLM_PCH_PWM_ENABLE (1 << 31)
  2723. #define BLM_PCH_OVERRIDE_ENABLE (1 << 30)
  2724. #define BLM_PCH_POLARITY (1 << 29)
  2725. #define BLC_PWM_PCH_CTL2 0xc8254
  2726. #define UTIL_PIN_CTL 0x48400
  2727. #define UTIL_PIN_ENABLE (1 << 31)
  2728. #define PCH_GTC_CTL 0xe7000
  2729. #define PCH_GTC_ENABLE (1 << 31)
  2730. /* TV port control */
  2731. #define TV_CTL 0x68000
  2732. /* Enables the TV encoder */
  2733. # define TV_ENC_ENABLE (1 << 31)
  2734. /* Sources the TV encoder input from pipe B instead of A. */
  2735. # define TV_ENC_PIPEB_SELECT (1 << 30)
  2736. /* Outputs composite video (DAC A only) */
  2737. # define TV_ENC_OUTPUT_COMPOSITE (0 << 28)
  2738. /* Outputs SVideo video (DAC B/C) */
  2739. # define TV_ENC_OUTPUT_SVIDEO (1 << 28)
  2740. /* Outputs Component video (DAC A/B/C) */
  2741. # define TV_ENC_OUTPUT_COMPONENT (2 << 28)
  2742. /* Outputs Composite and SVideo (DAC A/B/C) */
  2743. # define TV_ENC_OUTPUT_SVIDEO_COMPOSITE (3 << 28)
  2744. # define TV_TRILEVEL_SYNC (1 << 21)
  2745. /* Enables slow sync generation (945GM only) */
  2746. # define TV_SLOW_SYNC (1 << 20)
  2747. /* Selects 4x oversampling for 480i and 576p */
  2748. # define TV_OVERSAMPLE_4X (0 << 18)
  2749. /* Selects 2x oversampling for 720p and 1080i */
  2750. # define TV_OVERSAMPLE_2X (1 << 18)
  2751. /* Selects no oversampling for 1080p */
  2752. # define TV_OVERSAMPLE_NONE (2 << 18)
  2753. /* Selects 8x oversampling */
  2754. # define TV_OVERSAMPLE_8X (3 << 18)
  2755. /* Selects progressive mode rather than interlaced */
  2756. # define TV_PROGRESSIVE (1 << 17)
  2757. /* Sets the colorburst to PAL mode. Required for non-M PAL modes. */
  2758. # define TV_PAL_BURST (1 << 16)
  2759. /* Field for setting delay of Y compared to C */
  2760. # define TV_YC_SKEW_MASK (7 << 12)
  2761. /* Enables a fix for 480p/576p standard definition modes on the 915GM only */
  2762. # define TV_ENC_SDP_FIX (1 << 11)
  2763. /*
  2764. * Enables a fix for the 915GM only.
  2765. *
  2766. * Not sure what it does.
  2767. */
  2768. # define TV_ENC_C0_FIX (1 << 10)
  2769. /* Bits that must be preserved by software */
  2770. # define TV_CTL_SAVE ((1 << 11) | (3 << 9) | (7 << 6) | 0xf)
  2771. # define TV_FUSE_STATE_MASK (3 << 4)
  2772. /* Read-only state that reports all features enabled */
  2773. # define TV_FUSE_STATE_ENABLED (0 << 4)
  2774. /* Read-only state that reports that Macrovision is disabled in hardware*/
  2775. # define TV_FUSE_STATE_NO_MACROVISION (1 << 4)
  2776. /* Read-only state that reports that TV-out is disabled in hardware. */
  2777. # define TV_FUSE_STATE_DISABLED (2 << 4)
  2778. /* Normal operation */
  2779. # define TV_TEST_MODE_NORMAL (0 << 0)
  2780. /* Encoder test pattern 1 - combo pattern */
  2781. # define TV_TEST_MODE_PATTERN_1 (1 << 0)
  2782. /* Encoder test pattern 2 - full screen vertical 75% color bars */
  2783. # define TV_TEST_MODE_PATTERN_2 (2 << 0)
  2784. /* Encoder test pattern 3 - full screen horizontal 75% color bars */
  2785. # define TV_TEST_MODE_PATTERN_3 (3 << 0)
  2786. /* Encoder test pattern 4 - random noise */
  2787. # define TV_TEST_MODE_PATTERN_4 (4 << 0)
  2788. /* Encoder test pattern 5 - linear color ramps */
  2789. # define TV_TEST_MODE_PATTERN_5 (5 << 0)
  2790. /*
  2791. * This test mode forces the DACs to 50% of full output.
  2792. *
  2793. * This is used for load detection in combination with TVDAC_SENSE_MASK
  2794. */
  2795. # define TV_TEST_MODE_MONITOR_DETECT (7 << 0)
  2796. # define TV_TEST_MODE_MASK (7 << 0)
  2797. #define TV_DAC 0x68004
  2798. # define TV_DAC_SAVE 0x00ffff00
  2799. /*
  2800. * Reports that DAC state change logic has reported change (RO).
  2801. *
  2802. * This gets cleared when TV_DAC_STATE_EN is cleared
  2803. */
  2804. # define TVDAC_STATE_CHG (1 << 31)
  2805. # define TVDAC_SENSE_MASK (7 << 28)
  2806. /* Reports that DAC A voltage is above the detect threshold */
  2807. # define TVDAC_A_SENSE (1 << 30)
  2808. /* Reports that DAC B voltage is above the detect threshold */
  2809. # define TVDAC_B_SENSE (1 << 29)
  2810. /* Reports that DAC C voltage is above the detect threshold */
  2811. # define TVDAC_C_SENSE (1 << 28)
  2812. /*
  2813. * Enables DAC state detection logic, for load-based TV detection.
  2814. *
  2815. * The PLL of the chosen pipe (in TV_CTL) must be running, and the encoder set
  2816. * to off, for load detection to work.
  2817. */
  2818. # define TVDAC_STATE_CHG_EN (1 << 27)
  2819. /* Sets the DAC A sense value to high */
  2820. # define TVDAC_A_SENSE_CTL (1 << 26)
  2821. /* Sets the DAC B sense value to high */
  2822. # define TVDAC_B_SENSE_CTL (1 << 25)
  2823. /* Sets the DAC C sense value to high */
  2824. # define TVDAC_C_SENSE_CTL (1 << 24)
  2825. /* Overrides the ENC_ENABLE and DAC voltage levels */
  2826. # define DAC_CTL_OVERRIDE (1 << 7)
  2827. /* Sets the slew rate. Must be preserved in software */
  2828. # define ENC_TVDAC_SLEW_FAST (1 << 6)
  2829. # define DAC_A_1_3_V (0 << 4)
  2830. # define DAC_A_1_1_V (1 << 4)
  2831. # define DAC_A_0_7_V (2 << 4)
  2832. # define DAC_A_MASK (3 << 4)
  2833. # define DAC_B_1_3_V (0 << 2)
  2834. # define DAC_B_1_1_V (1 << 2)
  2835. # define DAC_B_0_7_V (2 << 2)
  2836. # define DAC_B_MASK (3 << 2)
  2837. # define DAC_C_1_3_V (0 << 0)
  2838. # define DAC_C_1_1_V (1 << 0)
  2839. # define DAC_C_0_7_V (2 << 0)
  2840. # define DAC_C_MASK (3 << 0)
  2841. /*
  2842. * CSC coefficients are stored in a floating point format with 9 bits of
  2843. * mantissa and 2 or 3 bits of exponent. The exponent is represented as 2**-n,
  2844. * where 2-bit exponents are unsigned n, and 3-bit exponents are signed n with
  2845. * -1 (0x3) being the only legal negative value.
  2846. */
  2847. #define TV_CSC_Y 0x68010
  2848. # define TV_RY_MASK 0x07ff0000
  2849. # define TV_RY_SHIFT 16
  2850. # define TV_GY_MASK 0x00000fff
  2851. # define TV_GY_SHIFT 0
  2852. #define TV_CSC_Y2 0x68014
  2853. # define TV_BY_MASK 0x07ff0000
  2854. # define TV_BY_SHIFT 16
  2855. /*
  2856. * Y attenuation for component video.
  2857. *
  2858. * Stored in 1.9 fixed point.
  2859. */
  2860. # define TV_AY_MASK 0x000003ff
  2861. # define TV_AY_SHIFT 0
  2862. #define TV_CSC_U 0x68018
  2863. # define TV_RU_MASK 0x07ff0000
  2864. # define TV_RU_SHIFT 16
  2865. # define TV_GU_MASK 0x000007ff
  2866. # define TV_GU_SHIFT 0
  2867. #define TV_CSC_U2 0x6801c
  2868. # define TV_BU_MASK 0x07ff0000
  2869. # define TV_BU_SHIFT 16
  2870. /*
  2871. * U attenuation for component video.
  2872. *
  2873. * Stored in 1.9 fixed point.
  2874. */
  2875. # define TV_AU_MASK 0x000003ff
  2876. # define TV_AU_SHIFT 0
  2877. #define TV_CSC_V 0x68020
  2878. # define TV_RV_MASK 0x0fff0000
  2879. # define TV_RV_SHIFT 16
  2880. # define TV_GV_MASK 0x000007ff
  2881. # define TV_GV_SHIFT 0
  2882. #define TV_CSC_V2 0x68024
  2883. # define TV_BV_MASK 0x07ff0000
  2884. # define TV_BV_SHIFT 16
  2885. /*
  2886. * V attenuation for component video.
  2887. *
  2888. * Stored in 1.9 fixed point.
  2889. */
  2890. # define TV_AV_MASK 0x000007ff
  2891. # define TV_AV_SHIFT 0
  2892. #define TV_CLR_KNOBS 0x68028
  2893. /* 2s-complement brightness adjustment */
  2894. # define TV_BRIGHTNESS_MASK 0xff000000
  2895. # define TV_BRIGHTNESS_SHIFT 24
  2896. /* Contrast adjustment, as a 2.6 unsigned floating point number */
  2897. # define TV_CONTRAST_MASK 0x00ff0000
  2898. # define TV_CONTRAST_SHIFT 16
  2899. /* Saturation adjustment, as a 2.6 unsigned floating point number */
  2900. # define TV_SATURATION_MASK 0x0000ff00
  2901. # define TV_SATURATION_SHIFT 8
  2902. /* Hue adjustment, as an integer phase angle in degrees */
  2903. # define TV_HUE_MASK 0x000000ff
  2904. # define TV_HUE_SHIFT 0
  2905. #define TV_CLR_LEVEL 0x6802c
  2906. /* Controls the DAC level for black */
  2907. # define TV_BLACK_LEVEL_MASK 0x01ff0000
  2908. # define TV_BLACK_LEVEL_SHIFT 16
  2909. /* Controls the DAC level for blanking */
  2910. # define TV_BLANK_LEVEL_MASK 0x000001ff
  2911. # define TV_BLANK_LEVEL_SHIFT 0
  2912. #define TV_H_CTL_1 0x68030
  2913. /* Number of pixels in the hsync. */
  2914. # define TV_HSYNC_END_MASK 0x1fff0000
  2915. # define TV_HSYNC_END_SHIFT 16
  2916. /* Total number of pixels minus one in the line (display and blanking). */
  2917. # define TV_HTOTAL_MASK 0x00001fff
  2918. # define TV_HTOTAL_SHIFT 0
  2919. #define TV_H_CTL_2 0x68034
  2920. /* Enables the colorburst (needed for non-component color) */
  2921. # define TV_BURST_ENA (1 << 31)
  2922. /* Offset of the colorburst from the start of hsync, in pixels minus one. */
  2923. # define TV_HBURST_START_SHIFT 16
  2924. # define TV_HBURST_START_MASK 0x1fff0000
  2925. /* Length of the colorburst */
  2926. # define TV_HBURST_LEN_SHIFT 0
  2927. # define TV_HBURST_LEN_MASK 0x0001fff
  2928. #define TV_H_CTL_3 0x68038
  2929. /* End of hblank, measured in pixels minus one from start of hsync */
  2930. # define TV_HBLANK_END_SHIFT 16
  2931. # define TV_HBLANK_END_MASK 0x1fff0000
  2932. /* Start of hblank, measured in pixels minus one from start of hsync */
  2933. # define TV_HBLANK_START_SHIFT 0
  2934. # define TV_HBLANK_START_MASK 0x0001fff
  2935. #define TV_V_CTL_1 0x6803c
  2936. /* XXX */
  2937. # define TV_NBR_END_SHIFT 16
  2938. # define TV_NBR_END_MASK 0x07ff0000
  2939. /* XXX */
  2940. # define TV_VI_END_F1_SHIFT 8
  2941. # define TV_VI_END_F1_MASK 0x00003f00
  2942. /* XXX */
  2943. # define TV_VI_END_F2_SHIFT 0
  2944. # define TV_VI_END_F2_MASK 0x0000003f
  2945. #define TV_V_CTL_2 0x68040
  2946. /* Length of vsync, in half lines */
  2947. # define TV_VSYNC_LEN_MASK 0x07ff0000
  2948. # define TV_VSYNC_LEN_SHIFT 16
  2949. /* Offset of the start of vsync in field 1, measured in one less than the
  2950. * number of half lines.
  2951. */
  2952. # define TV_VSYNC_START_F1_MASK 0x00007f00
  2953. # define TV_VSYNC_START_F1_SHIFT 8
  2954. /*
  2955. * Offset of the start of vsync in field 2, measured in one less than the
  2956. * number of half lines.
  2957. */
  2958. # define TV_VSYNC_START_F2_MASK 0x0000007f
  2959. # define TV_VSYNC_START_F2_SHIFT 0
  2960. #define TV_V_CTL_3 0x68044
  2961. /* Enables generation of the equalization signal */
  2962. # define TV_EQUAL_ENA (1 << 31)
  2963. /* Length of vsync, in half lines */
  2964. # define TV_VEQ_LEN_MASK 0x007f0000
  2965. # define TV_VEQ_LEN_SHIFT 16
  2966. /* Offset of the start of equalization in field 1, measured in one less than
  2967. * the number of half lines.
  2968. */
  2969. # define TV_VEQ_START_F1_MASK 0x0007f00
  2970. # define TV_VEQ_START_F1_SHIFT 8
  2971. /*
  2972. * Offset of the start of equalization in field 2, measured in one less than
  2973. * the number of half lines.
  2974. */
  2975. # define TV_VEQ_START_F2_MASK 0x000007f
  2976. # define TV_VEQ_START_F2_SHIFT 0
  2977. #define TV_V_CTL_4 0x68048
  2978. /*
  2979. * Offset to start of vertical colorburst, measured in one less than the
  2980. * number of lines from vertical start.
  2981. */
  2982. # define TV_VBURST_START_F1_MASK 0x003f0000
  2983. # define TV_VBURST_START_F1_SHIFT 16
  2984. /*
  2985. * Offset to the end of vertical colorburst, measured in one less than the
  2986. * number of lines from the start of NBR.
  2987. */
  2988. # define TV_VBURST_END_F1_MASK 0x000000ff
  2989. # define TV_VBURST_END_F1_SHIFT 0
  2990. #define TV_V_CTL_5 0x6804c
  2991. /*
  2992. * Offset to start of vertical colorburst, measured in one less than the
  2993. * number of lines from vertical start.
  2994. */
  2995. # define TV_VBURST_START_F2_MASK 0x003f0000
  2996. # define TV_VBURST_START_F2_SHIFT 16
  2997. /*
  2998. * Offset to the end of vertical colorburst, measured in one less than the
  2999. * number of lines from the start of NBR.
  3000. */
  3001. # define TV_VBURST_END_F2_MASK 0x000000ff
  3002. # define TV_VBURST_END_F2_SHIFT 0
  3003. #define TV_V_CTL_6 0x68050
  3004. /*
  3005. * Offset to start of vertical colorburst, measured in one less than the
  3006. * number of lines from vertical start.
  3007. */
  3008. # define TV_VBURST_START_F3_MASK 0x003f0000
  3009. # define TV_VBURST_START_F3_SHIFT 16
  3010. /*
  3011. * Offset to the end of vertical colorburst, measured in one less than the
  3012. * number of lines from the start of NBR.
  3013. */
  3014. # define TV_VBURST_END_F3_MASK 0x000000ff
  3015. # define TV_VBURST_END_F3_SHIFT 0
  3016. #define TV_V_CTL_7 0x68054
  3017. /*
  3018. * Offset to start of vertical colorburst, measured in one less than the
  3019. * number of lines from vertical start.
  3020. */
  3021. # define TV_VBURST_START_F4_MASK 0x003f0000
  3022. # define TV_VBURST_START_F4_SHIFT 16
  3023. /*
  3024. * Offset to the end of vertical colorburst, measured in one less than the
  3025. * number of lines from the start of NBR.
  3026. */
  3027. # define TV_VBURST_END_F4_MASK 0x000000ff
  3028. # define TV_VBURST_END_F4_SHIFT 0
  3029. #define TV_SC_CTL_1 0x68060
  3030. /* Turns on the first subcarrier phase generation DDA */
  3031. # define TV_SC_DDA1_EN (1 << 31)
  3032. /* Turns on the first subcarrier phase generation DDA */
  3033. # define TV_SC_DDA2_EN (1 << 30)
  3034. /* Turns on the first subcarrier phase generation DDA */
  3035. # define TV_SC_DDA3_EN (1 << 29)
  3036. /* Sets the subcarrier DDA to reset frequency every other field */
  3037. # define TV_SC_RESET_EVERY_2 (0 << 24)
  3038. /* Sets the subcarrier DDA to reset frequency every fourth field */
  3039. # define TV_SC_RESET_EVERY_4 (1 << 24)
  3040. /* Sets the subcarrier DDA to reset frequency every eighth field */
  3041. # define TV_SC_RESET_EVERY_8 (2 << 24)
  3042. /* Sets the subcarrier DDA to never reset the frequency */
  3043. # define TV_SC_RESET_NEVER (3 << 24)
  3044. /* Sets the peak amplitude of the colorburst.*/
  3045. # define TV_BURST_LEVEL_MASK 0x00ff0000
  3046. # define TV_BURST_LEVEL_SHIFT 16
  3047. /* Sets the increment of the first subcarrier phase generation DDA */
  3048. # define TV_SCDDA1_INC_MASK 0x00000fff
  3049. # define TV_SCDDA1_INC_SHIFT 0
  3050. #define TV_SC_CTL_2 0x68064
  3051. /* Sets the rollover for the second subcarrier phase generation DDA */
  3052. # define TV_SCDDA2_SIZE_MASK 0x7fff0000
  3053. # define TV_SCDDA2_SIZE_SHIFT 16
  3054. /* Sets the increent of the second subcarrier phase generation DDA */
  3055. # define TV_SCDDA2_INC_MASK 0x00007fff
  3056. # define TV_SCDDA2_INC_SHIFT 0
  3057. #define TV_SC_CTL_3 0x68068
  3058. /* Sets the rollover for the third subcarrier phase generation DDA */
  3059. # define TV_SCDDA3_SIZE_MASK 0x7fff0000
  3060. # define TV_SCDDA3_SIZE_SHIFT 16
  3061. /* Sets the increent of the third subcarrier phase generation DDA */
  3062. # define TV_SCDDA3_INC_MASK 0x00007fff
  3063. # define TV_SCDDA3_INC_SHIFT 0
  3064. #define TV_WIN_POS 0x68070
  3065. /* X coordinate of the display from the start of horizontal active */
  3066. # define TV_XPOS_MASK 0x1fff0000
  3067. # define TV_XPOS_SHIFT 16
  3068. /* Y coordinate of the display from the start of vertical active (NBR) */
  3069. # define TV_YPOS_MASK 0x00000fff
  3070. # define TV_YPOS_SHIFT 0
  3071. #define TV_WIN_SIZE 0x68074
  3072. /* Horizontal size of the display window, measured in pixels*/
  3073. # define TV_XSIZE_MASK 0x1fff0000
  3074. # define TV_XSIZE_SHIFT 16
  3075. /*
  3076. * Vertical size of the display window, measured in pixels.
  3077. *
  3078. * Must be even for interlaced modes.
  3079. */
  3080. # define TV_YSIZE_MASK 0x00000fff
  3081. # define TV_YSIZE_SHIFT 0
  3082. #define TV_FILTER_CTL_1 0x68080
  3083. /*
  3084. * Enables automatic scaling calculation.
  3085. *
  3086. * If set, the rest of the registers are ignored, and the calculated values can
  3087. * be read back from the register.
  3088. */
  3089. # define TV_AUTO_SCALE (1 << 31)
  3090. /*
  3091. * Disables the vertical filter.
  3092. *
  3093. * This is required on modes more than 1024 pixels wide */
  3094. # define TV_V_FILTER_BYPASS (1 << 29)
  3095. /* Enables adaptive vertical filtering */
  3096. # define TV_VADAPT (1 << 28)
  3097. # define TV_VADAPT_MODE_MASK (3 << 26)
  3098. /* Selects the least adaptive vertical filtering mode */
  3099. # define TV_VADAPT_MODE_LEAST (0 << 26)
  3100. /* Selects the moderately adaptive vertical filtering mode */
  3101. # define TV_VADAPT_MODE_MODERATE (1 << 26)
  3102. /* Selects the most adaptive vertical filtering mode */
  3103. # define TV_VADAPT_MODE_MOST (3 << 26)
  3104. /*
  3105. * Sets the horizontal scaling factor.
  3106. *
  3107. * This should be the fractional part of the horizontal scaling factor divided
  3108. * by the oversampling rate. TV_HSCALE should be less than 1, and set to:
  3109. *
  3110. * (src width - 1) / ((oversample * dest width) - 1)
  3111. */
  3112. # define TV_HSCALE_FRAC_MASK 0x00003fff
  3113. # define TV_HSCALE_FRAC_SHIFT 0
  3114. #define TV_FILTER_CTL_2 0x68084
  3115. /*
  3116. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3117. *
  3118. * TV_VSCALE should be (src height - 1) / ((interlace * dest height) - 1)
  3119. */
  3120. # define TV_VSCALE_INT_MASK 0x00038000
  3121. # define TV_VSCALE_INT_SHIFT 15
  3122. /*
  3123. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3124. *
  3125. * \sa TV_VSCALE_INT_MASK
  3126. */
  3127. # define TV_VSCALE_FRAC_MASK 0x00007fff
  3128. # define TV_VSCALE_FRAC_SHIFT 0
  3129. #define TV_FILTER_CTL_3 0x68088
  3130. /*
  3131. * Sets the integer part of the 3.15 fixed-point vertical scaling factor.
  3132. *
  3133. * TV_VSCALE should be (src height - 1) / (1/4 * (dest height - 1))
  3134. *
  3135. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3136. */
  3137. # define TV_VSCALE_IP_INT_MASK 0x00038000
  3138. # define TV_VSCALE_IP_INT_SHIFT 15
  3139. /*
  3140. * Sets the fractional part of the 3.15 fixed-point vertical scaling factor.
  3141. *
  3142. * For progressive modes, TV_VSCALE_IP_INT should be set to zeroes.
  3143. *
  3144. * \sa TV_VSCALE_IP_INT_MASK
  3145. */
  3146. # define TV_VSCALE_IP_FRAC_MASK 0x00007fff
  3147. # define TV_VSCALE_IP_FRAC_SHIFT 0
  3148. #define TV_CC_CONTROL 0x68090
  3149. # define TV_CC_ENABLE (1 << 31)
  3150. /*
  3151. * Specifies which field to send the CC data in.
  3152. *
  3153. * CC data is usually sent in field 0.
  3154. */
  3155. # define TV_CC_FID_MASK (1 << 27)
  3156. # define TV_CC_FID_SHIFT 27
  3157. /* Sets the horizontal position of the CC data. Usually 135. */
  3158. # define TV_CC_HOFF_MASK 0x03ff0000
  3159. # define TV_CC_HOFF_SHIFT 16
  3160. /* Sets the vertical position of the CC data. Usually 21 */
  3161. # define TV_CC_LINE_MASK 0x0000003f
  3162. # define TV_CC_LINE_SHIFT 0
  3163. #define TV_CC_DATA 0x68094
  3164. # define TV_CC_RDY (1 << 31)
  3165. /* Second word of CC data to be transmitted. */
  3166. # define TV_CC_DATA_2_MASK 0x007f0000
  3167. # define TV_CC_DATA_2_SHIFT 16
  3168. /* First word of CC data to be transmitted. */
  3169. # define TV_CC_DATA_1_MASK 0x0000007f
  3170. # define TV_CC_DATA_1_SHIFT 0
  3171. #define TV_H_LUMA_0 0x68100
  3172. #define TV_H_LUMA_59 0x681ec
  3173. #define TV_H_CHROMA_0 0x68200
  3174. #define TV_H_CHROMA_59 0x682ec
  3175. #define TV_V_LUMA_0 0x68300
  3176. #define TV_V_LUMA_42 0x683a8
  3177. #define TV_V_CHROMA_0 0x68400
  3178. #define TV_V_CHROMA_42 0x684a8
  3179. /* Display Port */
  3180. #define DP_A 0x64000 /* eDP */
  3181. #define DP_B 0x64100
  3182. #define DP_C 0x64200
  3183. #define DP_D 0x64300
  3184. #define DP_PORT_EN (1 << 31)
  3185. #define DP_PIPEB_SELECT (1 << 30)
  3186. #define DP_PIPE_MASK (1 << 30)
  3187. #define DP_PIPE_SELECT_CHV(pipe) ((pipe) << 16)
  3188. #define DP_PIPE_MASK_CHV (3 << 16)
  3189. /* Link training mode - select a suitable mode for each stage */
  3190. #define DP_LINK_TRAIN_PAT_1 (0 << 28)
  3191. #define DP_LINK_TRAIN_PAT_2 (1 << 28)
  3192. #define DP_LINK_TRAIN_PAT_IDLE (2 << 28)
  3193. #define DP_LINK_TRAIN_OFF (3 << 28)
  3194. #define DP_LINK_TRAIN_MASK (3 << 28)
  3195. #define DP_LINK_TRAIN_SHIFT 28
  3196. /* CPT Link training mode */
  3197. #define DP_LINK_TRAIN_PAT_1_CPT (0 << 8)
  3198. #define DP_LINK_TRAIN_PAT_2_CPT (1 << 8)
  3199. #define DP_LINK_TRAIN_PAT_IDLE_CPT (2 << 8)
  3200. #define DP_LINK_TRAIN_OFF_CPT (3 << 8)
  3201. #define DP_LINK_TRAIN_MASK_CPT (7 << 8)
  3202. #define DP_LINK_TRAIN_SHIFT_CPT 8
  3203. /* Signal voltages. These are mostly controlled by the other end */
  3204. #define DP_VOLTAGE_0_4 (0 << 25)
  3205. #define DP_VOLTAGE_0_6 (1 << 25)
  3206. #define DP_VOLTAGE_0_8 (2 << 25)
  3207. #define DP_VOLTAGE_1_2 (3 << 25)
  3208. #define DP_VOLTAGE_MASK (7 << 25)
  3209. #define DP_VOLTAGE_SHIFT 25
  3210. /* Signal pre-emphasis levels, like voltages, the other end tells us what
  3211. * they want
  3212. */
  3213. #define DP_PRE_EMPHASIS_0 (0 << 22)
  3214. #define DP_PRE_EMPHASIS_3_5 (1 << 22)
  3215. #define DP_PRE_EMPHASIS_6 (2 << 22)
  3216. #define DP_PRE_EMPHASIS_9_5 (3 << 22)
  3217. #define DP_PRE_EMPHASIS_MASK (7 << 22)
  3218. #define DP_PRE_EMPHASIS_SHIFT 22
  3219. /* How many wires to use. I guess 3 was too hard */
  3220. #define DP_PORT_WIDTH(width) (((width) - 1) << 19)
  3221. #define DP_PORT_WIDTH_MASK (7 << 19)
  3222. /* Mystic DPCD version 1.1 special mode */
  3223. #define DP_ENHANCED_FRAMING (1 << 18)
  3224. /* eDP */
  3225. #define DP_PLL_FREQ_270MHZ (0 << 16)
  3226. #define DP_PLL_FREQ_160MHZ (1 << 16)
  3227. #define DP_PLL_FREQ_MASK (3 << 16)
  3228. /* locked once port is enabled */
  3229. #define DP_PORT_REVERSAL (1 << 15)
  3230. /* eDP */
  3231. #define DP_PLL_ENABLE (1 << 14)
  3232. /* sends the clock on lane 15 of the PEG for debug */
  3233. #define DP_CLOCK_OUTPUT_ENABLE (1 << 13)
  3234. #define DP_SCRAMBLING_DISABLE (1 << 12)
  3235. #define DP_SCRAMBLING_DISABLE_IRONLAKE (1 << 7)
  3236. /* limit RGB values to avoid confusing TVs */
  3237. #define DP_COLOR_RANGE_16_235 (1 << 8)
  3238. /* Turn on the audio link */
  3239. #define DP_AUDIO_OUTPUT_ENABLE (1 << 6)
  3240. /* vs and hs sync polarity */
  3241. #define DP_SYNC_VS_HIGH (1 << 4)
  3242. #define DP_SYNC_HS_HIGH (1 << 3)
  3243. /* A fantasy */
  3244. #define DP_DETECTED (1 << 2)
  3245. /* The aux channel provides a way to talk to the
  3246. * signal sink for DDC etc. Max packet size supported
  3247. * is 20 bytes in each direction, hence the 5 fixed
  3248. * data registers
  3249. */
  3250. #define DPA_AUX_CH_CTL 0x64010
  3251. #define DPA_AUX_CH_DATA1 0x64014
  3252. #define DPA_AUX_CH_DATA2 0x64018
  3253. #define DPA_AUX_CH_DATA3 0x6401c
  3254. #define DPA_AUX_CH_DATA4 0x64020
  3255. #define DPA_AUX_CH_DATA5 0x64024
  3256. #define DPB_AUX_CH_CTL 0x64110
  3257. #define DPB_AUX_CH_DATA1 0x64114
  3258. #define DPB_AUX_CH_DATA2 0x64118
  3259. #define DPB_AUX_CH_DATA3 0x6411c
  3260. #define DPB_AUX_CH_DATA4 0x64120
  3261. #define DPB_AUX_CH_DATA5 0x64124
  3262. #define DPC_AUX_CH_CTL 0x64210
  3263. #define DPC_AUX_CH_DATA1 0x64214
  3264. #define DPC_AUX_CH_DATA2 0x64218
  3265. #define DPC_AUX_CH_DATA3 0x6421c
  3266. #define DPC_AUX_CH_DATA4 0x64220
  3267. #define DPC_AUX_CH_DATA5 0x64224
  3268. #define DPD_AUX_CH_CTL 0x64310
  3269. #define DPD_AUX_CH_DATA1 0x64314
  3270. #define DPD_AUX_CH_DATA2 0x64318
  3271. #define DPD_AUX_CH_DATA3 0x6431c
  3272. #define DPD_AUX_CH_DATA4 0x64320
  3273. #define DPD_AUX_CH_DATA5 0x64324
  3274. #define DP_AUX_CH_CTL_SEND_BUSY (1 << 31)
  3275. #define DP_AUX_CH_CTL_DONE (1 << 30)
  3276. #define DP_AUX_CH_CTL_INTERRUPT (1 << 29)
  3277. #define DP_AUX_CH_CTL_TIME_OUT_ERROR (1 << 28)
  3278. #define DP_AUX_CH_CTL_TIME_OUT_400us (0 << 26)
  3279. #define DP_AUX_CH_CTL_TIME_OUT_600us (1 << 26)
  3280. #define DP_AUX_CH_CTL_TIME_OUT_800us (2 << 26)
  3281. #define DP_AUX_CH_CTL_TIME_OUT_1600us (3 << 26)
  3282. #define DP_AUX_CH_CTL_TIME_OUT_MASK (3 << 26)
  3283. #define DP_AUX_CH_CTL_RECEIVE_ERROR (1 << 25)
  3284. #define DP_AUX_CH_CTL_MESSAGE_SIZE_MASK (0x1f << 20)
  3285. #define DP_AUX_CH_CTL_MESSAGE_SIZE_SHIFT 20
  3286. #define DP_AUX_CH_CTL_PRECHARGE_2US_MASK (0xf << 16)
  3287. #define DP_AUX_CH_CTL_PRECHARGE_2US_SHIFT 16
  3288. #define DP_AUX_CH_CTL_AUX_AKSV_SELECT (1 << 15)
  3289. #define DP_AUX_CH_CTL_MANCHESTER_TEST (1 << 14)
  3290. #define DP_AUX_CH_CTL_SYNC_TEST (1 << 13)
  3291. #define DP_AUX_CH_CTL_DEGLITCH_TEST (1 << 12)
  3292. #define DP_AUX_CH_CTL_PRECHARGE_TEST (1 << 11)
  3293. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_MASK (0x7ff)
  3294. #define DP_AUX_CH_CTL_BIT_CLOCK_2X_SHIFT 0
  3295. /*
  3296. * Computing GMCH M and N values for the Display Port link
  3297. *
  3298. * GMCH M/N = dot clock * bytes per pixel / ls_clk * # of lanes
  3299. *
  3300. * ls_clk (we assume) is the DP link clock (1.62 or 2.7 GHz)
  3301. *
  3302. * The GMCH value is used internally
  3303. *
  3304. * bytes_per_pixel is the number of bytes coming out of the plane,
  3305. * which is after the LUTs, so we want the bytes for our color format.
  3306. * For our current usage, this is always 3, one byte for R, G and B.
  3307. */
  3308. #define _PIPEA_DATA_M_G4X 0x70050
  3309. #define _PIPEB_DATA_M_G4X 0x71050
  3310. /* Transfer unit size for display port - 1, default is 0x3f (for TU size 64) */
  3311. #define TU_SIZE(x) (((x)-1) << 25) /* default size 64 */
  3312. #define TU_SIZE_SHIFT 25
  3313. #define TU_SIZE_MASK (0x3f << 25)
  3314. #define DATA_LINK_M_N_MASK (0xffffff)
  3315. #define DATA_LINK_N_MAX (0x800000)
  3316. #define _PIPEA_DATA_N_G4X 0x70054
  3317. #define _PIPEB_DATA_N_G4X 0x71054
  3318. #define PIPE_GMCH_DATA_N_MASK (0xffffff)
  3319. /*
  3320. * Computing Link M and N values for the Display Port link
  3321. *
  3322. * Link M / N = pixel_clock / ls_clk
  3323. *
  3324. * (the DP spec calls pixel_clock the 'strm_clk')
  3325. *
  3326. * The Link value is transmitted in the Main Stream
  3327. * Attributes and VB-ID.
  3328. */
  3329. #define _PIPEA_LINK_M_G4X 0x70060
  3330. #define _PIPEB_LINK_M_G4X 0x71060
  3331. #define PIPEA_DP_LINK_M_MASK (0xffffff)
  3332. #define _PIPEA_LINK_N_G4X 0x70064
  3333. #define _PIPEB_LINK_N_G4X 0x71064
  3334. #define PIPEA_DP_LINK_N_MASK (0xffffff)
  3335. #define PIPE_DATA_M_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_M_G4X, _PIPEB_DATA_M_G4X)
  3336. #define PIPE_DATA_N_G4X(pipe) _PIPE(pipe, _PIPEA_DATA_N_G4X, _PIPEB_DATA_N_G4X)
  3337. #define PIPE_LINK_M_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_M_G4X, _PIPEB_LINK_M_G4X)
  3338. #define PIPE_LINK_N_G4X(pipe) _PIPE(pipe, _PIPEA_LINK_N_G4X, _PIPEB_LINK_N_G4X)
  3339. /* Display & cursor control */
  3340. /* Pipe A */
  3341. #define _PIPEADSL 0x70000
  3342. #define DSL_LINEMASK_GEN2 0x00000fff
  3343. #define DSL_LINEMASK_GEN3 0x00001fff
  3344. #define _PIPEACONF 0x70008
  3345. #define PIPECONF_ENABLE (1<<31)
  3346. #define PIPECONF_DISABLE 0
  3347. #define PIPECONF_DOUBLE_WIDE (1<<30)
  3348. #define I965_PIPECONF_ACTIVE (1<<30)
  3349. #define PIPECONF_DSI_PLL_LOCKED (1<<29) /* vlv & pipe A only */
  3350. #define PIPECONF_FRAME_START_DELAY_MASK (3<<27)
  3351. #define PIPECONF_SINGLE_WIDE 0
  3352. #define PIPECONF_PIPE_UNLOCKED 0
  3353. #define PIPECONF_PIPE_LOCKED (1<<25)
  3354. #define PIPECONF_PALETTE 0
  3355. #define PIPECONF_GAMMA (1<<24)
  3356. #define PIPECONF_FORCE_BORDER (1<<25)
  3357. #define PIPECONF_INTERLACE_MASK (7 << 21)
  3358. #define PIPECONF_INTERLACE_MASK_HSW (3 << 21)
  3359. /* Note that pre-gen3 does not support interlaced display directly. Panel
  3360. * fitting must be disabled on pre-ilk for interlaced. */
  3361. #define PIPECONF_PROGRESSIVE (0 << 21)
  3362. #define PIPECONF_INTERLACE_W_SYNC_SHIFT_PANEL (4 << 21) /* gen4 only */
  3363. #define PIPECONF_INTERLACE_W_SYNC_SHIFT (5 << 21) /* gen4 only */
  3364. #define PIPECONF_INTERLACE_W_FIELD_INDICATION (6 << 21)
  3365. #define PIPECONF_INTERLACE_FIELD_0_ONLY (7 << 21) /* gen3 only */
  3366. /* Ironlake and later have a complete new set of values for interlaced. PFIT
  3367. * means panel fitter required, PF means progressive fetch, DBL means power
  3368. * saving pixel doubling. */
  3369. #define PIPECONF_PFIT_PF_INTERLACED_ILK (1 << 21)
  3370. #define PIPECONF_INTERLACED_ILK (3 << 21)
  3371. #define PIPECONF_INTERLACED_DBL_ILK (4 << 21) /* ilk/snb only */
  3372. #define PIPECONF_PFIT_PF_INTERLACED_DBL_ILK (5 << 21) /* ilk/snb only */
  3373. #define PIPECONF_INTERLACE_MODE_MASK (7 << 21)
  3374. #define PIPECONF_EDP_RR_MODE_SWITCH (1 << 20)
  3375. #define PIPECONF_CXSR_DOWNCLOCK (1<<16)
  3376. #define PIPECONF_COLOR_RANGE_SELECT (1 << 13)
  3377. #define PIPECONF_BPC_MASK (0x7 << 5)
  3378. #define PIPECONF_8BPC (0<<5)
  3379. #define PIPECONF_10BPC (1<<5)
  3380. #define PIPECONF_6BPC (2<<5)
  3381. #define PIPECONF_12BPC (3<<5)
  3382. #define PIPECONF_DITHER_EN (1<<4)
  3383. #define PIPECONF_DITHER_TYPE_MASK (0x0000000c)
  3384. #define PIPECONF_DITHER_TYPE_SP (0<<2)
  3385. #define PIPECONF_DITHER_TYPE_ST1 (1<<2)
  3386. #define PIPECONF_DITHER_TYPE_ST2 (2<<2)
  3387. #define PIPECONF_DITHER_TYPE_TEMP (3<<2)
  3388. #define _PIPEASTAT 0x70024
  3389. #define PIPE_FIFO_UNDERRUN_STATUS (1UL<<31)
  3390. #define SPRITE1_FLIP_DONE_INT_EN_VLV (1UL<<30)
  3391. #define PIPE_CRC_ERROR_ENABLE (1UL<<29)
  3392. #define PIPE_CRC_DONE_ENABLE (1UL<<28)
  3393. #define PERF_COUNTER2_INTERRUPT_EN (1UL<<27)
  3394. #define PIPE_GMBUS_EVENT_ENABLE (1UL<<27)
  3395. #define PLANE_FLIP_DONE_INT_EN_VLV (1UL<<26)
  3396. #define PIPE_HOTPLUG_INTERRUPT_ENABLE (1UL<<26)
  3397. #define PIPE_VSYNC_INTERRUPT_ENABLE (1UL<<25)
  3398. #define PIPE_DISPLAY_LINE_COMPARE_ENABLE (1UL<<24)
  3399. #define PIPE_DPST_EVENT_ENABLE (1UL<<23)
  3400. #define SPRITE0_FLIP_DONE_INT_EN_VLV (1UL<<22)
  3401. #define PIPE_LEGACY_BLC_EVENT_ENABLE (1UL<<22)
  3402. #define PIPE_ODD_FIELD_INTERRUPT_ENABLE (1UL<<21)
  3403. #define PIPE_EVEN_FIELD_INTERRUPT_ENABLE (1UL<<20)
  3404. #define PIPE_B_PSR_INTERRUPT_ENABLE_VLV (1UL<<19)
  3405. #define PERF_COUNTER_INTERRUPT_EN (1UL<<19)
  3406. #define PIPE_HOTPLUG_TV_INTERRUPT_ENABLE (1UL<<18) /* pre-965 */
  3407. #define PIPE_START_VBLANK_INTERRUPT_ENABLE (1UL<<18) /* 965 or later */
  3408. #define PIPE_FRAMESTART_INTERRUPT_ENABLE (1UL<<17)
  3409. #define PIPE_VBLANK_INTERRUPT_ENABLE (1UL<<17)
  3410. #define PIPEA_HBLANK_INT_EN_VLV (1UL<<16)
  3411. #define PIPE_OVERLAY_UPDATED_ENABLE (1UL<<16)
  3412. #define SPRITE1_FLIP_DONE_INT_STATUS_VLV (1UL<<15)
  3413. #define SPRITE0_FLIP_DONE_INT_STATUS_VLV (1UL<<14)
  3414. #define PIPE_CRC_ERROR_INTERRUPT_STATUS (1UL<<13)
  3415. #define PIPE_CRC_DONE_INTERRUPT_STATUS (1UL<<12)
  3416. #define PERF_COUNTER2_INTERRUPT_STATUS (1UL<<11)
  3417. #define PIPE_GMBUS_INTERRUPT_STATUS (1UL<<11)
  3418. #define PLANE_FLIP_DONE_INT_STATUS_VLV (1UL<<10)
  3419. #define PIPE_HOTPLUG_INTERRUPT_STATUS (1UL<<10)
  3420. #define PIPE_VSYNC_INTERRUPT_STATUS (1UL<<9)
  3421. #define PIPE_DISPLAY_LINE_COMPARE_STATUS (1UL<<8)
  3422. #define PIPE_DPST_EVENT_STATUS (1UL<<7)
  3423. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  3424. #define PIPE_A_PSR_STATUS_VLV (1UL<<6)
  3425. #define PIPE_LEGACY_BLC_EVENT_STATUS (1UL<<6)
  3426. #define PIPE_ODD_FIELD_INTERRUPT_STATUS (1UL<<5)
  3427. #define PIPE_EVEN_FIELD_INTERRUPT_STATUS (1UL<<4)
  3428. #define PIPE_B_PSR_STATUS_VLV (1UL<<3)
  3429. #define PERF_COUNTER_INTERRUPT_STATUS (1UL<<3)
  3430. #define PIPE_HOTPLUG_TV_INTERRUPT_STATUS (1UL<<2) /* pre-965 */
  3431. #define PIPE_START_VBLANK_INTERRUPT_STATUS (1UL<<2) /* 965 or later */
  3432. #define PIPE_FRAMESTART_INTERRUPT_STATUS (1UL<<1)
  3433. #define PIPE_VBLANK_INTERRUPT_STATUS (1UL<<1)
  3434. #define PIPE_HBLANK_INT_STATUS (1UL<<0)
  3435. #define PIPE_OVERLAY_UPDATED_STATUS (1UL<<0)
  3436. #define PIPESTAT_INT_ENABLE_MASK 0x7fff0000
  3437. #define PIPESTAT_INT_STATUS_MASK 0x0000ffff
  3438. #define PIPE_A_OFFSET 0x70000
  3439. #define PIPE_B_OFFSET 0x71000
  3440. #define PIPE_C_OFFSET 0x72000
  3441. #define CHV_PIPE_C_OFFSET 0x74000
  3442. /*
  3443. * There's actually no pipe EDP. Some pipe registers have
  3444. * simply shifted from the pipe to the transcoder, while
  3445. * keeping their original offset. Thus we need PIPE_EDP_OFFSET
  3446. * to access such registers in transcoder EDP.
  3447. */
  3448. #define PIPE_EDP_OFFSET 0x7f000
  3449. #define _PIPE2(pipe, reg) (dev_priv->info.pipe_offsets[pipe] - \
  3450. dev_priv->info.pipe_offsets[PIPE_A] + (reg) + \
  3451. dev_priv->info.display_mmio_offset)
  3452. #define PIPECONF(pipe) _PIPE2(pipe, _PIPEACONF)
  3453. #define PIPEDSL(pipe) _PIPE2(pipe, _PIPEADSL)
  3454. #define PIPEFRAME(pipe) _PIPE2(pipe, _PIPEAFRAMEHIGH)
  3455. #define PIPEFRAMEPIXEL(pipe) _PIPE2(pipe, _PIPEAFRAMEPIXEL)
  3456. #define PIPESTAT(pipe) _PIPE2(pipe, _PIPEASTAT)
  3457. #define _PIPE_MISC_A 0x70030
  3458. #define _PIPE_MISC_B 0x71030
  3459. #define PIPEMISC_DITHER_BPC_MASK (7<<5)
  3460. #define PIPEMISC_DITHER_8_BPC (0<<5)
  3461. #define PIPEMISC_DITHER_10_BPC (1<<5)
  3462. #define PIPEMISC_DITHER_6_BPC (2<<5)
  3463. #define PIPEMISC_DITHER_12_BPC (3<<5)
  3464. #define PIPEMISC_DITHER_ENABLE (1<<4)
  3465. #define PIPEMISC_DITHER_TYPE_MASK (3<<2)
  3466. #define PIPEMISC_DITHER_TYPE_SP (0<<2)
  3467. #define PIPEMISC(pipe) _PIPE2(pipe, _PIPE_MISC_A)
  3468. #define VLV_DPFLIPSTAT (VLV_DISPLAY_BASE + 0x70028)
  3469. #define PIPEB_LINE_COMPARE_INT_EN (1<<29)
  3470. #define PIPEB_HLINE_INT_EN (1<<28)
  3471. #define PIPEB_VBLANK_INT_EN (1<<27)
  3472. #define SPRITED_FLIP_DONE_INT_EN (1<<26)
  3473. #define SPRITEC_FLIP_DONE_INT_EN (1<<25)
  3474. #define PLANEB_FLIP_DONE_INT_EN (1<<24)
  3475. #define PIPE_PSR_INT_EN (1<<22)
  3476. #define PIPEA_LINE_COMPARE_INT_EN (1<<21)
  3477. #define PIPEA_HLINE_INT_EN (1<<20)
  3478. #define PIPEA_VBLANK_INT_EN (1<<19)
  3479. #define SPRITEB_FLIP_DONE_INT_EN (1<<18)
  3480. #define SPRITEA_FLIP_DONE_INT_EN (1<<17)
  3481. #define PLANEA_FLIPDONE_INT_EN (1<<16)
  3482. #define PIPEC_LINE_COMPARE_INT_EN (1<<13)
  3483. #define PIPEC_HLINE_INT_EN (1<<12)
  3484. #define PIPEC_VBLANK_INT_EN (1<<11)
  3485. #define SPRITEF_FLIPDONE_INT_EN (1<<10)
  3486. #define SPRITEE_FLIPDONE_INT_EN (1<<9)
  3487. #define PLANEC_FLIPDONE_INT_EN (1<<8)
  3488. #define DPINVGTT (VLV_DISPLAY_BASE + 0x7002c) /* VLV/CHV only */
  3489. #define SPRITEF_INVALID_GTT_INT_EN (1<<27)
  3490. #define SPRITEE_INVALID_GTT_INT_EN (1<<26)
  3491. #define PLANEC_INVALID_GTT_INT_EN (1<<25)
  3492. #define CURSORC_INVALID_GTT_INT_EN (1<<24)
  3493. #define CURSORB_INVALID_GTT_INT_EN (1<<23)
  3494. #define CURSORA_INVALID_GTT_INT_EN (1<<22)
  3495. #define SPRITED_INVALID_GTT_INT_EN (1<<21)
  3496. #define SPRITEC_INVALID_GTT_INT_EN (1<<20)
  3497. #define PLANEB_INVALID_GTT_INT_EN (1<<19)
  3498. #define SPRITEB_INVALID_GTT_INT_EN (1<<18)
  3499. #define SPRITEA_INVALID_GTT_INT_EN (1<<17)
  3500. #define PLANEA_INVALID_GTT_INT_EN (1<<16)
  3501. #define DPINVGTT_EN_MASK 0xff0000
  3502. #define DPINVGTT_EN_MASK_CHV 0xfff0000
  3503. #define SPRITEF_INVALID_GTT_STATUS (1<<11)
  3504. #define SPRITEE_INVALID_GTT_STATUS (1<<10)
  3505. #define PLANEC_INVALID_GTT_STATUS (1<<9)
  3506. #define CURSORC_INVALID_GTT_STATUS (1<<8)
  3507. #define CURSORB_INVALID_GTT_STATUS (1<<7)
  3508. #define CURSORA_INVALID_GTT_STATUS (1<<6)
  3509. #define SPRITED_INVALID_GTT_STATUS (1<<5)
  3510. #define SPRITEC_INVALID_GTT_STATUS (1<<4)
  3511. #define PLANEB_INVALID_GTT_STATUS (1<<3)
  3512. #define SPRITEB_INVALID_GTT_STATUS (1<<2)
  3513. #define SPRITEA_INVALID_GTT_STATUS (1<<1)
  3514. #define PLANEA_INVALID_GTT_STATUS (1<<0)
  3515. #define DPINVGTT_STATUS_MASK 0xff
  3516. #define DPINVGTT_STATUS_MASK_CHV 0xfff
  3517. #define DSPARB 0x70030
  3518. #define DSPARB_CSTART_MASK (0x7f << 7)
  3519. #define DSPARB_CSTART_SHIFT 7
  3520. #define DSPARB_BSTART_MASK (0x7f)
  3521. #define DSPARB_BSTART_SHIFT 0
  3522. #define DSPARB_BEND_SHIFT 9 /* on 855 */
  3523. #define DSPARB_AEND_SHIFT 0
  3524. #define DSPFW1 (dev_priv->info.display_mmio_offset + 0x70034)
  3525. #define DSPFW_SR_SHIFT 23
  3526. #define DSPFW_SR_MASK (0x1ff<<23)
  3527. #define DSPFW_CURSORB_SHIFT 16
  3528. #define DSPFW_CURSORB_MASK (0x3f<<16)
  3529. #define DSPFW_PLANEB_SHIFT 8
  3530. #define DSPFW_PLANEB_MASK (0x7f<<8)
  3531. #define DSPFW_PLANEA_MASK (0x7f)
  3532. #define DSPFW2 (dev_priv->info.display_mmio_offset + 0x70038)
  3533. #define DSPFW_CURSORA_MASK 0x00003f00
  3534. #define DSPFW_CURSORA_SHIFT 8
  3535. #define DSPFW_PLANEC_MASK (0x7f)
  3536. #define DSPFW3 (dev_priv->info.display_mmio_offset + 0x7003c)
  3537. #define DSPFW_HPLL_SR_EN (1<<31)
  3538. #define DSPFW_CURSOR_SR_SHIFT 24
  3539. #define PINEVIEW_SELF_REFRESH_EN (1<<30)
  3540. #define DSPFW_CURSOR_SR_MASK (0x3f<<24)
  3541. #define DSPFW_HPLL_CURSOR_SHIFT 16
  3542. #define DSPFW_HPLL_CURSOR_MASK (0x3f<<16)
  3543. #define DSPFW_HPLL_SR_MASK (0x1ff)
  3544. #define DSPFW4 (dev_priv->info.display_mmio_offset + 0x70070)
  3545. #define DSPFW7 (dev_priv->info.display_mmio_offset + 0x7007c)
  3546. /* drain latency register values*/
  3547. #define DRAIN_LATENCY_PRECISION_32 32
  3548. #define DRAIN_LATENCY_PRECISION_64 64
  3549. #define VLV_DDL1 (VLV_DISPLAY_BASE + 0x70050)
  3550. #define DDL_CURSORA_PRECISION_64 (1<<31)
  3551. #define DDL_CURSORA_PRECISION_32 (0<<31)
  3552. #define DDL_CURSORA_SHIFT 24
  3553. #define DDL_SPRITEB_PRECISION_64 (1<<23)
  3554. #define DDL_SPRITEB_PRECISION_32 (0<<23)
  3555. #define DDL_SPRITEB_SHIFT 16
  3556. #define DDL_SPRITEA_PRECISION_64 (1<<15)
  3557. #define DDL_SPRITEA_PRECISION_32 (0<<15)
  3558. #define DDL_SPRITEA_SHIFT 8
  3559. #define DDL_PLANEA_PRECISION_64 (1<<7)
  3560. #define DDL_PLANEA_PRECISION_32 (0<<7)
  3561. #define DDL_PLANEA_SHIFT 0
  3562. #define VLV_DDL2 (VLV_DISPLAY_BASE + 0x70054)
  3563. #define DDL_CURSORB_PRECISION_64 (1<<31)
  3564. #define DDL_CURSORB_PRECISION_32 (0<<31)
  3565. #define DDL_CURSORB_SHIFT 24
  3566. #define DDL_SPRITED_PRECISION_64 (1<<23)
  3567. #define DDL_SPRITED_PRECISION_32 (0<<23)
  3568. #define DDL_SPRITED_SHIFT 16
  3569. #define DDL_SPRITEC_PRECISION_64 (1<<15)
  3570. #define DDL_SPRITEC_PRECISION_32 (0<<15)
  3571. #define DDL_SPRITEC_SHIFT 8
  3572. #define DDL_PLANEB_PRECISION_64 (1<<7)
  3573. #define DDL_PLANEB_PRECISION_32 (0<<7)
  3574. #define DDL_PLANEB_SHIFT 0
  3575. #define VLV_DDL3 (VLV_DISPLAY_BASE + 0x70058)
  3576. #define DDL_CURSORC_PRECISION_64 (1<<31)
  3577. #define DDL_CURSORC_PRECISION_32 (0<<31)
  3578. #define DDL_CURSORC_SHIFT 24
  3579. #define DDL_SPRITEF_PRECISION_64 (1<<23)
  3580. #define DDL_SPRITEF_PRECISION_32 (0<<23)
  3581. #define DDL_SPRITEF_SHIFT 16
  3582. #define DDL_SPRITEE_PRECISION_64 (1<<15)
  3583. #define DDL_SPRITEE_PRECISION_32 (0<<15)
  3584. #define DDL_SPRITEE_SHIFT 8
  3585. #define DDL_PLANEC_PRECISION_64 (1<<7)
  3586. #define DDL_PLANEC_PRECISION_32 (0<<7)
  3587. #define DDL_PLANEC_SHIFT 0
  3588. /* FIFO watermark sizes etc */
  3589. #define G4X_FIFO_LINE_SIZE 64
  3590. #define I915_FIFO_LINE_SIZE 64
  3591. #define I830_FIFO_LINE_SIZE 32
  3592. #define VALLEYVIEW_FIFO_SIZE 255
  3593. #define G4X_FIFO_SIZE 127
  3594. #define I965_FIFO_SIZE 512
  3595. #define I945_FIFO_SIZE 127
  3596. #define I915_FIFO_SIZE 95
  3597. #define I855GM_FIFO_SIZE 127 /* In cachelines */
  3598. #define I830_FIFO_SIZE 95
  3599. #define VALLEYVIEW_MAX_WM 0xff
  3600. #define G4X_MAX_WM 0x3f
  3601. #define I915_MAX_WM 0x3f
  3602. #define PINEVIEW_DISPLAY_FIFO 512 /* in 64byte unit */
  3603. #define PINEVIEW_FIFO_LINE_SIZE 64
  3604. #define PINEVIEW_MAX_WM 0x1ff
  3605. #define PINEVIEW_DFT_WM 0x3f
  3606. #define PINEVIEW_DFT_HPLLOFF_WM 0
  3607. #define PINEVIEW_GUARD_WM 10
  3608. #define PINEVIEW_CURSOR_FIFO 64
  3609. #define PINEVIEW_CURSOR_MAX_WM 0x3f
  3610. #define PINEVIEW_CURSOR_DFT_WM 0
  3611. #define PINEVIEW_CURSOR_GUARD_WM 5
  3612. #define VALLEYVIEW_CURSOR_MAX_WM 64
  3613. #define I965_CURSOR_FIFO 64
  3614. #define I965_CURSOR_MAX_WM 32
  3615. #define I965_CURSOR_DFT_WM 8
  3616. /* define the Watermark register on Ironlake */
  3617. #define WM0_PIPEA_ILK 0x45100
  3618. #define WM0_PIPE_PLANE_MASK (0xffff<<16)
  3619. #define WM0_PIPE_PLANE_SHIFT 16
  3620. #define WM0_PIPE_SPRITE_MASK (0xff<<8)
  3621. #define WM0_PIPE_SPRITE_SHIFT 8
  3622. #define WM0_PIPE_CURSOR_MASK (0xff)
  3623. #define WM0_PIPEB_ILK 0x45104
  3624. #define WM0_PIPEC_IVB 0x45200
  3625. #define WM1_LP_ILK 0x45108
  3626. #define WM1_LP_SR_EN (1<<31)
  3627. #define WM1_LP_LATENCY_SHIFT 24
  3628. #define WM1_LP_LATENCY_MASK (0x7f<<24)
  3629. #define WM1_LP_FBC_MASK (0xf<<20)
  3630. #define WM1_LP_FBC_SHIFT 20
  3631. #define WM1_LP_FBC_SHIFT_BDW 19
  3632. #define WM1_LP_SR_MASK (0x7ff<<8)
  3633. #define WM1_LP_SR_SHIFT 8
  3634. #define WM1_LP_CURSOR_MASK (0xff)
  3635. #define WM2_LP_ILK 0x4510c
  3636. #define WM2_LP_EN (1<<31)
  3637. #define WM3_LP_ILK 0x45110
  3638. #define WM3_LP_EN (1<<31)
  3639. #define WM1S_LP_ILK 0x45120
  3640. #define WM2S_LP_IVB 0x45124
  3641. #define WM3S_LP_IVB 0x45128
  3642. #define WM1S_LP_EN (1<<31)
  3643. #define HSW_WM_LP_VAL(lat, fbc, pri, cur) \
  3644. (WM3_LP_EN | ((lat) << WM1_LP_LATENCY_SHIFT) | \
  3645. ((fbc) << WM1_LP_FBC_SHIFT) | ((pri) << WM1_LP_SR_SHIFT) | (cur))
  3646. /* Memory latency timer register */
  3647. #define MLTR_ILK 0x11222
  3648. #define MLTR_WM1_SHIFT 0
  3649. #define MLTR_WM2_SHIFT 8
  3650. /* the unit of memory self-refresh latency time is 0.5us */
  3651. #define ILK_SRLT_MASK 0x3f
  3652. /* the address where we get all kinds of latency value */
  3653. #define SSKPD 0x5d10
  3654. #define SSKPD_WM_MASK 0x3f
  3655. #define SSKPD_WM0_SHIFT 0
  3656. #define SSKPD_WM1_SHIFT 8
  3657. #define SSKPD_WM2_SHIFT 16
  3658. #define SSKPD_WM3_SHIFT 24
  3659. /*
  3660. * The two pipe frame counter registers are not synchronized, so
  3661. * reading a stable value is somewhat tricky. The following code
  3662. * should work:
  3663. *
  3664. * do {
  3665. * high1 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3666. * PIPE_FRAME_HIGH_SHIFT;
  3667. * low1 = ((INREG(PIPEAFRAMEPIXEL) & PIPE_FRAME_LOW_MASK) >>
  3668. * PIPE_FRAME_LOW_SHIFT);
  3669. * high2 = ((INREG(PIPEAFRAMEHIGH) & PIPE_FRAME_HIGH_MASK) >>
  3670. * PIPE_FRAME_HIGH_SHIFT);
  3671. * } while (high1 != high2);
  3672. * frame = (high1 << 8) | low1;
  3673. */
  3674. #define _PIPEAFRAMEHIGH 0x70040
  3675. #define PIPE_FRAME_HIGH_MASK 0x0000ffff
  3676. #define PIPE_FRAME_HIGH_SHIFT 0
  3677. #define _PIPEAFRAMEPIXEL 0x70044
  3678. #define PIPE_FRAME_LOW_MASK 0xff000000
  3679. #define PIPE_FRAME_LOW_SHIFT 24
  3680. #define PIPE_PIXEL_MASK 0x00ffffff
  3681. #define PIPE_PIXEL_SHIFT 0
  3682. /* GM45+ just has to be different */
  3683. #define _PIPEA_FRMCOUNT_GM45 0x70040
  3684. #define _PIPEA_FLIPCOUNT_GM45 0x70044
  3685. #define PIPE_FRMCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FRMCOUNT_GM45)
  3686. #define PIPE_FLIPCOUNT_GM45(pipe) _PIPE2(pipe, _PIPEA_FLIPCOUNT_GM45)
  3687. /* Cursor A & B regs */
  3688. #define _CURACNTR 0x70080
  3689. /* Old style CUR*CNTR flags (desktop 8xx) */
  3690. #define CURSOR_ENABLE 0x80000000
  3691. #define CURSOR_GAMMA_ENABLE 0x40000000
  3692. #define CURSOR_STRIDE_MASK 0x30000000
  3693. #define CURSOR_PIPE_CSC_ENABLE (1<<24)
  3694. #define CURSOR_FORMAT_SHIFT 24
  3695. #define CURSOR_FORMAT_MASK (0x07 << CURSOR_FORMAT_SHIFT)
  3696. #define CURSOR_FORMAT_2C (0x00 << CURSOR_FORMAT_SHIFT)
  3697. #define CURSOR_FORMAT_3C (0x01 << CURSOR_FORMAT_SHIFT)
  3698. #define CURSOR_FORMAT_4C (0x02 << CURSOR_FORMAT_SHIFT)
  3699. #define CURSOR_FORMAT_ARGB (0x04 << CURSOR_FORMAT_SHIFT)
  3700. #define CURSOR_FORMAT_XRGB (0x05 << CURSOR_FORMAT_SHIFT)
  3701. /* New style CUR*CNTR flags */
  3702. #define CURSOR_MODE 0x27
  3703. #define CURSOR_MODE_DISABLE 0x00
  3704. #define CURSOR_MODE_128_32B_AX 0x02
  3705. #define CURSOR_MODE_256_32B_AX 0x03
  3706. #define CURSOR_MODE_64_32B_AX 0x07
  3707. #define CURSOR_MODE_128_ARGB_AX ((1 << 5) | CURSOR_MODE_128_32B_AX)
  3708. #define CURSOR_MODE_256_ARGB_AX ((1 << 5) | CURSOR_MODE_256_32B_AX)
  3709. #define CURSOR_MODE_64_ARGB_AX ((1 << 5) | CURSOR_MODE_64_32B_AX)
  3710. #define MCURSOR_PIPE_SELECT (1 << 28)
  3711. #define MCURSOR_PIPE_A 0x00
  3712. #define MCURSOR_PIPE_B (1 << 28)
  3713. #define MCURSOR_GAMMA_ENABLE (1 << 26)
  3714. #define CURSOR_TRICKLE_FEED_DISABLE (1 << 14)
  3715. #define _CURABASE 0x70084
  3716. #define _CURAPOS 0x70088
  3717. #define CURSOR_POS_MASK 0x007FF
  3718. #define CURSOR_POS_SIGN 0x8000
  3719. #define CURSOR_X_SHIFT 0
  3720. #define CURSOR_Y_SHIFT 16
  3721. #define CURSIZE 0x700a0
  3722. #define _CURBCNTR 0x700c0
  3723. #define _CURBBASE 0x700c4
  3724. #define _CURBPOS 0x700c8
  3725. #define _CURBCNTR_IVB 0x71080
  3726. #define _CURBBASE_IVB 0x71084
  3727. #define _CURBPOS_IVB 0x71088
  3728. #define _CURSOR2(pipe, reg) (dev_priv->info.cursor_offsets[(pipe)] - \
  3729. dev_priv->info.cursor_offsets[PIPE_A] + (reg) + \
  3730. dev_priv->info.display_mmio_offset)
  3731. #define CURCNTR(pipe) _CURSOR2(pipe, _CURACNTR)
  3732. #define CURBASE(pipe) _CURSOR2(pipe, _CURABASE)
  3733. #define CURPOS(pipe) _CURSOR2(pipe, _CURAPOS)
  3734. #define CURSOR_A_OFFSET 0x70080
  3735. #define CURSOR_B_OFFSET 0x700c0
  3736. #define CHV_CURSOR_C_OFFSET 0x700e0
  3737. #define IVB_CURSOR_B_OFFSET 0x71080
  3738. #define IVB_CURSOR_C_OFFSET 0x72080
  3739. /* Display A control */
  3740. #define _DSPACNTR 0x70180
  3741. #define DISPLAY_PLANE_ENABLE (1<<31)
  3742. #define DISPLAY_PLANE_DISABLE 0
  3743. #define DISPPLANE_GAMMA_ENABLE (1<<30)
  3744. #define DISPPLANE_GAMMA_DISABLE 0
  3745. #define DISPPLANE_PIXFORMAT_MASK (0xf<<26)
  3746. #define DISPPLANE_YUV422 (0x0<<26)
  3747. #define DISPPLANE_8BPP (0x2<<26)
  3748. #define DISPPLANE_BGRA555 (0x3<<26)
  3749. #define DISPPLANE_BGRX555 (0x4<<26)
  3750. #define DISPPLANE_BGRX565 (0x5<<26)
  3751. #define DISPPLANE_BGRX888 (0x6<<26)
  3752. #define DISPPLANE_BGRA888 (0x7<<26)
  3753. #define DISPPLANE_RGBX101010 (0x8<<26)
  3754. #define DISPPLANE_RGBA101010 (0x9<<26)
  3755. #define DISPPLANE_BGRX101010 (0xa<<26)
  3756. #define DISPPLANE_RGBX161616 (0xc<<26)
  3757. #define DISPPLANE_RGBX888 (0xe<<26)
  3758. #define DISPPLANE_RGBA888 (0xf<<26)
  3759. #define DISPPLANE_STEREO_ENABLE (1<<25)
  3760. #define DISPPLANE_STEREO_DISABLE 0
  3761. #define DISPPLANE_PIPE_CSC_ENABLE (1<<24)
  3762. #define DISPPLANE_SEL_PIPE_SHIFT 24
  3763. #define DISPPLANE_SEL_PIPE_MASK (3<<DISPPLANE_SEL_PIPE_SHIFT)
  3764. #define DISPPLANE_SEL_PIPE_A 0
  3765. #define DISPPLANE_SEL_PIPE_B (1<<DISPPLANE_SEL_PIPE_SHIFT)
  3766. #define DISPPLANE_SRC_KEY_ENABLE (1<<22)
  3767. #define DISPPLANE_SRC_KEY_DISABLE 0
  3768. #define DISPPLANE_LINE_DOUBLE (1<<20)
  3769. #define DISPPLANE_NO_LINE_DOUBLE 0
  3770. #define DISPPLANE_STEREO_POLARITY_FIRST 0
  3771. #define DISPPLANE_STEREO_POLARITY_SECOND (1<<18)
  3772. #define DISPPLANE_TRICKLE_FEED_DISABLE (1<<14) /* Ironlake */
  3773. #define DISPPLANE_TILED (1<<10)
  3774. #define _DSPAADDR 0x70184
  3775. #define _DSPASTRIDE 0x70188
  3776. #define _DSPAPOS 0x7018C /* reserved */
  3777. #define _DSPASIZE 0x70190
  3778. #define _DSPASURF 0x7019C /* 965+ only */
  3779. #define _DSPATILEOFF 0x701A4 /* 965+ only */
  3780. #define _DSPAOFFSET 0x701A4 /* HSW */
  3781. #define _DSPASURFLIVE 0x701AC
  3782. #define DSPCNTR(plane) _PIPE2(plane, _DSPACNTR)
  3783. #define DSPADDR(plane) _PIPE2(plane, _DSPAADDR)
  3784. #define DSPSTRIDE(plane) _PIPE2(plane, _DSPASTRIDE)
  3785. #define DSPPOS(plane) _PIPE2(plane, _DSPAPOS)
  3786. #define DSPSIZE(plane) _PIPE2(plane, _DSPASIZE)
  3787. #define DSPSURF(plane) _PIPE2(plane, _DSPASURF)
  3788. #define DSPTILEOFF(plane) _PIPE2(plane, _DSPATILEOFF)
  3789. #define DSPLINOFF(plane) DSPADDR(plane)
  3790. #define DSPOFFSET(plane) _PIPE2(plane, _DSPAOFFSET)
  3791. #define DSPSURFLIVE(plane) _PIPE2(plane, _DSPASURFLIVE)
  3792. /* Display/Sprite base address macros */
  3793. #define DISP_BASEADDR_MASK (0xfffff000)
  3794. #define I915_LO_DISPBASE(val) (val & ~DISP_BASEADDR_MASK)
  3795. #define I915_HI_DISPBASE(val) (val & DISP_BASEADDR_MASK)
  3796. /* VBIOS flags */
  3797. #define SWF00 (dev_priv->info.display_mmio_offset + 0x71410)
  3798. #define SWF01 (dev_priv->info.display_mmio_offset + 0x71414)
  3799. #define SWF02 (dev_priv->info.display_mmio_offset + 0x71418)
  3800. #define SWF03 (dev_priv->info.display_mmio_offset + 0x7141c)
  3801. #define SWF04 (dev_priv->info.display_mmio_offset + 0x71420)
  3802. #define SWF05 (dev_priv->info.display_mmio_offset + 0x71424)
  3803. #define SWF06 (dev_priv->info.display_mmio_offset + 0x71428)
  3804. #define SWF10 (dev_priv->info.display_mmio_offset + 0x70410)
  3805. #define SWF11 (dev_priv->info.display_mmio_offset + 0x70414)
  3806. #define SWF14 (dev_priv->info.display_mmio_offset + 0x71420)
  3807. #define SWF30 (dev_priv->info.display_mmio_offset + 0x72414)
  3808. #define SWF31 (dev_priv->info.display_mmio_offset + 0x72418)
  3809. #define SWF32 (dev_priv->info.display_mmio_offset + 0x7241c)
  3810. /* Pipe B */
  3811. #define _PIPEBDSL (dev_priv->info.display_mmio_offset + 0x71000)
  3812. #define _PIPEBCONF (dev_priv->info.display_mmio_offset + 0x71008)
  3813. #define _PIPEBSTAT (dev_priv->info.display_mmio_offset + 0x71024)
  3814. #define _PIPEBFRAMEHIGH 0x71040
  3815. #define _PIPEBFRAMEPIXEL 0x71044
  3816. #define _PIPEB_FRMCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71040)
  3817. #define _PIPEB_FLIPCOUNT_GM45 (dev_priv->info.display_mmio_offset + 0x71044)
  3818. /* Display B control */
  3819. #define _DSPBCNTR (dev_priv->info.display_mmio_offset + 0x71180)
  3820. #define DISPPLANE_ALPHA_TRANS_ENABLE (1<<15)
  3821. #define DISPPLANE_ALPHA_TRANS_DISABLE 0
  3822. #define DISPPLANE_SPRITE_ABOVE_DISPLAY 0
  3823. #define DISPPLANE_SPRITE_ABOVE_OVERLAY (1)
  3824. #define _DSPBADDR (dev_priv->info.display_mmio_offset + 0x71184)
  3825. #define _DSPBSTRIDE (dev_priv->info.display_mmio_offset + 0x71188)
  3826. #define _DSPBPOS (dev_priv->info.display_mmio_offset + 0x7118C)
  3827. #define _DSPBSIZE (dev_priv->info.display_mmio_offset + 0x71190)
  3828. #define _DSPBSURF (dev_priv->info.display_mmio_offset + 0x7119C)
  3829. #define _DSPBTILEOFF (dev_priv->info.display_mmio_offset + 0x711A4)
  3830. #define _DSPBOFFSET (dev_priv->info.display_mmio_offset + 0x711A4)
  3831. #define _DSPBSURFLIVE (dev_priv->info.display_mmio_offset + 0x711AC)
  3832. /* Sprite A control */
  3833. #define _DVSACNTR 0x72180
  3834. #define DVS_ENABLE (1<<31)
  3835. #define DVS_GAMMA_ENABLE (1<<30)
  3836. #define DVS_PIXFORMAT_MASK (3<<25)
  3837. #define DVS_FORMAT_YUV422 (0<<25)
  3838. #define DVS_FORMAT_RGBX101010 (1<<25)
  3839. #define DVS_FORMAT_RGBX888 (2<<25)
  3840. #define DVS_FORMAT_RGBX161616 (3<<25)
  3841. #define DVS_PIPE_CSC_ENABLE (1<<24)
  3842. #define DVS_SOURCE_KEY (1<<22)
  3843. #define DVS_RGB_ORDER_XBGR (1<<20)
  3844. #define DVS_YUV_BYTE_ORDER_MASK (3<<16)
  3845. #define DVS_YUV_ORDER_YUYV (0<<16)
  3846. #define DVS_YUV_ORDER_UYVY (1<<16)
  3847. #define DVS_YUV_ORDER_YVYU (2<<16)
  3848. #define DVS_YUV_ORDER_VYUY (3<<16)
  3849. #define DVS_DEST_KEY (1<<2)
  3850. #define DVS_TRICKLE_FEED_DISABLE (1<<14)
  3851. #define DVS_TILED (1<<10)
  3852. #define _DVSALINOFF 0x72184
  3853. #define _DVSASTRIDE 0x72188
  3854. #define _DVSAPOS 0x7218c
  3855. #define _DVSASIZE 0x72190
  3856. #define _DVSAKEYVAL 0x72194
  3857. #define _DVSAKEYMSK 0x72198
  3858. #define _DVSASURF 0x7219c
  3859. #define _DVSAKEYMAXVAL 0x721a0
  3860. #define _DVSATILEOFF 0x721a4
  3861. #define _DVSASURFLIVE 0x721ac
  3862. #define _DVSASCALE 0x72204
  3863. #define DVS_SCALE_ENABLE (1<<31)
  3864. #define DVS_FILTER_MASK (3<<29)
  3865. #define DVS_FILTER_MEDIUM (0<<29)
  3866. #define DVS_FILTER_ENHANCING (1<<29)
  3867. #define DVS_FILTER_SOFTENING (2<<29)
  3868. #define DVS_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3869. #define DVS_VERTICAL_OFFSET_ENABLE (1<<27)
  3870. #define _DVSAGAMC 0x72300
  3871. #define _DVSBCNTR 0x73180
  3872. #define _DVSBLINOFF 0x73184
  3873. #define _DVSBSTRIDE 0x73188
  3874. #define _DVSBPOS 0x7318c
  3875. #define _DVSBSIZE 0x73190
  3876. #define _DVSBKEYVAL 0x73194
  3877. #define _DVSBKEYMSK 0x73198
  3878. #define _DVSBSURF 0x7319c
  3879. #define _DVSBKEYMAXVAL 0x731a0
  3880. #define _DVSBTILEOFF 0x731a4
  3881. #define _DVSBSURFLIVE 0x731ac
  3882. #define _DVSBSCALE 0x73204
  3883. #define _DVSBGAMC 0x73300
  3884. #define DVSCNTR(pipe) _PIPE(pipe, _DVSACNTR, _DVSBCNTR)
  3885. #define DVSLINOFF(pipe) _PIPE(pipe, _DVSALINOFF, _DVSBLINOFF)
  3886. #define DVSSTRIDE(pipe) _PIPE(pipe, _DVSASTRIDE, _DVSBSTRIDE)
  3887. #define DVSPOS(pipe) _PIPE(pipe, _DVSAPOS, _DVSBPOS)
  3888. #define DVSSURF(pipe) _PIPE(pipe, _DVSASURF, _DVSBSURF)
  3889. #define DVSKEYMAX(pipe) _PIPE(pipe, _DVSAKEYMAXVAL, _DVSBKEYMAXVAL)
  3890. #define DVSSIZE(pipe) _PIPE(pipe, _DVSASIZE, _DVSBSIZE)
  3891. #define DVSSCALE(pipe) _PIPE(pipe, _DVSASCALE, _DVSBSCALE)
  3892. #define DVSTILEOFF(pipe) _PIPE(pipe, _DVSATILEOFF, _DVSBTILEOFF)
  3893. #define DVSKEYVAL(pipe) _PIPE(pipe, _DVSAKEYVAL, _DVSBKEYVAL)
  3894. #define DVSKEYMSK(pipe) _PIPE(pipe, _DVSAKEYMSK, _DVSBKEYMSK)
  3895. #define DVSSURFLIVE(pipe) _PIPE(pipe, _DVSASURFLIVE, _DVSBSURFLIVE)
  3896. #define _SPRA_CTL 0x70280
  3897. #define SPRITE_ENABLE (1<<31)
  3898. #define SPRITE_GAMMA_ENABLE (1<<30)
  3899. #define SPRITE_PIXFORMAT_MASK (7<<25)
  3900. #define SPRITE_FORMAT_YUV422 (0<<25)
  3901. #define SPRITE_FORMAT_RGBX101010 (1<<25)
  3902. #define SPRITE_FORMAT_RGBX888 (2<<25)
  3903. #define SPRITE_FORMAT_RGBX161616 (3<<25)
  3904. #define SPRITE_FORMAT_YUV444 (4<<25)
  3905. #define SPRITE_FORMAT_XR_BGR101010 (5<<25) /* Extended range */
  3906. #define SPRITE_PIPE_CSC_ENABLE (1<<24)
  3907. #define SPRITE_SOURCE_KEY (1<<22)
  3908. #define SPRITE_RGB_ORDER_RGBX (1<<20) /* only for 888 and 161616 */
  3909. #define SPRITE_YUV_TO_RGB_CSC_DISABLE (1<<19)
  3910. #define SPRITE_YUV_CSC_FORMAT_BT709 (1<<18) /* 0 is BT601 */
  3911. #define SPRITE_YUV_BYTE_ORDER_MASK (3<<16)
  3912. #define SPRITE_YUV_ORDER_YUYV (0<<16)
  3913. #define SPRITE_YUV_ORDER_UYVY (1<<16)
  3914. #define SPRITE_YUV_ORDER_YVYU (2<<16)
  3915. #define SPRITE_YUV_ORDER_VYUY (3<<16)
  3916. #define SPRITE_TRICKLE_FEED_DISABLE (1<<14)
  3917. #define SPRITE_INT_GAMMA_ENABLE (1<<13)
  3918. #define SPRITE_TILED (1<<10)
  3919. #define SPRITE_DEST_KEY (1<<2)
  3920. #define _SPRA_LINOFF 0x70284
  3921. #define _SPRA_STRIDE 0x70288
  3922. #define _SPRA_POS 0x7028c
  3923. #define _SPRA_SIZE 0x70290
  3924. #define _SPRA_KEYVAL 0x70294
  3925. #define _SPRA_KEYMSK 0x70298
  3926. #define _SPRA_SURF 0x7029c
  3927. #define _SPRA_KEYMAX 0x702a0
  3928. #define _SPRA_TILEOFF 0x702a4
  3929. #define _SPRA_OFFSET 0x702a4
  3930. #define _SPRA_SURFLIVE 0x702ac
  3931. #define _SPRA_SCALE 0x70304
  3932. #define SPRITE_SCALE_ENABLE (1<<31)
  3933. #define SPRITE_FILTER_MASK (3<<29)
  3934. #define SPRITE_FILTER_MEDIUM (0<<29)
  3935. #define SPRITE_FILTER_ENHANCING (1<<29)
  3936. #define SPRITE_FILTER_SOFTENING (2<<29)
  3937. #define SPRITE_VERTICAL_OFFSET_HALF (1<<28) /* must be enabled below */
  3938. #define SPRITE_VERTICAL_OFFSET_ENABLE (1<<27)
  3939. #define _SPRA_GAMC 0x70400
  3940. #define _SPRB_CTL 0x71280
  3941. #define _SPRB_LINOFF 0x71284
  3942. #define _SPRB_STRIDE 0x71288
  3943. #define _SPRB_POS 0x7128c
  3944. #define _SPRB_SIZE 0x71290
  3945. #define _SPRB_KEYVAL 0x71294
  3946. #define _SPRB_KEYMSK 0x71298
  3947. #define _SPRB_SURF 0x7129c
  3948. #define _SPRB_KEYMAX 0x712a0
  3949. #define _SPRB_TILEOFF 0x712a4
  3950. #define _SPRB_OFFSET 0x712a4
  3951. #define _SPRB_SURFLIVE 0x712ac
  3952. #define _SPRB_SCALE 0x71304
  3953. #define _SPRB_GAMC 0x71400
  3954. #define SPRCTL(pipe) _PIPE(pipe, _SPRA_CTL, _SPRB_CTL)
  3955. #define SPRLINOFF(pipe) _PIPE(pipe, _SPRA_LINOFF, _SPRB_LINOFF)
  3956. #define SPRSTRIDE(pipe) _PIPE(pipe, _SPRA_STRIDE, _SPRB_STRIDE)
  3957. #define SPRPOS(pipe) _PIPE(pipe, _SPRA_POS, _SPRB_POS)
  3958. #define SPRSIZE(pipe) _PIPE(pipe, _SPRA_SIZE, _SPRB_SIZE)
  3959. #define SPRKEYVAL(pipe) _PIPE(pipe, _SPRA_KEYVAL, _SPRB_KEYVAL)
  3960. #define SPRKEYMSK(pipe) _PIPE(pipe, _SPRA_KEYMSK, _SPRB_KEYMSK)
  3961. #define SPRSURF(pipe) _PIPE(pipe, _SPRA_SURF, _SPRB_SURF)
  3962. #define SPRKEYMAX(pipe) _PIPE(pipe, _SPRA_KEYMAX, _SPRB_KEYMAX)
  3963. #define SPRTILEOFF(pipe) _PIPE(pipe, _SPRA_TILEOFF, _SPRB_TILEOFF)
  3964. #define SPROFFSET(pipe) _PIPE(pipe, _SPRA_OFFSET, _SPRB_OFFSET)
  3965. #define SPRSCALE(pipe) _PIPE(pipe, _SPRA_SCALE, _SPRB_SCALE)
  3966. #define SPRGAMC(pipe) _PIPE(pipe, _SPRA_GAMC, _SPRB_GAMC)
  3967. #define SPRSURFLIVE(pipe) _PIPE(pipe, _SPRA_SURFLIVE, _SPRB_SURFLIVE)
  3968. #define _SPACNTR (VLV_DISPLAY_BASE + 0x72180)
  3969. #define SP_ENABLE (1<<31)
  3970. #define SP_GAMMA_ENABLE (1<<30)
  3971. #define SP_PIXFORMAT_MASK (0xf<<26)
  3972. #define SP_FORMAT_YUV422 (0<<26)
  3973. #define SP_FORMAT_BGR565 (5<<26)
  3974. #define SP_FORMAT_BGRX8888 (6<<26)
  3975. #define SP_FORMAT_BGRA8888 (7<<26)
  3976. #define SP_FORMAT_RGBX1010102 (8<<26)
  3977. #define SP_FORMAT_RGBA1010102 (9<<26)
  3978. #define SP_FORMAT_RGBX8888 (0xe<<26)
  3979. #define SP_FORMAT_RGBA8888 (0xf<<26)
  3980. #define SP_SOURCE_KEY (1<<22)
  3981. #define SP_YUV_BYTE_ORDER_MASK (3<<16)
  3982. #define SP_YUV_ORDER_YUYV (0<<16)
  3983. #define SP_YUV_ORDER_UYVY (1<<16)
  3984. #define SP_YUV_ORDER_YVYU (2<<16)
  3985. #define SP_YUV_ORDER_VYUY (3<<16)
  3986. #define SP_TILED (1<<10)
  3987. #define _SPALINOFF (VLV_DISPLAY_BASE + 0x72184)
  3988. #define _SPASTRIDE (VLV_DISPLAY_BASE + 0x72188)
  3989. #define _SPAPOS (VLV_DISPLAY_BASE + 0x7218c)
  3990. #define _SPASIZE (VLV_DISPLAY_BASE + 0x72190)
  3991. #define _SPAKEYMINVAL (VLV_DISPLAY_BASE + 0x72194)
  3992. #define _SPAKEYMSK (VLV_DISPLAY_BASE + 0x72198)
  3993. #define _SPASURF (VLV_DISPLAY_BASE + 0x7219c)
  3994. #define _SPAKEYMAXVAL (VLV_DISPLAY_BASE + 0x721a0)
  3995. #define _SPATILEOFF (VLV_DISPLAY_BASE + 0x721a4)
  3996. #define _SPACONSTALPHA (VLV_DISPLAY_BASE + 0x721a8)
  3997. #define _SPAGAMC (VLV_DISPLAY_BASE + 0x721f4)
  3998. #define _SPBCNTR (VLV_DISPLAY_BASE + 0x72280)
  3999. #define _SPBLINOFF (VLV_DISPLAY_BASE + 0x72284)
  4000. #define _SPBSTRIDE (VLV_DISPLAY_BASE + 0x72288)
  4001. #define _SPBPOS (VLV_DISPLAY_BASE + 0x7228c)
  4002. #define _SPBSIZE (VLV_DISPLAY_BASE + 0x72290)
  4003. #define _SPBKEYMINVAL (VLV_DISPLAY_BASE + 0x72294)
  4004. #define _SPBKEYMSK (VLV_DISPLAY_BASE + 0x72298)
  4005. #define _SPBSURF (VLV_DISPLAY_BASE + 0x7229c)
  4006. #define _SPBKEYMAXVAL (VLV_DISPLAY_BASE + 0x722a0)
  4007. #define _SPBTILEOFF (VLV_DISPLAY_BASE + 0x722a4)
  4008. #define _SPBCONSTALPHA (VLV_DISPLAY_BASE + 0x722a8)
  4009. #define _SPBGAMC (VLV_DISPLAY_BASE + 0x722f4)
  4010. #define SPCNTR(pipe, plane) _PIPE(pipe * 2 + plane, _SPACNTR, _SPBCNTR)
  4011. #define SPLINOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPALINOFF, _SPBLINOFF)
  4012. #define SPSTRIDE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASTRIDE, _SPBSTRIDE)
  4013. #define SPPOS(pipe, plane) _PIPE(pipe * 2 + plane, _SPAPOS, _SPBPOS)
  4014. #define SPSIZE(pipe, plane) _PIPE(pipe * 2 + plane, _SPASIZE, _SPBSIZE)
  4015. #define SPKEYMINVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMINVAL, _SPBKEYMINVAL)
  4016. #define SPKEYMSK(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMSK, _SPBKEYMSK)
  4017. #define SPSURF(pipe, plane) _PIPE(pipe * 2 + plane, _SPASURF, _SPBSURF)
  4018. #define SPKEYMAXVAL(pipe, plane) _PIPE(pipe * 2 + plane, _SPAKEYMAXVAL, _SPBKEYMAXVAL)
  4019. #define SPTILEOFF(pipe, plane) _PIPE(pipe * 2 + plane, _SPATILEOFF, _SPBTILEOFF)
  4020. #define SPCONSTALPHA(pipe, plane) _PIPE(pipe * 2 + plane, _SPACONSTALPHA, _SPBCONSTALPHA)
  4021. #define SPGAMC(pipe, plane) _PIPE(pipe * 2 + plane, _SPAGAMC, _SPBGAMC)
  4022. /* VBIOS regs */
  4023. #define VGACNTRL 0x71400
  4024. # define VGA_DISP_DISABLE (1 << 31)
  4025. # define VGA_2X_MODE (1 << 30)
  4026. # define VGA_PIPE_B_SELECT (1 << 29)
  4027. #define VLV_VGACNTRL (VLV_DISPLAY_BASE + 0x71400)
  4028. /* Ironlake */
  4029. #define CPU_VGACNTRL 0x41000
  4030. #define DIGITAL_PORT_HOTPLUG_CNTRL 0x44030
  4031. #define DIGITAL_PORTA_HOTPLUG_ENABLE (1 << 4)
  4032. #define DIGITAL_PORTA_SHORT_PULSE_2MS (0 << 2)
  4033. #define DIGITAL_PORTA_SHORT_PULSE_4_5MS (1 << 2)
  4034. #define DIGITAL_PORTA_SHORT_PULSE_6MS (2 << 2)
  4035. #define DIGITAL_PORTA_SHORT_PULSE_100MS (3 << 2)
  4036. #define DIGITAL_PORTA_NO_DETECT (0 << 0)
  4037. #define DIGITAL_PORTA_LONG_PULSE_DETECT_MASK (1 << 1)
  4038. #define DIGITAL_PORTA_SHORT_PULSE_DETECT_MASK (1 << 0)
  4039. /* refresh rate hardware control */
  4040. #define RR_HW_CTL 0x45300
  4041. #define RR_HW_LOW_POWER_FRAMES_MASK 0xff
  4042. #define RR_HW_HIGH_POWER_FRAMES_MASK 0xff00
  4043. #define FDI_PLL_BIOS_0 0x46000
  4044. #define FDI_PLL_FB_CLOCK_MASK 0xff
  4045. #define FDI_PLL_BIOS_1 0x46004
  4046. #define FDI_PLL_BIOS_2 0x46008
  4047. #define DISPLAY_PORT_PLL_BIOS_0 0x4600c
  4048. #define DISPLAY_PORT_PLL_BIOS_1 0x46010
  4049. #define DISPLAY_PORT_PLL_BIOS_2 0x46014
  4050. #define PCH_3DCGDIS0 0x46020
  4051. # define MARIUNIT_CLOCK_GATE_DISABLE (1 << 18)
  4052. # define SVSMUNIT_CLOCK_GATE_DISABLE (1 << 1)
  4053. #define PCH_3DCGDIS1 0x46024
  4054. # define VFMUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4055. #define FDI_PLL_FREQ_CTL 0x46030
  4056. #define FDI_PLL_FREQ_CHANGE_REQUEST (1<<24)
  4057. #define FDI_PLL_FREQ_LOCK_LIMIT_MASK 0xfff00
  4058. #define FDI_PLL_FREQ_DISABLE_COUNT_LIMIT_MASK 0xff
  4059. #define _PIPEA_DATA_M1 0x60030
  4060. #define PIPE_DATA_M1_OFFSET 0
  4061. #define _PIPEA_DATA_N1 0x60034
  4062. #define PIPE_DATA_N1_OFFSET 0
  4063. #define _PIPEA_DATA_M2 0x60038
  4064. #define PIPE_DATA_M2_OFFSET 0
  4065. #define _PIPEA_DATA_N2 0x6003c
  4066. #define PIPE_DATA_N2_OFFSET 0
  4067. #define _PIPEA_LINK_M1 0x60040
  4068. #define PIPE_LINK_M1_OFFSET 0
  4069. #define _PIPEA_LINK_N1 0x60044
  4070. #define PIPE_LINK_N1_OFFSET 0
  4071. #define _PIPEA_LINK_M2 0x60048
  4072. #define PIPE_LINK_M2_OFFSET 0
  4073. #define _PIPEA_LINK_N2 0x6004c
  4074. #define PIPE_LINK_N2_OFFSET 0
  4075. /* PIPEB timing regs are same start from 0x61000 */
  4076. #define _PIPEB_DATA_M1 0x61030
  4077. #define _PIPEB_DATA_N1 0x61034
  4078. #define _PIPEB_DATA_M2 0x61038
  4079. #define _PIPEB_DATA_N2 0x6103c
  4080. #define _PIPEB_LINK_M1 0x61040
  4081. #define _PIPEB_LINK_N1 0x61044
  4082. #define _PIPEB_LINK_M2 0x61048
  4083. #define _PIPEB_LINK_N2 0x6104c
  4084. #define PIPE_DATA_M1(tran) _TRANSCODER2(tran, _PIPEA_DATA_M1)
  4085. #define PIPE_DATA_N1(tran) _TRANSCODER2(tran, _PIPEA_DATA_N1)
  4086. #define PIPE_DATA_M2(tran) _TRANSCODER2(tran, _PIPEA_DATA_M2)
  4087. #define PIPE_DATA_N2(tran) _TRANSCODER2(tran, _PIPEA_DATA_N2)
  4088. #define PIPE_LINK_M1(tran) _TRANSCODER2(tran, _PIPEA_LINK_M1)
  4089. #define PIPE_LINK_N1(tran) _TRANSCODER2(tran, _PIPEA_LINK_N1)
  4090. #define PIPE_LINK_M2(tran) _TRANSCODER2(tran, _PIPEA_LINK_M2)
  4091. #define PIPE_LINK_N2(tran) _TRANSCODER2(tran, _PIPEA_LINK_N2)
  4092. /* CPU panel fitter */
  4093. /* IVB+ has 3 fitters, 0 is 7x5 capable, the other two only 3x3 */
  4094. #define _PFA_CTL_1 0x68080
  4095. #define _PFB_CTL_1 0x68880
  4096. #define PF_ENABLE (1<<31)
  4097. #define PF_PIPE_SEL_MASK_IVB (3<<29)
  4098. #define PF_PIPE_SEL_IVB(pipe) ((pipe)<<29)
  4099. #define PF_FILTER_MASK (3<<23)
  4100. #define PF_FILTER_PROGRAMMED (0<<23)
  4101. #define PF_FILTER_MED_3x3 (1<<23)
  4102. #define PF_FILTER_EDGE_ENHANCE (2<<23)
  4103. #define PF_FILTER_EDGE_SOFTEN (3<<23)
  4104. #define _PFA_WIN_SZ 0x68074
  4105. #define _PFB_WIN_SZ 0x68874
  4106. #define _PFA_WIN_POS 0x68070
  4107. #define _PFB_WIN_POS 0x68870
  4108. #define _PFA_VSCALE 0x68084
  4109. #define _PFB_VSCALE 0x68884
  4110. #define _PFA_HSCALE 0x68090
  4111. #define _PFB_HSCALE 0x68890
  4112. #define PF_CTL(pipe) _PIPE(pipe, _PFA_CTL_1, _PFB_CTL_1)
  4113. #define PF_WIN_SZ(pipe) _PIPE(pipe, _PFA_WIN_SZ, _PFB_WIN_SZ)
  4114. #define PF_WIN_POS(pipe) _PIPE(pipe, _PFA_WIN_POS, _PFB_WIN_POS)
  4115. #define PF_VSCALE(pipe) _PIPE(pipe, _PFA_VSCALE, _PFB_VSCALE)
  4116. #define PF_HSCALE(pipe) _PIPE(pipe, _PFA_HSCALE, _PFB_HSCALE)
  4117. /* legacy palette */
  4118. #define _LGC_PALETTE_A 0x4a000
  4119. #define _LGC_PALETTE_B 0x4a800
  4120. #define LGC_PALETTE(pipe) _PIPE(pipe, _LGC_PALETTE_A, _LGC_PALETTE_B)
  4121. #define _GAMMA_MODE_A 0x4a480
  4122. #define _GAMMA_MODE_B 0x4ac80
  4123. #define GAMMA_MODE(pipe) _PIPE(pipe, _GAMMA_MODE_A, _GAMMA_MODE_B)
  4124. #define GAMMA_MODE_MODE_MASK (3 << 0)
  4125. #define GAMMA_MODE_MODE_8BIT (0 << 0)
  4126. #define GAMMA_MODE_MODE_10BIT (1 << 0)
  4127. #define GAMMA_MODE_MODE_12BIT (2 << 0)
  4128. #define GAMMA_MODE_MODE_SPLIT (3 << 0)
  4129. /* interrupts */
  4130. #define DE_MASTER_IRQ_CONTROL (1 << 31)
  4131. #define DE_SPRITEB_FLIP_DONE (1 << 29)
  4132. #define DE_SPRITEA_FLIP_DONE (1 << 28)
  4133. #define DE_PLANEB_FLIP_DONE (1 << 27)
  4134. #define DE_PLANEA_FLIP_DONE (1 << 26)
  4135. #define DE_PLANE_FLIP_DONE(plane) (1 << (26 + (plane)))
  4136. #define DE_PCU_EVENT (1 << 25)
  4137. #define DE_GTT_FAULT (1 << 24)
  4138. #define DE_POISON (1 << 23)
  4139. #define DE_PERFORM_COUNTER (1 << 22)
  4140. #define DE_PCH_EVENT (1 << 21)
  4141. #define DE_AUX_CHANNEL_A (1 << 20)
  4142. #define DE_DP_A_HOTPLUG (1 << 19)
  4143. #define DE_GSE (1 << 18)
  4144. #define DE_PIPEB_VBLANK (1 << 15)
  4145. #define DE_PIPEB_EVEN_FIELD (1 << 14)
  4146. #define DE_PIPEB_ODD_FIELD (1 << 13)
  4147. #define DE_PIPEB_LINE_COMPARE (1 << 12)
  4148. #define DE_PIPEB_VSYNC (1 << 11)
  4149. #define DE_PIPEB_CRC_DONE (1 << 10)
  4150. #define DE_PIPEB_FIFO_UNDERRUN (1 << 8)
  4151. #define DE_PIPEA_VBLANK (1 << 7)
  4152. #define DE_PIPE_VBLANK(pipe) (1 << (7 + 8*(pipe)))
  4153. #define DE_PIPEA_EVEN_FIELD (1 << 6)
  4154. #define DE_PIPEA_ODD_FIELD (1 << 5)
  4155. #define DE_PIPEA_LINE_COMPARE (1 << 4)
  4156. #define DE_PIPEA_VSYNC (1 << 3)
  4157. #define DE_PIPEA_CRC_DONE (1 << 2)
  4158. #define DE_PIPE_CRC_DONE(pipe) (1 << (2 + 8*(pipe)))
  4159. #define DE_PIPEA_FIFO_UNDERRUN (1 << 0)
  4160. #define DE_PIPE_FIFO_UNDERRUN(pipe) (1 << (8*(pipe)))
  4161. /* More Ivybridge lolz */
  4162. #define DE_ERR_INT_IVB (1<<30)
  4163. #define DE_GSE_IVB (1<<29)
  4164. #define DE_PCH_EVENT_IVB (1<<28)
  4165. #define DE_DP_A_HOTPLUG_IVB (1<<27)
  4166. #define DE_AUX_CHANNEL_A_IVB (1<<26)
  4167. #define DE_SPRITEC_FLIP_DONE_IVB (1<<14)
  4168. #define DE_PLANEC_FLIP_DONE_IVB (1<<13)
  4169. #define DE_PIPEC_VBLANK_IVB (1<<10)
  4170. #define DE_SPRITEB_FLIP_DONE_IVB (1<<9)
  4171. #define DE_PLANEB_FLIP_DONE_IVB (1<<8)
  4172. #define DE_PIPEB_VBLANK_IVB (1<<5)
  4173. #define DE_SPRITEA_FLIP_DONE_IVB (1<<4)
  4174. #define DE_PLANEA_FLIP_DONE_IVB (1<<3)
  4175. #define DE_PLANE_FLIP_DONE_IVB(plane) (1<< (3 + 5*(plane)))
  4176. #define DE_PIPEA_VBLANK_IVB (1<<0)
  4177. #define DE_PIPE_VBLANK_IVB(pipe) (1 << (pipe * 5))
  4178. #define VLV_MASTER_IER 0x4400c /* Gunit master IER */
  4179. #define MASTER_INTERRUPT_ENABLE (1<<31)
  4180. #define DEISR 0x44000
  4181. #define DEIMR 0x44004
  4182. #define DEIIR 0x44008
  4183. #define DEIER 0x4400c
  4184. #define GTISR 0x44010
  4185. #define GTIMR 0x44014
  4186. #define GTIIR 0x44018
  4187. #define GTIER 0x4401c
  4188. #define GEN8_MASTER_IRQ 0x44200
  4189. #define GEN8_MASTER_IRQ_CONTROL (1<<31)
  4190. #define GEN8_PCU_IRQ (1<<30)
  4191. #define GEN8_DE_PCH_IRQ (1<<23)
  4192. #define GEN8_DE_MISC_IRQ (1<<22)
  4193. #define GEN8_DE_PORT_IRQ (1<<20)
  4194. #define GEN8_DE_PIPE_C_IRQ (1<<18)
  4195. #define GEN8_DE_PIPE_B_IRQ (1<<17)
  4196. #define GEN8_DE_PIPE_A_IRQ (1<<16)
  4197. #define GEN8_DE_PIPE_IRQ(pipe) (1<<(16+pipe))
  4198. #define GEN8_GT_VECS_IRQ (1<<6)
  4199. #define GEN8_GT_PM_IRQ (1<<4)
  4200. #define GEN8_GT_VCS2_IRQ (1<<3)
  4201. #define GEN8_GT_VCS1_IRQ (1<<2)
  4202. #define GEN8_GT_BCS_IRQ (1<<1)
  4203. #define GEN8_GT_RCS_IRQ (1<<0)
  4204. #define GEN8_GT_ISR(which) (0x44300 + (0x10 * (which)))
  4205. #define GEN8_GT_IMR(which) (0x44304 + (0x10 * (which)))
  4206. #define GEN8_GT_IIR(which) (0x44308 + (0x10 * (which)))
  4207. #define GEN8_GT_IER(which) (0x4430c + (0x10 * (which)))
  4208. #define GEN8_BCS_IRQ_SHIFT 16
  4209. #define GEN8_RCS_IRQ_SHIFT 0
  4210. #define GEN8_VCS2_IRQ_SHIFT 16
  4211. #define GEN8_VCS1_IRQ_SHIFT 0
  4212. #define GEN8_VECS_IRQ_SHIFT 0
  4213. #define GEN8_DE_PIPE_ISR(pipe) (0x44400 + (0x10 * (pipe)))
  4214. #define GEN8_DE_PIPE_IMR(pipe) (0x44404 + (0x10 * (pipe)))
  4215. #define GEN8_DE_PIPE_IIR(pipe) (0x44408 + (0x10 * (pipe)))
  4216. #define GEN8_DE_PIPE_IER(pipe) (0x4440c + (0x10 * (pipe)))
  4217. #define GEN8_PIPE_FIFO_UNDERRUN (1 << 31)
  4218. #define GEN8_PIPE_CDCLK_CRC_ERROR (1 << 29)
  4219. #define GEN8_PIPE_CDCLK_CRC_DONE (1 << 28)
  4220. #define GEN8_PIPE_CURSOR_FAULT (1 << 10)
  4221. #define GEN8_PIPE_SPRITE_FAULT (1 << 9)
  4222. #define GEN8_PIPE_PRIMARY_FAULT (1 << 8)
  4223. #define GEN8_PIPE_SPRITE_FLIP_DONE (1 << 5)
  4224. #define GEN8_PIPE_PRIMARY_FLIP_DONE (1 << 4)
  4225. #define GEN8_PIPE_SCAN_LINE_EVENT (1 << 2)
  4226. #define GEN8_PIPE_VSYNC (1 << 1)
  4227. #define GEN8_PIPE_VBLANK (1 << 0)
  4228. #define GEN8_DE_PIPE_IRQ_FAULT_ERRORS \
  4229. (GEN8_PIPE_CURSOR_FAULT | \
  4230. GEN8_PIPE_SPRITE_FAULT | \
  4231. GEN8_PIPE_PRIMARY_FAULT)
  4232. #define GEN8_DE_PORT_ISR 0x44440
  4233. #define GEN8_DE_PORT_IMR 0x44444
  4234. #define GEN8_DE_PORT_IIR 0x44448
  4235. #define GEN8_DE_PORT_IER 0x4444c
  4236. #define GEN8_PORT_DP_A_HOTPLUG (1 << 3)
  4237. #define GEN8_AUX_CHANNEL_A (1 << 0)
  4238. #define GEN8_DE_MISC_ISR 0x44460
  4239. #define GEN8_DE_MISC_IMR 0x44464
  4240. #define GEN8_DE_MISC_IIR 0x44468
  4241. #define GEN8_DE_MISC_IER 0x4446c
  4242. #define GEN8_DE_MISC_GSE (1 << 27)
  4243. #define GEN8_PCU_ISR 0x444e0
  4244. #define GEN8_PCU_IMR 0x444e4
  4245. #define GEN8_PCU_IIR 0x444e8
  4246. #define GEN8_PCU_IER 0x444ec
  4247. #define ILK_DISPLAY_CHICKEN2 0x42004
  4248. /* Required on all Ironlake and Sandybridge according to the B-Spec. */
  4249. #define ILK_ELPIN_409_SELECT (1 << 25)
  4250. #define ILK_DPARB_GATE (1<<22)
  4251. #define ILK_VSDPFD_FULL (1<<21)
  4252. #define FUSE_STRAP 0x42014
  4253. #define ILK_INTERNAL_GRAPHICS_DISABLE (1 << 31)
  4254. #define ILK_INTERNAL_DISPLAY_DISABLE (1 << 30)
  4255. #define ILK_DISPLAY_DEBUG_DISABLE (1 << 29)
  4256. #define ILK_HDCP_DISABLE (1 << 25)
  4257. #define ILK_eDP_A_DISABLE (1 << 24)
  4258. #define HSW_CDCLK_LIMIT (1 << 24)
  4259. #define ILK_DESKTOP (1 << 23)
  4260. #define ILK_DSPCLK_GATE_D 0x42020
  4261. #define ILK_VRHUNIT_CLOCK_GATE_DISABLE (1 << 28)
  4262. #define ILK_DPFCUNIT_CLOCK_GATE_DISABLE (1 << 9)
  4263. #define ILK_DPFCRUNIT_CLOCK_GATE_DISABLE (1 << 8)
  4264. #define ILK_DPFDUNIT_CLOCK_GATE_ENABLE (1 << 7)
  4265. #define ILK_DPARBUNIT_CLOCK_GATE_ENABLE (1 << 5)
  4266. #define IVB_CHICKEN3 0x4200c
  4267. # define CHICKEN3_DGMG_REQ_OUT_FIX_DISABLE (1 << 5)
  4268. # define CHICKEN3_DGMG_DONE_FIX_DISABLE (1 << 2)
  4269. #define CHICKEN_PAR1_1 0x42080
  4270. #define DPA_MASK_VBLANK_SRD (1 << 15)
  4271. #define FORCE_ARB_IDLE_PLANES (1 << 14)
  4272. #define _CHICKEN_PIPESL_1_A 0x420b0
  4273. #define _CHICKEN_PIPESL_1_B 0x420b4
  4274. #define HSW_FBCQ_DIS (1 << 22)
  4275. #define BDW_DPRS_MASK_VBLANK_SRD (1 << 0)
  4276. #define CHICKEN_PIPESL_1(pipe) _PIPE(pipe, _CHICKEN_PIPESL_1_A, _CHICKEN_PIPESL_1_B)
  4277. #define DISP_ARB_CTL 0x45000
  4278. #define DISP_TILE_SURFACE_SWIZZLING (1<<13)
  4279. #define DISP_FBC_WM_DIS (1<<15)
  4280. #define DISP_ARB_CTL2 0x45004
  4281. #define DISP_DATA_PARTITION_5_6 (1<<6)
  4282. #define GEN7_MSG_CTL 0x45010
  4283. #define WAIT_FOR_PCH_RESET_ACK (1<<1)
  4284. #define WAIT_FOR_PCH_FLR_ACK (1<<0)
  4285. #define HSW_NDE_RSTWRN_OPT 0x46408
  4286. #define RESET_PCH_HANDSHAKE_ENABLE (1<<4)
  4287. /* GEN7 chicken */
  4288. #define GEN7_COMMON_SLICE_CHICKEN1 0x7010
  4289. # define GEN7_CSC1_RHWO_OPT_DISABLE_IN_RCC ((1<<10) | (1<<26))
  4290. #define COMMON_SLICE_CHICKEN2 0x7014
  4291. # define GEN8_CSC2_SBE_VUE_CACHE_CONSERVATIVE (1<<0)
  4292. #define GEN7_L3SQCREG1 0xB010
  4293. #define VLV_B0_WA_L3SQCREG1_VALUE 0x00D30000
  4294. #define GEN7_L3CNTLREG1 0xB01C
  4295. #define GEN7_WA_FOR_GEN7_L3_CONTROL 0x3C47FF8C
  4296. #define GEN7_L3AGDIS (1<<19)
  4297. #define GEN7_L3CNTLREG2 0xB020
  4298. #define GEN7_L3CNTLREG3 0xB024
  4299. #define GEN7_L3_CHICKEN_MODE_REGISTER 0xB030
  4300. #define GEN7_WA_L3_CHICKEN_MODE 0x20000000
  4301. #define GEN7_L3SQCREG4 0xb034
  4302. #define L3SQ_URB_READ_CAM_MATCH_DISABLE (1<<27)
  4303. /* GEN8 chicken */
  4304. #define HDC_CHICKEN0 0x7300
  4305. #define HDC_FORCE_NON_COHERENT (1<<4)
  4306. /* WaCatErrorRejectionIssue */
  4307. #define GEN7_SQ_CHICKEN_MBCUNIT_CONFIG 0x9030
  4308. #define GEN7_SQ_CHICKEN_MBCUNIT_SQINTMOB (1<<11)
  4309. #define HSW_SCRATCH1 0xb038
  4310. #define HSW_SCRATCH1_L3_DATA_ATOMICS_DISABLE (1<<27)
  4311. /* PCH */
  4312. /* south display engine interrupt: IBX */
  4313. #define SDE_AUDIO_POWER_D (1 << 27)
  4314. #define SDE_AUDIO_POWER_C (1 << 26)
  4315. #define SDE_AUDIO_POWER_B (1 << 25)
  4316. #define SDE_AUDIO_POWER_SHIFT (25)
  4317. #define SDE_AUDIO_POWER_MASK (7 << SDE_AUDIO_POWER_SHIFT)
  4318. #define SDE_GMBUS (1 << 24)
  4319. #define SDE_AUDIO_HDCP_TRANSB (1 << 23)
  4320. #define SDE_AUDIO_HDCP_TRANSA (1 << 22)
  4321. #define SDE_AUDIO_HDCP_MASK (3 << 22)
  4322. #define SDE_AUDIO_TRANSB (1 << 21)
  4323. #define SDE_AUDIO_TRANSA (1 << 20)
  4324. #define SDE_AUDIO_TRANS_MASK (3 << 20)
  4325. #define SDE_POISON (1 << 19)
  4326. /* 18 reserved */
  4327. #define SDE_FDI_RXB (1 << 17)
  4328. #define SDE_FDI_RXA (1 << 16)
  4329. #define SDE_FDI_MASK (3 << 16)
  4330. #define SDE_AUXD (1 << 15)
  4331. #define SDE_AUXC (1 << 14)
  4332. #define SDE_AUXB (1 << 13)
  4333. #define SDE_AUX_MASK (7 << 13)
  4334. /* 12 reserved */
  4335. #define SDE_CRT_HOTPLUG (1 << 11)
  4336. #define SDE_PORTD_HOTPLUG (1 << 10)
  4337. #define SDE_PORTC_HOTPLUG (1 << 9)
  4338. #define SDE_PORTB_HOTPLUG (1 << 8)
  4339. #define SDE_SDVOB_HOTPLUG (1 << 6)
  4340. #define SDE_HOTPLUG_MASK (SDE_CRT_HOTPLUG | \
  4341. SDE_SDVOB_HOTPLUG | \
  4342. SDE_PORTB_HOTPLUG | \
  4343. SDE_PORTC_HOTPLUG | \
  4344. SDE_PORTD_HOTPLUG)
  4345. #define SDE_TRANSB_CRC_DONE (1 << 5)
  4346. #define SDE_TRANSB_CRC_ERR (1 << 4)
  4347. #define SDE_TRANSB_FIFO_UNDER (1 << 3)
  4348. #define SDE_TRANSA_CRC_DONE (1 << 2)
  4349. #define SDE_TRANSA_CRC_ERR (1 << 1)
  4350. #define SDE_TRANSA_FIFO_UNDER (1 << 0)
  4351. #define SDE_TRANS_MASK (0x3f)
  4352. /* south display engine interrupt: CPT/PPT */
  4353. #define SDE_AUDIO_POWER_D_CPT (1 << 31)
  4354. #define SDE_AUDIO_POWER_C_CPT (1 << 30)
  4355. #define SDE_AUDIO_POWER_B_CPT (1 << 29)
  4356. #define SDE_AUDIO_POWER_SHIFT_CPT 29
  4357. #define SDE_AUDIO_POWER_MASK_CPT (7 << 29)
  4358. #define SDE_AUXD_CPT (1 << 27)
  4359. #define SDE_AUXC_CPT (1 << 26)
  4360. #define SDE_AUXB_CPT (1 << 25)
  4361. #define SDE_AUX_MASK_CPT (7 << 25)
  4362. #define SDE_PORTD_HOTPLUG_CPT (1 << 23)
  4363. #define SDE_PORTC_HOTPLUG_CPT (1 << 22)
  4364. #define SDE_PORTB_HOTPLUG_CPT (1 << 21)
  4365. #define SDE_CRT_HOTPLUG_CPT (1 << 19)
  4366. #define SDE_SDVOB_HOTPLUG_CPT (1 << 18)
  4367. #define SDE_HOTPLUG_MASK_CPT (SDE_CRT_HOTPLUG_CPT | \
  4368. SDE_SDVOB_HOTPLUG_CPT | \
  4369. SDE_PORTD_HOTPLUG_CPT | \
  4370. SDE_PORTC_HOTPLUG_CPT | \
  4371. SDE_PORTB_HOTPLUG_CPT)
  4372. #define SDE_GMBUS_CPT (1 << 17)
  4373. #define SDE_ERROR_CPT (1 << 16)
  4374. #define SDE_AUDIO_CP_REQ_C_CPT (1 << 10)
  4375. #define SDE_AUDIO_CP_CHG_C_CPT (1 << 9)
  4376. #define SDE_FDI_RXC_CPT (1 << 8)
  4377. #define SDE_AUDIO_CP_REQ_B_CPT (1 << 6)
  4378. #define SDE_AUDIO_CP_CHG_B_CPT (1 << 5)
  4379. #define SDE_FDI_RXB_CPT (1 << 4)
  4380. #define SDE_AUDIO_CP_REQ_A_CPT (1 << 2)
  4381. #define SDE_AUDIO_CP_CHG_A_CPT (1 << 1)
  4382. #define SDE_FDI_RXA_CPT (1 << 0)
  4383. #define SDE_AUDIO_CP_REQ_CPT (SDE_AUDIO_CP_REQ_C_CPT | \
  4384. SDE_AUDIO_CP_REQ_B_CPT | \
  4385. SDE_AUDIO_CP_REQ_A_CPT)
  4386. #define SDE_AUDIO_CP_CHG_CPT (SDE_AUDIO_CP_CHG_C_CPT | \
  4387. SDE_AUDIO_CP_CHG_B_CPT | \
  4388. SDE_AUDIO_CP_CHG_A_CPT)
  4389. #define SDE_FDI_MASK_CPT (SDE_FDI_RXC_CPT | \
  4390. SDE_FDI_RXB_CPT | \
  4391. SDE_FDI_RXA_CPT)
  4392. #define SDEISR 0xc4000
  4393. #define SDEIMR 0xc4004
  4394. #define SDEIIR 0xc4008
  4395. #define SDEIER 0xc400c
  4396. #define SERR_INT 0xc4040
  4397. #define SERR_INT_POISON (1<<31)
  4398. #define SERR_INT_TRANS_C_FIFO_UNDERRUN (1<<6)
  4399. #define SERR_INT_TRANS_B_FIFO_UNDERRUN (1<<3)
  4400. #define SERR_INT_TRANS_A_FIFO_UNDERRUN (1<<0)
  4401. #define SERR_INT_TRANS_FIFO_UNDERRUN(pipe) (1<<(pipe*3))
  4402. /* digital port hotplug */
  4403. #define PCH_PORT_HOTPLUG 0xc4030 /* SHOTPLUG_CTL */
  4404. #define PORTD_HOTPLUG_ENABLE (1 << 20)
  4405. #define PORTD_PULSE_DURATION_2ms (0)
  4406. #define PORTD_PULSE_DURATION_4_5ms (1 << 18)
  4407. #define PORTD_PULSE_DURATION_6ms (2 << 18)
  4408. #define PORTD_PULSE_DURATION_100ms (3 << 18)
  4409. #define PORTD_PULSE_DURATION_MASK (3 << 18)
  4410. #define PORTD_HOTPLUG_STATUS_MASK (0x3 << 16)
  4411. #define PORTD_HOTPLUG_NO_DETECT (0 << 16)
  4412. #define PORTD_HOTPLUG_SHORT_DETECT (1 << 16)
  4413. #define PORTD_HOTPLUG_LONG_DETECT (2 << 16)
  4414. #define PORTC_HOTPLUG_ENABLE (1 << 12)
  4415. #define PORTC_PULSE_DURATION_2ms (0)
  4416. #define PORTC_PULSE_DURATION_4_5ms (1 << 10)
  4417. #define PORTC_PULSE_DURATION_6ms (2 << 10)
  4418. #define PORTC_PULSE_DURATION_100ms (3 << 10)
  4419. #define PORTC_PULSE_DURATION_MASK (3 << 10)
  4420. #define PORTC_HOTPLUG_STATUS_MASK (0x3 << 8)
  4421. #define PORTC_HOTPLUG_NO_DETECT (0 << 8)
  4422. #define PORTC_HOTPLUG_SHORT_DETECT (1 << 8)
  4423. #define PORTC_HOTPLUG_LONG_DETECT (2 << 8)
  4424. #define PORTB_HOTPLUG_ENABLE (1 << 4)
  4425. #define PORTB_PULSE_DURATION_2ms (0)
  4426. #define PORTB_PULSE_DURATION_4_5ms (1 << 2)
  4427. #define PORTB_PULSE_DURATION_6ms (2 << 2)
  4428. #define PORTB_PULSE_DURATION_100ms (3 << 2)
  4429. #define PORTB_PULSE_DURATION_MASK (3 << 2)
  4430. #define PORTB_HOTPLUG_STATUS_MASK (0x3 << 0)
  4431. #define PORTB_HOTPLUG_NO_DETECT (0 << 0)
  4432. #define PORTB_HOTPLUG_SHORT_DETECT (1 << 0)
  4433. #define PORTB_HOTPLUG_LONG_DETECT (2 << 0)
  4434. #define PCH_GPIOA 0xc5010
  4435. #define PCH_GPIOB 0xc5014
  4436. #define PCH_GPIOC 0xc5018
  4437. #define PCH_GPIOD 0xc501c
  4438. #define PCH_GPIOE 0xc5020
  4439. #define PCH_GPIOF 0xc5024
  4440. #define PCH_GMBUS0 0xc5100
  4441. #define PCH_GMBUS1 0xc5104
  4442. #define PCH_GMBUS2 0xc5108
  4443. #define PCH_GMBUS3 0xc510c
  4444. #define PCH_GMBUS4 0xc5110
  4445. #define PCH_GMBUS5 0xc5120
  4446. #define _PCH_DPLL_A 0xc6014
  4447. #define _PCH_DPLL_B 0xc6018
  4448. #define PCH_DPLL(pll) (pll == 0 ? _PCH_DPLL_A : _PCH_DPLL_B)
  4449. #define _PCH_FPA0 0xc6040
  4450. #define FP_CB_TUNE (0x3<<22)
  4451. #define _PCH_FPA1 0xc6044
  4452. #define _PCH_FPB0 0xc6048
  4453. #define _PCH_FPB1 0xc604c
  4454. #define PCH_FP0(pll) (pll == 0 ? _PCH_FPA0 : _PCH_FPB0)
  4455. #define PCH_FP1(pll) (pll == 0 ? _PCH_FPA1 : _PCH_FPB1)
  4456. #define PCH_DPLL_TEST 0xc606c
  4457. #define PCH_DREF_CONTROL 0xC6200
  4458. #define DREF_CONTROL_MASK 0x7fc3
  4459. #define DREF_CPU_SOURCE_OUTPUT_DISABLE (0<<13)
  4460. #define DREF_CPU_SOURCE_OUTPUT_DOWNSPREAD (2<<13)
  4461. #define DREF_CPU_SOURCE_OUTPUT_NONSPREAD (3<<13)
  4462. #define DREF_CPU_SOURCE_OUTPUT_MASK (3<<13)
  4463. #define DREF_SSC_SOURCE_DISABLE (0<<11)
  4464. #define DREF_SSC_SOURCE_ENABLE (2<<11)
  4465. #define DREF_SSC_SOURCE_MASK (3<<11)
  4466. #define DREF_NONSPREAD_SOURCE_DISABLE (0<<9)
  4467. #define DREF_NONSPREAD_CK505_ENABLE (1<<9)
  4468. #define DREF_NONSPREAD_SOURCE_ENABLE (2<<9)
  4469. #define DREF_NONSPREAD_SOURCE_MASK (3<<9)
  4470. #define DREF_SUPERSPREAD_SOURCE_DISABLE (0<<7)
  4471. #define DREF_SUPERSPREAD_SOURCE_ENABLE (2<<7)
  4472. #define DREF_SUPERSPREAD_SOURCE_MASK (3<<7)
  4473. #define DREF_SSC4_DOWNSPREAD (0<<6)
  4474. #define DREF_SSC4_CENTERSPREAD (1<<6)
  4475. #define DREF_SSC1_DISABLE (0<<1)
  4476. #define DREF_SSC1_ENABLE (1<<1)
  4477. #define DREF_SSC4_DISABLE (0)
  4478. #define DREF_SSC4_ENABLE (1)
  4479. #define PCH_RAWCLK_FREQ 0xc6204
  4480. #define FDL_TP1_TIMER_SHIFT 12
  4481. #define FDL_TP1_TIMER_MASK (3<<12)
  4482. #define FDL_TP2_TIMER_SHIFT 10
  4483. #define FDL_TP2_TIMER_MASK (3<<10)
  4484. #define RAWCLK_FREQ_MASK 0x3ff
  4485. #define PCH_DPLL_TMR_CFG 0xc6208
  4486. #define PCH_SSC4_PARMS 0xc6210
  4487. #define PCH_SSC4_AUX_PARMS 0xc6214
  4488. #define PCH_DPLL_SEL 0xc7000
  4489. #define TRANS_DPLLB_SEL(pipe) (1 << (pipe * 4))
  4490. #define TRANS_DPLLA_SEL(pipe) 0
  4491. #define TRANS_DPLL_ENABLE(pipe) (1 << (pipe * 4 + 3))
  4492. /* transcoder */
  4493. #define _PCH_TRANS_HTOTAL_A 0xe0000
  4494. #define TRANS_HTOTAL_SHIFT 16
  4495. #define TRANS_HACTIVE_SHIFT 0
  4496. #define _PCH_TRANS_HBLANK_A 0xe0004
  4497. #define TRANS_HBLANK_END_SHIFT 16
  4498. #define TRANS_HBLANK_START_SHIFT 0
  4499. #define _PCH_TRANS_HSYNC_A 0xe0008
  4500. #define TRANS_HSYNC_END_SHIFT 16
  4501. #define TRANS_HSYNC_START_SHIFT 0
  4502. #define _PCH_TRANS_VTOTAL_A 0xe000c
  4503. #define TRANS_VTOTAL_SHIFT 16
  4504. #define TRANS_VACTIVE_SHIFT 0
  4505. #define _PCH_TRANS_VBLANK_A 0xe0010
  4506. #define TRANS_VBLANK_END_SHIFT 16
  4507. #define TRANS_VBLANK_START_SHIFT 0
  4508. #define _PCH_TRANS_VSYNC_A 0xe0014
  4509. #define TRANS_VSYNC_END_SHIFT 16
  4510. #define TRANS_VSYNC_START_SHIFT 0
  4511. #define _PCH_TRANS_VSYNCSHIFT_A 0xe0028
  4512. #define _PCH_TRANSA_DATA_M1 0xe0030
  4513. #define _PCH_TRANSA_DATA_N1 0xe0034
  4514. #define _PCH_TRANSA_DATA_M2 0xe0038
  4515. #define _PCH_TRANSA_DATA_N2 0xe003c
  4516. #define _PCH_TRANSA_LINK_M1 0xe0040
  4517. #define _PCH_TRANSA_LINK_N1 0xe0044
  4518. #define _PCH_TRANSA_LINK_M2 0xe0048
  4519. #define _PCH_TRANSA_LINK_N2 0xe004c
  4520. /* Per-transcoder DIP controls (PCH) */
  4521. #define _VIDEO_DIP_CTL_A 0xe0200
  4522. #define _VIDEO_DIP_DATA_A 0xe0208
  4523. #define _VIDEO_DIP_GCP_A 0xe0210
  4524. #define _VIDEO_DIP_CTL_B 0xe1200
  4525. #define _VIDEO_DIP_DATA_B 0xe1208
  4526. #define _VIDEO_DIP_GCP_B 0xe1210
  4527. #define TVIDEO_DIP_CTL(pipe) _PIPE(pipe, _VIDEO_DIP_CTL_A, _VIDEO_DIP_CTL_B)
  4528. #define TVIDEO_DIP_DATA(pipe) _PIPE(pipe, _VIDEO_DIP_DATA_A, _VIDEO_DIP_DATA_B)
  4529. #define TVIDEO_DIP_GCP(pipe) _PIPE(pipe, _VIDEO_DIP_GCP_A, _VIDEO_DIP_GCP_B)
  4530. /* Per-transcoder DIP controls (VLV) */
  4531. #define VLV_VIDEO_DIP_CTL_A (VLV_DISPLAY_BASE + 0x60200)
  4532. #define VLV_VIDEO_DIP_DATA_A (VLV_DISPLAY_BASE + 0x60208)
  4533. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_A (VLV_DISPLAY_BASE + 0x60210)
  4534. #define VLV_VIDEO_DIP_CTL_B (VLV_DISPLAY_BASE + 0x61170)
  4535. #define VLV_VIDEO_DIP_DATA_B (VLV_DISPLAY_BASE + 0x61174)
  4536. #define VLV_VIDEO_DIP_GDCP_PAYLOAD_B (VLV_DISPLAY_BASE + 0x61178)
  4537. #define CHV_VIDEO_DIP_CTL_C (VLV_DISPLAY_BASE + 0x611f0)
  4538. #define CHV_VIDEO_DIP_DATA_C (VLV_DISPLAY_BASE + 0x611f4)
  4539. #define CHV_VIDEO_DIP_GDCP_PAYLOAD_C (VLV_DISPLAY_BASE + 0x611f8)
  4540. #define VLV_TVIDEO_DIP_CTL(pipe) \
  4541. _PIPE3((pipe), VLV_VIDEO_DIP_CTL_A, \
  4542. VLV_VIDEO_DIP_CTL_B, CHV_VIDEO_DIP_CTL_C)
  4543. #define VLV_TVIDEO_DIP_DATA(pipe) \
  4544. _PIPE3((pipe), VLV_VIDEO_DIP_DATA_A, \
  4545. VLV_VIDEO_DIP_DATA_B, CHV_VIDEO_DIP_DATA_C)
  4546. #define VLV_TVIDEO_DIP_GCP(pipe) \
  4547. _PIPE3((pipe), VLV_VIDEO_DIP_GDCP_PAYLOAD_A, \
  4548. VLV_VIDEO_DIP_GDCP_PAYLOAD_B, CHV_VIDEO_DIP_GDCP_PAYLOAD_C)
  4549. /* Haswell DIP controls */
  4550. #define HSW_VIDEO_DIP_CTL_A 0x60200
  4551. #define HSW_VIDEO_DIP_AVI_DATA_A 0x60220
  4552. #define HSW_VIDEO_DIP_VS_DATA_A 0x60260
  4553. #define HSW_VIDEO_DIP_SPD_DATA_A 0x602A0
  4554. #define HSW_VIDEO_DIP_GMP_DATA_A 0x602E0
  4555. #define HSW_VIDEO_DIP_VSC_DATA_A 0x60320
  4556. #define HSW_VIDEO_DIP_AVI_ECC_A 0x60240
  4557. #define HSW_VIDEO_DIP_VS_ECC_A 0x60280
  4558. #define HSW_VIDEO_DIP_SPD_ECC_A 0x602C0
  4559. #define HSW_VIDEO_DIP_GMP_ECC_A 0x60300
  4560. #define HSW_VIDEO_DIP_VSC_ECC_A 0x60344
  4561. #define HSW_VIDEO_DIP_GCP_A 0x60210
  4562. #define HSW_VIDEO_DIP_CTL_B 0x61200
  4563. #define HSW_VIDEO_DIP_AVI_DATA_B 0x61220
  4564. #define HSW_VIDEO_DIP_VS_DATA_B 0x61260
  4565. #define HSW_VIDEO_DIP_SPD_DATA_B 0x612A0
  4566. #define HSW_VIDEO_DIP_GMP_DATA_B 0x612E0
  4567. #define HSW_VIDEO_DIP_VSC_DATA_B 0x61320
  4568. #define HSW_VIDEO_DIP_BVI_ECC_B 0x61240
  4569. #define HSW_VIDEO_DIP_VS_ECC_B 0x61280
  4570. #define HSW_VIDEO_DIP_SPD_ECC_B 0x612C0
  4571. #define HSW_VIDEO_DIP_GMP_ECC_B 0x61300
  4572. #define HSW_VIDEO_DIP_VSC_ECC_B 0x61344
  4573. #define HSW_VIDEO_DIP_GCP_B 0x61210
  4574. #define HSW_TVIDEO_DIP_CTL(trans) \
  4575. _TRANSCODER2(trans, HSW_VIDEO_DIP_CTL_A)
  4576. #define HSW_TVIDEO_DIP_AVI_DATA(trans) \
  4577. _TRANSCODER2(trans, HSW_VIDEO_DIP_AVI_DATA_A)
  4578. #define HSW_TVIDEO_DIP_VS_DATA(trans) \
  4579. _TRANSCODER2(trans, HSW_VIDEO_DIP_VS_DATA_A)
  4580. #define HSW_TVIDEO_DIP_SPD_DATA(trans) \
  4581. _TRANSCODER2(trans, HSW_VIDEO_DIP_SPD_DATA_A)
  4582. #define HSW_TVIDEO_DIP_GCP(trans) \
  4583. _TRANSCODER2(trans, HSW_VIDEO_DIP_GCP_A)
  4584. #define HSW_TVIDEO_DIP_VSC_DATA(trans) \
  4585. _TRANSCODER2(trans, HSW_VIDEO_DIP_VSC_DATA_A)
  4586. #define HSW_STEREO_3D_CTL_A 0x70020
  4587. #define S3D_ENABLE (1<<31)
  4588. #define HSW_STEREO_3D_CTL_B 0x71020
  4589. #define HSW_STEREO_3D_CTL(trans) \
  4590. _PIPE2(trans, HSW_STEREO_3D_CTL_A)
  4591. #define _PCH_TRANS_HTOTAL_B 0xe1000
  4592. #define _PCH_TRANS_HBLANK_B 0xe1004
  4593. #define _PCH_TRANS_HSYNC_B 0xe1008
  4594. #define _PCH_TRANS_VTOTAL_B 0xe100c
  4595. #define _PCH_TRANS_VBLANK_B 0xe1010
  4596. #define _PCH_TRANS_VSYNC_B 0xe1014
  4597. #define _PCH_TRANS_VSYNCSHIFT_B 0xe1028
  4598. #define PCH_TRANS_HTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_HTOTAL_A, _PCH_TRANS_HTOTAL_B)
  4599. #define PCH_TRANS_HBLANK(pipe) _PIPE(pipe, _PCH_TRANS_HBLANK_A, _PCH_TRANS_HBLANK_B)
  4600. #define PCH_TRANS_HSYNC(pipe) _PIPE(pipe, _PCH_TRANS_HSYNC_A, _PCH_TRANS_HSYNC_B)
  4601. #define PCH_TRANS_VTOTAL(pipe) _PIPE(pipe, _PCH_TRANS_VTOTAL_A, _PCH_TRANS_VTOTAL_B)
  4602. #define PCH_TRANS_VBLANK(pipe) _PIPE(pipe, _PCH_TRANS_VBLANK_A, _PCH_TRANS_VBLANK_B)
  4603. #define PCH_TRANS_VSYNC(pipe) _PIPE(pipe, _PCH_TRANS_VSYNC_A, _PCH_TRANS_VSYNC_B)
  4604. #define PCH_TRANS_VSYNCSHIFT(pipe) _PIPE(pipe, _PCH_TRANS_VSYNCSHIFT_A, \
  4605. _PCH_TRANS_VSYNCSHIFT_B)
  4606. #define _PCH_TRANSB_DATA_M1 0xe1030
  4607. #define _PCH_TRANSB_DATA_N1 0xe1034
  4608. #define _PCH_TRANSB_DATA_M2 0xe1038
  4609. #define _PCH_TRANSB_DATA_N2 0xe103c
  4610. #define _PCH_TRANSB_LINK_M1 0xe1040
  4611. #define _PCH_TRANSB_LINK_N1 0xe1044
  4612. #define _PCH_TRANSB_LINK_M2 0xe1048
  4613. #define _PCH_TRANSB_LINK_N2 0xe104c
  4614. #define PCH_TRANS_DATA_M1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M1, _PCH_TRANSB_DATA_M1)
  4615. #define PCH_TRANS_DATA_N1(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N1, _PCH_TRANSB_DATA_N1)
  4616. #define PCH_TRANS_DATA_M2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_M2, _PCH_TRANSB_DATA_M2)
  4617. #define PCH_TRANS_DATA_N2(pipe) _PIPE(pipe, _PCH_TRANSA_DATA_N2, _PCH_TRANSB_DATA_N2)
  4618. #define PCH_TRANS_LINK_M1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M1, _PCH_TRANSB_LINK_M1)
  4619. #define PCH_TRANS_LINK_N1(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N1, _PCH_TRANSB_LINK_N1)
  4620. #define PCH_TRANS_LINK_M2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_M2, _PCH_TRANSB_LINK_M2)
  4621. #define PCH_TRANS_LINK_N2(pipe) _PIPE(pipe, _PCH_TRANSA_LINK_N2, _PCH_TRANSB_LINK_N2)
  4622. #define _PCH_TRANSACONF 0xf0008
  4623. #define _PCH_TRANSBCONF 0xf1008
  4624. #define PCH_TRANSCONF(pipe) _PIPE(pipe, _PCH_TRANSACONF, _PCH_TRANSBCONF)
  4625. #define LPT_TRANSCONF _PCH_TRANSACONF /* lpt has only one transcoder */
  4626. #define TRANS_DISABLE (0<<31)
  4627. #define TRANS_ENABLE (1<<31)
  4628. #define TRANS_STATE_MASK (1<<30)
  4629. #define TRANS_STATE_DISABLE (0<<30)
  4630. #define TRANS_STATE_ENABLE (1<<30)
  4631. #define TRANS_FSYNC_DELAY_HB1 (0<<27)
  4632. #define TRANS_FSYNC_DELAY_HB2 (1<<27)
  4633. #define TRANS_FSYNC_DELAY_HB3 (2<<27)
  4634. #define TRANS_FSYNC_DELAY_HB4 (3<<27)
  4635. #define TRANS_INTERLACE_MASK (7<<21)
  4636. #define TRANS_PROGRESSIVE (0<<21)
  4637. #define TRANS_INTERLACED (3<<21)
  4638. #define TRANS_LEGACY_INTERLACED_ILK (2<<21)
  4639. #define TRANS_8BPC (0<<5)
  4640. #define TRANS_10BPC (1<<5)
  4641. #define TRANS_6BPC (2<<5)
  4642. #define TRANS_12BPC (3<<5)
  4643. #define _TRANSA_CHICKEN1 0xf0060
  4644. #define _TRANSB_CHICKEN1 0xf1060
  4645. #define TRANS_CHICKEN1(pipe) _PIPE(pipe, _TRANSA_CHICKEN1, _TRANSB_CHICKEN1)
  4646. #define TRANS_CHICKEN1_DP0UNIT_GC_DISABLE (1<<4)
  4647. #define _TRANSA_CHICKEN2 0xf0064
  4648. #define _TRANSB_CHICKEN2 0xf1064
  4649. #define TRANS_CHICKEN2(pipe) _PIPE(pipe, _TRANSA_CHICKEN2, _TRANSB_CHICKEN2)
  4650. #define TRANS_CHICKEN2_TIMING_OVERRIDE (1<<31)
  4651. #define TRANS_CHICKEN2_FDI_POLARITY_REVERSED (1<<29)
  4652. #define TRANS_CHICKEN2_FRAME_START_DELAY_MASK (3<<27)
  4653. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_COUNTER (1<<26)
  4654. #define TRANS_CHICKEN2_DISABLE_DEEP_COLOR_MODESWITCH (1<<25)
  4655. #define SOUTH_CHICKEN1 0xc2000
  4656. #define FDIA_PHASE_SYNC_SHIFT_OVR 19
  4657. #define FDIA_PHASE_SYNC_SHIFT_EN 18
  4658. #define FDI_PHASE_SYNC_OVR(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_OVR - ((pipe) * 2)))
  4659. #define FDI_PHASE_SYNC_EN(pipe) (1<<(FDIA_PHASE_SYNC_SHIFT_EN - ((pipe) * 2)))
  4660. #define FDI_BC_BIFURCATION_SELECT (1 << 12)
  4661. #define SOUTH_CHICKEN2 0xc2004
  4662. #define FDI_MPHY_IOSFSB_RESET_STATUS (1<<13)
  4663. #define FDI_MPHY_IOSFSB_RESET_CTL (1<<12)
  4664. #define DPLS_EDP_PPS_FIX_DIS (1<<0)
  4665. #define _FDI_RXA_CHICKEN 0xc200c
  4666. #define _FDI_RXB_CHICKEN 0xc2010
  4667. #define FDI_RX_PHASE_SYNC_POINTER_OVR (1<<1)
  4668. #define FDI_RX_PHASE_SYNC_POINTER_EN (1<<0)
  4669. #define FDI_RX_CHICKEN(pipe) _PIPE(pipe, _FDI_RXA_CHICKEN, _FDI_RXB_CHICKEN)
  4670. #define SOUTH_DSPCLK_GATE_D 0xc2020
  4671. #define PCH_DPLUNIT_CLOCK_GATE_DISABLE (1<<30)
  4672. #define PCH_DPLSUNIT_CLOCK_GATE_DISABLE (1<<29)
  4673. #define PCH_CPUNIT_CLOCK_GATE_DISABLE (1<<14)
  4674. #define PCH_LP_PARTITION_LEVEL_DISABLE (1<<12)
  4675. /* CPU: FDI_TX */
  4676. #define _FDI_TXA_CTL 0x60100
  4677. #define _FDI_TXB_CTL 0x61100
  4678. #define FDI_TX_CTL(pipe) _PIPE(pipe, _FDI_TXA_CTL, _FDI_TXB_CTL)
  4679. #define FDI_TX_DISABLE (0<<31)
  4680. #define FDI_TX_ENABLE (1<<31)
  4681. #define FDI_LINK_TRAIN_PATTERN_1 (0<<28)
  4682. #define FDI_LINK_TRAIN_PATTERN_2 (1<<28)
  4683. #define FDI_LINK_TRAIN_PATTERN_IDLE (2<<28)
  4684. #define FDI_LINK_TRAIN_NONE (3<<28)
  4685. #define FDI_LINK_TRAIN_VOLTAGE_0_4V (0<<25)
  4686. #define FDI_LINK_TRAIN_VOLTAGE_0_6V (1<<25)
  4687. #define FDI_LINK_TRAIN_VOLTAGE_0_8V (2<<25)
  4688. #define FDI_LINK_TRAIN_VOLTAGE_1_2V (3<<25)
  4689. #define FDI_LINK_TRAIN_PRE_EMPHASIS_NONE (0<<22)
  4690. #define FDI_LINK_TRAIN_PRE_EMPHASIS_1_5X (1<<22)
  4691. #define FDI_LINK_TRAIN_PRE_EMPHASIS_2X (2<<22)
  4692. #define FDI_LINK_TRAIN_PRE_EMPHASIS_3X (3<<22)
  4693. /* ILK always use 400mV 0dB for voltage swing and pre-emphasis level.
  4694. SNB has different settings. */
  4695. /* SNB A-stepping */
  4696. #define FDI_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  4697. #define FDI_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  4698. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  4699. #define FDI_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  4700. /* SNB B-stepping */
  4701. #define FDI_LINK_TRAIN_400MV_0DB_SNB_B (0x0<<22)
  4702. #define FDI_LINK_TRAIN_400MV_6DB_SNB_B (0x3a<<22)
  4703. #define FDI_LINK_TRAIN_600MV_3_5DB_SNB_B (0x39<<22)
  4704. #define FDI_LINK_TRAIN_800MV_0DB_SNB_B (0x38<<22)
  4705. #define FDI_LINK_TRAIN_VOL_EMP_MASK (0x3f<<22)
  4706. #define FDI_DP_PORT_WIDTH_SHIFT 19
  4707. #define FDI_DP_PORT_WIDTH_MASK (7 << FDI_DP_PORT_WIDTH_SHIFT)
  4708. #define FDI_DP_PORT_WIDTH(width) (((width) - 1) << FDI_DP_PORT_WIDTH_SHIFT)
  4709. #define FDI_TX_ENHANCE_FRAME_ENABLE (1<<18)
  4710. /* Ironlake: hardwired to 1 */
  4711. #define FDI_TX_PLL_ENABLE (1<<14)
  4712. /* Ivybridge has different bits for lolz */
  4713. #define FDI_LINK_TRAIN_PATTERN_1_IVB (0<<8)
  4714. #define FDI_LINK_TRAIN_PATTERN_2_IVB (1<<8)
  4715. #define FDI_LINK_TRAIN_PATTERN_IDLE_IVB (2<<8)
  4716. #define FDI_LINK_TRAIN_NONE_IVB (3<<8)
  4717. /* both Tx and Rx */
  4718. #define FDI_COMPOSITE_SYNC (1<<11)
  4719. #define FDI_LINK_TRAIN_AUTO (1<<10)
  4720. #define FDI_SCRAMBLING_ENABLE (0<<7)
  4721. #define FDI_SCRAMBLING_DISABLE (1<<7)
  4722. /* FDI_RX, FDI_X is hard-wired to Transcoder_X */
  4723. #define _FDI_RXA_CTL 0xf000c
  4724. #define _FDI_RXB_CTL 0xf100c
  4725. #define FDI_RX_CTL(pipe) _PIPE(pipe, _FDI_RXA_CTL, _FDI_RXB_CTL)
  4726. #define FDI_RX_ENABLE (1<<31)
  4727. /* train, dp width same as FDI_TX */
  4728. #define FDI_FS_ERRC_ENABLE (1<<27)
  4729. #define FDI_FE_ERRC_ENABLE (1<<26)
  4730. #define FDI_RX_POLARITY_REVERSED_LPT (1<<16)
  4731. #define FDI_8BPC (0<<16)
  4732. #define FDI_10BPC (1<<16)
  4733. #define FDI_6BPC (2<<16)
  4734. #define FDI_12BPC (3<<16)
  4735. #define FDI_RX_LINK_REVERSAL_OVERRIDE (1<<15)
  4736. #define FDI_DMI_LINK_REVERSE_MASK (1<<14)
  4737. #define FDI_RX_PLL_ENABLE (1<<13)
  4738. #define FDI_FS_ERR_CORRECT_ENABLE (1<<11)
  4739. #define FDI_FE_ERR_CORRECT_ENABLE (1<<10)
  4740. #define FDI_FS_ERR_REPORT_ENABLE (1<<9)
  4741. #define FDI_FE_ERR_REPORT_ENABLE (1<<8)
  4742. #define FDI_RX_ENHANCE_FRAME_ENABLE (1<<6)
  4743. #define FDI_PCDCLK (1<<4)
  4744. /* CPT */
  4745. #define FDI_AUTO_TRAINING (1<<10)
  4746. #define FDI_LINK_TRAIN_PATTERN_1_CPT (0<<8)
  4747. #define FDI_LINK_TRAIN_PATTERN_2_CPT (1<<8)
  4748. #define FDI_LINK_TRAIN_PATTERN_IDLE_CPT (2<<8)
  4749. #define FDI_LINK_TRAIN_NORMAL_CPT (3<<8)
  4750. #define FDI_LINK_TRAIN_PATTERN_MASK_CPT (3<<8)
  4751. #define _FDI_RXA_MISC 0xf0010
  4752. #define _FDI_RXB_MISC 0xf1010
  4753. #define FDI_RX_PWRDN_LANE1_MASK (3<<26)
  4754. #define FDI_RX_PWRDN_LANE1_VAL(x) ((x)<<26)
  4755. #define FDI_RX_PWRDN_LANE0_MASK (3<<24)
  4756. #define FDI_RX_PWRDN_LANE0_VAL(x) ((x)<<24)
  4757. #define FDI_RX_TP1_TO_TP2_48 (2<<20)
  4758. #define FDI_RX_TP1_TO_TP2_64 (3<<20)
  4759. #define FDI_RX_FDI_DELAY_90 (0x90<<0)
  4760. #define FDI_RX_MISC(pipe) _PIPE(pipe, _FDI_RXA_MISC, _FDI_RXB_MISC)
  4761. #define _FDI_RXA_TUSIZE1 0xf0030
  4762. #define _FDI_RXA_TUSIZE2 0xf0038
  4763. #define _FDI_RXB_TUSIZE1 0xf1030
  4764. #define _FDI_RXB_TUSIZE2 0xf1038
  4765. #define FDI_RX_TUSIZE1(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE1, _FDI_RXB_TUSIZE1)
  4766. #define FDI_RX_TUSIZE2(pipe) _PIPE(pipe, _FDI_RXA_TUSIZE2, _FDI_RXB_TUSIZE2)
  4767. /* FDI_RX interrupt register format */
  4768. #define FDI_RX_INTER_LANE_ALIGN (1<<10)
  4769. #define FDI_RX_SYMBOL_LOCK (1<<9) /* train 2 */
  4770. #define FDI_RX_BIT_LOCK (1<<8) /* train 1 */
  4771. #define FDI_RX_TRAIN_PATTERN_2_FAIL (1<<7)
  4772. #define FDI_RX_FS_CODE_ERR (1<<6)
  4773. #define FDI_RX_FE_CODE_ERR (1<<5)
  4774. #define FDI_RX_SYMBOL_ERR_RATE_ABOVE (1<<4)
  4775. #define FDI_RX_HDCP_LINK_FAIL (1<<3)
  4776. #define FDI_RX_PIXEL_FIFO_OVERFLOW (1<<2)
  4777. #define FDI_RX_CROSS_CLOCK_OVERFLOW (1<<1)
  4778. #define FDI_RX_SYMBOL_QUEUE_OVERFLOW (1<<0)
  4779. #define _FDI_RXA_IIR 0xf0014
  4780. #define _FDI_RXA_IMR 0xf0018
  4781. #define _FDI_RXB_IIR 0xf1014
  4782. #define _FDI_RXB_IMR 0xf1018
  4783. #define FDI_RX_IIR(pipe) _PIPE(pipe, _FDI_RXA_IIR, _FDI_RXB_IIR)
  4784. #define FDI_RX_IMR(pipe) _PIPE(pipe, _FDI_RXA_IMR, _FDI_RXB_IMR)
  4785. #define FDI_PLL_CTL_1 0xfe000
  4786. #define FDI_PLL_CTL_2 0xfe004
  4787. #define PCH_LVDS 0xe1180
  4788. #define LVDS_DETECTED (1 << 1)
  4789. /* vlv has 2 sets of panel control regs. */
  4790. #define PIPEA_PP_STATUS (VLV_DISPLAY_BASE + 0x61200)
  4791. #define PIPEA_PP_CONTROL (VLV_DISPLAY_BASE + 0x61204)
  4792. #define PIPEA_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61208)
  4793. #define PANEL_PORT_SELECT_DPB_VLV (1 << 30)
  4794. #define PANEL_PORT_SELECT_DPC_VLV (2 << 30)
  4795. #define PIPEA_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6120c)
  4796. #define PIPEA_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61210)
  4797. #define PIPEB_PP_STATUS (VLV_DISPLAY_BASE + 0x61300)
  4798. #define PIPEB_PP_CONTROL (VLV_DISPLAY_BASE + 0x61304)
  4799. #define PIPEB_PP_ON_DELAYS (VLV_DISPLAY_BASE + 0x61308)
  4800. #define PIPEB_PP_OFF_DELAYS (VLV_DISPLAY_BASE + 0x6130c)
  4801. #define PIPEB_PP_DIVISOR (VLV_DISPLAY_BASE + 0x61310)
  4802. #define VLV_PIPE_PP_STATUS(pipe) _PIPE(pipe, PIPEA_PP_STATUS, PIPEB_PP_STATUS)
  4803. #define VLV_PIPE_PP_CONTROL(pipe) _PIPE(pipe, PIPEA_PP_CONTROL, PIPEB_PP_CONTROL)
  4804. #define VLV_PIPE_PP_ON_DELAYS(pipe) \
  4805. _PIPE(pipe, PIPEA_PP_ON_DELAYS, PIPEB_PP_ON_DELAYS)
  4806. #define VLV_PIPE_PP_OFF_DELAYS(pipe) \
  4807. _PIPE(pipe, PIPEA_PP_OFF_DELAYS, PIPEB_PP_OFF_DELAYS)
  4808. #define VLV_PIPE_PP_DIVISOR(pipe) \
  4809. _PIPE(pipe, PIPEA_PP_DIVISOR, PIPEB_PP_DIVISOR)
  4810. #define PCH_PP_STATUS 0xc7200
  4811. #define PCH_PP_CONTROL 0xc7204
  4812. #define PANEL_UNLOCK_REGS (0xabcd << 16)
  4813. #define PANEL_UNLOCK_MASK (0xffff << 16)
  4814. #define EDP_FORCE_VDD (1 << 3)
  4815. #define EDP_BLC_ENABLE (1 << 2)
  4816. #define PANEL_POWER_RESET (1 << 1)
  4817. #define PANEL_POWER_OFF (0 << 0)
  4818. #define PANEL_POWER_ON (1 << 0)
  4819. #define PCH_PP_ON_DELAYS 0xc7208
  4820. #define PANEL_PORT_SELECT_MASK (3 << 30)
  4821. #define PANEL_PORT_SELECT_LVDS (0 << 30)
  4822. #define PANEL_PORT_SELECT_DPA (1 << 30)
  4823. #define PANEL_PORT_SELECT_DPC (2 << 30)
  4824. #define PANEL_PORT_SELECT_DPD (3 << 30)
  4825. #define PANEL_POWER_UP_DELAY_MASK (0x1fff0000)
  4826. #define PANEL_POWER_UP_DELAY_SHIFT 16
  4827. #define PANEL_LIGHT_ON_DELAY_MASK (0x1fff)
  4828. #define PANEL_LIGHT_ON_DELAY_SHIFT 0
  4829. #define PCH_PP_OFF_DELAYS 0xc720c
  4830. #define PANEL_POWER_DOWN_DELAY_MASK (0x1fff0000)
  4831. #define PANEL_POWER_DOWN_DELAY_SHIFT 16
  4832. #define PANEL_LIGHT_OFF_DELAY_MASK (0x1fff)
  4833. #define PANEL_LIGHT_OFF_DELAY_SHIFT 0
  4834. #define PCH_PP_DIVISOR 0xc7210
  4835. #define PP_REFERENCE_DIVIDER_MASK (0xffffff00)
  4836. #define PP_REFERENCE_DIVIDER_SHIFT 8
  4837. #define PANEL_POWER_CYCLE_DELAY_MASK (0x1f)
  4838. #define PANEL_POWER_CYCLE_DELAY_SHIFT 0
  4839. #define PCH_DP_B 0xe4100
  4840. #define PCH_DPB_AUX_CH_CTL 0xe4110
  4841. #define PCH_DPB_AUX_CH_DATA1 0xe4114
  4842. #define PCH_DPB_AUX_CH_DATA2 0xe4118
  4843. #define PCH_DPB_AUX_CH_DATA3 0xe411c
  4844. #define PCH_DPB_AUX_CH_DATA4 0xe4120
  4845. #define PCH_DPB_AUX_CH_DATA5 0xe4124
  4846. #define PCH_DP_C 0xe4200
  4847. #define PCH_DPC_AUX_CH_CTL 0xe4210
  4848. #define PCH_DPC_AUX_CH_DATA1 0xe4214
  4849. #define PCH_DPC_AUX_CH_DATA2 0xe4218
  4850. #define PCH_DPC_AUX_CH_DATA3 0xe421c
  4851. #define PCH_DPC_AUX_CH_DATA4 0xe4220
  4852. #define PCH_DPC_AUX_CH_DATA5 0xe4224
  4853. #define PCH_DP_D 0xe4300
  4854. #define PCH_DPD_AUX_CH_CTL 0xe4310
  4855. #define PCH_DPD_AUX_CH_DATA1 0xe4314
  4856. #define PCH_DPD_AUX_CH_DATA2 0xe4318
  4857. #define PCH_DPD_AUX_CH_DATA3 0xe431c
  4858. #define PCH_DPD_AUX_CH_DATA4 0xe4320
  4859. #define PCH_DPD_AUX_CH_DATA5 0xe4324
  4860. /* CPT */
  4861. #define PORT_TRANS_A_SEL_CPT 0
  4862. #define PORT_TRANS_B_SEL_CPT (1<<29)
  4863. #define PORT_TRANS_C_SEL_CPT (2<<29)
  4864. #define PORT_TRANS_SEL_MASK (3<<29)
  4865. #define PORT_TRANS_SEL_CPT(pipe) ((pipe) << 29)
  4866. #define PORT_TO_PIPE(val) (((val) & (1<<30)) >> 30)
  4867. #define PORT_TO_PIPE_CPT(val) (((val) & PORT_TRANS_SEL_MASK) >> 29)
  4868. #define SDVO_PORT_TO_PIPE_CHV(val) (((val) & (3<<24)) >> 24)
  4869. #define DP_PORT_TO_PIPE_CHV(val) (((val) & (3<<16)) >> 16)
  4870. #define TRANS_DP_CTL_A 0xe0300
  4871. #define TRANS_DP_CTL_B 0xe1300
  4872. #define TRANS_DP_CTL_C 0xe2300
  4873. #define TRANS_DP_CTL(pipe) _PIPE(pipe, TRANS_DP_CTL_A, TRANS_DP_CTL_B)
  4874. #define TRANS_DP_OUTPUT_ENABLE (1<<31)
  4875. #define TRANS_DP_PORT_SEL_B (0<<29)
  4876. #define TRANS_DP_PORT_SEL_C (1<<29)
  4877. #define TRANS_DP_PORT_SEL_D (2<<29)
  4878. #define TRANS_DP_PORT_SEL_NONE (3<<29)
  4879. #define TRANS_DP_PORT_SEL_MASK (3<<29)
  4880. #define TRANS_DP_AUDIO_ONLY (1<<26)
  4881. #define TRANS_DP_ENH_FRAMING (1<<18)
  4882. #define TRANS_DP_8BPC (0<<9)
  4883. #define TRANS_DP_10BPC (1<<9)
  4884. #define TRANS_DP_6BPC (2<<9)
  4885. #define TRANS_DP_12BPC (3<<9)
  4886. #define TRANS_DP_BPC_MASK (3<<9)
  4887. #define TRANS_DP_VSYNC_ACTIVE_HIGH (1<<4)
  4888. #define TRANS_DP_VSYNC_ACTIVE_LOW 0
  4889. #define TRANS_DP_HSYNC_ACTIVE_HIGH (1<<3)
  4890. #define TRANS_DP_HSYNC_ACTIVE_LOW 0
  4891. #define TRANS_DP_SYNC_MASK (3<<3)
  4892. /* SNB eDP training params */
  4893. /* SNB A-stepping */
  4894. #define EDP_LINK_TRAIN_400MV_0DB_SNB_A (0x38<<22)
  4895. #define EDP_LINK_TRAIN_400MV_6DB_SNB_A (0x02<<22)
  4896. #define EDP_LINK_TRAIN_600MV_3_5DB_SNB_A (0x01<<22)
  4897. #define EDP_LINK_TRAIN_800MV_0DB_SNB_A (0x0<<22)
  4898. /* SNB B-stepping */
  4899. #define EDP_LINK_TRAIN_400_600MV_0DB_SNB_B (0x0<<22)
  4900. #define EDP_LINK_TRAIN_400MV_3_5DB_SNB_B (0x1<<22)
  4901. #define EDP_LINK_TRAIN_400_600MV_6DB_SNB_B (0x3a<<22)
  4902. #define EDP_LINK_TRAIN_600_800MV_3_5DB_SNB_B (0x39<<22)
  4903. #define EDP_LINK_TRAIN_800_1200MV_0DB_SNB_B (0x38<<22)
  4904. #define EDP_LINK_TRAIN_VOL_EMP_MASK_SNB (0x3f<<22)
  4905. /* IVB */
  4906. #define EDP_LINK_TRAIN_400MV_0DB_IVB (0x24 <<22)
  4907. #define EDP_LINK_TRAIN_400MV_3_5DB_IVB (0x2a <<22)
  4908. #define EDP_LINK_TRAIN_400MV_6DB_IVB (0x2f <<22)
  4909. #define EDP_LINK_TRAIN_600MV_0DB_IVB (0x30 <<22)
  4910. #define EDP_LINK_TRAIN_600MV_3_5DB_IVB (0x36 <<22)
  4911. #define EDP_LINK_TRAIN_800MV_0DB_IVB (0x38 <<22)
  4912. #define EDP_LINK_TRAIN_800MV_3_5DB_IVB (0x3e <<22)
  4913. /* legacy values */
  4914. #define EDP_LINK_TRAIN_500MV_0DB_IVB (0x00 <<22)
  4915. #define EDP_LINK_TRAIN_1000MV_0DB_IVB (0x20 <<22)
  4916. #define EDP_LINK_TRAIN_500MV_3_5DB_IVB (0x02 <<22)
  4917. #define EDP_LINK_TRAIN_1000MV_3_5DB_IVB (0x22 <<22)
  4918. #define EDP_LINK_TRAIN_1000MV_6DB_IVB (0x23 <<22)
  4919. #define EDP_LINK_TRAIN_VOL_EMP_MASK_IVB (0x3f<<22)
  4920. #define VLV_PMWGICZ 0x1300a4
  4921. #define FORCEWAKE 0xA18C
  4922. #define FORCEWAKE_VLV 0x1300b0
  4923. #define FORCEWAKE_ACK_VLV 0x1300b4
  4924. #define FORCEWAKE_MEDIA_VLV 0x1300b8
  4925. #define FORCEWAKE_ACK_MEDIA_VLV 0x1300bc
  4926. #define FORCEWAKE_ACK_HSW 0x130044
  4927. #define FORCEWAKE_ACK 0x130090
  4928. #define VLV_GTLC_WAKE_CTRL 0x130090
  4929. #define VLV_GTLC_RENDER_CTX_EXISTS (1 << 25)
  4930. #define VLV_GTLC_MEDIA_CTX_EXISTS (1 << 24)
  4931. #define VLV_GTLC_ALLOWWAKEREQ (1 << 0)
  4932. #define VLV_GTLC_PW_STATUS 0x130094
  4933. #define VLV_GTLC_ALLOWWAKEACK (1 << 0)
  4934. #define VLV_GTLC_ALLOWWAKEERR (1 << 1)
  4935. #define VLV_GTLC_PW_MEDIA_STATUS_MASK (1 << 5)
  4936. #define VLV_GTLC_PW_RENDER_STATUS_MASK (1 << 7)
  4937. #define VLV_GTLC_SURVIVABILITY_REG 0x130098
  4938. #define FORCEWAKE_MT 0xa188 /* multi-threaded */
  4939. #define FORCEWAKE_KERNEL 0x1
  4940. #define FORCEWAKE_USER 0x2
  4941. #define FORCEWAKE_MT_ACK 0x130040
  4942. #define ECOBUS 0xa180
  4943. #define FORCEWAKE_MT_ENABLE (1<<5)
  4944. #define VLV_SPAREG2H 0xA194
  4945. #define GTFIFODBG 0x120000
  4946. #define GT_FIFO_SBDROPERR (1<<6)
  4947. #define GT_FIFO_BLOBDROPERR (1<<5)
  4948. #define GT_FIFO_SB_READ_ABORTERR (1<<4)
  4949. #define GT_FIFO_DROPERR (1<<3)
  4950. #define GT_FIFO_OVFERR (1<<2)
  4951. #define GT_FIFO_IAWRERR (1<<1)
  4952. #define GT_FIFO_IARDERR (1<<0)
  4953. #define GTFIFOCTL 0x120008
  4954. #define GT_FIFO_FREE_ENTRIES_MASK 0x7f
  4955. #define GT_FIFO_NUM_RESERVED_ENTRIES 20
  4956. #define HSW_IDICR 0x9008
  4957. #define IDIHASHMSK(x) (((x) & 0x3f) << 16)
  4958. #define HSW_EDRAM_PRESENT 0x120010
  4959. #define GEN6_UCGCTL1 0x9400
  4960. # define GEN6_EU_TCUNIT_CLOCK_GATE_DISABLE (1 << 16)
  4961. # define GEN6_BLBUNIT_CLOCK_GATE_DISABLE (1 << 5)
  4962. # define GEN6_CSUNIT_CLOCK_GATE_DISABLE (1 << 7)
  4963. #define GEN6_UCGCTL2 0x9404
  4964. # define GEN7_VDSUNIT_CLOCK_GATE_DISABLE (1 << 30)
  4965. # define GEN7_TDLUNIT_CLOCK_GATE_DISABLE (1 << 22)
  4966. # define GEN6_RCZUNIT_CLOCK_GATE_DISABLE (1 << 13)
  4967. # define GEN6_RCPBUNIT_CLOCK_GATE_DISABLE (1 << 12)
  4968. # define GEN6_RCCUNIT_CLOCK_GATE_DISABLE (1 << 11)
  4969. #define GEN6_UCGCTL3 0x9408
  4970. #define GEN7_UCGCTL4 0x940c
  4971. #define GEN7_L3BANK2X_CLOCK_GATE_DISABLE (1<<25)
  4972. #define GEN6_RCGCTL1 0x9410
  4973. #define GEN6_RCGCTL2 0x9414
  4974. #define GEN6_RSTCTL 0x9420
  4975. #define GEN8_UCGCTL6 0x9430
  4976. #define GEN8_SDEUNIT_CLOCK_GATE_DISABLE (1<<14)
  4977. #define GEN6_GFXPAUSE 0xA000
  4978. #define GEN6_RPNSWREQ 0xA008
  4979. #define GEN6_TURBO_DISABLE (1<<31)
  4980. #define GEN6_FREQUENCY(x) ((x)<<25)
  4981. #define HSW_FREQUENCY(x) ((x)<<24)
  4982. #define GEN6_OFFSET(x) ((x)<<19)
  4983. #define GEN6_AGGRESSIVE_TURBO (0<<15)
  4984. #define GEN6_RC_VIDEO_FREQ 0xA00C
  4985. #define GEN6_RC_CONTROL 0xA090
  4986. #define GEN6_RC_CTL_RC6pp_ENABLE (1<<16)
  4987. #define GEN6_RC_CTL_RC6p_ENABLE (1<<17)
  4988. #define GEN6_RC_CTL_RC6_ENABLE (1<<18)
  4989. #define GEN6_RC_CTL_RC1e_ENABLE (1<<20)
  4990. #define GEN6_RC_CTL_RC7_ENABLE (1<<22)
  4991. #define VLV_RC_CTL_CTX_RST_PARALLEL (1<<24)
  4992. #define GEN7_RC_CTL_TO_MODE (1<<28)
  4993. #define GEN6_RC_CTL_EI_MODE(x) ((x)<<27)
  4994. #define GEN6_RC_CTL_HW_ENABLE (1<<31)
  4995. #define GEN6_RP_DOWN_TIMEOUT 0xA010
  4996. #define GEN6_RP_INTERRUPT_LIMITS 0xA014
  4997. #define GEN6_RPSTAT1 0xA01C
  4998. #define GEN6_CAGF_SHIFT 8
  4999. #define HSW_CAGF_SHIFT 7
  5000. #define GEN6_CAGF_MASK (0x7f << GEN6_CAGF_SHIFT)
  5001. #define HSW_CAGF_MASK (0x7f << HSW_CAGF_SHIFT)
  5002. #define GEN6_RP_CONTROL 0xA024
  5003. #define GEN6_RP_MEDIA_TURBO (1<<11)
  5004. #define GEN6_RP_MEDIA_MODE_MASK (3<<9)
  5005. #define GEN6_RP_MEDIA_HW_TURBO_MODE (3<<9)
  5006. #define GEN6_RP_MEDIA_HW_NORMAL_MODE (2<<9)
  5007. #define GEN6_RP_MEDIA_HW_MODE (1<<9)
  5008. #define GEN6_RP_MEDIA_SW_MODE (0<<9)
  5009. #define GEN6_RP_MEDIA_IS_GFX (1<<8)
  5010. #define GEN6_RP_ENABLE (1<<7)
  5011. #define GEN6_RP_UP_IDLE_MIN (0x1<<3)
  5012. #define GEN6_RP_UP_BUSY_AVG (0x2<<3)
  5013. #define GEN6_RP_UP_BUSY_CONT (0x4<<3)
  5014. #define GEN6_RP_DOWN_IDLE_AVG (0x2<<0)
  5015. #define GEN6_RP_DOWN_IDLE_CONT (0x1<<0)
  5016. #define GEN6_RP_UP_THRESHOLD 0xA02C
  5017. #define GEN6_RP_DOWN_THRESHOLD 0xA030
  5018. #define GEN6_RP_CUR_UP_EI 0xA050
  5019. #define GEN6_CURICONT_MASK 0xffffff
  5020. #define GEN6_RP_CUR_UP 0xA054
  5021. #define GEN6_CURBSYTAVG_MASK 0xffffff
  5022. #define GEN6_RP_PREV_UP 0xA058
  5023. #define GEN6_RP_CUR_DOWN_EI 0xA05C
  5024. #define GEN6_CURIAVG_MASK 0xffffff
  5025. #define GEN6_RP_CUR_DOWN 0xA060
  5026. #define GEN6_RP_PREV_DOWN 0xA064
  5027. #define GEN6_RP_UP_EI 0xA068
  5028. #define GEN6_RP_DOWN_EI 0xA06C
  5029. #define GEN6_RP_IDLE_HYSTERSIS 0xA070
  5030. #define GEN6_RPDEUHWTC 0xA080
  5031. #define GEN6_RPDEUC 0xA084
  5032. #define GEN6_RPDEUCSW 0xA088
  5033. #define GEN6_RC_STATE 0xA094
  5034. #define GEN6_RC1_WAKE_RATE_LIMIT 0xA098
  5035. #define GEN6_RC6_WAKE_RATE_LIMIT 0xA09C
  5036. #define GEN6_RC6pp_WAKE_RATE_LIMIT 0xA0A0
  5037. #define GEN6_RC_EVALUATION_INTERVAL 0xA0A8
  5038. #define GEN6_RC_IDLE_HYSTERSIS 0xA0AC
  5039. #define GEN6_RC_SLEEP 0xA0B0
  5040. #define GEN6_RCUBMABDTMR 0xA0B0
  5041. #define GEN6_RC1e_THRESHOLD 0xA0B4
  5042. #define GEN6_RC6_THRESHOLD 0xA0B8
  5043. #define GEN6_RC6p_THRESHOLD 0xA0BC
  5044. #define VLV_RCEDATA 0xA0BC
  5045. #define GEN6_RC6pp_THRESHOLD 0xA0C0
  5046. #define GEN6_PMINTRMSK 0xA168
  5047. #define GEN8_PMINTR_REDIRECT_TO_NON_DISP (1<<31)
  5048. #define VLV_PWRDWNUPCTL 0xA294
  5049. #define GEN6_PMISR 0x44020
  5050. #define GEN6_PMIMR 0x44024 /* rps_lock */
  5051. #define GEN6_PMIIR 0x44028
  5052. #define GEN6_PMIER 0x4402C
  5053. #define GEN6_PM_MBOX_EVENT (1<<25)
  5054. #define GEN6_PM_THERMAL_EVENT (1<<24)
  5055. #define GEN6_PM_RP_DOWN_TIMEOUT (1<<6)
  5056. #define GEN6_PM_RP_UP_THRESHOLD (1<<5)
  5057. #define GEN6_PM_RP_DOWN_THRESHOLD (1<<4)
  5058. #define GEN6_PM_RP_UP_EI_EXPIRED (1<<2)
  5059. #define GEN6_PM_RP_DOWN_EI_EXPIRED (1<<1)
  5060. #define GEN6_PM_RPS_EVENTS (GEN6_PM_RP_UP_THRESHOLD | \
  5061. GEN6_PM_RP_DOWN_THRESHOLD | \
  5062. GEN6_PM_RP_DOWN_TIMEOUT)
  5063. #define CHV_CZ_CLOCK_FREQ_MODE_200 200
  5064. #define CHV_CZ_CLOCK_FREQ_MODE_267 267
  5065. #define CHV_CZ_CLOCK_FREQ_MODE_320 320
  5066. #define CHV_CZ_CLOCK_FREQ_MODE_333 333
  5067. #define CHV_CZ_CLOCK_FREQ_MODE_400 400
  5068. #define GEN7_GT_SCRATCH_BASE 0x4F100
  5069. #define GEN7_GT_SCRATCH_REG_NUM 8
  5070. #define VLV_GTLC_SURVIVABILITY_REG 0x130098
  5071. #define VLV_GFX_CLK_STATUS_BIT (1<<3)
  5072. #define VLV_GFX_CLK_FORCE_ON_BIT (1<<2)
  5073. #define GEN6_GT_GFX_RC6_LOCKED 0x138104
  5074. #define VLV_COUNTER_CONTROL 0x138104
  5075. #define VLV_COUNT_RANGE_HIGH (1<<15)
  5076. #define VLV_MEDIA_RC0_COUNT_EN (1<<5)
  5077. #define VLV_RENDER_RC0_COUNT_EN (1<<4)
  5078. #define VLV_MEDIA_RC6_COUNT_EN (1<<1)
  5079. #define VLV_RENDER_RC6_COUNT_EN (1<<0)
  5080. #define GEN6_GT_GFX_RC6 0x138108
  5081. #define VLV_GT_RENDER_RC6 0x138108
  5082. #define VLV_GT_MEDIA_RC6 0x13810C
  5083. #define GEN6_GT_GFX_RC6p 0x13810C
  5084. #define GEN6_GT_GFX_RC6pp 0x138110
  5085. #define VLV_RENDER_C0_COUNT_REG 0x138118
  5086. #define VLV_MEDIA_C0_COUNT_REG 0x13811C
  5087. #define GEN6_PCODE_MAILBOX 0x138124
  5088. #define GEN6_PCODE_READY (1<<31)
  5089. #define GEN6_READ_OC_PARAMS 0xc
  5090. #define GEN6_PCODE_WRITE_MIN_FREQ_TABLE 0x8
  5091. #define GEN6_PCODE_READ_MIN_FREQ_TABLE 0x9
  5092. #define GEN6_PCODE_WRITE_RC6VIDS 0x4
  5093. #define GEN6_PCODE_READ_RC6VIDS 0x5
  5094. #define GEN6_PCODE_READ_D_COMP 0x10
  5095. #define GEN6_PCODE_WRITE_D_COMP 0x11
  5096. #define GEN6_ENCODE_RC6_VID(mv) (((mv) - 245) / 5)
  5097. #define GEN6_DECODE_RC6_VID(vids) (((vids) * 5) + 245)
  5098. #define DISPLAY_IPS_CONTROL 0x19
  5099. #define GEN6_PCODE_DATA 0x138128
  5100. #define GEN6_PCODE_FREQ_IA_RATIO_SHIFT 8
  5101. #define GEN6_PCODE_FREQ_RING_RATIO_SHIFT 16
  5102. #define GEN6_GT_CORE_STATUS 0x138060
  5103. #define GEN6_CORE_CPD_STATE_MASK (7<<4)
  5104. #define GEN6_RCn_MASK 7
  5105. #define GEN6_RC0 0
  5106. #define GEN6_RC3 2
  5107. #define GEN6_RC6 3
  5108. #define GEN6_RC7 4
  5109. #define GEN7_MISCCPCTL (0x9424)
  5110. #define GEN7_DOP_CLOCK_GATE_ENABLE (1<<0)
  5111. /* IVYBRIDGE DPF */
  5112. #define GEN7_L3CDERRST1 0xB008 /* L3CD Error Status 1 */
  5113. #define HSW_L3CDERRST11 0xB208 /* L3CD Error Status register 1 slice 1 */
  5114. #define GEN7_L3CDERRST1_ROW_MASK (0x7ff<<14)
  5115. #define GEN7_PARITY_ERROR_VALID (1<<13)
  5116. #define GEN7_L3CDERRST1_BANK_MASK (3<<11)
  5117. #define GEN7_L3CDERRST1_SUBBANK_MASK (7<<8)
  5118. #define GEN7_PARITY_ERROR_ROW(reg) \
  5119. ((reg & GEN7_L3CDERRST1_ROW_MASK) >> 14)
  5120. #define GEN7_PARITY_ERROR_BANK(reg) \
  5121. ((reg & GEN7_L3CDERRST1_BANK_MASK) >> 11)
  5122. #define GEN7_PARITY_ERROR_SUBBANK(reg) \
  5123. ((reg & GEN7_L3CDERRST1_SUBBANK_MASK) >> 8)
  5124. #define GEN7_L3CDERRST1_ENABLE (1<<7)
  5125. #define GEN7_L3LOG_BASE 0xB070
  5126. #define HSW_L3LOG_BASE_SLICE1 0xB270
  5127. #define GEN7_L3LOG_SIZE 0x80
  5128. #define GEN7_HALF_SLICE_CHICKEN1 0xe100 /* IVB GT1 + VLV */
  5129. #define GEN7_HALF_SLICE_CHICKEN1_GT2 0xf100
  5130. #define GEN7_MAX_PS_THREAD_DEP (8<<12)
  5131. #define GEN7_SINGLE_SUBSCAN_DISPATCH_ENABLE (1<<10)
  5132. #define GEN7_PSD_SINGLE_PORT_DISPATCH_ENABLE (1<<3)
  5133. #define GEN8_ROW_CHICKEN 0xe4f0
  5134. #define PARTIAL_INSTRUCTION_SHOOTDOWN_DISABLE (1<<8)
  5135. #define STALL_DOP_GATING_DISABLE (1<<5)
  5136. #define GEN7_ROW_CHICKEN2 0xe4f4
  5137. #define GEN7_ROW_CHICKEN2_GT2 0xf4f4
  5138. #define DOP_CLOCK_GATING_DISABLE (1<<0)
  5139. #define HSW_ROW_CHICKEN3 0xe49c
  5140. #define HSW_ROW_CHICKEN3_L3_GLOBAL_ATOMICS_DISABLE (1 << 6)
  5141. #define HALF_SLICE_CHICKEN3 0xe184
  5142. #define GEN8_CENTROID_PIXEL_OPT_DIS (1<<8)
  5143. #define GEN8_SAMPLER_POWER_BYPASS_DIS (1<<1)
  5144. #define G4X_AUD_VID_DID (dev_priv->info.display_mmio_offset + 0x62020)
  5145. #define INTEL_AUDIO_DEVCL 0x808629FB
  5146. #define INTEL_AUDIO_DEVBLC 0x80862801
  5147. #define INTEL_AUDIO_DEVCTG 0x80862802
  5148. #define G4X_AUD_CNTL_ST 0x620B4
  5149. #define G4X_ELDV_DEVCL_DEVBLC (1 << 13)
  5150. #define G4X_ELDV_DEVCTG (1 << 14)
  5151. #define G4X_ELD_ADDR (0xf << 5)
  5152. #define G4X_ELD_ACK (1 << 4)
  5153. #define G4X_HDMIW_HDMIEDID 0x6210C
  5154. #define IBX_HDMIW_HDMIEDID_A 0xE2050
  5155. #define IBX_HDMIW_HDMIEDID_B 0xE2150
  5156. #define IBX_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5157. IBX_HDMIW_HDMIEDID_A, \
  5158. IBX_HDMIW_HDMIEDID_B)
  5159. #define IBX_AUD_CNTL_ST_A 0xE20B4
  5160. #define IBX_AUD_CNTL_ST_B 0xE21B4
  5161. #define IBX_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5162. IBX_AUD_CNTL_ST_A, \
  5163. IBX_AUD_CNTL_ST_B)
  5164. #define IBX_ELD_BUFFER_SIZE (0x1f << 10)
  5165. #define IBX_ELD_ADDRESS (0x1f << 5)
  5166. #define IBX_ELD_ACK (1 << 4)
  5167. #define IBX_AUD_CNTL_ST2 0xE20C0
  5168. #define IBX_ELD_VALIDB (1 << 0)
  5169. #define IBX_CP_READYB (1 << 1)
  5170. #define CPT_HDMIW_HDMIEDID_A 0xE5050
  5171. #define CPT_HDMIW_HDMIEDID_B 0xE5150
  5172. #define CPT_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5173. CPT_HDMIW_HDMIEDID_A, \
  5174. CPT_HDMIW_HDMIEDID_B)
  5175. #define CPT_AUD_CNTL_ST_A 0xE50B4
  5176. #define CPT_AUD_CNTL_ST_B 0xE51B4
  5177. #define CPT_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5178. CPT_AUD_CNTL_ST_A, \
  5179. CPT_AUD_CNTL_ST_B)
  5180. #define CPT_AUD_CNTRL_ST2 0xE50C0
  5181. #define VLV_HDMIW_HDMIEDID_A (VLV_DISPLAY_BASE + 0x62050)
  5182. #define VLV_HDMIW_HDMIEDID_B (VLV_DISPLAY_BASE + 0x62150)
  5183. #define VLV_HDMIW_HDMIEDID(pipe) _PIPE(pipe, \
  5184. VLV_HDMIW_HDMIEDID_A, \
  5185. VLV_HDMIW_HDMIEDID_B)
  5186. #define VLV_AUD_CNTL_ST_A (VLV_DISPLAY_BASE + 0x620B4)
  5187. #define VLV_AUD_CNTL_ST_B (VLV_DISPLAY_BASE + 0x621B4)
  5188. #define VLV_AUD_CNTL_ST(pipe) _PIPE(pipe, \
  5189. VLV_AUD_CNTL_ST_A, \
  5190. VLV_AUD_CNTL_ST_B)
  5191. #define VLV_AUD_CNTL_ST2 (VLV_DISPLAY_BASE + 0x620C0)
  5192. /* These are the 4 32-bit write offset registers for each stream
  5193. * output buffer. It determines the offset from the
  5194. * 3DSTATE_SO_BUFFERs that the next streamed vertex output goes to.
  5195. */
  5196. #define GEN7_SO_WRITE_OFFSET(n) (0x5280 + (n) * 4)
  5197. #define IBX_AUD_CONFIG_A 0xe2000
  5198. #define IBX_AUD_CONFIG_B 0xe2100
  5199. #define IBX_AUD_CFG(pipe) _PIPE(pipe, \
  5200. IBX_AUD_CONFIG_A, \
  5201. IBX_AUD_CONFIG_B)
  5202. #define CPT_AUD_CONFIG_A 0xe5000
  5203. #define CPT_AUD_CONFIG_B 0xe5100
  5204. #define CPT_AUD_CFG(pipe) _PIPE(pipe, \
  5205. CPT_AUD_CONFIG_A, \
  5206. CPT_AUD_CONFIG_B)
  5207. #define VLV_AUD_CONFIG_A (VLV_DISPLAY_BASE + 0x62000)
  5208. #define VLV_AUD_CONFIG_B (VLV_DISPLAY_BASE + 0x62100)
  5209. #define VLV_AUD_CFG(pipe) _PIPE(pipe, \
  5210. VLV_AUD_CONFIG_A, \
  5211. VLV_AUD_CONFIG_B)
  5212. #define AUD_CONFIG_N_VALUE_INDEX (1 << 29)
  5213. #define AUD_CONFIG_N_PROG_ENABLE (1 << 28)
  5214. #define AUD_CONFIG_UPPER_N_SHIFT 20
  5215. #define AUD_CONFIG_UPPER_N_VALUE (0xff << 20)
  5216. #define AUD_CONFIG_LOWER_N_SHIFT 4
  5217. #define AUD_CONFIG_LOWER_N_VALUE (0xfff << 4)
  5218. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_SHIFT 16
  5219. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_MASK (0xf << 16)
  5220. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25175 (0 << 16)
  5221. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_25200 (1 << 16)
  5222. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27000 (2 << 16)
  5223. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_27027 (3 << 16)
  5224. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54000 (4 << 16)
  5225. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_54054 (5 << 16)
  5226. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74176 (6 << 16)
  5227. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_74250 (7 << 16)
  5228. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148352 (8 << 16)
  5229. #define AUD_CONFIG_PIXEL_CLOCK_HDMI_148500 (9 << 16)
  5230. #define AUD_CONFIG_DISABLE_NCTS (1 << 3)
  5231. /* HSW Audio */
  5232. #define HSW_AUD_CONFIG_A 0x65000 /* Audio Configuration Transcoder A */
  5233. #define HSW_AUD_CONFIG_B 0x65100 /* Audio Configuration Transcoder B */
  5234. #define HSW_AUD_CFG(pipe) _PIPE(pipe, \
  5235. HSW_AUD_CONFIG_A, \
  5236. HSW_AUD_CONFIG_B)
  5237. #define HSW_AUD_MISC_CTRL_A 0x65010 /* Audio Misc Control Convert 1 */
  5238. #define HSW_AUD_MISC_CTRL_B 0x65110 /* Audio Misc Control Convert 2 */
  5239. #define HSW_AUD_MISC_CTRL(pipe) _PIPE(pipe, \
  5240. HSW_AUD_MISC_CTRL_A, \
  5241. HSW_AUD_MISC_CTRL_B)
  5242. #define HSW_AUD_DIP_ELD_CTRL_ST_A 0x650b4 /* Audio DIP and ELD Control State Transcoder A */
  5243. #define HSW_AUD_DIP_ELD_CTRL_ST_B 0x651b4 /* Audio DIP and ELD Control State Transcoder B */
  5244. #define HSW_AUD_DIP_ELD_CTRL(pipe) _PIPE(pipe, \
  5245. HSW_AUD_DIP_ELD_CTRL_ST_A, \
  5246. HSW_AUD_DIP_ELD_CTRL_ST_B)
  5247. /* Audio Digital Converter */
  5248. #define HSW_AUD_DIG_CNVT_1 0x65080 /* Audio Converter 1 */
  5249. #define HSW_AUD_DIG_CNVT_2 0x65180 /* Audio Converter 1 */
  5250. #define AUD_DIG_CNVT(pipe) _PIPE(pipe, \
  5251. HSW_AUD_DIG_CNVT_1, \
  5252. HSW_AUD_DIG_CNVT_2)
  5253. #define DIP_PORT_SEL_MASK 0x3
  5254. #define HSW_AUD_EDID_DATA_A 0x65050
  5255. #define HSW_AUD_EDID_DATA_B 0x65150
  5256. #define HSW_AUD_EDID_DATA(pipe) _PIPE(pipe, \
  5257. HSW_AUD_EDID_DATA_A, \
  5258. HSW_AUD_EDID_DATA_B)
  5259. #define HSW_AUD_PIPE_CONV_CFG 0x6507c /* Audio pipe and converter configs */
  5260. #define HSW_AUD_PIN_ELD_CP_VLD 0x650c0 /* Audio ELD and CP Ready Status */
  5261. #define AUDIO_INACTIVE_C (1<<11)
  5262. #define AUDIO_INACTIVE_B (1<<7)
  5263. #define AUDIO_INACTIVE_A (1<<3)
  5264. #define AUDIO_OUTPUT_ENABLE_A (1<<2)
  5265. #define AUDIO_OUTPUT_ENABLE_B (1<<6)
  5266. #define AUDIO_OUTPUT_ENABLE_C (1<<10)
  5267. #define AUDIO_ELD_VALID_A (1<<0)
  5268. #define AUDIO_ELD_VALID_B (1<<4)
  5269. #define AUDIO_ELD_VALID_C (1<<8)
  5270. #define AUDIO_CP_READY_A (1<<1)
  5271. #define AUDIO_CP_READY_B (1<<5)
  5272. #define AUDIO_CP_READY_C (1<<9)
  5273. /* HSW Power Wells */
  5274. #define HSW_PWR_WELL_BIOS 0x45400 /* CTL1 */
  5275. #define HSW_PWR_WELL_DRIVER 0x45404 /* CTL2 */
  5276. #define HSW_PWR_WELL_KVMR 0x45408 /* CTL3 */
  5277. #define HSW_PWR_WELL_DEBUG 0x4540C /* CTL4 */
  5278. #define HSW_PWR_WELL_ENABLE_REQUEST (1<<31)
  5279. #define HSW_PWR_WELL_STATE_ENABLED (1<<30)
  5280. #define HSW_PWR_WELL_CTL5 0x45410
  5281. #define HSW_PWR_WELL_ENABLE_SINGLE_STEP (1<<31)
  5282. #define HSW_PWR_WELL_PWR_GATE_OVERRIDE (1<<20)
  5283. #define HSW_PWR_WELL_FORCE_ON (1<<19)
  5284. #define HSW_PWR_WELL_CTL6 0x45414
  5285. /* Per-pipe DDI Function Control */
  5286. #define TRANS_DDI_FUNC_CTL_A 0x60400
  5287. #define TRANS_DDI_FUNC_CTL_B 0x61400
  5288. #define TRANS_DDI_FUNC_CTL_C 0x62400
  5289. #define TRANS_DDI_FUNC_CTL_EDP 0x6F400
  5290. #define TRANS_DDI_FUNC_CTL(tran) _TRANSCODER2(tran, TRANS_DDI_FUNC_CTL_A)
  5291. #define TRANS_DDI_FUNC_ENABLE (1<<31)
  5292. /* Those bits are ignored by pipe EDP since it can only connect to DDI A */
  5293. #define TRANS_DDI_PORT_MASK (7<<28)
  5294. #define TRANS_DDI_PORT_SHIFT 28
  5295. #define TRANS_DDI_SELECT_PORT(x) ((x)<<28)
  5296. #define TRANS_DDI_PORT_NONE (0<<28)
  5297. #define TRANS_DDI_MODE_SELECT_MASK (7<<24)
  5298. #define TRANS_DDI_MODE_SELECT_HDMI (0<<24)
  5299. #define TRANS_DDI_MODE_SELECT_DVI (1<<24)
  5300. #define TRANS_DDI_MODE_SELECT_DP_SST (2<<24)
  5301. #define TRANS_DDI_MODE_SELECT_DP_MST (3<<24)
  5302. #define TRANS_DDI_MODE_SELECT_FDI (4<<24)
  5303. #define TRANS_DDI_BPC_MASK (7<<20)
  5304. #define TRANS_DDI_BPC_8 (0<<20)
  5305. #define TRANS_DDI_BPC_10 (1<<20)
  5306. #define TRANS_DDI_BPC_6 (2<<20)
  5307. #define TRANS_DDI_BPC_12 (3<<20)
  5308. #define TRANS_DDI_PVSYNC (1<<17)
  5309. #define TRANS_DDI_PHSYNC (1<<16)
  5310. #define TRANS_DDI_EDP_INPUT_MASK (7<<12)
  5311. #define TRANS_DDI_EDP_INPUT_A_ON (0<<12)
  5312. #define TRANS_DDI_EDP_INPUT_A_ONOFF (4<<12)
  5313. #define TRANS_DDI_EDP_INPUT_B_ONOFF (5<<12)
  5314. #define TRANS_DDI_EDP_INPUT_C_ONOFF (6<<12)
  5315. #define TRANS_DDI_DP_VC_PAYLOAD_ALLOC (1<<8)
  5316. #define TRANS_DDI_BFI_ENABLE (1<<4)
  5317. /* DisplayPort Transport Control */
  5318. #define DP_TP_CTL_A 0x64040
  5319. #define DP_TP_CTL_B 0x64140
  5320. #define DP_TP_CTL(port) _PORT(port, DP_TP_CTL_A, DP_TP_CTL_B)
  5321. #define DP_TP_CTL_ENABLE (1<<31)
  5322. #define DP_TP_CTL_MODE_SST (0<<27)
  5323. #define DP_TP_CTL_MODE_MST (1<<27)
  5324. #define DP_TP_CTL_FORCE_ACT (1<<25)
  5325. #define DP_TP_CTL_ENHANCED_FRAME_ENABLE (1<<18)
  5326. #define DP_TP_CTL_FDI_AUTOTRAIN (1<<15)
  5327. #define DP_TP_CTL_LINK_TRAIN_MASK (7<<8)
  5328. #define DP_TP_CTL_LINK_TRAIN_PAT1 (0<<8)
  5329. #define DP_TP_CTL_LINK_TRAIN_PAT2 (1<<8)
  5330. #define DP_TP_CTL_LINK_TRAIN_PAT3 (4<<8)
  5331. #define DP_TP_CTL_LINK_TRAIN_IDLE (2<<8)
  5332. #define DP_TP_CTL_LINK_TRAIN_NORMAL (3<<8)
  5333. #define DP_TP_CTL_SCRAMBLE_DISABLE (1<<7)
  5334. /* DisplayPort Transport Status */
  5335. #define DP_TP_STATUS_A 0x64044
  5336. #define DP_TP_STATUS_B 0x64144
  5337. #define DP_TP_STATUS(port) _PORT(port, DP_TP_STATUS_A, DP_TP_STATUS_B)
  5338. #define DP_TP_STATUS_IDLE_DONE (1<<25)
  5339. #define DP_TP_STATUS_ACT_SENT (1<<24)
  5340. #define DP_TP_STATUS_MODE_STATUS_MST (1<<23)
  5341. #define DP_TP_STATUS_AUTOTRAIN_DONE (1<<12)
  5342. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC2 (3 << 8)
  5343. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC1 (3 << 4)
  5344. #define DP_TP_STATUS_PAYLOAD_MAPPING_VC0 (3 << 0)
  5345. /* DDI Buffer Control */
  5346. #define DDI_BUF_CTL_A 0x64000
  5347. #define DDI_BUF_CTL_B 0x64100
  5348. #define DDI_BUF_CTL(port) _PORT(port, DDI_BUF_CTL_A, DDI_BUF_CTL_B)
  5349. #define DDI_BUF_CTL_ENABLE (1<<31)
  5350. #define DDI_BUF_EMP_400MV_0DB_HSW (0<<24) /* Sel0 */
  5351. #define DDI_BUF_EMP_400MV_3_5DB_HSW (1<<24) /* Sel1 */
  5352. #define DDI_BUF_EMP_400MV_6DB_HSW (2<<24) /* Sel2 */
  5353. #define DDI_BUF_EMP_400MV_9_5DB_HSW (3<<24) /* Sel3 */
  5354. #define DDI_BUF_EMP_600MV_0DB_HSW (4<<24) /* Sel4 */
  5355. #define DDI_BUF_EMP_600MV_3_5DB_HSW (5<<24) /* Sel5 */
  5356. #define DDI_BUF_EMP_600MV_6DB_HSW (6<<24) /* Sel6 */
  5357. #define DDI_BUF_EMP_800MV_0DB_HSW (7<<24) /* Sel7 */
  5358. #define DDI_BUF_EMP_800MV_3_5DB_HSW (8<<24) /* Sel8 */
  5359. #define DDI_BUF_EMP_MASK (0xf<<24)
  5360. #define DDI_BUF_PORT_REVERSAL (1<<16)
  5361. #define DDI_BUF_IS_IDLE (1<<7)
  5362. #define DDI_A_4_LANES (1<<4)
  5363. #define DDI_PORT_WIDTH(width) (((width) - 1) << 1)
  5364. #define DDI_INIT_DISPLAY_DETECTED (1<<0)
  5365. /* DDI Buffer Translations */
  5366. #define DDI_BUF_TRANS_A 0x64E00
  5367. #define DDI_BUF_TRANS_B 0x64E60
  5368. #define DDI_BUF_TRANS(port) _PORT(port, DDI_BUF_TRANS_A, DDI_BUF_TRANS_B)
  5369. /* Sideband Interface (SBI) is programmed indirectly, via
  5370. * SBI_ADDR, which contains the register offset; and SBI_DATA,
  5371. * which contains the payload */
  5372. #define SBI_ADDR 0xC6000
  5373. #define SBI_DATA 0xC6004
  5374. #define SBI_CTL_STAT 0xC6008
  5375. #define SBI_CTL_DEST_ICLK (0x0<<16)
  5376. #define SBI_CTL_DEST_MPHY (0x1<<16)
  5377. #define SBI_CTL_OP_IORD (0x2<<8)
  5378. #define SBI_CTL_OP_IOWR (0x3<<8)
  5379. #define SBI_CTL_OP_CRRD (0x6<<8)
  5380. #define SBI_CTL_OP_CRWR (0x7<<8)
  5381. #define SBI_RESPONSE_FAIL (0x1<<1)
  5382. #define SBI_RESPONSE_SUCCESS (0x0<<1)
  5383. #define SBI_BUSY (0x1<<0)
  5384. #define SBI_READY (0x0<<0)
  5385. /* SBI offsets */
  5386. #define SBI_SSCDIVINTPHASE6 0x0600
  5387. #define SBI_SSCDIVINTPHASE_DIVSEL_MASK ((0x7f)<<1)
  5388. #define SBI_SSCDIVINTPHASE_DIVSEL(x) ((x)<<1)
  5389. #define SBI_SSCDIVINTPHASE_INCVAL_MASK ((0x7f)<<8)
  5390. #define SBI_SSCDIVINTPHASE_INCVAL(x) ((x)<<8)
  5391. #define SBI_SSCDIVINTPHASE_DIR(x) ((x)<<15)
  5392. #define SBI_SSCDIVINTPHASE_PROPAGATE (1<<0)
  5393. #define SBI_SSCCTL 0x020c
  5394. #define SBI_SSCCTL6 0x060C
  5395. #define SBI_SSCCTL_PATHALT (1<<3)
  5396. #define SBI_SSCCTL_DISABLE (1<<0)
  5397. #define SBI_SSCAUXDIV6 0x0610
  5398. #define SBI_SSCAUXDIV_FINALDIV2SEL(x) ((x)<<4)
  5399. #define SBI_DBUFF0 0x2a00
  5400. #define SBI_GEN0 0x1f00
  5401. #define SBI_GEN0_CFG_BUFFENABLE_DISABLE (1<<0)
  5402. /* LPT PIXCLK_GATE */
  5403. #define PIXCLK_GATE 0xC6020
  5404. #define PIXCLK_GATE_UNGATE (1<<0)
  5405. #define PIXCLK_GATE_GATE (0<<0)
  5406. /* SPLL */
  5407. #define SPLL_CTL 0x46020
  5408. #define SPLL_PLL_ENABLE (1<<31)
  5409. #define SPLL_PLL_SSC (1<<28)
  5410. #define SPLL_PLL_NON_SSC (2<<28)
  5411. #define SPLL_PLL_LCPLL (3<<28)
  5412. #define SPLL_PLL_REF_MASK (3<<28)
  5413. #define SPLL_PLL_FREQ_810MHz (0<<26)
  5414. #define SPLL_PLL_FREQ_1350MHz (1<<26)
  5415. #define SPLL_PLL_FREQ_2700MHz (2<<26)
  5416. #define SPLL_PLL_FREQ_MASK (3<<26)
  5417. /* WRPLL */
  5418. #define WRPLL_CTL1 0x46040
  5419. #define WRPLL_CTL2 0x46060
  5420. #define WRPLL_CTL(pll) (pll == 0 ? WRPLL_CTL1 : WRPLL_CTL2)
  5421. #define WRPLL_PLL_ENABLE (1<<31)
  5422. #define WRPLL_PLL_SSC (1<<28)
  5423. #define WRPLL_PLL_NON_SSC (2<<28)
  5424. #define WRPLL_PLL_LCPLL (3<<28)
  5425. #define WRPLL_PLL_REF_MASK (3<<28)
  5426. /* WRPLL divider programming */
  5427. #define WRPLL_DIVIDER_REFERENCE(x) ((x)<<0)
  5428. #define WRPLL_DIVIDER_REF_MASK (0xff)
  5429. #define WRPLL_DIVIDER_POST(x) ((x)<<8)
  5430. #define WRPLL_DIVIDER_POST_MASK (0x3f<<8)
  5431. #define WRPLL_DIVIDER_POST_SHIFT 8
  5432. #define WRPLL_DIVIDER_FEEDBACK(x) ((x)<<16)
  5433. #define WRPLL_DIVIDER_FB_SHIFT 16
  5434. #define WRPLL_DIVIDER_FB_MASK (0xff<<16)
  5435. /* Port clock selection */
  5436. #define PORT_CLK_SEL_A 0x46100
  5437. #define PORT_CLK_SEL_B 0x46104
  5438. #define PORT_CLK_SEL(port) _PORT(port, PORT_CLK_SEL_A, PORT_CLK_SEL_B)
  5439. #define PORT_CLK_SEL_LCPLL_2700 (0<<29)
  5440. #define PORT_CLK_SEL_LCPLL_1350 (1<<29)
  5441. #define PORT_CLK_SEL_LCPLL_810 (2<<29)
  5442. #define PORT_CLK_SEL_SPLL (3<<29)
  5443. #define PORT_CLK_SEL_WRPLL(pll) (((pll)+4)<<29)
  5444. #define PORT_CLK_SEL_WRPLL1 (4<<29)
  5445. #define PORT_CLK_SEL_WRPLL2 (5<<29)
  5446. #define PORT_CLK_SEL_NONE (7<<29)
  5447. #define PORT_CLK_SEL_MASK (7<<29)
  5448. /* Transcoder clock selection */
  5449. #define TRANS_CLK_SEL_A 0x46140
  5450. #define TRANS_CLK_SEL_B 0x46144
  5451. #define TRANS_CLK_SEL(tran) _TRANSCODER(tran, TRANS_CLK_SEL_A, TRANS_CLK_SEL_B)
  5452. /* For each transcoder, we need to select the corresponding port clock */
  5453. #define TRANS_CLK_SEL_DISABLED (0x0<<29)
  5454. #define TRANS_CLK_SEL_PORT(x) ((x+1)<<29)
  5455. #define TRANSA_MSA_MISC 0x60410
  5456. #define TRANSB_MSA_MISC 0x61410
  5457. #define TRANSC_MSA_MISC 0x62410
  5458. #define TRANS_EDP_MSA_MISC 0x6f410
  5459. #define TRANS_MSA_MISC(tran) _TRANSCODER2(tran, TRANSA_MSA_MISC)
  5460. #define TRANS_MSA_SYNC_CLK (1<<0)
  5461. #define TRANS_MSA_6_BPC (0<<5)
  5462. #define TRANS_MSA_8_BPC (1<<5)
  5463. #define TRANS_MSA_10_BPC (2<<5)
  5464. #define TRANS_MSA_12_BPC (3<<5)
  5465. #define TRANS_MSA_16_BPC (4<<5)
  5466. /* LCPLL Control */
  5467. #define LCPLL_CTL 0x130040
  5468. #define LCPLL_PLL_DISABLE (1<<31)
  5469. #define LCPLL_PLL_LOCK (1<<30)
  5470. #define LCPLL_CLK_FREQ_MASK (3<<26)
  5471. #define LCPLL_CLK_FREQ_450 (0<<26)
  5472. #define LCPLL_CLK_FREQ_54O_BDW (1<<26)
  5473. #define LCPLL_CLK_FREQ_337_5_BDW (2<<26)
  5474. #define LCPLL_CLK_FREQ_675_BDW (3<<26)
  5475. #define LCPLL_CD_CLOCK_DISABLE (1<<25)
  5476. #define LCPLL_CD2X_CLOCK_DISABLE (1<<23)
  5477. #define LCPLL_POWER_DOWN_ALLOW (1<<22)
  5478. #define LCPLL_CD_SOURCE_FCLK (1<<21)
  5479. #define LCPLL_CD_SOURCE_FCLK_DONE (1<<19)
  5480. /* Please see hsw_read_dcomp() and hsw_write_dcomp() before using this register,
  5481. * since on HSW we can't write to it using I915_WRITE. */
  5482. #define D_COMP_HSW (MCHBAR_MIRROR_BASE_SNB + 0x5F0C)
  5483. #define D_COMP_BDW 0x138144
  5484. #define D_COMP_RCOMP_IN_PROGRESS (1<<9)
  5485. #define D_COMP_COMP_FORCE (1<<8)
  5486. #define D_COMP_COMP_DISABLE (1<<0)
  5487. /* Pipe WM_LINETIME - watermark line time */
  5488. #define PIPE_WM_LINETIME_A 0x45270
  5489. #define PIPE_WM_LINETIME_B 0x45274
  5490. #define PIPE_WM_LINETIME(pipe) _PIPE(pipe, PIPE_WM_LINETIME_A, \
  5491. PIPE_WM_LINETIME_B)
  5492. #define PIPE_WM_LINETIME_MASK (0x1ff)
  5493. #define PIPE_WM_LINETIME_TIME(x) ((x))
  5494. #define PIPE_WM_LINETIME_IPS_LINETIME_MASK (0x1ff<<16)
  5495. #define PIPE_WM_LINETIME_IPS_LINETIME(x) ((x)<<16)
  5496. /* SFUSE_STRAP */
  5497. #define SFUSE_STRAP 0xc2014
  5498. #define SFUSE_STRAP_FUSE_LOCK (1<<13)
  5499. #define SFUSE_STRAP_DISPLAY_DISABLED (1<<7)
  5500. #define SFUSE_STRAP_DDIB_DETECTED (1<<2)
  5501. #define SFUSE_STRAP_DDIC_DETECTED (1<<1)
  5502. #define SFUSE_STRAP_DDID_DETECTED (1<<0)
  5503. #define WM_MISC 0x45260
  5504. #define WM_MISC_DATA_PARTITION_5_6 (1 << 0)
  5505. #define WM_DBG 0x45280
  5506. #define WM_DBG_DISALLOW_MULTIPLE_LP (1<<0)
  5507. #define WM_DBG_DISALLOW_MAXFIFO (1<<1)
  5508. #define WM_DBG_DISALLOW_SPRITE (1<<2)
  5509. /* pipe CSC */
  5510. #define _PIPE_A_CSC_COEFF_RY_GY 0x49010
  5511. #define _PIPE_A_CSC_COEFF_BY 0x49014
  5512. #define _PIPE_A_CSC_COEFF_RU_GU 0x49018
  5513. #define _PIPE_A_CSC_COEFF_BU 0x4901c
  5514. #define _PIPE_A_CSC_COEFF_RV_GV 0x49020
  5515. #define _PIPE_A_CSC_COEFF_BV 0x49024
  5516. #define _PIPE_A_CSC_MODE 0x49028
  5517. #define CSC_BLACK_SCREEN_OFFSET (1 << 2)
  5518. #define CSC_POSITION_BEFORE_GAMMA (1 << 1)
  5519. #define CSC_MODE_YUV_TO_RGB (1 << 0)
  5520. #define _PIPE_A_CSC_PREOFF_HI 0x49030
  5521. #define _PIPE_A_CSC_PREOFF_ME 0x49034
  5522. #define _PIPE_A_CSC_PREOFF_LO 0x49038
  5523. #define _PIPE_A_CSC_POSTOFF_HI 0x49040
  5524. #define _PIPE_A_CSC_POSTOFF_ME 0x49044
  5525. #define _PIPE_A_CSC_POSTOFF_LO 0x49048
  5526. #define _PIPE_B_CSC_COEFF_RY_GY 0x49110
  5527. #define _PIPE_B_CSC_COEFF_BY 0x49114
  5528. #define _PIPE_B_CSC_COEFF_RU_GU 0x49118
  5529. #define _PIPE_B_CSC_COEFF_BU 0x4911c
  5530. #define _PIPE_B_CSC_COEFF_RV_GV 0x49120
  5531. #define _PIPE_B_CSC_COEFF_BV 0x49124
  5532. #define _PIPE_B_CSC_MODE 0x49128
  5533. #define _PIPE_B_CSC_PREOFF_HI 0x49130
  5534. #define _PIPE_B_CSC_PREOFF_ME 0x49134
  5535. #define _PIPE_B_CSC_PREOFF_LO 0x49138
  5536. #define _PIPE_B_CSC_POSTOFF_HI 0x49140
  5537. #define _PIPE_B_CSC_POSTOFF_ME 0x49144
  5538. #define _PIPE_B_CSC_POSTOFF_LO 0x49148
  5539. #define PIPE_CSC_COEFF_RY_GY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RY_GY, _PIPE_B_CSC_COEFF_RY_GY)
  5540. #define PIPE_CSC_COEFF_BY(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BY, _PIPE_B_CSC_COEFF_BY)
  5541. #define PIPE_CSC_COEFF_RU_GU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RU_GU, _PIPE_B_CSC_COEFF_RU_GU)
  5542. #define PIPE_CSC_COEFF_BU(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BU, _PIPE_B_CSC_COEFF_BU)
  5543. #define PIPE_CSC_COEFF_RV_GV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_RV_GV, _PIPE_B_CSC_COEFF_RV_GV)
  5544. #define PIPE_CSC_COEFF_BV(pipe) _PIPE(pipe, _PIPE_A_CSC_COEFF_BV, _PIPE_B_CSC_COEFF_BV)
  5545. #define PIPE_CSC_MODE(pipe) _PIPE(pipe, _PIPE_A_CSC_MODE, _PIPE_B_CSC_MODE)
  5546. #define PIPE_CSC_PREOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_HI, _PIPE_B_CSC_PREOFF_HI)
  5547. #define PIPE_CSC_PREOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_ME, _PIPE_B_CSC_PREOFF_ME)
  5548. #define PIPE_CSC_PREOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_PREOFF_LO, _PIPE_B_CSC_PREOFF_LO)
  5549. #define PIPE_CSC_POSTOFF_HI(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_HI, _PIPE_B_CSC_POSTOFF_HI)
  5550. #define PIPE_CSC_POSTOFF_ME(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_ME, _PIPE_B_CSC_POSTOFF_ME)
  5551. #define PIPE_CSC_POSTOFF_LO(pipe) _PIPE(pipe, _PIPE_A_CSC_POSTOFF_LO, _PIPE_B_CSC_POSTOFF_LO)
  5552. /* VLV MIPI registers */
  5553. #define _MIPIA_PORT_CTRL (VLV_DISPLAY_BASE + 0x61190)
  5554. #define _MIPIB_PORT_CTRL (VLV_DISPLAY_BASE + 0x61700)
  5555. #define MIPI_PORT_CTRL(tc) _TRANSCODER(tc, _MIPIA_PORT_CTRL, \
  5556. _MIPIB_PORT_CTRL)
  5557. #define DPI_ENABLE (1 << 31) /* A + B */
  5558. #define MIPIA_MIPI4DPHY_DELAY_COUNT_SHIFT 27
  5559. #define MIPIA_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 27)
  5560. #define DUAL_LINK_MODE_MASK (1 << 26)
  5561. #define DUAL_LINK_MODE_FRONT_BACK (0 << 26)
  5562. #define DUAL_LINK_MODE_PIXEL_ALTERNATIVE (1 << 26)
  5563. #define DITHERING_ENABLE (1 << 25) /* A + B */
  5564. #define FLOPPED_HSTX (1 << 23)
  5565. #define DE_INVERT (1 << 19) /* XXX */
  5566. #define MIPIA_FLISDSI_DELAY_COUNT_SHIFT 18
  5567. #define MIPIA_FLISDSI_DELAY_COUNT_MASK (0xf << 18)
  5568. #define AFE_LATCHOUT (1 << 17)
  5569. #define LP_OUTPUT_HOLD (1 << 16)
  5570. #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_SHIFT 15
  5571. #define MIPIB_FLISDSI_DELAY_COUNT_HIGH_MASK (1 << 15)
  5572. #define MIPIB_MIPI4DPHY_DELAY_COUNT_SHIFT 11
  5573. #define MIPIB_MIPI4DPHY_DELAY_COUNT_MASK (0xf << 11)
  5574. #define CSB_SHIFT 9
  5575. #define CSB_MASK (3 << 9)
  5576. #define CSB_20MHZ (0 << 9)
  5577. #define CSB_10MHZ (1 << 9)
  5578. #define CSB_40MHZ (2 << 9)
  5579. #define BANDGAP_MASK (1 << 8)
  5580. #define BANDGAP_PNW_CIRCUIT (0 << 8)
  5581. #define BANDGAP_LNC_CIRCUIT (1 << 8)
  5582. #define MIPIB_FLISDSI_DELAY_COUNT_LOW_SHIFT 5
  5583. #define MIPIB_FLISDSI_DELAY_COUNT_LOW_MASK (7 << 5)
  5584. #define TEARING_EFFECT_DELAY (1 << 4) /* A + B */
  5585. #define TEARING_EFFECT_SHIFT 2 /* A + B */
  5586. #define TEARING_EFFECT_MASK (3 << 2)
  5587. #define TEARING_EFFECT_OFF (0 << 2)
  5588. #define TEARING_EFFECT_DSI (1 << 2)
  5589. #define TEARING_EFFECT_GPIO (2 << 2)
  5590. #define LANE_CONFIGURATION_SHIFT 0
  5591. #define LANE_CONFIGURATION_MASK (3 << 0)
  5592. #define LANE_CONFIGURATION_4LANE (0 << 0)
  5593. #define LANE_CONFIGURATION_DUAL_LINK_A (1 << 0)
  5594. #define LANE_CONFIGURATION_DUAL_LINK_B (2 << 0)
  5595. #define _MIPIA_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61194)
  5596. #define _MIPIB_TEARING_CTRL (VLV_DISPLAY_BASE + 0x61704)
  5597. #define MIPI_TEARING_CTRL(tc) _TRANSCODER(tc, \
  5598. _MIPIA_TEARING_CTRL, _MIPIB_TEARING_CTRL)
  5599. #define TEARING_EFFECT_DELAY_SHIFT 0
  5600. #define TEARING_EFFECT_DELAY_MASK (0xffff << 0)
  5601. /* XXX: all bits reserved */
  5602. #define _MIPIA_AUTOPWG (VLV_DISPLAY_BASE + 0x611a0)
  5603. /* MIPI DSI Controller and D-PHY registers */
  5604. #define _MIPIA_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb000)
  5605. #define _MIPIB_DEVICE_READY (dev_priv->mipi_mmio_base + 0xb800)
  5606. #define MIPI_DEVICE_READY(tc) _TRANSCODER(tc, _MIPIA_DEVICE_READY, \
  5607. _MIPIB_DEVICE_READY)
  5608. #define BUS_POSSESSION (1 << 3) /* set to give bus to receiver */
  5609. #define ULPS_STATE_MASK (3 << 1)
  5610. #define ULPS_STATE_ENTER (2 << 1)
  5611. #define ULPS_STATE_EXIT (1 << 1)
  5612. #define ULPS_STATE_NORMAL_OPERATION (0 << 1)
  5613. #define DEVICE_READY (1 << 0)
  5614. #define _MIPIA_INTR_STAT (dev_priv->mipi_mmio_base + 0xb004)
  5615. #define _MIPIB_INTR_STAT (dev_priv->mipi_mmio_base + 0xb804)
  5616. #define MIPI_INTR_STAT(tc) _TRANSCODER(tc, _MIPIA_INTR_STAT, \
  5617. _MIPIB_INTR_STAT)
  5618. #define _MIPIA_INTR_EN (dev_priv->mipi_mmio_base + 0xb008)
  5619. #define _MIPIB_INTR_EN (dev_priv->mipi_mmio_base + 0xb808)
  5620. #define MIPI_INTR_EN(tc) _TRANSCODER(tc, _MIPIA_INTR_EN, \
  5621. _MIPIB_INTR_EN)
  5622. #define TEARING_EFFECT (1 << 31)
  5623. #define SPL_PKT_SENT_INTERRUPT (1 << 30)
  5624. #define GEN_READ_DATA_AVAIL (1 << 29)
  5625. #define LP_GENERIC_WR_FIFO_FULL (1 << 28)
  5626. #define HS_GENERIC_WR_FIFO_FULL (1 << 27)
  5627. #define RX_PROT_VIOLATION (1 << 26)
  5628. #define RX_INVALID_TX_LENGTH (1 << 25)
  5629. #define ACK_WITH_NO_ERROR (1 << 24)
  5630. #define TURN_AROUND_ACK_TIMEOUT (1 << 23)
  5631. #define LP_RX_TIMEOUT (1 << 22)
  5632. #define HS_TX_TIMEOUT (1 << 21)
  5633. #define DPI_FIFO_UNDERRUN (1 << 20)
  5634. #define LOW_CONTENTION (1 << 19)
  5635. #define HIGH_CONTENTION (1 << 18)
  5636. #define TXDSI_VC_ID_INVALID (1 << 17)
  5637. #define TXDSI_DATA_TYPE_NOT_RECOGNISED (1 << 16)
  5638. #define TXCHECKSUM_ERROR (1 << 15)
  5639. #define TXECC_MULTIBIT_ERROR (1 << 14)
  5640. #define TXECC_SINGLE_BIT_ERROR (1 << 13)
  5641. #define TXFALSE_CONTROL_ERROR (1 << 12)
  5642. #define RXDSI_VC_ID_INVALID (1 << 11)
  5643. #define RXDSI_DATA_TYPE_NOT_REGOGNISED (1 << 10)
  5644. #define RXCHECKSUM_ERROR (1 << 9)
  5645. #define RXECC_MULTIBIT_ERROR (1 << 8)
  5646. #define RXECC_SINGLE_BIT_ERROR (1 << 7)
  5647. #define RXFALSE_CONTROL_ERROR (1 << 6)
  5648. #define RXHS_RECEIVE_TIMEOUT_ERROR (1 << 5)
  5649. #define RX_LP_TX_SYNC_ERROR (1 << 4)
  5650. #define RXEXCAPE_MODE_ENTRY_ERROR (1 << 3)
  5651. #define RXEOT_SYNC_ERROR (1 << 2)
  5652. #define RXSOT_SYNC_ERROR (1 << 1)
  5653. #define RXSOT_ERROR (1 << 0)
  5654. #define _MIPIA_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb00c)
  5655. #define _MIPIB_DSI_FUNC_PRG (dev_priv->mipi_mmio_base + 0xb80c)
  5656. #define MIPI_DSI_FUNC_PRG(tc) _TRANSCODER(tc, _MIPIA_DSI_FUNC_PRG, \
  5657. _MIPIB_DSI_FUNC_PRG)
  5658. #define CMD_MODE_DATA_WIDTH_MASK (7 << 13)
  5659. #define CMD_MODE_NOT_SUPPORTED (0 << 13)
  5660. #define CMD_MODE_DATA_WIDTH_16_BIT (1 << 13)
  5661. #define CMD_MODE_DATA_WIDTH_9_BIT (2 << 13)
  5662. #define CMD_MODE_DATA_WIDTH_8_BIT (3 << 13)
  5663. #define CMD_MODE_DATA_WIDTH_OPTION1 (4 << 13)
  5664. #define CMD_MODE_DATA_WIDTH_OPTION2 (5 << 13)
  5665. #define VID_MODE_FORMAT_MASK (0xf << 7)
  5666. #define VID_MODE_NOT_SUPPORTED (0 << 7)
  5667. #define VID_MODE_FORMAT_RGB565 (1 << 7)
  5668. #define VID_MODE_FORMAT_RGB666 (2 << 7)
  5669. #define VID_MODE_FORMAT_RGB666_LOOSE (3 << 7)
  5670. #define VID_MODE_FORMAT_RGB888 (4 << 7)
  5671. #define CMD_MODE_CHANNEL_NUMBER_SHIFT 5
  5672. #define CMD_MODE_CHANNEL_NUMBER_MASK (3 << 5)
  5673. #define VID_MODE_CHANNEL_NUMBER_SHIFT 3
  5674. #define VID_MODE_CHANNEL_NUMBER_MASK (3 << 3)
  5675. #define DATA_LANES_PRG_REG_SHIFT 0
  5676. #define DATA_LANES_PRG_REG_MASK (7 << 0)
  5677. #define _MIPIA_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb010)
  5678. #define _MIPIB_HS_TX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb810)
  5679. #define MIPI_HS_TX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_HS_TX_TIMEOUT, \
  5680. _MIPIB_HS_TX_TIMEOUT)
  5681. #define HIGH_SPEED_TX_TIMEOUT_COUNTER_MASK 0xffffff
  5682. #define _MIPIA_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb014)
  5683. #define _MIPIB_LP_RX_TIMEOUT (dev_priv->mipi_mmio_base + 0xb814)
  5684. #define MIPI_LP_RX_TIMEOUT(tc) _TRANSCODER(tc, _MIPIA_LP_RX_TIMEOUT, \
  5685. _MIPIB_LP_RX_TIMEOUT)
  5686. #define LOW_POWER_RX_TIMEOUT_COUNTER_MASK 0xffffff
  5687. #define _MIPIA_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb018)
  5688. #define _MIPIB_TURN_AROUND_TIMEOUT (dev_priv->mipi_mmio_base + 0xb818)
  5689. #define MIPI_TURN_AROUND_TIMEOUT(tc) _TRANSCODER(tc, \
  5690. _MIPIA_TURN_AROUND_TIMEOUT, _MIPIB_TURN_AROUND_TIMEOUT)
  5691. #define TURN_AROUND_TIMEOUT_MASK 0x3f
  5692. #define _MIPIA_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb01c)
  5693. #define _MIPIB_DEVICE_RESET_TIMER (dev_priv->mipi_mmio_base + 0xb81c)
  5694. #define MIPI_DEVICE_RESET_TIMER(tc) _TRANSCODER(tc, \
  5695. _MIPIA_DEVICE_RESET_TIMER, _MIPIB_DEVICE_RESET_TIMER)
  5696. #define DEVICE_RESET_TIMER_MASK 0xffff
  5697. #define _MIPIA_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb020)
  5698. #define _MIPIB_DPI_RESOLUTION (dev_priv->mipi_mmio_base + 0xb820)
  5699. #define MIPI_DPI_RESOLUTION(tc) _TRANSCODER(tc, _MIPIA_DPI_RESOLUTION, \
  5700. _MIPIB_DPI_RESOLUTION)
  5701. #define VERTICAL_ADDRESS_SHIFT 16
  5702. #define VERTICAL_ADDRESS_MASK (0xffff << 16)
  5703. #define HORIZONTAL_ADDRESS_SHIFT 0
  5704. #define HORIZONTAL_ADDRESS_MASK 0xffff
  5705. #define _MIPIA_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb024)
  5706. #define _MIPIB_DBI_FIFO_THROTTLE (dev_priv->mipi_mmio_base + 0xb824)
  5707. #define MIPI_DBI_FIFO_THROTTLE(tc) _TRANSCODER(tc, \
  5708. _MIPIA_DBI_FIFO_THROTTLE, _MIPIB_DBI_FIFO_THROTTLE)
  5709. #define DBI_FIFO_EMPTY_HALF (0 << 0)
  5710. #define DBI_FIFO_EMPTY_QUARTER (1 << 0)
  5711. #define DBI_FIFO_EMPTY_7_LOCATIONS (2 << 0)
  5712. /* regs below are bits 15:0 */
  5713. #define _MIPIA_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb028)
  5714. #define _MIPIB_HSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb828)
  5715. #define MIPI_HSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
  5716. _MIPIA_HSYNC_PADDING_COUNT, _MIPIB_HSYNC_PADDING_COUNT)
  5717. #define _MIPIA_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb02c)
  5718. #define _MIPIB_HBP_COUNT (dev_priv->mipi_mmio_base + 0xb82c)
  5719. #define MIPI_HBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HBP_COUNT, \
  5720. _MIPIB_HBP_COUNT)
  5721. #define _MIPIA_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb030)
  5722. #define _MIPIB_HFP_COUNT (dev_priv->mipi_mmio_base + 0xb830)
  5723. #define MIPI_HFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_HFP_COUNT, \
  5724. _MIPIB_HFP_COUNT)
  5725. #define _MIPIA_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb034)
  5726. #define _MIPIB_HACTIVE_AREA_COUNT (dev_priv->mipi_mmio_base + 0xb834)
  5727. #define MIPI_HACTIVE_AREA_COUNT(tc) _TRANSCODER(tc, \
  5728. _MIPIA_HACTIVE_AREA_COUNT, _MIPIB_HACTIVE_AREA_COUNT)
  5729. #define _MIPIA_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb038)
  5730. #define _MIPIB_VSYNC_PADDING_COUNT (dev_priv->mipi_mmio_base + 0xb838)
  5731. #define MIPI_VSYNC_PADDING_COUNT(tc) _TRANSCODER(tc, \
  5732. _MIPIA_VSYNC_PADDING_COUNT, _MIPIB_VSYNC_PADDING_COUNT)
  5733. #define _MIPIA_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb03c)
  5734. #define _MIPIB_VBP_COUNT (dev_priv->mipi_mmio_base + 0xb83c)
  5735. #define MIPI_VBP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VBP_COUNT, \
  5736. _MIPIB_VBP_COUNT)
  5737. #define _MIPIA_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb040)
  5738. #define _MIPIB_VFP_COUNT (dev_priv->mipi_mmio_base + 0xb840)
  5739. #define MIPI_VFP_COUNT(tc) _TRANSCODER(tc, _MIPIA_VFP_COUNT, \
  5740. _MIPIB_VFP_COUNT)
  5741. #define _MIPIA_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb044)
  5742. #define _MIPIB_HIGH_LOW_SWITCH_COUNT (dev_priv->mipi_mmio_base + 0xb844)
  5743. #define MIPI_HIGH_LOW_SWITCH_COUNT(tc) _TRANSCODER(tc, \
  5744. _MIPIA_HIGH_LOW_SWITCH_COUNT, _MIPIB_HIGH_LOW_SWITCH_COUNT)
  5745. /* regs above are bits 15:0 */
  5746. #define _MIPIA_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb048)
  5747. #define _MIPIB_DPI_CONTROL (dev_priv->mipi_mmio_base + 0xb848)
  5748. #define MIPI_DPI_CONTROL(tc) _TRANSCODER(tc, _MIPIA_DPI_CONTROL, \
  5749. _MIPIB_DPI_CONTROL)
  5750. #define DPI_LP_MODE (1 << 6)
  5751. #define BACKLIGHT_OFF (1 << 5)
  5752. #define BACKLIGHT_ON (1 << 4)
  5753. #define COLOR_MODE_OFF (1 << 3)
  5754. #define COLOR_MODE_ON (1 << 2)
  5755. #define TURN_ON (1 << 1)
  5756. #define SHUTDOWN (1 << 0)
  5757. #define _MIPIA_DPI_DATA (dev_priv->mipi_mmio_base + 0xb04c)
  5758. #define _MIPIB_DPI_DATA (dev_priv->mipi_mmio_base + 0xb84c)
  5759. #define MIPI_DPI_DATA(tc) _TRANSCODER(tc, _MIPIA_DPI_DATA, \
  5760. _MIPIB_DPI_DATA)
  5761. #define COMMAND_BYTE_SHIFT 0
  5762. #define COMMAND_BYTE_MASK (0x3f << 0)
  5763. #define _MIPIA_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb050)
  5764. #define _MIPIB_INIT_COUNT (dev_priv->mipi_mmio_base + 0xb850)
  5765. #define MIPI_INIT_COUNT(tc) _TRANSCODER(tc, _MIPIA_INIT_COUNT, \
  5766. _MIPIB_INIT_COUNT)
  5767. #define MASTER_INIT_TIMER_SHIFT 0
  5768. #define MASTER_INIT_TIMER_MASK (0xffff << 0)
  5769. #define _MIPIA_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb054)
  5770. #define _MIPIB_MAX_RETURN_PKT_SIZE (dev_priv->mipi_mmio_base + 0xb854)
  5771. #define MIPI_MAX_RETURN_PKT_SIZE(tc) _TRANSCODER(tc, \
  5772. _MIPIA_MAX_RETURN_PKT_SIZE, _MIPIB_MAX_RETURN_PKT_SIZE)
  5773. #define MAX_RETURN_PKT_SIZE_SHIFT 0
  5774. #define MAX_RETURN_PKT_SIZE_MASK (0x3ff << 0)
  5775. #define _MIPIA_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb058)
  5776. #define _MIPIB_VIDEO_MODE_FORMAT (dev_priv->mipi_mmio_base + 0xb858)
  5777. #define MIPI_VIDEO_MODE_FORMAT(tc) _TRANSCODER(tc, \
  5778. _MIPIA_VIDEO_MODE_FORMAT, _MIPIB_VIDEO_MODE_FORMAT)
  5779. #define RANDOM_DPI_DISPLAY_RESOLUTION (1 << 4)
  5780. #define DISABLE_VIDEO_BTA (1 << 3)
  5781. #define IP_TG_CONFIG (1 << 2)
  5782. #define VIDEO_MODE_NON_BURST_WITH_SYNC_PULSE (1 << 0)
  5783. #define VIDEO_MODE_NON_BURST_WITH_SYNC_EVENTS (2 << 0)
  5784. #define VIDEO_MODE_BURST (3 << 0)
  5785. #define _MIPIA_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb05c)
  5786. #define _MIPIB_EOT_DISABLE (dev_priv->mipi_mmio_base + 0xb85c)
  5787. #define MIPI_EOT_DISABLE(tc) _TRANSCODER(tc, _MIPIA_EOT_DISABLE, \
  5788. _MIPIB_EOT_DISABLE)
  5789. #define LP_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 7)
  5790. #define HS_RX_TIMEOUT_ERROR_RECOVERY_DISABLE (1 << 6)
  5791. #define LOW_CONTENTION_RECOVERY_DISABLE (1 << 5)
  5792. #define HIGH_CONTENTION_RECOVERY_DISABLE (1 << 4)
  5793. #define TXDSI_TYPE_NOT_RECOGNISED_ERROR_RECOVERY_DISABLE (1 << 3)
  5794. #define TXECC_MULTIBIT_ERROR_RECOVERY_DISABLE (1 << 2)
  5795. #define CLOCKSTOP (1 << 1)
  5796. #define EOT_DISABLE (1 << 0)
  5797. #define _MIPIA_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb060)
  5798. #define _MIPIB_LP_BYTECLK (dev_priv->mipi_mmio_base + 0xb860)
  5799. #define MIPI_LP_BYTECLK(tc) _TRANSCODER(tc, _MIPIA_LP_BYTECLK, \
  5800. _MIPIB_LP_BYTECLK)
  5801. #define LP_BYTECLK_SHIFT 0
  5802. #define LP_BYTECLK_MASK (0xffff << 0)
  5803. /* bits 31:0 */
  5804. #define _MIPIA_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb064)
  5805. #define _MIPIB_LP_GEN_DATA (dev_priv->mipi_mmio_base + 0xb864)
  5806. #define MIPI_LP_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_DATA, \
  5807. _MIPIB_LP_GEN_DATA)
  5808. /* bits 31:0 */
  5809. #define _MIPIA_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb068)
  5810. #define _MIPIB_HS_GEN_DATA (dev_priv->mipi_mmio_base + 0xb868)
  5811. #define MIPI_HS_GEN_DATA(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_DATA, \
  5812. _MIPIB_HS_GEN_DATA)
  5813. #define _MIPIA_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb06c)
  5814. #define _MIPIB_LP_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb86c)
  5815. #define MIPI_LP_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_LP_GEN_CTRL, \
  5816. _MIPIB_LP_GEN_CTRL)
  5817. #define _MIPIA_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb070)
  5818. #define _MIPIB_HS_GEN_CTRL (dev_priv->mipi_mmio_base + 0xb870)
  5819. #define MIPI_HS_GEN_CTRL(tc) _TRANSCODER(tc, _MIPIA_HS_GEN_CTRL, \
  5820. _MIPIB_HS_GEN_CTRL)
  5821. #define LONG_PACKET_WORD_COUNT_SHIFT 8
  5822. #define LONG_PACKET_WORD_COUNT_MASK (0xffff << 8)
  5823. #define SHORT_PACKET_PARAM_SHIFT 8
  5824. #define SHORT_PACKET_PARAM_MASK (0xffff << 8)
  5825. #define VIRTUAL_CHANNEL_SHIFT 6
  5826. #define VIRTUAL_CHANNEL_MASK (3 << 6)
  5827. #define DATA_TYPE_SHIFT 0
  5828. #define DATA_TYPE_MASK (3f << 0)
  5829. /* data type values, see include/video/mipi_display.h */
  5830. #define _MIPIA_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb074)
  5831. #define _MIPIB_GEN_FIFO_STAT (dev_priv->mipi_mmio_base + 0xb874)
  5832. #define MIPI_GEN_FIFO_STAT(tc) _TRANSCODER(tc, _MIPIA_GEN_FIFO_STAT, \
  5833. _MIPIB_GEN_FIFO_STAT)
  5834. #define DPI_FIFO_EMPTY (1 << 28)
  5835. #define DBI_FIFO_EMPTY (1 << 27)
  5836. #define LP_CTRL_FIFO_EMPTY (1 << 26)
  5837. #define LP_CTRL_FIFO_HALF_EMPTY (1 << 25)
  5838. #define LP_CTRL_FIFO_FULL (1 << 24)
  5839. #define HS_CTRL_FIFO_EMPTY (1 << 18)
  5840. #define HS_CTRL_FIFO_HALF_EMPTY (1 << 17)
  5841. #define HS_CTRL_FIFO_FULL (1 << 16)
  5842. #define LP_DATA_FIFO_EMPTY (1 << 10)
  5843. #define LP_DATA_FIFO_HALF_EMPTY (1 << 9)
  5844. #define LP_DATA_FIFO_FULL (1 << 8)
  5845. #define HS_DATA_FIFO_EMPTY (1 << 2)
  5846. #define HS_DATA_FIFO_HALF_EMPTY (1 << 1)
  5847. #define HS_DATA_FIFO_FULL (1 << 0)
  5848. #define _MIPIA_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb078)
  5849. #define _MIPIB_HS_LS_DBI_ENABLE (dev_priv->mipi_mmio_base + 0xb878)
  5850. #define MIPI_HS_LP_DBI_ENABLE(tc) _TRANSCODER(tc, \
  5851. _MIPIA_HS_LS_DBI_ENABLE, _MIPIB_HS_LS_DBI_ENABLE)
  5852. #define DBI_HS_LP_MODE_MASK (1 << 0)
  5853. #define DBI_LP_MODE (1 << 0)
  5854. #define DBI_HS_MODE (0 << 0)
  5855. #define _MIPIA_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb080)
  5856. #define _MIPIB_DPHY_PARAM (dev_priv->mipi_mmio_base + 0xb880)
  5857. #define MIPI_DPHY_PARAM(tc) _TRANSCODER(tc, _MIPIA_DPHY_PARAM, \
  5858. _MIPIB_DPHY_PARAM)
  5859. #define EXIT_ZERO_COUNT_SHIFT 24
  5860. #define EXIT_ZERO_COUNT_MASK (0x3f << 24)
  5861. #define TRAIL_COUNT_SHIFT 16
  5862. #define TRAIL_COUNT_MASK (0x1f << 16)
  5863. #define CLK_ZERO_COUNT_SHIFT 8
  5864. #define CLK_ZERO_COUNT_MASK (0xff << 8)
  5865. #define PREPARE_COUNT_SHIFT 0
  5866. #define PREPARE_COUNT_MASK (0x3f << 0)
  5867. /* bits 31:0 */
  5868. #define _MIPIA_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb084)
  5869. #define _MIPIB_DBI_BW_CTRL (dev_priv->mipi_mmio_base + 0xb884)
  5870. #define MIPI_DBI_BW_CTRL(tc) _TRANSCODER(tc, _MIPIA_DBI_BW_CTRL, \
  5871. _MIPIB_DBI_BW_CTRL)
  5872. #define _MIPIA_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
  5873. + 0xb088)
  5874. #define _MIPIB_CLK_LANE_SWITCH_TIME_CNT (dev_priv->mipi_mmio_base \
  5875. + 0xb888)
  5876. #define MIPI_CLK_LANE_SWITCH_TIME_CNT(tc) _TRANSCODER(tc, \
  5877. _MIPIA_CLK_LANE_SWITCH_TIME_CNT, _MIPIB_CLK_LANE_SWITCH_TIME_CNT)
  5878. #define LP_HS_SSW_CNT_SHIFT 16
  5879. #define LP_HS_SSW_CNT_MASK (0xffff << 16)
  5880. #define HS_LP_PWR_SW_CNT_SHIFT 0
  5881. #define HS_LP_PWR_SW_CNT_MASK (0xffff << 0)
  5882. #define _MIPIA_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb08c)
  5883. #define _MIPIB_STOP_STATE_STALL (dev_priv->mipi_mmio_base + 0xb88c)
  5884. #define MIPI_STOP_STATE_STALL(tc) _TRANSCODER(tc, \
  5885. _MIPIA_STOP_STATE_STALL, _MIPIB_STOP_STATE_STALL)
  5886. #define STOP_STATE_STALL_COUNTER_SHIFT 0
  5887. #define STOP_STATE_STALL_COUNTER_MASK (0xff << 0)
  5888. #define _MIPIA_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb090)
  5889. #define _MIPIB_INTR_STAT_REG_1 (dev_priv->mipi_mmio_base + 0xb890)
  5890. #define MIPI_INTR_STAT_REG_1(tc) _TRANSCODER(tc, \
  5891. _MIPIA_INTR_STAT_REG_1, _MIPIB_INTR_STAT_REG_1)
  5892. #define _MIPIA_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb094)
  5893. #define _MIPIB_INTR_EN_REG_1 (dev_priv->mipi_mmio_base + 0xb894)
  5894. #define MIPI_INTR_EN_REG_1(tc) _TRANSCODER(tc, _MIPIA_INTR_EN_REG_1, \
  5895. _MIPIB_INTR_EN_REG_1)
  5896. #define RX_CONTENTION_DETECTED (1 << 0)
  5897. /* XXX: only pipe A ?!? */
  5898. #define MIPIA_DBI_TYPEC_CTRL (dev_priv->mipi_mmio_base + 0xb100)
  5899. #define DBI_TYPEC_ENABLE (1 << 31)
  5900. #define DBI_TYPEC_WIP (1 << 30)
  5901. #define DBI_TYPEC_OPTION_SHIFT 28
  5902. #define DBI_TYPEC_OPTION_MASK (3 << 28)
  5903. #define DBI_TYPEC_FREQ_SHIFT 24
  5904. #define DBI_TYPEC_FREQ_MASK (0xf << 24)
  5905. #define DBI_TYPEC_OVERRIDE (1 << 8)
  5906. #define DBI_TYPEC_OVERRIDE_COUNTER_SHIFT 0
  5907. #define DBI_TYPEC_OVERRIDE_COUNTER_MASK (0xff << 0)
  5908. /* MIPI adapter registers */
  5909. #define _MIPIA_CTRL (dev_priv->mipi_mmio_base + 0xb104)
  5910. #define _MIPIB_CTRL (dev_priv->mipi_mmio_base + 0xb904)
  5911. #define MIPI_CTRL(tc) _TRANSCODER(tc, _MIPIA_CTRL, \
  5912. _MIPIB_CTRL)
  5913. #define ESCAPE_CLOCK_DIVIDER_SHIFT 5 /* A only */
  5914. #define ESCAPE_CLOCK_DIVIDER_MASK (3 << 5)
  5915. #define ESCAPE_CLOCK_DIVIDER_1 (0 << 5)
  5916. #define ESCAPE_CLOCK_DIVIDER_2 (1 << 5)
  5917. #define ESCAPE_CLOCK_DIVIDER_4 (2 << 5)
  5918. #define READ_REQUEST_PRIORITY_SHIFT 3
  5919. #define READ_REQUEST_PRIORITY_MASK (3 << 3)
  5920. #define READ_REQUEST_PRIORITY_LOW (0 << 3)
  5921. #define READ_REQUEST_PRIORITY_HIGH (3 << 3)
  5922. #define RGB_FLIP_TO_BGR (1 << 2)
  5923. #define _MIPIA_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb108)
  5924. #define _MIPIB_DATA_ADDRESS (dev_priv->mipi_mmio_base + 0xb908)
  5925. #define MIPI_DATA_ADDRESS(tc) _TRANSCODER(tc, _MIPIA_DATA_ADDRESS, \
  5926. _MIPIB_DATA_ADDRESS)
  5927. #define DATA_MEM_ADDRESS_SHIFT 5
  5928. #define DATA_MEM_ADDRESS_MASK (0x7ffffff << 5)
  5929. #define DATA_VALID (1 << 0)
  5930. #define _MIPIA_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb10c)
  5931. #define _MIPIB_DATA_LENGTH (dev_priv->mipi_mmio_base + 0xb90c)
  5932. #define MIPI_DATA_LENGTH(tc) _TRANSCODER(tc, _MIPIA_DATA_LENGTH, \
  5933. _MIPIB_DATA_LENGTH)
  5934. #define DATA_LENGTH_SHIFT 0
  5935. #define DATA_LENGTH_MASK (0xfffff << 0)
  5936. #define _MIPIA_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb110)
  5937. #define _MIPIB_COMMAND_ADDRESS (dev_priv->mipi_mmio_base + 0xb910)
  5938. #define MIPI_COMMAND_ADDRESS(tc) _TRANSCODER(tc, \
  5939. _MIPIA_COMMAND_ADDRESS, _MIPIB_COMMAND_ADDRESS)
  5940. #define COMMAND_MEM_ADDRESS_SHIFT 5
  5941. #define COMMAND_MEM_ADDRESS_MASK (0x7ffffff << 5)
  5942. #define AUTO_PWG_ENABLE (1 << 2)
  5943. #define MEMORY_WRITE_DATA_FROM_PIPE_RENDERING (1 << 1)
  5944. #define COMMAND_VALID (1 << 0)
  5945. #define _MIPIA_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb114)
  5946. #define _MIPIB_COMMAND_LENGTH (dev_priv->mipi_mmio_base + 0xb914)
  5947. #define MIPI_COMMAND_LENGTH(tc) _TRANSCODER(tc, _MIPIA_COMMAND_LENGTH, \
  5948. _MIPIB_COMMAND_LENGTH)
  5949. #define COMMAND_LENGTH_SHIFT(n) (8 * (n)) /* n: 0...3 */
  5950. #define COMMAND_LENGTH_MASK(n) (0xff << (8 * (n)))
  5951. #define _MIPIA_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb118)
  5952. #define _MIPIB_READ_DATA_RETURN0 (dev_priv->mipi_mmio_base + 0xb918)
  5953. #define MIPI_READ_DATA_RETURN(tc, n) \
  5954. (_TRANSCODER(tc, _MIPIA_READ_DATA_RETURN0, _MIPIB_READ_DATA_RETURN0) \
  5955. + 4 * (n)) /* n: 0...7 */
  5956. #define _MIPIA_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb138)
  5957. #define _MIPIB_READ_DATA_VALID (dev_priv->mipi_mmio_base + 0xb938)
  5958. #define MIPI_READ_DATA_VALID(tc) _TRANSCODER(tc, \
  5959. _MIPIA_READ_DATA_VALID, _MIPIB_READ_DATA_VALID)
  5960. #define READ_DATA_VALID(n) (1 << (n))
  5961. /* For UMS only (deprecated): */
  5962. #define _PALETTE_A (dev_priv->info.display_mmio_offset + 0xa000)
  5963. #define _PALETTE_B (dev_priv->info.display_mmio_offset + 0xa800)
  5964. #endif /* _I915_REG_H_ */