i915_gpu_error.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336
  1. /*
  2. * Copyright (c) 2008 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS
  21. * IN THE SOFTWARE.
  22. *
  23. * Authors:
  24. * Eric Anholt <eric@anholt.net>
  25. * Keith Packard <keithp@keithp.com>
  26. * Mika Kuoppala <mika.kuoppala@intel.com>
  27. *
  28. */
  29. #include <generated/utsrelease.h>
  30. #include "i915_drv.h"
  31. static const char *yesno(int v)
  32. {
  33. return v ? "yes" : "no";
  34. }
  35. static const char *ring_str(int ring)
  36. {
  37. switch (ring) {
  38. case RCS: return "render";
  39. case VCS: return "bsd";
  40. case BCS: return "blt";
  41. case VECS: return "vebox";
  42. case VCS2: return "bsd2";
  43. default: return "";
  44. }
  45. }
  46. static const char *pin_flag(int pinned)
  47. {
  48. if (pinned > 0)
  49. return " P";
  50. else if (pinned < 0)
  51. return " p";
  52. else
  53. return "";
  54. }
  55. static const char *tiling_flag(int tiling)
  56. {
  57. switch (tiling) {
  58. default:
  59. case I915_TILING_NONE: return "";
  60. case I915_TILING_X: return " X";
  61. case I915_TILING_Y: return " Y";
  62. }
  63. }
  64. static const char *dirty_flag(int dirty)
  65. {
  66. return dirty ? " dirty" : "";
  67. }
  68. static const char *purgeable_flag(int purgeable)
  69. {
  70. return purgeable ? " purgeable" : "";
  71. }
  72. static bool __i915_error_ok(struct drm_i915_error_state_buf *e)
  73. {
  74. if (!e->err && WARN(e->bytes > (e->size - 1), "overflow")) {
  75. e->err = -ENOSPC;
  76. return false;
  77. }
  78. if (e->bytes == e->size - 1 || e->err)
  79. return false;
  80. return true;
  81. }
  82. static bool __i915_error_seek(struct drm_i915_error_state_buf *e,
  83. unsigned len)
  84. {
  85. if (e->pos + len <= e->start) {
  86. e->pos += len;
  87. return false;
  88. }
  89. /* First vsnprintf needs to fit in its entirety for memmove */
  90. if (len >= e->size) {
  91. e->err = -EIO;
  92. return false;
  93. }
  94. return true;
  95. }
  96. static void __i915_error_advance(struct drm_i915_error_state_buf *e,
  97. unsigned len)
  98. {
  99. /* If this is first printf in this window, adjust it so that
  100. * start position matches start of the buffer
  101. */
  102. if (e->pos < e->start) {
  103. const size_t off = e->start - e->pos;
  104. /* Should not happen but be paranoid */
  105. if (off > len || e->bytes) {
  106. e->err = -EIO;
  107. return;
  108. }
  109. memmove(e->buf, e->buf + off, len - off);
  110. e->bytes = len - off;
  111. e->pos = e->start;
  112. return;
  113. }
  114. e->bytes += len;
  115. e->pos += len;
  116. }
  117. static void i915_error_vprintf(struct drm_i915_error_state_buf *e,
  118. const char *f, va_list args)
  119. {
  120. unsigned len;
  121. if (!__i915_error_ok(e))
  122. return;
  123. /* Seek the first printf which is hits start position */
  124. if (e->pos < e->start) {
  125. va_list tmp;
  126. va_copy(tmp, args);
  127. len = vsnprintf(NULL, 0, f, tmp);
  128. va_end(tmp);
  129. if (!__i915_error_seek(e, len))
  130. return;
  131. }
  132. len = vsnprintf(e->buf + e->bytes, e->size - e->bytes, f, args);
  133. if (len >= e->size - e->bytes)
  134. len = e->size - e->bytes - 1;
  135. __i915_error_advance(e, len);
  136. }
  137. static void i915_error_puts(struct drm_i915_error_state_buf *e,
  138. const char *str)
  139. {
  140. unsigned len;
  141. if (!__i915_error_ok(e))
  142. return;
  143. len = strlen(str);
  144. /* Seek the first printf which is hits start position */
  145. if (e->pos < e->start) {
  146. if (!__i915_error_seek(e, len))
  147. return;
  148. }
  149. if (len >= e->size - e->bytes)
  150. len = e->size - e->bytes - 1;
  151. memcpy(e->buf + e->bytes, str, len);
  152. __i915_error_advance(e, len);
  153. }
  154. #define err_printf(e, ...) i915_error_printf(e, __VA_ARGS__)
  155. #define err_puts(e, s) i915_error_puts(e, s)
  156. static void print_error_buffers(struct drm_i915_error_state_buf *m,
  157. const char *name,
  158. struct drm_i915_error_buffer *err,
  159. int count)
  160. {
  161. err_printf(m, "%s [%d]:\n", name, count);
  162. while (count--) {
  163. err_printf(m, " %08x %8u %02x %02x %x %x",
  164. err->gtt_offset,
  165. err->size,
  166. err->read_domains,
  167. err->write_domain,
  168. err->rseqno, err->wseqno);
  169. err_puts(m, pin_flag(err->pinned));
  170. err_puts(m, tiling_flag(err->tiling));
  171. err_puts(m, dirty_flag(err->dirty));
  172. err_puts(m, purgeable_flag(err->purgeable));
  173. err_puts(m, err->userptr ? " userptr" : "");
  174. err_puts(m, err->ring != -1 ? " " : "");
  175. err_puts(m, ring_str(err->ring));
  176. err_puts(m, i915_cache_level_str(err->cache_level));
  177. if (err->name)
  178. err_printf(m, " (name: %d)", err->name);
  179. if (err->fence_reg != I915_FENCE_REG_NONE)
  180. err_printf(m, " (fence: %d)", err->fence_reg);
  181. err_puts(m, "\n");
  182. err++;
  183. }
  184. }
  185. static const char *hangcheck_action_to_str(enum intel_ring_hangcheck_action a)
  186. {
  187. switch (a) {
  188. case HANGCHECK_IDLE:
  189. return "idle";
  190. case HANGCHECK_WAIT:
  191. return "wait";
  192. case HANGCHECK_ACTIVE:
  193. return "active";
  194. case HANGCHECK_ACTIVE_LOOP:
  195. return "active (loop)";
  196. case HANGCHECK_KICK:
  197. return "kick";
  198. case HANGCHECK_HUNG:
  199. return "hung";
  200. }
  201. return "unknown";
  202. }
  203. static void i915_ring_error_state(struct drm_i915_error_state_buf *m,
  204. struct drm_device *dev,
  205. struct drm_i915_error_ring *ring)
  206. {
  207. if (!ring->valid)
  208. return;
  209. err_printf(m, " HEAD: 0x%08x\n", ring->head);
  210. err_printf(m, " TAIL: 0x%08x\n", ring->tail);
  211. err_printf(m, " CTL: 0x%08x\n", ring->ctl);
  212. err_printf(m, " HWS: 0x%08x\n", ring->hws);
  213. err_printf(m, " ACTHD: 0x%08x %08x\n", (u32)(ring->acthd>>32), (u32)ring->acthd);
  214. err_printf(m, " IPEIR: 0x%08x\n", ring->ipeir);
  215. err_printf(m, " IPEHR: 0x%08x\n", ring->ipehr);
  216. err_printf(m, " INSTDONE: 0x%08x\n", ring->instdone);
  217. if (INTEL_INFO(dev)->gen >= 4) {
  218. err_printf(m, " BBADDR: 0x%08x %08x\n", (u32)(ring->bbaddr>>32), (u32)ring->bbaddr);
  219. err_printf(m, " BB_STATE: 0x%08x\n", ring->bbstate);
  220. err_printf(m, " INSTPS: 0x%08x\n", ring->instps);
  221. }
  222. err_printf(m, " INSTPM: 0x%08x\n", ring->instpm);
  223. err_printf(m, " FADDR: 0x%08x %08x\n", upper_32_bits(ring->faddr),
  224. lower_32_bits(ring->faddr));
  225. if (INTEL_INFO(dev)->gen >= 6) {
  226. err_printf(m, " RC PSMI: 0x%08x\n", ring->rc_psmi);
  227. err_printf(m, " FAULT_REG: 0x%08x\n", ring->fault_reg);
  228. err_printf(m, " SYNC_0: 0x%08x [last synced 0x%08x]\n",
  229. ring->semaphore_mboxes[0],
  230. ring->semaphore_seqno[0]);
  231. err_printf(m, " SYNC_1: 0x%08x [last synced 0x%08x]\n",
  232. ring->semaphore_mboxes[1],
  233. ring->semaphore_seqno[1]);
  234. if (HAS_VEBOX(dev)) {
  235. err_printf(m, " SYNC_2: 0x%08x [last synced 0x%08x]\n",
  236. ring->semaphore_mboxes[2],
  237. ring->semaphore_seqno[2]);
  238. }
  239. }
  240. if (USES_PPGTT(dev)) {
  241. err_printf(m, " GFX_MODE: 0x%08x\n", ring->vm_info.gfx_mode);
  242. if (INTEL_INFO(dev)->gen >= 8) {
  243. int i;
  244. for (i = 0; i < 4; i++)
  245. err_printf(m, " PDP%d: 0x%016llx\n",
  246. i, ring->vm_info.pdp[i]);
  247. } else {
  248. err_printf(m, " PP_DIR_BASE: 0x%08x\n",
  249. ring->vm_info.pp_dir_base);
  250. }
  251. }
  252. err_printf(m, " seqno: 0x%08x\n", ring->seqno);
  253. err_printf(m, " waiting: %s\n", yesno(ring->waiting));
  254. err_printf(m, " ring->head: 0x%08x\n", ring->cpu_ring_head);
  255. err_printf(m, " ring->tail: 0x%08x\n", ring->cpu_ring_tail);
  256. err_printf(m, " hangcheck: %s [%d]\n",
  257. hangcheck_action_to_str(ring->hangcheck_action),
  258. ring->hangcheck_score);
  259. }
  260. void i915_error_printf(struct drm_i915_error_state_buf *e, const char *f, ...)
  261. {
  262. va_list args;
  263. va_start(args, f);
  264. i915_error_vprintf(e, f, args);
  265. va_end(args);
  266. }
  267. static void print_error_obj(struct drm_i915_error_state_buf *m,
  268. struct drm_i915_error_object *obj)
  269. {
  270. int page, offset, elt;
  271. for (page = offset = 0; page < obj->page_count; page++) {
  272. for (elt = 0; elt < PAGE_SIZE/4; elt++) {
  273. err_printf(m, "%08x : %08x\n", offset,
  274. obj->pages[page][elt]);
  275. offset += 4;
  276. }
  277. }
  278. }
  279. int i915_error_state_to_str(struct drm_i915_error_state_buf *m,
  280. const struct i915_error_state_file_priv *error_priv)
  281. {
  282. struct drm_device *dev = error_priv->dev;
  283. struct drm_i915_private *dev_priv = dev->dev_private;
  284. struct drm_i915_error_state *error = error_priv->error;
  285. struct drm_i915_error_object *obj;
  286. int i, j, offset, elt;
  287. int max_hangcheck_score;
  288. if (!error) {
  289. err_printf(m, "no error state collected\n");
  290. goto out;
  291. }
  292. err_printf(m, "%s\n", error->error_msg);
  293. err_printf(m, "Time: %ld s %ld us\n", error->time.tv_sec,
  294. error->time.tv_usec);
  295. err_printf(m, "Kernel: " UTS_RELEASE "\n");
  296. max_hangcheck_score = 0;
  297. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  298. if (error->ring[i].hangcheck_score > max_hangcheck_score)
  299. max_hangcheck_score = error->ring[i].hangcheck_score;
  300. }
  301. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  302. if (error->ring[i].hangcheck_score == max_hangcheck_score &&
  303. error->ring[i].pid != -1) {
  304. err_printf(m, "Active process (on ring %s): %s [%d]\n",
  305. ring_str(i),
  306. error->ring[i].comm,
  307. error->ring[i].pid);
  308. }
  309. }
  310. err_printf(m, "Reset count: %u\n", error->reset_count);
  311. err_printf(m, "Suspend count: %u\n", error->suspend_count);
  312. err_printf(m, "PCI ID: 0x%04x\n", dev->pdev->device);
  313. err_printf(m, "EIR: 0x%08x\n", error->eir);
  314. err_printf(m, "IER: 0x%08x\n", error->ier);
  315. if (INTEL_INFO(dev)->gen >= 8) {
  316. for (i = 0; i < 4; i++)
  317. err_printf(m, "GTIER gt %d: 0x%08x\n", i,
  318. error->gtier[i]);
  319. } else if (HAS_PCH_SPLIT(dev) || IS_VALLEYVIEW(dev))
  320. err_printf(m, "GTIER: 0x%08x\n", error->gtier[0]);
  321. err_printf(m, "PGTBL_ER: 0x%08x\n", error->pgtbl_er);
  322. err_printf(m, "FORCEWAKE: 0x%08x\n", error->forcewake);
  323. err_printf(m, "DERRMR: 0x%08x\n", error->derrmr);
  324. err_printf(m, "CCID: 0x%08x\n", error->ccid);
  325. err_printf(m, "Missed interrupts: 0x%08lx\n", dev_priv->gpu_error.missed_irq_rings);
  326. for (i = 0; i < dev_priv->num_fence_regs; i++)
  327. err_printf(m, " fence[%d] = %08llx\n", i, error->fence[i]);
  328. for (i = 0; i < ARRAY_SIZE(error->extra_instdone); i++)
  329. err_printf(m, " INSTDONE_%d: 0x%08x\n", i,
  330. error->extra_instdone[i]);
  331. if (INTEL_INFO(dev)->gen >= 6) {
  332. err_printf(m, "ERROR: 0x%08x\n", error->error);
  333. err_printf(m, "DONE_REG: 0x%08x\n", error->done_reg);
  334. }
  335. if (INTEL_INFO(dev)->gen == 7)
  336. err_printf(m, "ERR_INT: 0x%08x\n", error->err_int);
  337. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  338. err_printf(m, "%s command stream:\n", ring_str(i));
  339. i915_ring_error_state(m, dev, &error->ring[i]);
  340. }
  341. if (error->active_bo)
  342. print_error_buffers(m, "Active",
  343. error->active_bo[0],
  344. error->active_bo_count[0]);
  345. if (error->pinned_bo)
  346. print_error_buffers(m, "Pinned",
  347. error->pinned_bo[0],
  348. error->pinned_bo_count[0]);
  349. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  350. obj = error->ring[i].batchbuffer;
  351. if (obj) {
  352. err_puts(m, dev_priv->ring[i].name);
  353. if (error->ring[i].pid != -1)
  354. err_printf(m, " (submitted by %s [%d])",
  355. error->ring[i].comm,
  356. error->ring[i].pid);
  357. err_printf(m, " --- gtt_offset = 0x%08x\n",
  358. obj->gtt_offset);
  359. print_error_obj(m, obj);
  360. }
  361. obj = error->ring[i].wa_batchbuffer;
  362. if (obj) {
  363. err_printf(m, "%s (w/a) --- gtt_offset = 0x%08x\n",
  364. dev_priv->ring[i].name, obj->gtt_offset);
  365. print_error_obj(m, obj);
  366. }
  367. if (error->ring[i].num_requests) {
  368. err_printf(m, "%s --- %d requests\n",
  369. dev_priv->ring[i].name,
  370. error->ring[i].num_requests);
  371. for (j = 0; j < error->ring[i].num_requests; j++) {
  372. err_printf(m, " seqno 0x%08x, emitted %ld, tail 0x%08x\n",
  373. error->ring[i].requests[j].seqno,
  374. error->ring[i].requests[j].jiffies,
  375. error->ring[i].requests[j].tail);
  376. }
  377. }
  378. if ((obj = error->ring[i].ringbuffer)) {
  379. err_printf(m, "%s --- ringbuffer = 0x%08x\n",
  380. dev_priv->ring[i].name,
  381. obj->gtt_offset);
  382. print_error_obj(m, obj);
  383. }
  384. if ((obj = error->ring[i].hws_page)) {
  385. err_printf(m, "%s --- HW Status = 0x%08x\n",
  386. dev_priv->ring[i].name,
  387. obj->gtt_offset);
  388. offset = 0;
  389. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  390. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  391. offset,
  392. obj->pages[0][elt],
  393. obj->pages[0][elt+1],
  394. obj->pages[0][elt+2],
  395. obj->pages[0][elt+3]);
  396. offset += 16;
  397. }
  398. }
  399. if ((obj = error->ring[i].ctx)) {
  400. err_printf(m, "%s --- HW Context = 0x%08x\n",
  401. dev_priv->ring[i].name,
  402. obj->gtt_offset);
  403. print_error_obj(m, obj);
  404. }
  405. }
  406. if ((obj = error->semaphore_obj)) {
  407. err_printf(m, "Semaphore page = 0x%08x\n", obj->gtt_offset);
  408. for (elt = 0; elt < PAGE_SIZE/16; elt += 4) {
  409. err_printf(m, "[%04x] %08x %08x %08x %08x\n",
  410. elt * 4,
  411. obj->pages[0][elt],
  412. obj->pages[0][elt+1],
  413. obj->pages[0][elt+2],
  414. obj->pages[0][elt+3]);
  415. }
  416. }
  417. if (error->overlay)
  418. intel_overlay_print_error_state(m, error->overlay);
  419. if (error->display)
  420. intel_display_print_error_state(m, dev, error->display);
  421. out:
  422. if (m->bytes == 0 && m->err)
  423. return m->err;
  424. return 0;
  425. }
  426. int i915_error_state_buf_init(struct drm_i915_error_state_buf *ebuf,
  427. size_t count, loff_t pos)
  428. {
  429. memset(ebuf, 0, sizeof(*ebuf));
  430. /* We need to have enough room to store any i915_error_state printf
  431. * so that we can move it to start position.
  432. */
  433. ebuf->size = count + 1 > PAGE_SIZE ? count + 1 : PAGE_SIZE;
  434. ebuf->buf = kmalloc(ebuf->size,
  435. GFP_TEMPORARY | __GFP_NORETRY | __GFP_NOWARN);
  436. if (ebuf->buf == NULL) {
  437. ebuf->size = PAGE_SIZE;
  438. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  439. }
  440. if (ebuf->buf == NULL) {
  441. ebuf->size = 128;
  442. ebuf->buf = kmalloc(ebuf->size, GFP_TEMPORARY);
  443. }
  444. if (ebuf->buf == NULL)
  445. return -ENOMEM;
  446. ebuf->start = pos;
  447. return 0;
  448. }
  449. static void i915_error_object_free(struct drm_i915_error_object *obj)
  450. {
  451. int page;
  452. if (obj == NULL)
  453. return;
  454. for (page = 0; page < obj->page_count; page++)
  455. kfree(obj->pages[page]);
  456. kfree(obj);
  457. }
  458. static void i915_error_state_free(struct kref *error_ref)
  459. {
  460. struct drm_i915_error_state *error = container_of(error_ref,
  461. typeof(*error), ref);
  462. int i;
  463. for (i = 0; i < ARRAY_SIZE(error->ring); i++) {
  464. i915_error_object_free(error->ring[i].batchbuffer);
  465. i915_error_object_free(error->ring[i].ringbuffer);
  466. i915_error_object_free(error->ring[i].hws_page);
  467. i915_error_object_free(error->ring[i].ctx);
  468. kfree(error->ring[i].requests);
  469. }
  470. i915_error_object_free(error->semaphore_obj);
  471. kfree(error->active_bo);
  472. kfree(error->overlay);
  473. kfree(error->display);
  474. kfree(error);
  475. }
  476. static struct drm_i915_error_object *
  477. i915_error_object_create_sized(struct drm_i915_private *dev_priv,
  478. struct drm_i915_gem_object *src,
  479. struct i915_address_space *vm,
  480. const int num_pages)
  481. {
  482. struct drm_i915_error_object *dst;
  483. int i;
  484. u32 reloc_offset;
  485. if (src == NULL || src->pages == NULL)
  486. return NULL;
  487. dst = kmalloc(sizeof(*dst) + num_pages * sizeof(u32 *), GFP_ATOMIC);
  488. if (dst == NULL)
  489. return NULL;
  490. reloc_offset = dst->gtt_offset = i915_gem_obj_offset(src, vm);
  491. for (i = 0; i < num_pages; i++) {
  492. unsigned long flags;
  493. void *d;
  494. d = kmalloc(PAGE_SIZE, GFP_ATOMIC);
  495. if (d == NULL)
  496. goto unwind;
  497. local_irq_save(flags);
  498. if (src->cache_level == I915_CACHE_NONE &&
  499. reloc_offset < dev_priv->gtt.mappable_end &&
  500. src->has_global_gtt_mapping &&
  501. i915_is_ggtt(vm)) {
  502. void __iomem *s;
  503. /* Simply ignore tiling or any overlapping fence.
  504. * It's part of the error state, and this hopefully
  505. * captures what the GPU read.
  506. */
  507. s = io_mapping_map_atomic_wc(dev_priv->gtt.mappable,
  508. reloc_offset);
  509. memcpy_fromio(d, s, PAGE_SIZE);
  510. io_mapping_unmap_atomic(s);
  511. } else if (src->stolen) {
  512. unsigned long offset;
  513. offset = dev_priv->mm.stolen_base;
  514. offset += src->stolen->start;
  515. offset += i << PAGE_SHIFT;
  516. memcpy_fromio(d, (void __iomem *) offset, PAGE_SIZE);
  517. } else {
  518. struct page *page;
  519. void *s;
  520. page = i915_gem_object_get_page(src, i);
  521. drm_clflush_pages(&page, 1);
  522. s = kmap_atomic(page);
  523. memcpy(d, s, PAGE_SIZE);
  524. kunmap_atomic(s);
  525. drm_clflush_pages(&page, 1);
  526. }
  527. local_irq_restore(flags);
  528. dst->pages[i] = d;
  529. reloc_offset += PAGE_SIZE;
  530. }
  531. dst->page_count = num_pages;
  532. return dst;
  533. unwind:
  534. while (i--)
  535. kfree(dst->pages[i]);
  536. kfree(dst);
  537. return NULL;
  538. }
  539. #define i915_error_object_create(dev_priv, src, vm) \
  540. i915_error_object_create_sized((dev_priv), (src), (vm), \
  541. (src)->base.size>>PAGE_SHIFT)
  542. #define i915_error_ggtt_object_create(dev_priv, src) \
  543. i915_error_object_create_sized((dev_priv), (src), &(dev_priv)->gtt.base, \
  544. (src)->base.size>>PAGE_SHIFT)
  545. static void capture_bo(struct drm_i915_error_buffer *err,
  546. struct drm_i915_gem_object *obj)
  547. {
  548. err->size = obj->base.size;
  549. err->name = obj->base.name;
  550. err->rseqno = obj->last_read_seqno;
  551. err->wseqno = obj->last_write_seqno;
  552. err->gtt_offset = i915_gem_obj_ggtt_offset(obj);
  553. err->read_domains = obj->base.read_domains;
  554. err->write_domain = obj->base.write_domain;
  555. err->fence_reg = obj->fence_reg;
  556. err->pinned = 0;
  557. if (i915_gem_obj_is_pinned(obj))
  558. err->pinned = 1;
  559. if (obj->user_pin_count > 0)
  560. err->pinned = -1;
  561. err->tiling = obj->tiling_mode;
  562. err->dirty = obj->dirty;
  563. err->purgeable = obj->madv != I915_MADV_WILLNEED;
  564. err->userptr = obj->userptr.mm != NULL;
  565. err->ring = obj->ring ? obj->ring->id : -1;
  566. err->cache_level = obj->cache_level;
  567. }
  568. static u32 capture_active_bo(struct drm_i915_error_buffer *err,
  569. int count, struct list_head *head)
  570. {
  571. struct i915_vma *vma;
  572. int i = 0;
  573. list_for_each_entry(vma, head, mm_list) {
  574. capture_bo(err++, vma->obj);
  575. if (++i == count)
  576. break;
  577. }
  578. return i;
  579. }
  580. static u32 capture_pinned_bo(struct drm_i915_error_buffer *err,
  581. int count, struct list_head *head)
  582. {
  583. struct drm_i915_gem_object *obj;
  584. int i = 0;
  585. list_for_each_entry(obj, head, global_list) {
  586. if (!i915_gem_obj_is_pinned(obj))
  587. continue;
  588. capture_bo(err++, obj);
  589. if (++i == count)
  590. break;
  591. }
  592. return i;
  593. }
  594. /* Generate a semi-unique error code. The code is not meant to have meaning, The
  595. * code's only purpose is to try to prevent false duplicated bug reports by
  596. * grossly estimating a GPU error state.
  597. *
  598. * TODO Ideally, hashing the batchbuffer would be a very nice way to determine
  599. * the hang if we could strip the GTT offset information from it.
  600. *
  601. * It's only a small step better than a random number in its current form.
  602. */
  603. static uint32_t i915_error_generate_code(struct drm_i915_private *dev_priv,
  604. struct drm_i915_error_state *error,
  605. int *ring_id)
  606. {
  607. uint32_t error_code = 0;
  608. int i;
  609. /* IPEHR would be an ideal way to detect errors, as it's the gross
  610. * measure of "the command that hung." However, has some very common
  611. * synchronization commands which almost always appear in the case
  612. * strictly a client bug. Use instdone to differentiate those some.
  613. */
  614. for (i = 0; i < I915_NUM_RINGS; i++) {
  615. if (error->ring[i].hangcheck_action == HANGCHECK_HUNG) {
  616. if (ring_id)
  617. *ring_id = i;
  618. return error->ring[i].ipehr ^ error->ring[i].instdone;
  619. }
  620. }
  621. return error_code;
  622. }
  623. static void i915_gem_record_fences(struct drm_device *dev,
  624. struct drm_i915_error_state *error)
  625. {
  626. struct drm_i915_private *dev_priv = dev->dev_private;
  627. int i;
  628. /* Fences */
  629. switch (INTEL_INFO(dev)->gen) {
  630. case 8:
  631. case 7:
  632. case 6:
  633. for (i = 0; i < dev_priv->num_fence_regs; i++)
  634. error->fence[i] = I915_READ64(FENCE_REG_SANDYBRIDGE_0 + (i * 8));
  635. break;
  636. case 5:
  637. case 4:
  638. for (i = 0; i < 16; i++)
  639. error->fence[i] = I915_READ64(FENCE_REG_965_0 + (i * 8));
  640. break;
  641. case 3:
  642. if (IS_I945G(dev) || IS_I945GM(dev) || IS_G33(dev))
  643. for (i = 0; i < 8; i++)
  644. error->fence[i+8] = I915_READ(FENCE_REG_945_8 + (i * 4));
  645. case 2:
  646. for (i = 0; i < 8; i++)
  647. error->fence[i] = I915_READ(FENCE_REG_830_0 + (i * 4));
  648. break;
  649. default:
  650. BUG();
  651. }
  652. }
  653. static void gen8_record_semaphore_state(struct drm_i915_private *dev_priv,
  654. struct drm_i915_error_state *error,
  655. struct intel_engine_cs *ring,
  656. struct drm_i915_error_ring *ering)
  657. {
  658. struct intel_engine_cs *to;
  659. int i;
  660. if (!i915_semaphore_is_enabled(dev_priv->dev))
  661. return;
  662. if (!error->semaphore_obj)
  663. error->semaphore_obj =
  664. i915_error_object_create(dev_priv,
  665. dev_priv->semaphore_obj,
  666. &dev_priv->gtt.base);
  667. for_each_ring(to, dev_priv, i) {
  668. int idx;
  669. u16 signal_offset;
  670. u32 *tmp;
  671. if (ring == to)
  672. continue;
  673. signal_offset = (GEN8_SIGNAL_OFFSET(ring, i) & (PAGE_SIZE - 1))
  674. / 4;
  675. tmp = error->semaphore_obj->pages[0];
  676. idx = intel_ring_sync_index(ring, to);
  677. ering->semaphore_mboxes[idx] = tmp[signal_offset];
  678. ering->semaphore_seqno[idx] = ring->semaphore.sync_seqno[idx];
  679. }
  680. }
  681. static void gen6_record_semaphore_state(struct drm_i915_private *dev_priv,
  682. struct intel_engine_cs *ring,
  683. struct drm_i915_error_ring *ering)
  684. {
  685. ering->semaphore_mboxes[0] = I915_READ(RING_SYNC_0(ring->mmio_base));
  686. ering->semaphore_mboxes[1] = I915_READ(RING_SYNC_1(ring->mmio_base));
  687. ering->semaphore_seqno[0] = ring->semaphore.sync_seqno[0];
  688. ering->semaphore_seqno[1] = ring->semaphore.sync_seqno[1];
  689. if (HAS_VEBOX(dev_priv->dev)) {
  690. ering->semaphore_mboxes[2] =
  691. I915_READ(RING_SYNC_2(ring->mmio_base));
  692. ering->semaphore_seqno[2] = ring->semaphore.sync_seqno[2];
  693. }
  694. }
  695. static void i915_record_ring_state(struct drm_device *dev,
  696. struct drm_i915_error_state *error,
  697. struct intel_engine_cs *ring,
  698. struct drm_i915_error_ring *ering)
  699. {
  700. struct drm_i915_private *dev_priv = dev->dev_private;
  701. if (INTEL_INFO(dev)->gen >= 6) {
  702. ering->rc_psmi = I915_READ(ring->mmio_base + 0x50);
  703. ering->fault_reg = I915_READ(RING_FAULT_REG(ring));
  704. if (INTEL_INFO(dev)->gen >= 8)
  705. gen8_record_semaphore_state(dev_priv, error, ring, ering);
  706. else
  707. gen6_record_semaphore_state(dev_priv, ring, ering);
  708. }
  709. if (INTEL_INFO(dev)->gen >= 4) {
  710. ering->faddr = I915_READ(RING_DMA_FADD(ring->mmio_base));
  711. ering->ipeir = I915_READ(RING_IPEIR(ring->mmio_base));
  712. ering->ipehr = I915_READ(RING_IPEHR(ring->mmio_base));
  713. ering->instdone = I915_READ(RING_INSTDONE(ring->mmio_base));
  714. ering->instps = I915_READ(RING_INSTPS(ring->mmio_base));
  715. ering->bbaddr = I915_READ(RING_BBADDR(ring->mmio_base));
  716. if (INTEL_INFO(dev)->gen >= 8) {
  717. ering->faddr |= (u64) I915_READ(RING_DMA_FADD_UDW(ring->mmio_base)) << 32;
  718. ering->bbaddr |= (u64) I915_READ(RING_BBADDR_UDW(ring->mmio_base)) << 32;
  719. }
  720. ering->bbstate = I915_READ(RING_BBSTATE(ring->mmio_base));
  721. } else {
  722. ering->faddr = I915_READ(DMA_FADD_I8XX);
  723. ering->ipeir = I915_READ(IPEIR);
  724. ering->ipehr = I915_READ(IPEHR);
  725. ering->instdone = I915_READ(INSTDONE);
  726. }
  727. ering->waiting = waitqueue_active(&ring->irq_queue);
  728. ering->instpm = I915_READ(RING_INSTPM(ring->mmio_base));
  729. ering->seqno = ring->get_seqno(ring, false);
  730. ering->acthd = intel_ring_get_active_head(ring);
  731. ering->head = I915_READ_HEAD(ring);
  732. ering->tail = I915_READ_TAIL(ring);
  733. ering->ctl = I915_READ_CTL(ring);
  734. if (I915_NEED_GFX_HWS(dev)) {
  735. int mmio;
  736. if (IS_GEN7(dev)) {
  737. switch (ring->id) {
  738. default:
  739. case RCS:
  740. mmio = RENDER_HWS_PGA_GEN7;
  741. break;
  742. case BCS:
  743. mmio = BLT_HWS_PGA_GEN7;
  744. break;
  745. case VCS:
  746. mmio = BSD_HWS_PGA_GEN7;
  747. break;
  748. case VECS:
  749. mmio = VEBOX_HWS_PGA_GEN7;
  750. break;
  751. }
  752. } else if (IS_GEN6(ring->dev)) {
  753. mmio = RING_HWS_PGA_GEN6(ring->mmio_base);
  754. } else {
  755. /* XXX: gen8 returns to sanity */
  756. mmio = RING_HWS_PGA(ring->mmio_base);
  757. }
  758. ering->hws = I915_READ(mmio);
  759. }
  760. ering->cpu_ring_head = ring->buffer->head;
  761. ering->cpu_ring_tail = ring->buffer->tail;
  762. ering->hangcheck_score = ring->hangcheck.score;
  763. ering->hangcheck_action = ring->hangcheck.action;
  764. if (USES_PPGTT(dev)) {
  765. int i;
  766. ering->vm_info.gfx_mode = I915_READ(RING_MODE_GEN7(ring));
  767. switch (INTEL_INFO(dev)->gen) {
  768. case 8:
  769. for (i = 0; i < 4; i++) {
  770. ering->vm_info.pdp[i] =
  771. I915_READ(GEN8_RING_PDP_UDW(ring, i));
  772. ering->vm_info.pdp[i] <<= 32;
  773. ering->vm_info.pdp[i] |=
  774. I915_READ(GEN8_RING_PDP_LDW(ring, i));
  775. }
  776. break;
  777. case 7:
  778. ering->vm_info.pp_dir_base =
  779. I915_READ(RING_PP_DIR_BASE(ring));
  780. break;
  781. case 6:
  782. ering->vm_info.pp_dir_base =
  783. I915_READ(RING_PP_DIR_BASE_READ(ring));
  784. break;
  785. }
  786. }
  787. }
  788. static void i915_gem_record_active_context(struct intel_engine_cs *ring,
  789. struct drm_i915_error_state *error,
  790. struct drm_i915_error_ring *ering)
  791. {
  792. struct drm_i915_private *dev_priv = ring->dev->dev_private;
  793. struct drm_i915_gem_object *obj;
  794. /* Currently render ring is the only HW context user */
  795. if (ring->id != RCS || !error->ccid)
  796. return;
  797. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list) {
  798. if (!i915_gem_obj_ggtt_bound(obj))
  799. continue;
  800. if ((error->ccid & PAGE_MASK) == i915_gem_obj_ggtt_offset(obj)) {
  801. ering->ctx = i915_error_ggtt_object_create(dev_priv, obj);
  802. break;
  803. }
  804. }
  805. }
  806. static void i915_gem_record_rings(struct drm_device *dev,
  807. struct drm_i915_error_state *error)
  808. {
  809. struct drm_i915_private *dev_priv = dev->dev_private;
  810. struct drm_i915_gem_request *request;
  811. int i, count;
  812. for (i = 0; i < I915_NUM_RINGS; i++) {
  813. struct intel_engine_cs *ring = &dev_priv->ring[i];
  814. error->ring[i].pid = -1;
  815. if (ring->dev == NULL)
  816. continue;
  817. error->ring[i].valid = true;
  818. i915_record_ring_state(dev, error, ring, &error->ring[i]);
  819. request = i915_gem_find_active_request(ring);
  820. if (request) {
  821. /* We need to copy these to an anonymous buffer
  822. * as the simplest method to avoid being overwritten
  823. * by userspace.
  824. */
  825. error->ring[i].batchbuffer =
  826. i915_error_object_create(dev_priv,
  827. request->batch_obj,
  828. request->ctx ?
  829. request->ctx->vm :
  830. &dev_priv->gtt.base);
  831. if (HAS_BROKEN_CS_TLB(dev_priv->dev) &&
  832. ring->scratch.obj)
  833. error->ring[i].wa_batchbuffer =
  834. i915_error_ggtt_object_create(dev_priv,
  835. ring->scratch.obj);
  836. if (request->file_priv) {
  837. struct task_struct *task;
  838. rcu_read_lock();
  839. task = pid_task(request->file_priv->file->pid,
  840. PIDTYPE_PID);
  841. if (task) {
  842. strcpy(error->ring[i].comm, task->comm);
  843. error->ring[i].pid = task->pid;
  844. }
  845. rcu_read_unlock();
  846. }
  847. }
  848. error->ring[i].ringbuffer =
  849. i915_error_ggtt_object_create(dev_priv, ring->buffer->obj);
  850. if (ring->status_page.obj)
  851. error->ring[i].hws_page =
  852. i915_error_ggtt_object_create(dev_priv, ring->status_page.obj);
  853. i915_gem_record_active_context(ring, error, &error->ring[i]);
  854. count = 0;
  855. list_for_each_entry(request, &ring->request_list, list)
  856. count++;
  857. error->ring[i].num_requests = count;
  858. error->ring[i].requests =
  859. kcalloc(count, sizeof(*error->ring[i].requests),
  860. GFP_ATOMIC);
  861. if (error->ring[i].requests == NULL) {
  862. error->ring[i].num_requests = 0;
  863. continue;
  864. }
  865. count = 0;
  866. list_for_each_entry(request, &ring->request_list, list) {
  867. struct drm_i915_error_request *erq;
  868. erq = &error->ring[i].requests[count++];
  869. erq->seqno = request->seqno;
  870. erq->jiffies = request->emitted_jiffies;
  871. erq->tail = request->tail;
  872. }
  873. }
  874. }
  875. /* FIXME: Since pin count/bound list is global, we duplicate what we capture per
  876. * VM.
  877. */
  878. static void i915_gem_capture_vm(struct drm_i915_private *dev_priv,
  879. struct drm_i915_error_state *error,
  880. struct i915_address_space *vm,
  881. const int ndx)
  882. {
  883. struct drm_i915_error_buffer *active_bo = NULL, *pinned_bo = NULL;
  884. struct drm_i915_gem_object *obj;
  885. struct i915_vma *vma;
  886. int i;
  887. i = 0;
  888. list_for_each_entry(vma, &vm->active_list, mm_list)
  889. i++;
  890. error->active_bo_count[ndx] = i;
  891. list_for_each_entry(obj, &dev_priv->mm.bound_list, global_list)
  892. if (i915_gem_obj_is_pinned(obj))
  893. i++;
  894. error->pinned_bo_count[ndx] = i - error->active_bo_count[ndx];
  895. if (i) {
  896. active_bo = kcalloc(i, sizeof(*active_bo), GFP_ATOMIC);
  897. if (active_bo)
  898. pinned_bo = active_bo + error->active_bo_count[ndx];
  899. }
  900. if (active_bo)
  901. error->active_bo_count[ndx] =
  902. capture_active_bo(active_bo,
  903. error->active_bo_count[ndx],
  904. &vm->active_list);
  905. if (pinned_bo)
  906. error->pinned_bo_count[ndx] =
  907. capture_pinned_bo(pinned_bo,
  908. error->pinned_bo_count[ndx],
  909. &dev_priv->mm.bound_list);
  910. error->active_bo[ndx] = active_bo;
  911. error->pinned_bo[ndx] = pinned_bo;
  912. }
  913. static void i915_gem_capture_buffers(struct drm_i915_private *dev_priv,
  914. struct drm_i915_error_state *error)
  915. {
  916. struct i915_address_space *vm;
  917. int cnt = 0, i = 0;
  918. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  919. cnt++;
  920. error->active_bo = kcalloc(cnt, sizeof(*error->active_bo), GFP_ATOMIC);
  921. error->pinned_bo = kcalloc(cnt, sizeof(*error->pinned_bo), GFP_ATOMIC);
  922. error->active_bo_count = kcalloc(cnt, sizeof(*error->active_bo_count),
  923. GFP_ATOMIC);
  924. error->pinned_bo_count = kcalloc(cnt, sizeof(*error->pinned_bo_count),
  925. GFP_ATOMIC);
  926. list_for_each_entry(vm, &dev_priv->vm_list, global_link)
  927. i915_gem_capture_vm(dev_priv, error, vm, i++);
  928. }
  929. /* Capture all registers which don't fit into another category. */
  930. static void i915_capture_reg_state(struct drm_i915_private *dev_priv,
  931. struct drm_i915_error_state *error)
  932. {
  933. struct drm_device *dev = dev_priv->dev;
  934. int i;
  935. /* General organization
  936. * 1. Registers specific to a single generation
  937. * 2. Registers which belong to multiple generations
  938. * 3. Feature specific registers.
  939. * 4. Everything else
  940. * Please try to follow the order.
  941. */
  942. /* 1: Registers specific to a single generation */
  943. if (IS_VALLEYVIEW(dev)) {
  944. error->gtier[0] = I915_READ(GTIER);
  945. error->ier = I915_READ(VLV_IER);
  946. error->forcewake = I915_READ(FORCEWAKE_VLV);
  947. }
  948. if (IS_GEN7(dev))
  949. error->err_int = I915_READ(GEN7_ERR_INT);
  950. if (IS_GEN6(dev)) {
  951. error->forcewake = I915_READ(FORCEWAKE);
  952. error->gab_ctl = I915_READ(GAB_CTL);
  953. error->gfx_mode = I915_READ(GFX_MODE);
  954. }
  955. /* 2: Registers which belong to multiple generations */
  956. if (INTEL_INFO(dev)->gen >= 7)
  957. error->forcewake = I915_READ(FORCEWAKE_MT);
  958. if (INTEL_INFO(dev)->gen >= 6) {
  959. error->derrmr = I915_READ(DERRMR);
  960. error->error = I915_READ(ERROR_GEN6);
  961. error->done_reg = I915_READ(DONE_REG);
  962. }
  963. /* 3: Feature specific registers */
  964. if (IS_GEN6(dev) || IS_GEN7(dev)) {
  965. error->gam_ecochk = I915_READ(GAM_ECOCHK);
  966. error->gac_eco = I915_READ(GAC_ECO_BITS);
  967. }
  968. /* 4: Everything else */
  969. if (HAS_HW_CONTEXTS(dev))
  970. error->ccid = I915_READ(CCID);
  971. if (INTEL_INFO(dev)->gen >= 8) {
  972. error->ier = I915_READ(GEN8_DE_MISC_IER);
  973. for (i = 0; i < 4; i++)
  974. error->gtier[i] = I915_READ(GEN8_GT_IER(i));
  975. } else if (HAS_PCH_SPLIT(dev)) {
  976. error->ier = I915_READ(DEIER);
  977. error->gtier[0] = I915_READ(GTIER);
  978. } else if (IS_GEN2(dev)) {
  979. error->ier = I915_READ16(IER);
  980. } else if (!IS_VALLEYVIEW(dev)) {
  981. error->ier = I915_READ(IER);
  982. }
  983. error->eir = I915_READ(EIR);
  984. error->pgtbl_er = I915_READ(PGTBL_ER);
  985. i915_get_extra_instdone(dev, error->extra_instdone);
  986. }
  987. static void i915_error_capture_msg(struct drm_device *dev,
  988. struct drm_i915_error_state *error,
  989. bool wedged,
  990. const char *error_msg)
  991. {
  992. struct drm_i915_private *dev_priv = dev->dev_private;
  993. u32 ecode;
  994. int ring_id = -1, len;
  995. ecode = i915_error_generate_code(dev_priv, error, &ring_id);
  996. len = scnprintf(error->error_msg, sizeof(error->error_msg),
  997. "GPU HANG: ecode %d:0x%08x", ring_id, ecode);
  998. if (ring_id != -1 && error->ring[ring_id].pid != -1)
  999. len += scnprintf(error->error_msg + len,
  1000. sizeof(error->error_msg) - len,
  1001. ", in %s [%d]",
  1002. error->ring[ring_id].comm,
  1003. error->ring[ring_id].pid);
  1004. scnprintf(error->error_msg + len, sizeof(error->error_msg) - len,
  1005. ", reason: %s, action: %s",
  1006. error_msg,
  1007. wedged ? "reset" : "continue");
  1008. }
  1009. static void i915_capture_gen_state(struct drm_i915_private *dev_priv,
  1010. struct drm_i915_error_state *error)
  1011. {
  1012. error->reset_count = i915_reset_count(&dev_priv->gpu_error);
  1013. error->suspend_count = dev_priv->suspend_count;
  1014. }
  1015. /**
  1016. * i915_capture_error_state - capture an error record for later analysis
  1017. * @dev: drm device
  1018. *
  1019. * Should be called when an error is detected (either a hang or an error
  1020. * interrupt) to capture error state from the time of the error. Fills
  1021. * out a structure which becomes available in debugfs for user level tools
  1022. * to pick up.
  1023. */
  1024. void i915_capture_error_state(struct drm_device *dev, bool wedged,
  1025. const char *error_msg)
  1026. {
  1027. static bool warned;
  1028. struct drm_i915_private *dev_priv = dev->dev_private;
  1029. struct drm_i915_error_state *error;
  1030. unsigned long flags;
  1031. /* Account for pipe specific data like PIPE*STAT */
  1032. error = kzalloc(sizeof(*error), GFP_ATOMIC);
  1033. if (!error) {
  1034. DRM_DEBUG_DRIVER("out of memory, not capturing error state\n");
  1035. return;
  1036. }
  1037. kref_init(&error->ref);
  1038. i915_capture_gen_state(dev_priv, error);
  1039. i915_capture_reg_state(dev_priv, error);
  1040. i915_gem_capture_buffers(dev_priv, error);
  1041. i915_gem_record_fences(dev, error);
  1042. i915_gem_record_rings(dev, error);
  1043. do_gettimeofday(&error->time);
  1044. error->overlay = intel_overlay_capture_error_state(dev);
  1045. error->display = intel_display_capture_error_state(dev);
  1046. i915_error_capture_msg(dev, error, wedged, error_msg);
  1047. DRM_INFO("%s\n", error->error_msg);
  1048. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1049. if (dev_priv->gpu_error.first_error == NULL) {
  1050. dev_priv->gpu_error.first_error = error;
  1051. error = NULL;
  1052. }
  1053. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1054. if (error) {
  1055. i915_error_state_free(&error->ref);
  1056. return;
  1057. }
  1058. if (!warned) {
  1059. DRM_INFO("GPU hangs can indicate a bug anywhere in the entire gfx stack, including userspace.\n");
  1060. DRM_INFO("Please file a _new_ bug report on bugs.freedesktop.org against DRI -> DRM/Intel\n");
  1061. DRM_INFO("drm/i915 developers can then reassign to the right component if it's not a kernel issue.\n");
  1062. DRM_INFO("The gpu crash dump is required to analyze gpu hangs, so please always attach it.\n");
  1063. DRM_INFO("GPU crash dump saved to /sys/class/drm/card%d/error\n", dev->primary->index);
  1064. warned = true;
  1065. }
  1066. }
  1067. void i915_error_state_get(struct drm_device *dev,
  1068. struct i915_error_state_file_priv *error_priv)
  1069. {
  1070. struct drm_i915_private *dev_priv = dev->dev_private;
  1071. unsigned long flags;
  1072. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1073. error_priv->error = dev_priv->gpu_error.first_error;
  1074. if (error_priv->error)
  1075. kref_get(&error_priv->error->ref);
  1076. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1077. }
  1078. void i915_error_state_put(struct i915_error_state_file_priv *error_priv)
  1079. {
  1080. if (error_priv->error)
  1081. kref_put(&error_priv->error->ref, i915_error_state_free);
  1082. }
  1083. void i915_destroy_error_state(struct drm_device *dev)
  1084. {
  1085. struct drm_i915_private *dev_priv = dev->dev_private;
  1086. struct drm_i915_error_state *error;
  1087. unsigned long flags;
  1088. spin_lock_irqsave(&dev_priv->gpu_error.lock, flags);
  1089. error = dev_priv->gpu_error.first_error;
  1090. dev_priv->gpu_error.first_error = NULL;
  1091. spin_unlock_irqrestore(&dev_priv->gpu_error.lock, flags);
  1092. if (error)
  1093. kref_put(&error->ref, i915_error_state_free);
  1094. }
  1095. const char *i915_cache_level_str(int type)
  1096. {
  1097. switch (type) {
  1098. case I915_CACHE_NONE: return " uncached";
  1099. case I915_CACHE_LLC: return " snooped or LLC";
  1100. case I915_CACHE_L3_LLC: return " L3+LLC";
  1101. case I915_CACHE_WT: return " WT";
  1102. default: return "";
  1103. }
  1104. }
  1105. /* NB: please notice the memset */
  1106. void i915_get_extra_instdone(struct drm_device *dev, uint32_t *instdone)
  1107. {
  1108. struct drm_i915_private *dev_priv = dev->dev_private;
  1109. memset(instdone, 0, sizeof(*instdone) * I915_NUM_INSTDONE_REG);
  1110. switch (INTEL_INFO(dev)->gen) {
  1111. case 2:
  1112. case 3:
  1113. instdone[0] = I915_READ(INSTDONE);
  1114. break;
  1115. case 4:
  1116. case 5:
  1117. case 6:
  1118. instdone[0] = I915_READ(INSTDONE_I965);
  1119. instdone[1] = I915_READ(INSTDONE1);
  1120. break;
  1121. default:
  1122. WARN_ONCE(1, "Unsupported platform\n");
  1123. case 7:
  1124. case 8:
  1125. instdone[0] = I915_READ(GEN7_INSTDONE_1);
  1126. instdone[1] = I915_READ(GEN7_SC_INSTDONE);
  1127. instdone[2] = I915_READ(GEN7_SAMPLER_INSTDONE);
  1128. instdone[3] = I915_READ(GEN7_ROW_INSTDONE);
  1129. break;
  1130. }
  1131. }