i915_dma.c 56 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063
  1. /* i915_dma.c -- DMA support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <drm/drmP.h>
  30. #include <drm/drm_crtc_helper.h>
  31. #include <drm/drm_fb_helper.h>
  32. #include "intel_drv.h"
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include <linux/pci.h>
  37. #include <linux/console.h>
  38. #include <linux/vt.h>
  39. #include <linux/vgaarb.h>
  40. #include <linux/acpi.h>
  41. #include <linux/pnp.h>
  42. #include <linux/vga_switcheroo.h>
  43. #include <linux/slab.h>
  44. #include <acpi/video.h>
  45. #include <linux/pm.h>
  46. #include <linux/pm_runtime.h>
  47. #include <linux/oom.h>
  48. #define LP_RING(d) (&((struct drm_i915_private *)(d))->ring[RCS])
  49. #define BEGIN_LP_RING(n) \
  50. intel_ring_begin(LP_RING(dev_priv), (n))
  51. #define OUT_RING(x) \
  52. intel_ring_emit(LP_RING(dev_priv), x)
  53. #define ADVANCE_LP_RING() \
  54. __intel_ring_advance(LP_RING(dev_priv))
  55. /**
  56. * Lock test for when it's just for synchronization of ring access.
  57. *
  58. * In that case, we don't need to do it when GEM is initialized as nobody else
  59. * has access to the ring.
  60. */
  61. #define RING_LOCK_TEST_WITH_RETURN(dev, file) do { \
  62. if (LP_RING(dev->dev_private)->buffer->obj == NULL) \
  63. LOCK_TEST_WITH_RETURN(dev, file); \
  64. } while (0)
  65. static inline u32
  66. intel_read_legacy_status_page(struct drm_i915_private *dev_priv, int reg)
  67. {
  68. if (I915_NEED_GFX_HWS(dev_priv->dev))
  69. return ioread32(dev_priv->dri1.gfx_hws_cpu_addr + reg);
  70. else
  71. return intel_read_status_page(LP_RING(dev_priv), reg);
  72. }
  73. #define READ_HWSP(dev_priv, reg) intel_read_legacy_status_page(dev_priv, reg)
  74. #define READ_BREADCRUMB(dev_priv) READ_HWSP(dev_priv, I915_BREADCRUMB_INDEX)
  75. #define I915_BREADCRUMB_INDEX 0x21
  76. void i915_update_dri1_breadcrumb(struct drm_device *dev)
  77. {
  78. struct drm_i915_private *dev_priv = dev->dev_private;
  79. struct drm_i915_master_private *master_priv;
  80. /*
  81. * The dri breadcrumb update races against the drm master disappearing.
  82. * Instead of trying to fix this (this is by far not the only ums issue)
  83. * just don't do the update in kms mode.
  84. */
  85. if (drm_core_check_feature(dev, DRIVER_MODESET))
  86. return;
  87. if (dev->primary->master) {
  88. master_priv = dev->primary->master->driver_priv;
  89. if (master_priv->sarea_priv)
  90. master_priv->sarea_priv->last_dispatch =
  91. READ_BREADCRUMB(dev_priv);
  92. }
  93. }
  94. static void i915_write_hws_pga(struct drm_device *dev)
  95. {
  96. struct drm_i915_private *dev_priv = dev->dev_private;
  97. u32 addr;
  98. addr = dev_priv->status_page_dmah->busaddr;
  99. if (INTEL_INFO(dev)->gen >= 4)
  100. addr |= (dev_priv->status_page_dmah->busaddr >> 28) & 0xf0;
  101. I915_WRITE(HWS_PGA, addr);
  102. }
  103. /**
  104. * Frees the hardware status page, whether it's a physical address or a virtual
  105. * address set up by the X Server.
  106. */
  107. static void i915_free_hws(struct drm_device *dev)
  108. {
  109. struct drm_i915_private *dev_priv = dev->dev_private;
  110. struct intel_engine_cs *ring = LP_RING(dev_priv);
  111. if (dev_priv->status_page_dmah) {
  112. drm_pci_free(dev, dev_priv->status_page_dmah);
  113. dev_priv->status_page_dmah = NULL;
  114. }
  115. if (ring->status_page.gfx_addr) {
  116. ring->status_page.gfx_addr = 0;
  117. iounmap(dev_priv->dri1.gfx_hws_cpu_addr);
  118. }
  119. /* Need to rewrite hardware status page */
  120. I915_WRITE(HWS_PGA, 0x1ffff000);
  121. }
  122. void i915_kernel_lost_context(struct drm_device *dev)
  123. {
  124. struct drm_i915_private *dev_priv = dev->dev_private;
  125. struct drm_i915_master_private *master_priv;
  126. struct intel_engine_cs *ring = LP_RING(dev_priv);
  127. struct intel_ringbuffer *ringbuf = ring->buffer;
  128. /*
  129. * We should never lose context on the ring with modesetting
  130. * as we don't expose it to userspace
  131. */
  132. if (drm_core_check_feature(dev, DRIVER_MODESET))
  133. return;
  134. ringbuf->head = I915_READ_HEAD(ring) & HEAD_ADDR;
  135. ringbuf->tail = I915_READ_TAIL(ring) & TAIL_ADDR;
  136. ringbuf->space = ringbuf->head - (ringbuf->tail + I915_RING_FREE_SPACE);
  137. if (ringbuf->space < 0)
  138. ringbuf->space += ringbuf->size;
  139. if (!dev->primary->master)
  140. return;
  141. master_priv = dev->primary->master->driver_priv;
  142. if (ringbuf->head == ringbuf->tail && master_priv->sarea_priv)
  143. master_priv->sarea_priv->perf_boxes |= I915_BOX_RING_EMPTY;
  144. }
  145. static int i915_dma_cleanup(struct drm_device *dev)
  146. {
  147. struct drm_i915_private *dev_priv = dev->dev_private;
  148. int i;
  149. /* Make sure interrupts are disabled here because the uninstall ioctl
  150. * may not have been called from userspace and after dev_private
  151. * is freed, it's too late.
  152. */
  153. if (dev->irq_enabled)
  154. drm_irq_uninstall(dev);
  155. mutex_lock(&dev->struct_mutex);
  156. for (i = 0; i < I915_NUM_RINGS; i++)
  157. intel_cleanup_ring_buffer(&dev_priv->ring[i]);
  158. mutex_unlock(&dev->struct_mutex);
  159. /* Clear the HWS virtual address at teardown */
  160. if (I915_NEED_GFX_HWS(dev))
  161. i915_free_hws(dev);
  162. return 0;
  163. }
  164. static int i915_initialize(struct drm_device *dev, drm_i915_init_t *init)
  165. {
  166. struct drm_i915_private *dev_priv = dev->dev_private;
  167. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  168. int ret;
  169. master_priv->sarea = drm_getsarea(dev);
  170. if (master_priv->sarea) {
  171. master_priv->sarea_priv = (drm_i915_sarea_t *)
  172. ((u8 *)master_priv->sarea->handle + init->sarea_priv_offset);
  173. } else {
  174. DRM_DEBUG_DRIVER("sarea not found assuming DRI2 userspace\n");
  175. }
  176. if (init->ring_size != 0) {
  177. if (LP_RING(dev_priv)->buffer->obj != NULL) {
  178. i915_dma_cleanup(dev);
  179. DRM_ERROR("Client tried to initialize ringbuffer in "
  180. "GEM mode\n");
  181. return -EINVAL;
  182. }
  183. ret = intel_render_ring_init_dri(dev,
  184. init->ring_start,
  185. init->ring_size);
  186. if (ret) {
  187. i915_dma_cleanup(dev);
  188. return ret;
  189. }
  190. }
  191. dev_priv->dri1.cpp = init->cpp;
  192. dev_priv->dri1.back_offset = init->back_offset;
  193. dev_priv->dri1.front_offset = init->front_offset;
  194. dev_priv->dri1.current_page = 0;
  195. if (master_priv->sarea_priv)
  196. master_priv->sarea_priv->pf_current_page = 0;
  197. /* Allow hardware batchbuffers unless told otherwise.
  198. */
  199. dev_priv->dri1.allow_batchbuffer = 1;
  200. return 0;
  201. }
  202. static int i915_dma_resume(struct drm_device *dev)
  203. {
  204. struct drm_i915_private *dev_priv = dev->dev_private;
  205. struct intel_engine_cs *ring = LP_RING(dev_priv);
  206. DRM_DEBUG_DRIVER("%s\n", __func__);
  207. if (ring->buffer->virtual_start == NULL) {
  208. DRM_ERROR("can not ioremap virtual address for"
  209. " ring buffer\n");
  210. return -ENOMEM;
  211. }
  212. /* Program Hardware Status Page */
  213. if (!ring->status_page.page_addr) {
  214. DRM_ERROR("Can not find hardware status page\n");
  215. return -EINVAL;
  216. }
  217. DRM_DEBUG_DRIVER("hw status page @ %p\n",
  218. ring->status_page.page_addr);
  219. if (ring->status_page.gfx_addr != 0)
  220. intel_ring_setup_status_page(ring);
  221. else
  222. i915_write_hws_pga(dev);
  223. DRM_DEBUG_DRIVER("Enabled hardware status page\n");
  224. return 0;
  225. }
  226. static int i915_dma_init(struct drm_device *dev, void *data,
  227. struct drm_file *file_priv)
  228. {
  229. drm_i915_init_t *init = data;
  230. int retcode = 0;
  231. if (drm_core_check_feature(dev, DRIVER_MODESET))
  232. return -ENODEV;
  233. switch (init->func) {
  234. case I915_INIT_DMA:
  235. retcode = i915_initialize(dev, init);
  236. break;
  237. case I915_CLEANUP_DMA:
  238. retcode = i915_dma_cleanup(dev);
  239. break;
  240. case I915_RESUME_DMA:
  241. retcode = i915_dma_resume(dev);
  242. break;
  243. default:
  244. retcode = -EINVAL;
  245. break;
  246. }
  247. return retcode;
  248. }
  249. /* Implement basically the same security restrictions as hardware does
  250. * for MI_BATCH_NON_SECURE. These can be made stricter at any time.
  251. *
  252. * Most of the calculations below involve calculating the size of a
  253. * particular instruction. It's important to get the size right as
  254. * that tells us where the next instruction to check is. Any illegal
  255. * instruction detected will be given a size of zero, which is a
  256. * signal to abort the rest of the buffer.
  257. */
  258. static int validate_cmd(int cmd)
  259. {
  260. switch (((cmd >> 29) & 0x7)) {
  261. case 0x0:
  262. switch ((cmd >> 23) & 0x3f) {
  263. case 0x0:
  264. return 1; /* MI_NOOP */
  265. case 0x4:
  266. return 1; /* MI_FLUSH */
  267. default:
  268. return 0; /* disallow everything else */
  269. }
  270. break;
  271. case 0x1:
  272. return 0; /* reserved */
  273. case 0x2:
  274. return (cmd & 0xff) + 2; /* 2d commands */
  275. case 0x3:
  276. if (((cmd >> 24) & 0x1f) <= 0x18)
  277. return 1;
  278. switch ((cmd >> 24) & 0x1f) {
  279. case 0x1c:
  280. return 1;
  281. case 0x1d:
  282. switch ((cmd >> 16) & 0xff) {
  283. case 0x3:
  284. return (cmd & 0x1f) + 2;
  285. case 0x4:
  286. return (cmd & 0xf) + 2;
  287. default:
  288. return (cmd & 0xffff) + 2;
  289. }
  290. case 0x1e:
  291. if (cmd & (1 << 23))
  292. return (cmd & 0xffff) + 1;
  293. else
  294. return 1;
  295. case 0x1f:
  296. if ((cmd & (1 << 23)) == 0) /* inline vertices */
  297. return (cmd & 0x1ffff) + 2;
  298. else if (cmd & (1 << 17)) /* indirect random */
  299. if ((cmd & 0xffff) == 0)
  300. return 0; /* unknown length, too hard */
  301. else
  302. return (((cmd & 0xffff) + 1) / 2) + 1;
  303. else
  304. return 2; /* indirect sequential */
  305. default:
  306. return 0;
  307. }
  308. default:
  309. return 0;
  310. }
  311. return 0;
  312. }
  313. static int i915_emit_cmds(struct drm_device *dev, int *buffer, int dwords)
  314. {
  315. struct drm_i915_private *dev_priv = dev->dev_private;
  316. int i, ret;
  317. if ((dwords+1) * sizeof(int) >= LP_RING(dev_priv)->buffer->size - 8)
  318. return -EINVAL;
  319. for (i = 0; i < dwords;) {
  320. int sz = validate_cmd(buffer[i]);
  321. if (sz == 0 || i + sz > dwords)
  322. return -EINVAL;
  323. i += sz;
  324. }
  325. ret = BEGIN_LP_RING((dwords+1)&~1);
  326. if (ret)
  327. return ret;
  328. for (i = 0; i < dwords; i++)
  329. OUT_RING(buffer[i]);
  330. if (dwords & 1)
  331. OUT_RING(0);
  332. ADVANCE_LP_RING();
  333. return 0;
  334. }
  335. int
  336. i915_emit_box(struct drm_device *dev,
  337. struct drm_clip_rect *box,
  338. int DR1, int DR4)
  339. {
  340. struct drm_i915_private *dev_priv = dev->dev_private;
  341. int ret;
  342. if (box->y2 <= box->y1 || box->x2 <= box->x1 ||
  343. box->y2 <= 0 || box->x2 <= 0) {
  344. DRM_ERROR("Bad box %d,%d..%d,%d\n",
  345. box->x1, box->y1, box->x2, box->y2);
  346. return -EINVAL;
  347. }
  348. if (INTEL_INFO(dev)->gen >= 4) {
  349. ret = BEGIN_LP_RING(4);
  350. if (ret)
  351. return ret;
  352. OUT_RING(GFX_OP_DRAWRECT_INFO_I965);
  353. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  354. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  355. OUT_RING(DR4);
  356. } else {
  357. ret = BEGIN_LP_RING(6);
  358. if (ret)
  359. return ret;
  360. OUT_RING(GFX_OP_DRAWRECT_INFO);
  361. OUT_RING(DR1);
  362. OUT_RING((box->x1 & 0xffff) | (box->y1 << 16));
  363. OUT_RING(((box->x2 - 1) & 0xffff) | ((box->y2 - 1) << 16));
  364. OUT_RING(DR4);
  365. OUT_RING(0);
  366. }
  367. ADVANCE_LP_RING();
  368. return 0;
  369. }
  370. /* XXX: Emitting the counter should really be moved to part of the IRQ
  371. * emit. For now, do it in both places:
  372. */
  373. static void i915_emit_breadcrumb(struct drm_device *dev)
  374. {
  375. struct drm_i915_private *dev_priv = dev->dev_private;
  376. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  377. dev_priv->dri1.counter++;
  378. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  379. dev_priv->dri1.counter = 0;
  380. if (master_priv->sarea_priv)
  381. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  382. if (BEGIN_LP_RING(4) == 0) {
  383. OUT_RING(MI_STORE_DWORD_INDEX);
  384. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  385. OUT_RING(dev_priv->dri1.counter);
  386. OUT_RING(0);
  387. ADVANCE_LP_RING();
  388. }
  389. }
  390. static int i915_dispatch_cmdbuffer(struct drm_device *dev,
  391. drm_i915_cmdbuffer_t *cmd,
  392. struct drm_clip_rect *cliprects,
  393. void *cmdbuf)
  394. {
  395. int nbox = cmd->num_cliprects;
  396. int i = 0, count, ret;
  397. if (cmd->sz & 0x3) {
  398. DRM_ERROR("alignment");
  399. return -EINVAL;
  400. }
  401. i915_kernel_lost_context(dev);
  402. count = nbox ? nbox : 1;
  403. for (i = 0; i < count; i++) {
  404. if (i < nbox) {
  405. ret = i915_emit_box(dev, &cliprects[i],
  406. cmd->DR1, cmd->DR4);
  407. if (ret)
  408. return ret;
  409. }
  410. ret = i915_emit_cmds(dev, cmdbuf, cmd->sz / 4);
  411. if (ret)
  412. return ret;
  413. }
  414. i915_emit_breadcrumb(dev);
  415. return 0;
  416. }
  417. static int i915_dispatch_batchbuffer(struct drm_device *dev,
  418. drm_i915_batchbuffer_t *batch,
  419. struct drm_clip_rect *cliprects)
  420. {
  421. struct drm_i915_private *dev_priv = dev->dev_private;
  422. int nbox = batch->num_cliprects;
  423. int i, count, ret;
  424. if ((batch->start | batch->used) & 0x7) {
  425. DRM_ERROR("alignment");
  426. return -EINVAL;
  427. }
  428. i915_kernel_lost_context(dev);
  429. count = nbox ? nbox : 1;
  430. for (i = 0; i < count; i++) {
  431. if (i < nbox) {
  432. ret = i915_emit_box(dev, &cliprects[i],
  433. batch->DR1, batch->DR4);
  434. if (ret)
  435. return ret;
  436. }
  437. if (!IS_I830(dev) && !IS_845G(dev)) {
  438. ret = BEGIN_LP_RING(2);
  439. if (ret)
  440. return ret;
  441. if (INTEL_INFO(dev)->gen >= 4) {
  442. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6) | MI_BATCH_NON_SECURE_I965);
  443. OUT_RING(batch->start);
  444. } else {
  445. OUT_RING(MI_BATCH_BUFFER_START | (2 << 6));
  446. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  447. }
  448. } else {
  449. ret = BEGIN_LP_RING(4);
  450. if (ret)
  451. return ret;
  452. OUT_RING(MI_BATCH_BUFFER);
  453. OUT_RING(batch->start | MI_BATCH_NON_SECURE);
  454. OUT_RING(batch->start + batch->used - 4);
  455. OUT_RING(0);
  456. }
  457. ADVANCE_LP_RING();
  458. }
  459. if (IS_G4X(dev) || IS_GEN5(dev)) {
  460. if (BEGIN_LP_RING(2) == 0) {
  461. OUT_RING(MI_FLUSH | MI_NO_WRITE_FLUSH | MI_INVALIDATE_ISP);
  462. OUT_RING(MI_NOOP);
  463. ADVANCE_LP_RING();
  464. }
  465. }
  466. i915_emit_breadcrumb(dev);
  467. return 0;
  468. }
  469. static int i915_dispatch_flip(struct drm_device *dev)
  470. {
  471. struct drm_i915_private *dev_priv = dev->dev_private;
  472. struct drm_i915_master_private *master_priv =
  473. dev->primary->master->driver_priv;
  474. int ret;
  475. if (!master_priv->sarea_priv)
  476. return -EINVAL;
  477. DRM_DEBUG_DRIVER("%s: page=%d pfCurrentPage=%d\n",
  478. __func__,
  479. dev_priv->dri1.current_page,
  480. master_priv->sarea_priv->pf_current_page);
  481. i915_kernel_lost_context(dev);
  482. ret = BEGIN_LP_RING(10);
  483. if (ret)
  484. return ret;
  485. OUT_RING(MI_FLUSH | MI_READ_FLUSH);
  486. OUT_RING(0);
  487. OUT_RING(CMD_OP_DISPLAYBUFFER_INFO | ASYNC_FLIP);
  488. OUT_RING(0);
  489. if (dev_priv->dri1.current_page == 0) {
  490. OUT_RING(dev_priv->dri1.back_offset);
  491. dev_priv->dri1.current_page = 1;
  492. } else {
  493. OUT_RING(dev_priv->dri1.front_offset);
  494. dev_priv->dri1.current_page = 0;
  495. }
  496. OUT_RING(0);
  497. OUT_RING(MI_WAIT_FOR_EVENT | MI_WAIT_FOR_PLANE_A_FLIP);
  498. OUT_RING(0);
  499. ADVANCE_LP_RING();
  500. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter++;
  501. if (BEGIN_LP_RING(4) == 0) {
  502. OUT_RING(MI_STORE_DWORD_INDEX);
  503. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  504. OUT_RING(dev_priv->dri1.counter);
  505. OUT_RING(0);
  506. ADVANCE_LP_RING();
  507. }
  508. master_priv->sarea_priv->pf_current_page = dev_priv->dri1.current_page;
  509. return 0;
  510. }
  511. static int i915_quiescent(struct drm_device *dev)
  512. {
  513. i915_kernel_lost_context(dev);
  514. return intel_ring_idle(LP_RING(dev->dev_private));
  515. }
  516. static int i915_flush_ioctl(struct drm_device *dev, void *data,
  517. struct drm_file *file_priv)
  518. {
  519. int ret;
  520. if (drm_core_check_feature(dev, DRIVER_MODESET))
  521. return -ENODEV;
  522. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  523. mutex_lock(&dev->struct_mutex);
  524. ret = i915_quiescent(dev);
  525. mutex_unlock(&dev->struct_mutex);
  526. return ret;
  527. }
  528. static int i915_batchbuffer(struct drm_device *dev, void *data,
  529. struct drm_file *file_priv)
  530. {
  531. struct drm_i915_private *dev_priv = dev->dev_private;
  532. struct drm_i915_master_private *master_priv;
  533. drm_i915_sarea_t *sarea_priv;
  534. drm_i915_batchbuffer_t *batch = data;
  535. int ret;
  536. struct drm_clip_rect *cliprects = NULL;
  537. if (drm_core_check_feature(dev, DRIVER_MODESET))
  538. return -ENODEV;
  539. master_priv = dev->primary->master->driver_priv;
  540. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  541. if (!dev_priv->dri1.allow_batchbuffer) {
  542. DRM_ERROR("Batchbuffer ioctl disabled\n");
  543. return -EINVAL;
  544. }
  545. DRM_DEBUG_DRIVER("i915 batchbuffer, start %x used %d cliprects %d\n",
  546. batch->start, batch->used, batch->num_cliprects);
  547. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  548. if (batch->num_cliprects < 0)
  549. return -EINVAL;
  550. if (batch->num_cliprects) {
  551. cliprects = kcalloc(batch->num_cliprects,
  552. sizeof(*cliprects),
  553. GFP_KERNEL);
  554. if (cliprects == NULL)
  555. return -ENOMEM;
  556. ret = copy_from_user(cliprects, batch->cliprects,
  557. batch->num_cliprects *
  558. sizeof(struct drm_clip_rect));
  559. if (ret != 0) {
  560. ret = -EFAULT;
  561. goto fail_free;
  562. }
  563. }
  564. mutex_lock(&dev->struct_mutex);
  565. ret = i915_dispatch_batchbuffer(dev, batch, cliprects);
  566. mutex_unlock(&dev->struct_mutex);
  567. if (sarea_priv)
  568. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  569. fail_free:
  570. kfree(cliprects);
  571. return ret;
  572. }
  573. static int i915_cmdbuffer(struct drm_device *dev, void *data,
  574. struct drm_file *file_priv)
  575. {
  576. struct drm_i915_private *dev_priv = dev->dev_private;
  577. struct drm_i915_master_private *master_priv;
  578. drm_i915_sarea_t *sarea_priv;
  579. drm_i915_cmdbuffer_t *cmdbuf = data;
  580. struct drm_clip_rect *cliprects = NULL;
  581. void *batch_data;
  582. int ret;
  583. DRM_DEBUG_DRIVER("i915 cmdbuffer, buf %p sz %d cliprects %d\n",
  584. cmdbuf->buf, cmdbuf->sz, cmdbuf->num_cliprects);
  585. if (drm_core_check_feature(dev, DRIVER_MODESET))
  586. return -ENODEV;
  587. master_priv = dev->primary->master->driver_priv;
  588. sarea_priv = (drm_i915_sarea_t *) master_priv->sarea_priv;
  589. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  590. if (cmdbuf->num_cliprects < 0)
  591. return -EINVAL;
  592. batch_data = kmalloc(cmdbuf->sz, GFP_KERNEL);
  593. if (batch_data == NULL)
  594. return -ENOMEM;
  595. ret = copy_from_user(batch_data, cmdbuf->buf, cmdbuf->sz);
  596. if (ret != 0) {
  597. ret = -EFAULT;
  598. goto fail_batch_free;
  599. }
  600. if (cmdbuf->num_cliprects) {
  601. cliprects = kcalloc(cmdbuf->num_cliprects,
  602. sizeof(*cliprects), GFP_KERNEL);
  603. if (cliprects == NULL) {
  604. ret = -ENOMEM;
  605. goto fail_batch_free;
  606. }
  607. ret = copy_from_user(cliprects, cmdbuf->cliprects,
  608. cmdbuf->num_cliprects *
  609. sizeof(struct drm_clip_rect));
  610. if (ret != 0) {
  611. ret = -EFAULT;
  612. goto fail_clip_free;
  613. }
  614. }
  615. mutex_lock(&dev->struct_mutex);
  616. ret = i915_dispatch_cmdbuffer(dev, cmdbuf, cliprects, batch_data);
  617. mutex_unlock(&dev->struct_mutex);
  618. if (ret) {
  619. DRM_ERROR("i915_dispatch_cmdbuffer failed\n");
  620. goto fail_clip_free;
  621. }
  622. if (sarea_priv)
  623. sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  624. fail_clip_free:
  625. kfree(cliprects);
  626. fail_batch_free:
  627. kfree(batch_data);
  628. return ret;
  629. }
  630. static int i915_emit_irq(struct drm_device *dev)
  631. {
  632. struct drm_i915_private *dev_priv = dev->dev_private;
  633. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  634. i915_kernel_lost_context(dev);
  635. DRM_DEBUG_DRIVER("\n");
  636. dev_priv->dri1.counter++;
  637. if (dev_priv->dri1.counter > 0x7FFFFFFFUL)
  638. dev_priv->dri1.counter = 1;
  639. if (master_priv->sarea_priv)
  640. master_priv->sarea_priv->last_enqueue = dev_priv->dri1.counter;
  641. if (BEGIN_LP_RING(4) == 0) {
  642. OUT_RING(MI_STORE_DWORD_INDEX);
  643. OUT_RING(I915_BREADCRUMB_INDEX << MI_STORE_DWORD_INDEX_SHIFT);
  644. OUT_RING(dev_priv->dri1.counter);
  645. OUT_RING(MI_USER_INTERRUPT);
  646. ADVANCE_LP_RING();
  647. }
  648. return dev_priv->dri1.counter;
  649. }
  650. static int i915_wait_irq(struct drm_device *dev, int irq_nr)
  651. {
  652. struct drm_i915_private *dev_priv = dev->dev_private;
  653. struct drm_i915_master_private *master_priv = dev->primary->master->driver_priv;
  654. int ret = 0;
  655. struct intel_engine_cs *ring = LP_RING(dev_priv);
  656. DRM_DEBUG_DRIVER("irq_nr=%d breadcrumb=%d\n", irq_nr,
  657. READ_BREADCRUMB(dev_priv));
  658. if (READ_BREADCRUMB(dev_priv) >= irq_nr) {
  659. if (master_priv->sarea_priv)
  660. master_priv->sarea_priv->last_dispatch = READ_BREADCRUMB(dev_priv);
  661. return 0;
  662. }
  663. if (master_priv->sarea_priv)
  664. master_priv->sarea_priv->perf_boxes |= I915_BOX_WAIT;
  665. if (ring->irq_get(ring)) {
  666. DRM_WAIT_ON(ret, ring->irq_queue, 3 * HZ,
  667. READ_BREADCRUMB(dev_priv) >= irq_nr);
  668. ring->irq_put(ring);
  669. } else if (wait_for(READ_BREADCRUMB(dev_priv) >= irq_nr, 3000))
  670. ret = -EBUSY;
  671. if (ret == -EBUSY) {
  672. DRM_ERROR("EBUSY -- rec: %d emitted: %d\n",
  673. READ_BREADCRUMB(dev_priv), (int)dev_priv->dri1.counter);
  674. }
  675. return ret;
  676. }
  677. /* Needs the lock as it touches the ring.
  678. */
  679. static int i915_irq_emit(struct drm_device *dev, void *data,
  680. struct drm_file *file_priv)
  681. {
  682. struct drm_i915_private *dev_priv = dev->dev_private;
  683. drm_i915_irq_emit_t *emit = data;
  684. int result;
  685. if (drm_core_check_feature(dev, DRIVER_MODESET))
  686. return -ENODEV;
  687. if (!dev_priv || !LP_RING(dev_priv)->buffer->virtual_start) {
  688. DRM_ERROR("called with no initialization\n");
  689. return -EINVAL;
  690. }
  691. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  692. mutex_lock(&dev->struct_mutex);
  693. result = i915_emit_irq(dev);
  694. mutex_unlock(&dev->struct_mutex);
  695. if (copy_to_user(emit->irq_seq, &result, sizeof(int))) {
  696. DRM_ERROR("copy_to_user\n");
  697. return -EFAULT;
  698. }
  699. return 0;
  700. }
  701. /* Doesn't need the hardware lock.
  702. */
  703. static int i915_irq_wait(struct drm_device *dev, void *data,
  704. struct drm_file *file_priv)
  705. {
  706. struct drm_i915_private *dev_priv = dev->dev_private;
  707. drm_i915_irq_wait_t *irqwait = data;
  708. if (drm_core_check_feature(dev, DRIVER_MODESET))
  709. return -ENODEV;
  710. if (!dev_priv) {
  711. DRM_ERROR("called with no initialization\n");
  712. return -EINVAL;
  713. }
  714. return i915_wait_irq(dev, irqwait->irq_seq);
  715. }
  716. static int i915_vblank_pipe_get(struct drm_device *dev, void *data,
  717. struct drm_file *file_priv)
  718. {
  719. struct drm_i915_private *dev_priv = dev->dev_private;
  720. drm_i915_vblank_pipe_t *pipe = data;
  721. if (drm_core_check_feature(dev, DRIVER_MODESET))
  722. return -ENODEV;
  723. if (!dev_priv) {
  724. DRM_ERROR("called with no initialization\n");
  725. return -EINVAL;
  726. }
  727. pipe->pipe = DRM_I915_VBLANK_PIPE_A | DRM_I915_VBLANK_PIPE_B;
  728. return 0;
  729. }
  730. /**
  731. * Schedule buffer swap at given vertical blank.
  732. */
  733. static int i915_vblank_swap(struct drm_device *dev, void *data,
  734. struct drm_file *file_priv)
  735. {
  736. /* The delayed swap mechanism was fundamentally racy, and has been
  737. * removed. The model was that the client requested a delayed flip/swap
  738. * from the kernel, then waited for vblank before continuing to perform
  739. * rendering. The problem was that the kernel might wake the client
  740. * up before it dispatched the vblank swap (since the lock has to be
  741. * held while touching the ringbuffer), in which case the client would
  742. * clear and start the next frame before the swap occurred, and
  743. * flicker would occur in addition to likely missing the vblank.
  744. *
  745. * In the absence of this ioctl, userland falls back to a correct path
  746. * of waiting for a vblank, then dispatching the swap on its own.
  747. * Context switching to userland and back is plenty fast enough for
  748. * meeting the requirements of vblank swapping.
  749. */
  750. return -EINVAL;
  751. }
  752. static int i915_flip_bufs(struct drm_device *dev, void *data,
  753. struct drm_file *file_priv)
  754. {
  755. int ret;
  756. if (drm_core_check_feature(dev, DRIVER_MODESET))
  757. return -ENODEV;
  758. DRM_DEBUG_DRIVER("%s\n", __func__);
  759. RING_LOCK_TEST_WITH_RETURN(dev, file_priv);
  760. mutex_lock(&dev->struct_mutex);
  761. ret = i915_dispatch_flip(dev);
  762. mutex_unlock(&dev->struct_mutex);
  763. return ret;
  764. }
  765. static int i915_getparam(struct drm_device *dev, void *data,
  766. struct drm_file *file_priv)
  767. {
  768. struct drm_i915_private *dev_priv = dev->dev_private;
  769. drm_i915_getparam_t *param = data;
  770. int value;
  771. if (!dev_priv) {
  772. DRM_ERROR("called with no initialization\n");
  773. return -EINVAL;
  774. }
  775. switch (param->param) {
  776. case I915_PARAM_IRQ_ACTIVE:
  777. value = dev->pdev->irq ? 1 : 0;
  778. break;
  779. case I915_PARAM_ALLOW_BATCHBUFFER:
  780. value = dev_priv->dri1.allow_batchbuffer ? 1 : 0;
  781. break;
  782. case I915_PARAM_LAST_DISPATCH:
  783. value = READ_BREADCRUMB(dev_priv);
  784. break;
  785. case I915_PARAM_CHIPSET_ID:
  786. value = dev->pdev->device;
  787. break;
  788. case I915_PARAM_HAS_GEM:
  789. value = 1;
  790. break;
  791. case I915_PARAM_NUM_FENCES_AVAIL:
  792. value = dev_priv->num_fence_regs - dev_priv->fence_reg_start;
  793. break;
  794. case I915_PARAM_HAS_OVERLAY:
  795. value = dev_priv->overlay ? 1 : 0;
  796. break;
  797. case I915_PARAM_HAS_PAGEFLIPPING:
  798. value = 1;
  799. break;
  800. case I915_PARAM_HAS_EXECBUF2:
  801. /* depends on GEM */
  802. value = 1;
  803. break;
  804. case I915_PARAM_HAS_BSD:
  805. value = intel_ring_initialized(&dev_priv->ring[VCS]);
  806. break;
  807. case I915_PARAM_HAS_BLT:
  808. value = intel_ring_initialized(&dev_priv->ring[BCS]);
  809. break;
  810. case I915_PARAM_HAS_VEBOX:
  811. value = intel_ring_initialized(&dev_priv->ring[VECS]);
  812. break;
  813. case I915_PARAM_HAS_RELAXED_FENCING:
  814. value = 1;
  815. break;
  816. case I915_PARAM_HAS_COHERENT_RINGS:
  817. value = 1;
  818. break;
  819. case I915_PARAM_HAS_EXEC_CONSTANTS:
  820. value = INTEL_INFO(dev)->gen >= 4;
  821. break;
  822. case I915_PARAM_HAS_RELAXED_DELTA:
  823. value = 1;
  824. break;
  825. case I915_PARAM_HAS_GEN7_SOL_RESET:
  826. value = 1;
  827. break;
  828. case I915_PARAM_HAS_LLC:
  829. value = HAS_LLC(dev);
  830. break;
  831. case I915_PARAM_HAS_WT:
  832. value = HAS_WT(dev);
  833. break;
  834. case I915_PARAM_HAS_ALIASING_PPGTT:
  835. value = dev_priv->mm.aliasing_ppgtt || USES_FULL_PPGTT(dev);
  836. break;
  837. case I915_PARAM_HAS_WAIT_TIMEOUT:
  838. value = 1;
  839. break;
  840. case I915_PARAM_HAS_SEMAPHORES:
  841. value = i915_semaphore_is_enabled(dev);
  842. break;
  843. case I915_PARAM_HAS_PRIME_VMAP_FLUSH:
  844. value = 1;
  845. break;
  846. case I915_PARAM_HAS_SECURE_BATCHES:
  847. value = capable(CAP_SYS_ADMIN);
  848. break;
  849. case I915_PARAM_HAS_PINNED_BATCHES:
  850. value = 1;
  851. break;
  852. case I915_PARAM_HAS_EXEC_NO_RELOC:
  853. value = 1;
  854. break;
  855. case I915_PARAM_HAS_EXEC_HANDLE_LUT:
  856. value = 1;
  857. break;
  858. case I915_PARAM_CMD_PARSER_VERSION:
  859. value = i915_cmd_parser_get_version();
  860. break;
  861. default:
  862. DRM_DEBUG("Unknown parameter %d\n", param->param);
  863. return -EINVAL;
  864. }
  865. if (copy_to_user(param->value, &value, sizeof(int))) {
  866. DRM_ERROR("copy_to_user failed\n");
  867. return -EFAULT;
  868. }
  869. return 0;
  870. }
  871. static int i915_setparam(struct drm_device *dev, void *data,
  872. struct drm_file *file_priv)
  873. {
  874. struct drm_i915_private *dev_priv = dev->dev_private;
  875. drm_i915_setparam_t *param = data;
  876. if (!dev_priv) {
  877. DRM_ERROR("called with no initialization\n");
  878. return -EINVAL;
  879. }
  880. switch (param->param) {
  881. case I915_SETPARAM_USE_MI_BATCHBUFFER_START:
  882. break;
  883. case I915_SETPARAM_TEX_LRU_LOG_GRANULARITY:
  884. break;
  885. case I915_SETPARAM_ALLOW_BATCHBUFFER:
  886. dev_priv->dri1.allow_batchbuffer = param->value ? 1 : 0;
  887. break;
  888. case I915_SETPARAM_NUM_USED_FENCES:
  889. if (param->value > dev_priv->num_fence_regs ||
  890. param->value < 0)
  891. return -EINVAL;
  892. /* Userspace can use first N regs */
  893. dev_priv->fence_reg_start = param->value;
  894. break;
  895. default:
  896. DRM_DEBUG_DRIVER("unknown parameter %d\n",
  897. param->param);
  898. return -EINVAL;
  899. }
  900. return 0;
  901. }
  902. static int i915_set_status_page(struct drm_device *dev, void *data,
  903. struct drm_file *file_priv)
  904. {
  905. struct drm_i915_private *dev_priv = dev->dev_private;
  906. drm_i915_hws_addr_t *hws = data;
  907. struct intel_engine_cs *ring;
  908. if (drm_core_check_feature(dev, DRIVER_MODESET))
  909. return -ENODEV;
  910. if (!I915_NEED_GFX_HWS(dev))
  911. return -EINVAL;
  912. if (!dev_priv) {
  913. DRM_ERROR("called with no initialization\n");
  914. return -EINVAL;
  915. }
  916. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  917. WARN(1, "tried to set status page when mode setting active\n");
  918. return 0;
  919. }
  920. DRM_DEBUG_DRIVER("set status page addr 0x%08x\n", (u32)hws->addr);
  921. ring = LP_RING(dev_priv);
  922. ring->status_page.gfx_addr = hws->addr & (0x1ffff<<12);
  923. dev_priv->dri1.gfx_hws_cpu_addr =
  924. ioremap_wc(dev_priv->gtt.mappable_base + hws->addr, 4096);
  925. if (dev_priv->dri1.gfx_hws_cpu_addr == NULL) {
  926. i915_dma_cleanup(dev);
  927. ring->status_page.gfx_addr = 0;
  928. DRM_ERROR("can not ioremap virtual address for"
  929. " G33 hw status page\n");
  930. return -ENOMEM;
  931. }
  932. memset_io(dev_priv->dri1.gfx_hws_cpu_addr, 0, PAGE_SIZE);
  933. I915_WRITE(HWS_PGA, ring->status_page.gfx_addr);
  934. DRM_DEBUG_DRIVER("load hws HWS_PGA with gfx mem 0x%x\n",
  935. ring->status_page.gfx_addr);
  936. DRM_DEBUG_DRIVER("load hws at %p\n",
  937. ring->status_page.page_addr);
  938. return 0;
  939. }
  940. static int i915_get_bridge_dev(struct drm_device *dev)
  941. {
  942. struct drm_i915_private *dev_priv = dev->dev_private;
  943. dev_priv->bridge_dev = pci_get_bus_and_slot(0, PCI_DEVFN(0, 0));
  944. if (!dev_priv->bridge_dev) {
  945. DRM_ERROR("bridge device not found\n");
  946. return -1;
  947. }
  948. return 0;
  949. }
  950. #define MCHBAR_I915 0x44
  951. #define MCHBAR_I965 0x48
  952. #define MCHBAR_SIZE (4*4096)
  953. #define DEVEN_REG 0x54
  954. #define DEVEN_MCHBAR_EN (1 << 28)
  955. /* Allocate space for the MCH regs if needed, return nonzero on error */
  956. static int
  957. intel_alloc_mchbar_resource(struct drm_device *dev)
  958. {
  959. struct drm_i915_private *dev_priv = dev->dev_private;
  960. int reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  961. u32 temp_lo, temp_hi = 0;
  962. u64 mchbar_addr;
  963. int ret;
  964. if (INTEL_INFO(dev)->gen >= 4)
  965. pci_read_config_dword(dev_priv->bridge_dev, reg + 4, &temp_hi);
  966. pci_read_config_dword(dev_priv->bridge_dev, reg, &temp_lo);
  967. mchbar_addr = ((u64)temp_hi << 32) | temp_lo;
  968. /* If ACPI doesn't have it, assume we need to allocate it ourselves */
  969. #ifdef CONFIG_PNP
  970. if (mchbar_addr &&
  971. pnp_range_reserved(mchbar_addr, mchbar_addr + MCHBAR_SIZE))
  972. return 0;
  973. #endif
  974. /* Get some space for it */
  975. dev_priv->mch_res.name = "i915 MCHBAR";
  976. dev_priv->mch_res.flags = IORESOURCE_MEM;
  977. ret = pci_bus_alloc_resource(dev_priv->bridge_dev->bus,
  978. &dev_priv->mch_res,
  979. MCHBAR_SIZE, MCHBAR_SIZE,
  980. PCIBIOS_MIN_MEM,
  981. 0, pcibios_align_resource,
  982. dev_priv->bridge_dev);
  983. if (ret) {
  984. DRM_DEBUG_DRIVER("failed bus alloc: %d\n", ret);
  985. dev_priv->mch_res.start = 0;
  986. return ret;
  987. }
  988. if (INTEL_INFO(dev)->gen >= 4)
  989. pci_write_config_dword(dev_priv->bridge_dev, reg + 4,
  990. upper_32_bits(dev_priv->mch_res.start));
  991. pci_write_config_dword(dev_priv->bridge_dev, reg,
  992. lower_32_bits(dev_priv->mch_res.start));
  993. return 0;
  994. }
  995. /* Setup MCHBAR if possible, return true if we should disable it again */
  996. static void
  997. intel_setup_mchbar(struct drm_device *dev)
  998. {
  999. struct drm_i915_private *dev_priv = dev->dev_private;
  1000. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1001. u32 temp;
  1002. bool enabled;
  1003. if (IS_VALLEYVIEW(dev))
  1004. return;
  1005. dev_priv->mchbar_need_disable = false;
  1006. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1007. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1008. enabled = !!(temp & DEVEN_MCHBAR_EN);
  1009. } else {
  1010. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1011. enabled = temp & 1;
  1012. }
  1013. /* If it's already enabled, don't have to do anything */
  1014. if (enabled)
  1015. return;
  1016. if (intel_alloc_mchbar_resource(dev))
  1017. return;
  1018. dev_priv->mchbar_need_disable = true;
  1019. /* Space is allocated or reserved, so enable it. */
  1020. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1021. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG,
  1022. temp | DEVEN_MCHBAR_EN);
  1023. } else {
  1024. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1025. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp | 1);
  1026. }
  1027. }
  1028. static void
  1029. intel_teardown_mchbar(struct drm_device *dev)
  1030. {
  1031. struct drm_i915_private *dev_priv = dev->dev_private;
  1032. int mchbar_reg = INTEL_INFO(dev)->gen >= 4 ? MCHBAR_I965 : MCHBAR_I915;
  1033. u32 temp;
  1034. if (dev_priv->mchbar_need_disable) {
  1035. if (IS_I915G(dev) || IS_I915GM(dev)) {
  1036. pci_read_config_dword(dev_priv->bridge_dev, DEVEN_REG, &temp);
  1037. temp &= ~DEVEN_MCHBAR_EN;
  1038. pci_write_config_dword(dev_priv->bridge_dev, DEVEN_REG, temp);
  1039. } else {
  1040. pci_read_config_dword(dev_priv->bridge_dev, mchbar_reg, &temp);
  1041. temp &= ~1;
  1042. pci_write_config_dword(dev_priv->bridge_dev, mchbar_reg, temp);
  1043. }
  1044. }
  1045. if (dev_priv->mch_res.start)
  1046. release_resource(&dev_priv->mch_res);
  1047. }
  1048. /* true = enable decode, false = disable decoder */
  1049. static unsigned int i915_vga_set_decode(void *cookie, bool state)
  1050. {
  1051. struct drm_device *dev = cookie;
  1052. intel_modeset_vga_set_state(dev, state);
  1053. if (state)
  1054. return VGA_RSRC_LEGACY_IO | VGA_RSRC_LEGACY_MEM |
  1055. VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1056. else
  1057. return VGA_RSRC_NORMAL_IO | VGA_RSRC_NORMAL_MEM;
  1058. }
  1059. static void i915_switcheroo_set_state(struct pci_dev *pdev, enum vga_switcheroo_state state)
  1060. {
  1061. struct drm_device *dev = pci_get_drvdata(pdev);
  1062. pm_message_t pmm = { .event = PM_EVENT_SUSPEND };
  1063. if (state == VGA_SWITCHEROO_ON) {
  1064. pr_info("switched on\n");
  1065. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1066. /* i915 resume handler doesn't set to D0 */
  1067. pci_set_power_state(dev->pdev, PCI_D0);
  1068. i915_resume(dev);
  1069. dev->switch_power_state = DRM_SWITCH_POWER_ON;
  1070. } else {
  1071. pr_err("switched off\n");
  1072. dev->switch_power_state = DRM_SWITCH_POWER_CHANGING;
  1073. i915_suspend(dev, pmm);
  1074. dev->switch_power_state = DRM_SWITCH_POWER_OFF;
  1075. }
  1076. }
  1077. static bool i915_switcheroo_can_switch(struct pci_dev *pdev)
  1078. {
  1079. struct drm_device *dev = pci_get_drvdata(pdev);
  1080. /*
  1081. * FIXME: open_count is protected by drm_global_mutex but that would lead to
  1082. * locking inversion with the driver load path. And the access here is
  1083. * completely racy anyway. So don't bother with locking for now.
  1084. */
  1085. return dev->open_count == 0;
  1086. }
  1087. static const struct vga_switcheroo_client_ops i915_switcheroo_ops = {
  1088. .set_gpu_state = i915_switcheroo_set_state,
  1089. .reprobe = NULL,
  1090. .can_switch = i915_switcheroo_can_switch,
  1091. };
  1092. static int i915_load_modeset_init(struct drm_device *dev)
  1093. {
  1094. struct drm_i915_private *dev_priv = dev->dev_private;
  1095. int ret;
  1096. ret = intel_parse_bios(dev);
  1097. if (ret)
  1098. DRM_INFO("failed to find VBIOS tables\n");
  1099. /* If we have > 1 VGA cards, then we need to arbitrate access
  1100. * to the common VGA resources.
  1101. *
  1102. * If we are a secondary display controller (!PCI_DISPLAY_CLASS_VGA),
  1103. * then we do not take part in VGA arbitration and the
  1104. * vga_client_register() fails with -ENODEV.
  1105. */
  1106. ret = vga_client_register(dev->pdev, dev, NULL, i915_vga_set_decode);
  1107. if (ret && ret != -ENODEV)
  1108. goto out;
  1109. intel_register_dsm_handler();
  1110. ret = vga_switcheroo_register_client(dev->pdev, &i915_switcheroo_ops, false);
  1111. if (ret)
  1112. goto cleanup_vga_client;
  1113. /* Initialise stolen first so that we may reserve preallocated
  1114. * objects for the BIOS to KMS transition.
  1115. */
  1116. ret = i915_gem_init_stolen(dev);
  1117. if (ret)
  1118. goto cleanup_vga_switcheroo;
  1119. intel_power_domains_init_hw(dev_priv);
  1120. /*
  1121. * We enable some interrupt sources in our postinstall hooks, so mark
  1122. * interrupts as enabled _before_ actually enabling them to avoid
  1123. * special cases in our ordering checks.
  1124. */
  1125. dev_priv->pm._irqs_disabled = false;
  1126. ret = drm_irq_install(dev, dev->pdev->irq);
  1127. if (ret)
  1128. goto cleanup_gem_stolen;
  1129. /* Important: The output setup functions called by modeset_init need
  1130. * working irqs for e.g. gmbus and dp aux transfers. */
  1131. intel_modeset_init(dev);
  1132. ret = i915_gem_init(dev);
  1133. if (ret)
  1134. goto cleanup_irq;
  1135. INIT_WORK(&dev_priv->console_resume_work, intel_console_resume);
  1136. intel_modeset_gem_init(dev);
  1137. /* Always safe in the mode setting case. */
  1138. /* FIXME: do pre/post-mode set stuff in core KMS code */
  1139. dev->vblank_disable_allowed = true;
  1140. if (INTEL_INFO(dev)->num_pipes == 0)
  1141. return 0;
  1142. ret = intel_fbdev_init(dev);
  1143. if (ret)
  1144. goto cleanup_gem;
  1145. /* Only enable hotplug handling once the fbdev is fully set up. */
  1146. intel_hpd_init(dev);
  1147. /*
  1148. * Some ports require correctly set-up hpd registers for detection to
  1149. * work properly (leading to ghost connected connector status), e.g. VGA
  1150. * on gm45. Hence we can only set up the initial fbdev config after hpd
  1151. * irqs are fully enabled. Now we should scan for the initial config
  1152. * only once hotplug handling is enabled, but due to screwed-up locking
  1153. * around kms/fbdev init we can't protect the fdbev initial config
  1154. * scanning against hotplug events. Hence do this first and ignore the
  1155. * tiny window where we will loose hotplug notifactions.
  1156. */
  1157. intel_fbdev_initial_config(dev);
  1158. drm_kms_helper_poll_init(dev);
  1159. return 0;
  1160. cleanup_gem:
  1161. mutex_lock(&dev->struct_mutex);
  1162. i915_gem_cleanup_ringbuffer(dev);
  1163. i915_gem_context_fini(dev);
  1164. mutex_unlock(&dev->struct_mutex);
  1165. WARN_ON(dev_priv->mm.aliasing_ppgtt);
  1166. cleanup_irq:
  1167. drm_irq_uninstall(dev);
  1168. cleanup_gem_stolen:
  1169. i915_gem_cleanup_stolen(dev);
  1170. cleanup_vga_switcheroo:
  1171. vga_switcheroo_unregister_client(dev->pdev);
  1172. cleanup_vga_client:
  1173. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1174. out:
  1175. return ret;
  1176. }
  1177. int i915_master_create(struct drm_device *dev, struct drm_master *master)
  1178. {
  1179. struct drm_i915_master_private *master_priv;
  1180. master_priv = kzalloc(sizeof(*master_priv), GFP_KERNEL);
  1181. if (!master_priv)
  1182. return -ENOMEM;
  1183. master->driver_priv = master_priv;
  1184. return 0;
  1185. }
  1186. void i915_master_destroy(struct drm_device *dev, struct drm_master *master)
  1187. {
  1188. struct drm_i915_master_private *master_priv = master->driver_priv;
  1189. if (!master_priv)
  1190. return;
  1191. kfree(master_priv);
  1192. master->driver_priv = NULL;
  1193. }
  1194. #if IS_ENABLED(CONFIG_FB)
  1195. static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1196. {
  1197. struct apertures_struct *ap;
  1198. struct pci_dev *pdev = dev_priv->dev->pdev;
  1199. bool primary;
  1200. int ret;
  1201. ap = alloc_apertures(1);
  1202. if (!ap)
  1203. return -ENOMEM;
  1204. ap->ranges[0].base = dev_priv->gtt.mappable_base;
  1205. ap->ranges[0].size = dev_priv->gtt.mappable_end;
  1206. primary =
  1207. pdev->resource[PCI_ROM_RESOURCE].flags & IORESOURCE_ROM_SHADOW;
  1208. ret = remove_conflicting_framebuffers(ap, "inteldrmfb", primary);
  1209. kfree(ap);
  1210. return ret;
  1211. }
  1212. #else
  1213. static int i915_kick_out_firmware_fb(struct drm_i915_private *dev_priv)
  1214. {
  1215. return 0;
  1216. }
  1217. #endif
  1218. #if !defined(CONFIG_VGA_CONSOLE)
  1219. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1220. {
  1221. return 0;
  1222. }
  1223. #elif !defined(CONFIG_DUMMY_CONSOLE)
  1224. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1225. {
  1226. return -ENODEV;
  1227. }
  1228. #else
  1229. static int i915_kick_out_vgacon(struct drm_i915_private *dev_priv)
  1230. {
  1231. int ret = 0;
  1232. DRM_INFO("Replacing VGA console driver\n");
  1233. console_lock();
  1234. if (con_is_bound(&vga_con))
  1235. ret = do_take_over_console(&dummy_con, 0, MAX_NR_CONSOLES - 1, 1);
  1236. if (ret == 0) {
  1237. ret = do_unregister_con_driver(&vga_con);
  1238. /* Ignore "already unregistered". */
  1239. if (ret == -ENODEV)
  1240. ret = 0;
  1241. }
  1242. console_unlock();
  1243. return ret;
  1244. }
  1245. #endif
  1246. static void i915_dump_device_info(struct drm_i915_private *dev_priv)
  1247. {
  1248. const struct intel_device_info *info = &dev_priv->info;
  1249. #define PRINT_S(name) "%s"
  1250. #define SEP_EMPTY
  1251. #define PRINT_FLAG(name) info->name ? #name "," : ""
  1252. #define SEP_COMMA ,
  1253. DRM_DEBUG_DRIVER("i915 device info: gen=%i, pciid=0x%04x rev=0x%02x flags="
  1254. DEV_INFO_FOR_EACH_FLAG(PRINT_S, SEP_EMPTY),
  1255. info->gen,
  1256. dev_priv->dev->pdev->device,
  1257. dev_priv->dev->pdev->revision,
  1258. DEV_INFO_FOR_EACH_FLAG(PRINT_FLAG, SEP_COMMA));
  1259. #undef PRINT_S
  1260. #undef SEP_EMPTY
  1261. #undef PRINT_FLAG
  1262. #undef SEP_COMMA
  1263. }
  1264. /*
  1265. * Determine various intel_device_info fields at runtime.
  1266. *
  1267. * Use it when either:
  1268. * - it's judged too laborious to fill n static structures with the limit
  1269. * when a simple if statement does the job,
  1270. * - run-time checks (eg read fuse/strap registers) are needed.
  1271. *
  1272. * This function needs to be called:
  1273. * - after the MMIO has been setup as we are reading registers,
  1274. * - after the PCH has been detected,
  1275. * - before the first usage of the fields it can tweak.
  1276. */
  1277. static void intel_device_info_runtime_init(struct drm_device *dev)
  1278. {
  1279. struct drm_i915_private *dev_priv = dev->dev_private;
  1280. struct intel_device_info *info;
  1281. enum pipe pipe;
  1282. info = (struct intel_device_info *)&dev_priv->info;
  1283. if (IS_VALLEYVIEW(dev))
  1284. for_each_pipe(pipe)
  1285. info->num_sprites[pipe] = 2;
  1286. else
  1287. for_each_pipe(pipe)
  1288. info->num_sprites[pipe] = 1;
  1289. if (i915.disable_display) {
  1290. DRM_INFO("Display disabled (module parameter)\n");
  1291. info->num_pipes = 0;
  1292. } else if (info->num_pipes > 0 &&
  1293. (INTEL_INFO(dev)->gen == 7 || INTEL_INFO(dev)->gen == 8) &&
  1294. !IS_VALLEYVIEW(dev)) {
  1295. u32 fuse_strap = I915_READ(FUSE_STRAP);
  1296. u32 sfuse_strap = I915_READ(SFUSE_STRAP);
  1297. /*
  1298. * SFUSE_STRAP is supposed to have a bit signalling the display
  1299. * is fused off. Unfortunately it seems that, at least in
  1300. * certain cases, fused off display means that PCH display
  1301. * reads don't land anywhere. In that case, we read 0s.
  1302. *
  1303. * On CPT/PPT, we can detect this case as SFUSE_STRAP_FUSE_LOCK
  1304. * should be set when taking over after the firmware.
  1305. */
  1306. if (fuse_strap & ILK_INTERNAL_DISPLAY_DISABLE ||
  1307. sfuse_strap & SFUSE_STRAP_DISPLAY_DISABLED ||
  1308. (dev_priv->pch_type == PCH_CPT &&
  1309. !(sfuse_strap & SFUSE_STRAP_FUSE_LOCK))) {
  1310. DRM_INFO("Display fused off, disabling\n");
  1311. info->num_pipes = 0;
  1312. }
  1313. }
  1314. }
  1315. /**
  1316. * i915_driver_load - setup chip and create an initial config
  1317. * @dev: DRM device
  1318. * @flags: startup flags
  1319. *
  1320. * The driver load routine has to do several things:
  1321. * - drive output discovery via intel_modeset_init()
  1322. * - initialize the memory manager
  1323. * - allocate initial config memory
  1324. * - setup the DRM framebuffer with the allocated memory
  1325. */
  1326. int i915_driver_load(struct drm_device *dev, unsigned long flags)
  1327. {
  1328. struct drm_i915_private *dev_priv;
  1329. struct intel_device_info *info, *device_info;
  1330. int ret = 0, mmio_bar, mmio_size;
  1331. uint32_t aperture_size;
  1332. info = (struct intel_device_info *) flags;
  1333. /* Refuse to load on gen6+ without kms enabled. */
  1334. if (info->gen >= 6 && !drm_core_check_feature(dev, DRIVER_MODESET)) {
  1335. DRM_INFO("Your hardware requires kernel modesetting (KMS)\n");
  1336. DRM_INFO("See CONFIG_DRM_I915_KMS, nomodeset, and i915.modeset parameters\n");
  1337. return -ENODEV;
  1338. }
  1339. /* UMS needs agp support. */
  1340. if (!drm_core_check_feature(dev, DRIVER_MODESET) && !dev->agp)
  1341. return -EINVAL;
  1342. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  1343. if (dev_priv == NULL)
  1344. return -ENOMEM;
  1345. dev->dev_private = dev_priv;
  1346. dev_priv->dev = dev;
  1347. /* copy initial configuration to dev_priv->info */
  1348. device_info = (struct intel_device_info *)&dev_priv->info;
  1349. *device_info = *info;
  1350. spin_lock_init(&dev_priv->irq_lock);
  1351. spin_lock_init(&dev_priv->gpu_error.lock);
  1352. spin_lock_init(&dev_priv->backlight_lock);
  1353. spin_lock_init(&dev_priv->uncore.lock);
  1354. spin_lock_init(&dev_priv->mm.object_stat_lock);
  1355. spin_lock_init(&dev_priv->mmio_flip_lock);
  1356. mutex_init(&dev_priv->dpio_lock);
  1357. mutex_init(&dev_priv->modeset_restore_lock);
  1358. intel_pm_setup(dev);
  1359. intel_display_crc_init(dev);
  1360. i915_dump_device_info(dev_priv);
  1361. /* Not all pre-production machines fall into this category, only the
  1362. * very first ones. Almost everything should work, except for maybe
  1363. * suspend/resume. And we don't implement workarounds that affect only
  1364. * pre-production machines. */
  1365. if (IS_HSW_EARLY_SDV(dev))
  1366. DRM_INFO("This is an early pre-production Haswell machine. "
  1367. "It may not be fully functional.\n");
  1368. if (i915_get_bridge_dev(dev)) {
  1369. ret = -EIO;
  1370. goto free_priv;
  1371. }
  1372. mmio_bar = IS_GEN2(dev) ? 1 : 0;
  1373. /* Before gen4, the registers and the GTT are behind different BARs.
  1374. * However, from gen4 onwards, the registers and the GTT are shared
  1375. * in the same BAR, so we want to restrict this ioremap from
  1376. * clobbering the GTT which we want ioremap_wc instead. Fortunately,
  1377. * the register BAR remains the same size for all the earlier
  1378. * generations up to Ironlake.
  1379. */
  1380. if (info->gen < 5)
  1381. mmio_size = 512*1024;
  1382. else
  1383. mmio_size = 2*1024*1024;
  1384. dev_priv->regs = pci_iomap(dev->pdev, mmio_bar, mmio_size);
  1385. if (!dev_priv->regs) {
  1386. DRM_ERROR("failed to map registers\n");
  1387. ret = -EIO;
  1388. goto put_bridge;
  1389. }
  1390. /* This must be called before any calls to HAS_PCH_* */
  1391. intel_detect_pch(dev);
  1392. intel_uncore_init(dev);
  1393. ret = i915_gem_gtt_init(dev);
  1394. if (ret)
  1395. goto out_regs;
  1396. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1397. ret = i915_kick_out_vgacon(dev_priv);
  1398. if (ret) {
  1399. DRM_ERROR("failed to remove conflicting VGA console\n");
  1400. goto out_gtt;
  1401. }
  1402. ret = i915_kick_out_firmware_fb(dev_priv);
  1403. if (ret) {
  1404. DRM_ERROR("failed to remove conflicting framebuffer drivers\n");
  1405. goto out_gtt;
  1406. }
  1407. }
  1408. pci_set_master(dev->pdev);
  1409. /* overlay on gen2 is broken and can't address above 1G */
  1410. if (IS_GEN2(dev))
  1411. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(30));
  1412. /* 965GM sometimes incorrectly writes to hardware status page (HWS)
  1413. * using 32bit addressing, overwriting memory if HWS is located
  1414. * above 4GB.
  1415. *
  1416. * The documentation also mentions an issue with undefined
  1417. * behaviour if any general state is accessed within a page above 4GB,
  1418. * which also needs to be handled carefully.
  1419. */
  1420. if (IS_BROADWATER(dev) || IS_CRESTLINE(dev))
  1421. dma_set_coherent_mask(&dev->pdev->dev, DMA_BIT_MASK(32));
  1422. aperture_size = dev_priv->gtt.mappable_end;
  1423. dev_priv->gtt.mappable =
  1424. io_mapping_create_wc(dev_priv->gtt.mappable_base,
  1425. aperture_size);
  1426. if (dev_priv->gtt.mappable == NULL) {
  1427. ret = -EIO;
  1428. goto out_gtt;
  1429. }
  1430. dev_priv->gtt.mtrr = arch_phys_wc_add(dev_priv->gtt.mappable_base,
  1431. aperture_size);
  1432. /* The i915 workqueue is primarily used for batched retirement of
  1433. * requests (and thus managing bo) once the task has been completed
  1434. * by the GPU. i915_gem_retire_requests() is called directly when we
  1435. * need high-priority retirement, such as waiting for an explicit
  1436. * bo.
  1437. *
  1438. * It is also used for periodic low-priority events, such as
  1439. * idle-timers and recording error state.
  1440. *
  1441. * All tasks on the workqueue are expected to acquire the dev mutex
  1442. * so there is no point in running more than one instance of the
  1443. * workqueue at any time. Use an ordered one.
  1444. */
  1445. dev_priv->wq = alloc_ordered_workqueue("i915", 0);
  1446. if (dev_priv->wq == NULL) {
  1447. DRM_ERROR("Failed to create our workqueue.\n");
  1448. ret = -ENOMEM;
  1449. goto out_mtrrfree;
  1450. }
  1451. dev_priv->dp_wq = alloc_ordered_workqueue("i915-dp", 0);
  1452. if (dev_priv->dp_wq == NULL) {
  1453. DRM_ERROR("Failed to create our dp workqueue.\n");
  1454. ret = -ENOMEM;
  1455. goto out_freewq;
  1456. }
  1457. intel_irq_init(dev);
  1458. intel_uncore_sanitize(dev);
  1459. /* Try to make sure MCHBAR is enabled before poking at it */
  1460. intel_setup_mchbar(dev);
  1461. intel_setup_gmbus(dev);
  1462. intel_opregion_setup(dev);
  1463. intel_setup_bios(dev);
  1464. i915_gem_load(dev);
  1465. /* On the 945G/GM, the chipset reports the MSI capability on the
  1466. * integrated graphics even though the support isn't actually there
  1467. * according to the published specs. It doesn't appear to function
  1468. * correctly in testing on 945G.
  1469. * This may be a side effect of MSI having been made available for PEG
  1470. * and the registers being closely associated.
  1471. *
  1472. * According to chipset errata, on the 965GM, MSI interrupts may
  1473. * be lost or delayed, but we use them anyways to avoid
  1474. * stuck interrupts on some machines.
  1475. */
  1476. if (!IS_I945G(dev) && !IS_I945GM(dev))
  1477. pci_enable_msi(dev->pdev);
  1478. intel_device_info_runtime_init(dev);
  1479. if (INTEL_INFO(dev)->num_pipes) {
  1480. ret = drm_vblank_init(dev, INTEL_INFO(dev)->num_pipes);
  1481. if (ret)
  1482. goto out_gem_unload;
  1483. }
  1484. intel_power_domains_init(dev_priv);
  1485. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1486. ret = i915_load_modeset_init(dev);
  1487. if (ret < 0) {
  1488. DRM_ERROR("failed to init modeset\n");
  1489. goto out_power_well;
  1490. }
  1491. } else {
  1492. /* Start out suspended in ums mode. */
  1493. dev_priv->ums.mm_suspended = 1;
  1494. }
  1495. i915_setup_sysfs(dev);
  1496. if (INTEL_INFO(dev)->num_pipes) {
  1497. /* Must be done after probing outputs */
  1498. intel_opregion_init(dev);
  1499. acpi_video_register();
  1500. }
  1501. if (IS_GEN5(dev))
  1502. intel_gpu_ips_init(dev_priv);
  1503. intel_init_runtime_pm(dev_priv);
  1504. return 0;
  1505. out_power_well:
  1506. intel_power_domains_remove(dev_priv);
  1507. drm_vblank_cleanup(dev);
  1508. out_gem_unload:
  1509. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1510. unregister_shrinker(&dev_priv->mm.shrinker);
  1511. if (dev->pdev->msi_enabled)
  1512. pci_disable_msi(dev->pdev);
  1513. intel_teardown_gmbus(dev);
  1514. intel_teardown_mchbar(dev);
  1515. pm_qos_remove_request(&dev_priv->pm_qos);
  1516. destroy_workqueue(dev_priv->dp_wq);
  1517. out_freewq:
  1518. destroy_workqueue(dev_priv->wq);
  1519. out_mtrrfree:
  1520. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1521. io_mapping_free(dev_priv->gtt.mappable);
  1522. out_gtt:
  1523. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1524. out_regs:
  1525. intel_uncore_fini(dev);
  1526. pci_iounmap(dev->pdev, dev_priv->regs);
  1527. put_bridge:
  1528. pci_dev_put(dev_priv->bridge_dev);
  1529. free_priv:
  1530. if (dev_priv->slab)
  1531. kmem_cache_destroy(dev_priv->slab);
  1532. kfree(dev_priv);
  1533. return ret;
  1534. }
  1535. int i915_driver_unload(struct drm_device *dev)
  1536. {
  1537. struct drm_i915_private *dev_priv = dev->dev_private;
  1538. int ret;
  1539. ret = i915_gem_suspend(dev);
  1540. if (ret) {
  1541. DRM_ERROR("failed to idle hardware: %d\n", ret);
  1542. return ret;
  1543. }
  1544. intel_fini_runtime_pm(dev_priv);
  1545. intel_gpu_ips_teardown();
  1546. /* The i915.ko module is still not prepared to be loaded when
  1547. * the power well is not enabled, so just enable it in case
  1548. * we're going to unload/reload. */
  1549. intel_display_set_init_power(dev_priv, true);
  1550. intel_power_domains_remove(dev_priv);
  1551. i915_teardown_sysfs(dev);
  1552. WARN_ON(unregister_oom_notifier(&dev_priv->mm.oom_notifier));
  1553. unregister_shrinker(&dev_priv->mm.shrinker);
  1554. io_mapping_free(dev_priv->gtt.mappable);
  1555. arch_phys_wc_del(dev_priv->gtt.mtrr);
  1556. acpi_video_unregister();
  1557. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1558. intel_fbdev_fini(dev);
  1559. intel_modeset_cleanup(dev);
  1560. cancel_work_sync(&dev_priv->console_resume_work);
  1561. /*
  1562. * free the memory space allocated for the child device
  1563. * config parsed from VBT
  1564. */
  1565. if (dev_priv->vbt.child_dev && dev_priv->vbt.child_dev_num) {
  1566. kfree(dev_priv->vbt.child_dev);
  1567. dev_priv->vbt.child_dev = NULL;
  1568. dev_priv->vbt.child_dev_num = 0;
  1569. }
  1570. vga_switcheroo_unregister_client(dev->pdev);
  1571. vga_client_register(dev->pdev, NULL, NULL, NULL);
  1572. }
  1573. /* Free error state after interrupts are fully disabled. */
  1574. del_timer_sync(&dev_priv->gpu_error.hangcheck_timer);
  1575. cancel_work_sync(&dev_priv->gpu_error.work);
  1576. i915_destroy_error_state(dev);
  1577. if (dev->pdev->msi_enabled)
  1578. pci_disable_msi(dev->pdev);
  1579. intel_opregion_fini(dev);
  1580. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1581. /* Flush any outstanding unpin_work. */
  1582. flush_workqueue(dev_priv->wq);
  1583. mutex_lock(&dev->struct_mutex);
  1584. i915_gem_cleanup_ringbuffer(dev);
  1585. i915_gem_context_fini(dev);
  1586. WARN_ON(dev_priv->mm.aliasing_ppgtt);
  1587. mutex_unlock(&dev->struct_mutex);
  1588. i915_gem_cleanup_stolen(dev);
  1589. if (!I915_NEED_GFX_HWS(dev))
  1590. i915_free_hws(dev);
  1591. }
  1592. WARN_ON(!list_empty(&dev_priv->vm_list));
  1593. drm_vblank_cleanup(dev);
  1594. intel_teardown_gmbus(dev);
  1595. intel_teardown_mchbar(dev);
  1596. destroy_workqueue(dev_priv->dp_wq);
  1597. destroy_workqueue(dev_priv->wq);
  1598. pm_qos_remove_request(&dev_priv->pm_qos);
  1599. dev_priv->gtt.base.cleanup(&dev_priv->gtt.base);
  1600. intel_uncore_fini(dev);
  1601. if (dev_priv->regs != NULL)
  1602. pci_iounmap(dev->pdev, dev_priv->regs);
  1603. if (dev_priv->slab)
  1604. kmem_cache_destroy(dev_priv->slab);
  1605. pci_dev_put(dev_priv->bridge_dev);
  1606. kfree(dev_priv);
  1607. return 0;
  1608. }
  1609. int i915_driver_open(struct drm_device *dev, struct drm_file *file)
  1610. {
  1611. int ret;
  1612. ret = i915_gem_open(dev, file);
  1613. if (ret)
  1614. return ret;
  1615. return 0;
  1616. }
  1617. /**
  1618. * i915_driver_lastclose - clean up after all DRM clients have exited
  1619. * @dev: DRM device
  1620. *
  1621. * Take care of cleaning up after all DRM clients have exited. In the
  1622. * mode setting case, we want to restore the kernel's initial mode (just
  1623. * in case the last client left us in a bad state).
  1624. *
  1625. * Additionally, in the non-mode setting case, we'll tear down the GTT
  1626. * and DMA structures, since the kernel won't be using them, and clea
  1627. * up any GEM state.
  1628. */
  1629. void i915_driver_lastclose(struct drm_device *dev)
  1630. {
  1631. struct drm_i915_private *dev_priv = dev->dev_private;
  1632. /* On gen6+ we refuse to init without kms enabled, but then the drm core
  1633. * goes right around and calls lastclose. Check for this and don't clean
  1634. * up anything. */
  1635. if (!dev_priv)
  1636. return;
  1637. if (drm_core_check_feature(dev, DRIVER_MODESET)) {
  1638. intel_fbdev_restore_mode(dev);
  1639. vga_switcheroo_process_delayed_switch();
  1640. return;
  1641. }
  1642. i915_gem_lastclose(dev);
  1643. i915_dma_cleanup(dev);
  1644. }
  1645. void i915_driver_preclose(struct drm_device *dev, struct drm_file *file)
  1646. {
  1647. mutex_lock(&dev->struct_mutex);
  1648. i915_gem_context_close(dev, file);
  1649. i915_gem_release(dev, file);
  1650. mutex_unlock(&dev->struct_mutex);
  1651. }
  1652. void i915_driver_postclose(struct drm_device *dev, struct drm_file *file)
  1653. {
  1654. struct drm_i915_file_private *file_priv = file->driver_priv;
  1655. if (file_priv && file_priv->bsd_ring)
  1656. file_priv->bsd_ring = NULL;
  1657. kfree(file_priv);
  1658. }
  1659. const struct drm_ioctl_desc i915_ioctls[] = {
  1660. DRM_IOCTL_DEF_DRV(I915_INIT, i915_dma_init, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1661. DRM_IOCTL_DEF_DRV(I915_FLUSH, i915_flush_ioctl, DRM_AUTH),
  1662. DRM_IOCTL_DEF_DRV(I915_FLIP, i915_flip_bufs, DRM_AUTH),
  1663. DRM_IOCTL_DEF_DRV(I915_BATCHBUFFER, i915_batchbuffer, DRM_AUTH),
  1664. DRM_IOCTL_DEF_DRV(I915_IRQ_EMIT, i915_irq_emit, DRM_AUTH),
  1665. DRM_IOCTL_DEF_DRV(I915_IRQ_WAIT, i915_irq_wait, DRM_AUTH),
  1666. DRM_IOCTL_DEF_DRV(I915_GETPARAM, i915_getparam, DRM_AUTH|DRM_RENDER_ALLOW),
  1667. DRM_IOCTL_DEF_DRV(I915_SETPARAM, i915_setparam, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1668. DRM_IOCTL_DEF_DRV(I915_ALLOC, drm_noop, DRM_AUTH),
  1669. DRM_IOCTL_DEF_DRV(I915_FREE, drm_noop, DRM_AUTH),
  1670. DRM_IOCTL_DEF_DRV(I915_INIT_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1671. DRM_IOCTL_DEF_DRV(I915_CMDBUFFER, i915_cmdbuffer, DRM_AUTH),
  1672. DRM_IOCTL_DEF_DRV(I915_DESTROY_HEAP, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1673. DRM_IOCTL_DEF_DRV(I915_SET_VBLANK_PIPE, drm_noop, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1674. DRM_IOCTL_DEF_DRV(I915_GET_VBLANK_PIPE, i915_vblank_pipe_get, DRM_AUTH),
  1675. DRM_IOCTL_DEF_DRV(I915_VBLANK_SWAP, i915_vblank_swap, DRM_AUTH),
  1676. DRM_IOCTL_DEF_DRV(I915_HWS_ADDR, i915_set_status_page, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY),
  1677. DRM_IOCTL_DEF_DRV(I915_GEM_INIT, i915_gem_init_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1678. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER, i915_gem_execbuffer, DRM_AUTH|DRM_UNLOCKED),
  1679. DRM_IOCTL_DEF_DRV(I915_GEM_EXECBUFFER2, i915_gem_execbuffer2, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1680. DRM_IOCTL_DEF_DRV(I915_GEM_PIN, i915_gem_pin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1681. DRM_IOCTL_DEF_DRV(I915_GEM_UNPIN, i915_gem_unpin_ioctl, DRM_AUTH|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1682. DRM_IOCTL_DEF_DRV(I915_GEM_BUSY, i915_gem_busy_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1683. DRM_IOCTL_DEF_DRV(I915_GEM_SET_CACHING, i915_gem_set_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1684. DRM_IOCTL_DEF_DRV(I915_GEM_GET_CACHING, i915_gem_get_caching_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1685. DRM_IOCTL_DEF_DRV(I915_GEM_THROTTLE, i915_gem_throttle_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1686. DRM_IOCTL_DEF_DRV(I915_GEM_ENTERVT, i915_gem_entervt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1687. DRM_IOCTL_DEF_DRV(I915_GEM_LEAVEVT, i915_gem_leavevt_ioctl, DRM_AUTH|DRM_MASTER|DRM_ROOT_ONLY|DRM_UNLOCKED),
  1688. DRM_IOCTL_DEF_DRV(I915_GEM_CREATE, i915_gem_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1689. DRM_IOCTL_DEF_DRV(I915_GEM_PREAD, i915_gem_pread_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1690. DRM_IOCTL_DEF_DRV(I915_GEM_PWRITE, i915_gem_pwrite_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1691. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP, i915_gem_mmap_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1692. DRM_IOCTL_DEF_DRV(I915_GEM_MMAP_GTT, i915_gem_mmap_gtt_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1693. DRM_IOCTL_DEF_DRV(I915_GEM_SET_DOMAIN, i915_gem_set_domain_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1694. DRM_IOCTL_DEF_DRV(I915_GEM_SW_FINISH, i915_gem_sw_finish_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1695. DRM_IOCTL_DEF_DRV(I915_GEM_SET_TILING, i915_gem_set_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1696. DRM_IOCTL_DEF_DRV(I915_GEM_GET_TILING, i915_gem_get_tiling, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1697. DRM_IOCTL_DEF_DRV(I915_GEM_GET_APERTURE, i915_gem_get_aperture_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1698. DRM_IOCTL_DEF_DRV(I915_GET_PIPE_FROM_CRTC_ID, intel_get_pipe_from_crtc_id, DRM_UNLOCKED),
  1699. DRM_IOCTL_DEF_DRV(I915_GEM_MADVISE, i915_gem_madvise_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1700. DRM_IOCTL_DEF_DRV(I915_OVERLAY_PUT_IMAGE, intel_overlay_put_image, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1701. DRM_IOCTL_DEF_DRV(I915_OVERLAY_ATTRS, intel_overlay_attrs, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1702. DRM_IOCTL_DEF_DRV(I915_SET_SPRITE_COLORKEY, intel_sprite_set_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1703. DRM_IOCTL_DEF_DRV(I915_GET_SPRITE_COLORKEY, intel_sprite_get_colorkey, DRM_MASTER|DRM_CONTROL_ALLOW|DRM_UNLOCKED),
  1704. DRM_IOCTL_DEF_DRV(I915_GEM_WAIT, i915_gem_wait_ioctl, DRM_AUTH|DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1705. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_CREATE, i915_gem_context_create_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1706. DRM_IOCTL_DEF_DRV(I915_GEM_CONTEXT_DESTROY, i915_gem_context_destroy_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1707. DRM_IOCTL_DEF_DRV(I915_REG_READ, i915_reg_read_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1708. DRM_IOCTL_DEF_DRV(I915_GET_RESET_STATS, i915_get_reset_stats_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1709. DRM_IOCTL_DEF_DRV(I915_GEM_USERPTR, i915_gem_userptr_ioctl, DRM_UNLOCKED|DRM_RENDER_ALLOW),
  1710. };
  1711. int i915_max_ioctl = ARRAY_SIZE(i915_ioctls);
  1712. /*
  1713. * This is really ugly: Because old userspace abused the linux agp interface to
  1714. * manage the gtt, we need to claim that all intel devices are agp. For
  1715. * otherwise the drm core refuses to initialize the agp support code.
  1716. */
  1717. int i915_driver_device_is_agp(struct drm_device *dev)
  1718. {
  1719. return 1;
  1720. }