exynos_drm_fimd.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224
  1. /* exynos_drm_fimd.c
  2. *
  3. * Copyright (C) 2011 Samsung Electronics Co.Ltd
  4. * Authors:
  5. * Joonyoung Shim <jy0922.shim@samsung.com>
  6. * Inki Dae <inki.dae@samsung.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. *
  13. */
  14. #include <drm/drmP.h>
  15. #include <linux/kernel.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/clk.h>
  18. #include <linux/of.h>
  19. #include <linux/of_device.h>
  20. #include <linux/pm_runtime.h>
  21. #include <linux/component.h>
  22. #include <linux/mfd/syscon.h>
  23. #include <linux/regmap.h>
  24. #include <video/of_display_timing.h>
  25. #include <video/of_videomode.h>
  26. #include <video/samsung_fimd.h>
  27. #include <drm/exynos_drm.h>
  28. #include "exynos_drm_drv.h"
  29. #include "exynos_drm_fbdev.h"
  30. #include "exynos_drm_crtc.h"
  31. #include "exynos_drm_iommu.h"
  32. /*
  33. * FIMD stands for Fully Interactive Mobile Display and
  34. * as a display controller, it transfers contents drawn on memory
  35. * to a LCD Panel through Display Interfaces such as RGB or
  36. * CPU Interface.
  37. */
  38. #define FIMD_DEFAULT_FRAMERATE 60
  39. #define MIN_FB_WIDTH_FOR_16WORD_BURST 128
  40. /* position control register for hardware window 0, 2 ~ 4.*/
  41. #define VIDOSD_A(win) (VIDOSD_BASE + 0x00 + (win) * 16)
  42. #define VIDOSD_B(win) (VIDOSD_BASE + 0x04 + (win) * 16)
  43. /*
  44. * size control register for hardware windows 0 and alpha control register
  45. * for hardware windows 1 ~ 4
  46. */
  47. #define VIDOSD_C(win) (VIDOSD_BASE + 0x08 + (win) * 16)
  48. /* size control register for hardware windows 1 ~ 2. */
  49. #define VIDOSD_D(win) (VIDOSD_BASE + 0x0C + (win) * 16)
  50. #define VIDWx_BUF_START(win, buf) (VIDW_BUF_START(buf) + (win) * 8)
  51. #define VIDWx_BUF_END(win, buf) (VIDW_BUF_END(buf) + (win) * 8)
  52. #define VIDWx_BUF_SIZE(win, buf) (VIDW_BUF_SIZE(buf) + (win) * 4)
  53. /* color key control register for hardware window 1 ~ 4. */
  54. #define WKEYCON0_BASE(x) ((WKEYCON0 + 0x140) + ((x - 1) * 8))
  55. /* color key value register for hardware window 1 ~ 4. */
  56. #define WKEYCON1_BASE(x) ((WKEYCON1 + 0x140) + ((x - 1) * 8))
  57. /* I80 / RGB trigger control register */
  58. #define TRIGCON 0x1A4
  59. #define TRGMODE_I80_RGB_ENABLE_I80 (1 << 0)
  60. #define SWTRGCMD_I80_RGB_ENABLE (1 << 1)
  61. /* display mode change control register except exynos4 */
  62. #define VIDOUT_CON 0x000
  63. #define VIDOUT_CON_F_I80_LDI0 (0x2 << 8)
  64. /* I80 interface control for main LDI register */
  65. #define I80IFCONFAx(x) (0x1B0 + (x) * 4)
  66. #define I80IFCONFBx(x) (0x1B8 + (x) * 4)
  67. #define LCD_CS_SETUP(x) ((x) << 16)
  68. #define LCD_WR_SETUP(x) ((x) << 12)
  69. #define LCD_WR_ACTIVE(x) ((x) << 8)
  70. #define LCD_WR_HOLD(x) ((x) << 4)
  71. #define I80IFEN_ENABLE (1 << 0)
  72. /* FIMD has totally five hardware windows. */
  73. #define WINDOWS_NR 5
  74. #define get_fimd_manager(mgr) platform_get_drvdata(to_platform_device(dev))
  75. struct fimd_driver_data {
  76. unsigned int timing_base;
  77. unsigned int lcdblk_offset;
  78. unsigned int lcdblk_vt_shift;
  79. unsigned int lcdblk_bypass_shift;
  80. unsigned int has_shadowcon:1;
  81. unsigned int has_clksel:1;
  82. unsigned int has_limited_fmt:1;
  83. unsigned int has_vidoutcon:1;
  84. };
  85. static struct fimd_driver_data s3c64xx_fimd_driver_data = {
  86. .timing_base = 0x0,
  87. .has_clksel = 1,
  88. .has_limited_fmt = 1,
  89. };
  90. static struct fimd_driver_data exynos4_fimd_driver_data = {
  91. .timing_base = 0x0,
  92. .lcdblk_offset = 0x210,
  93. .lcdblk_vt_shift = 10,
  94. .lcdblk_bypass_shift = 1,
  95. .has_shadowcon = 1,
  96. };
  97. static struct fimd_driver_data exynos5_fimd_driver_data = {
  98. .timing_base = 0x20000,
  99. .lcdblk_offset = 0x214,
  100. .lcdblk_vt_shift = 24,
  101. .lcdblk_bypass_shift = 15,
  102. .has_shadowcon = 1,
  103. .has_vidoutcon = 1,
  104. };
  105. struct fimd_win_data {
  106. unsigned int offset_x;
  107. unsigned int offset_y;
  108. unsigned int ovl_width;
  109. unsigned int ovl_height;
  110. unsigned int fb_width;
  111. unsigned int fb_height;
  112. unsigned int bpp;
  113. unsigned int pixel_format;
  114. dma_addr_t dma_addr;
  115. unsigned int buf_offsize;
  116. unsigned int line_size; /* bytes */
  117. bool enabled;
  118. bool resume;
  119. };
  120. struct fimd_context {
  121. struct device *dev;
  122. struct drm_device *drm_dev;
  123. struct clk *bus_clk;
  124. struct clk *lcd_clk;
  125. void __iomem *regs;
  126. struct regmap *sysreg;
  127. struct drm_display_mode mode;
  128. struct fimd_win_data win_data[WINDOWS_NR];
  129. unsigned int default_win;
  130. unsigned long irq_flags;
  131. u32 vidcon0;
  132. u32 vidcon1;
  133. u32 vidout_con;
  134. u32 i80ifcon;
  135. bool i80_if;
  136. bool suspended;
  137. int pipe;
  138. wait_queue_head_t wait_vsync_queue;
  139. atomic_t wait_vsync_event;
  140. atomic_t win_updated;
  141. atomic_t triggering;
  142. struct exynos_drm_panel_info panel;
  143. struct fimd_driver_data *driver_data;
  144. struct exynos_drm_display *display;
  145. };
  146. static const struct of_device_id fimd_driver_dt_match[] = {
  147. { .compatible = "samsung,s3c6400-fimd",
  148. .data = &s3c64xx_fimd_driver_data },
  149. { .compatible = "samsung,exynos4210-fimd",
  150. .data = &exynos4_fimd_driver_data },
  151. { .compatible = "samsung,exynos5250-fimd",
  152. .data = &exynos5_fimd_driver_data },
  153. {},
  154. };
  155. MODULE_DEVICE_TABLE(of, fimd_driver_dt_match);
  156. static inline struct fimd_driver_data *drm_fimd_get_driver_data(
  157. struct platform_device *pdev)
  158. {
  159. const struct of_device_id *of_id =
  160. of_match_device(fimd_driver_dt_match, &pdev->dev);
  161. return (struct fimd_driver_data *)of_id->data;
  162. }
  163. static void fimd_wait_for_vblank(struct exynos_drm_manager *mgr)
  164. {
  165. struct fimd_context *ctx = mgr->ctx;
  166. if (ctx->suspended)
  167. return;
  168. atomic_set(&ctx->wait_vsync_event, 1);
  169. /*
  170. * wait for FIMD to signal VSYNC interrupt or return after
  171. * timeout which is set to 50ms (refresh rate of 20).
  172. */
  173. if (!wait_event_timeout(ctx->wait_vsync_queue,
  174. !atomic_read(&ctx->wait_vsync_event),
  175. HZ/20))
  176. DRM_DEBUG_KMS("vblank wait timed out.\n");
  177. }
  178. static void fimd_clear_channel(struct exynos_drm_manager *mgr)
  179. {
  180. struct fimd_context *ctx = mgr->ctx;
  181. int win, ch_enabled = 0;
  182. DRM_DEBUG_KMS("%s\n", __FILE__);
  183. /* Check if any channel is enabled. */
  184. for (win = 0; win < WINDOWS_NR; win++) {
  185. u32 val = readl(ctx->regs + SHADOWCON);
  186. if (val & SHADOWCON_CHx_ENABLE(win)) {
  187. val &= ~SHADOWCON_CHx_ENABLE(win);
  188. writel(val, ctx->regs + SHADOWCON);
  189. ch_enabled = 1;
  190. }
  191. }
  192. /* Wait for vsync, as disable channel takes effect at next vsync */
  193. if (ch_enabled)
  194. fimd_wait_for_vblank(mgr);
  195. }
  196. static int fimd_mgr_initialize(struct exynos_drm_manager *mgr,
  197. struct drm_device *drm_dev)
  198. {
  199. struct fimd_context *ctx = mgr->ctx;
  200. struct exynos_drm_private *priv;
  201. priv = drm_dev->dev_private;
  202. mgr->drm_dev = ctx->drm_dev = drm_dev;
  203. mgr->pipe = ctx->pipe = priv->pipe++;
  204. /*
  205. * enable drm irq mode.
  206. * - with irq_enabled = true, we can use the vblank feature.
  207. *
  208. * P.S. note that we wouldn't use drm irq handler but
  209. * just specific driver own one instead because
  210. * drm framework supports only one irq handler.
  211. */
  212. drm_dev->irq_enabled = true;
  213. /*
  214. * with vblank_disable_allowed = true, vblank interrupt will be disabled
  215. * by drm timer once a current process gives up ownership of
  216. * vblank event.(after drm_vblank_put function is called)
  217. */
  218. drm_dev->vblank_disable_allowed = true;
  219. /* attach this sub driver to iommu mapping if supported. */
  220. if (is_drm_iommu_supported(ctx->drm_dev)) {
  221. /*
  222. * If any channel is already active, iommu will throw
  223. * a PAGE FAULT when enabled. So clear any channel if enabled.
  224. */
  225. fimd_clear_channel(mgr);
  226. drm_iommu_attach_device(ctx->drm_dev, ctx->dev);
  227. }
  228. return 0;
  229. }
  230. static void fimd_mgr_remove(struct exynos_drm_manager *mgr)
  231. {
  232. struct fimd_context *ctx = mgr->ctx;
  233. /* detach this sub driver from iommu mapping if supported. */
  234. if (is_drm_iommu_supported(ctx->drm_dev))
  235. drm_iommu_detach_device(ctx->drm_dev, ctx->dev);
  236. }
  237. static u32 fimd_calc_clkdiv(struct fimd_context *ctx,
  238. const struct drm_display_mode *mode)
  239. {
  240. unsigned long ideal_clk = mode->htotal * mode->vtotal * mode->vrefresh;
  241. u32 clkdiv;
  242. if (ctx->i80_if) {
  243. /*
  244. * The frame done interrupt should be occurred prior to the
  245. * next TE signal.
  246. */
  247. ideal_clk *= 2;
  248. }
  249. /* Find the clock divider value that gets us closest to ideal_clk */
  250. clkdiv = DIV_ROUND_UP(clk_get_rate(ctx->lcd_clk), ideal_clk);
  251. return (clkdiv < 0x100) ? clkdiv : 0xff;
  252. }
  253. static bool fimd_mode_fixup(struct exynos_drm_manager *mgr,
  254. const struct drm_display_mode *mode,
  255. struct drm_display_mode *adjusted_mode)
  256. {
  257. if (adjusted_mode->vrefresh == 0)
  258. adjusted_mode->vrefresh = FIMD_DEFAULT_FRAMERATE;
  259. return true;
  260. }
  261. static void fimd_mode_set(struct exynos_drm_manager *mgr,
  262. const struct drm_display_mode *in_mode)
  263. {
  264. struct fimd_context *ctx = mgr->ctx;
  265. drm_mode_copy(&ctx->mode, in_mode);
  266. }
  267. static void fimd_commit(struct exynos_drm_manager *mgr)
  268. {
  269. struct fimd_context *ctx = mgr->ctx;
  270. struct drm_display_mode *mode = &ctx->mode;
  271. struct fimd_driver_data *driver_data = ctx->driver_data;
  272. void *timing_base = ctx->regs + driver_data->timing_base;
  273. u32 val, clkdiv;
  274. if (ctx->suspended)
  275. return;
  276. /* nothing to do if we haven't set the mode yet */
  277. if (mode->htotal == 0 || mode->vtotal == 0)
  278. return;
  279. if (ctx->i80_if) {
  280. val = ctx->i80ifcon | I80IFEN_ENABLE;
  281. writel(val, timing_base + I80IFCONFAx(0));
  282. /* disable auto frame rate */
  283. writel(0, timing_base + I80IFCONFBx(0));
  284. /* set video type selection to I80 interface */
  285. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  286. driver_data->lcdblk_offset,
  287. 0x3 << driver_data->lcdblk_vt_shift,
  288. 0x1 << driver_data->lcdblk_vt_shift)) {
  289. DRM_ERROR("Failed to update sysreg for I80 i/f.\n");
  290. return;
  291. }
  292. } else {
  293. int vsync_len, vbpd, vfpd, hsync_len, hbpd, hfpd;
  294. u32 vidcon1;
  295. /* setup polarity values */
  296. vidcon1 = ctx->vidcon1;
  297. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  298. vidcon1 |= VIDCON1_INV_VSYNC;
  299. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  300. vidcon1 |= VIDCON1_INV_HSYNC;
  301. writel(vidcon1, ctx->regs + driver_data->timing_base + VIDCON1);
  302. /* setup vertical timing values. */
  303. vsync_len = mode->crtc_vsync_end - mode->crtc_vsync_start;
  304. vbpd = mode->crtc_vtotal - mode->crtc_vsync_end;
  305. vfpd = mode->crtc_vsync_start - mode->crtc_vdisplay;
  306. val = VIDTCON0_VBPD(vbpd - 1) |
  307. VIDTCON0_VFPD(vfpd - 1) |
  308. VIDTCON0_VSPW(vsync_len - 1);
  309. writel(val, ctx->regs + driver_data->timing_base + VIDTCON0);
  310. /* setup horizontal timing values. */
  311. hsync_len = mode->crtc_hsync_end - mode->crtc_hsync_start;
  312. hbpd = mode->crtc_htotal - mode->crtc_hsync_end;
  313. hfpd = mode->crtc_hsync_start - mode->crtc_hdisplay;
  314. val = VIDTCON1_HBPD(hbpd - 1) |
  315. VIDTCON1_HFPD(hfpd - 1) |
  316. VIDTCON1_HSPW(hsync_len - 1);
  317. writel(val, ctx->regs + driver_data->timing_base + VIDTCON1);
  318. }
  319. if (driver_data->has_vidoutcon)
  320. writel(ctx->vidout_con, timing_base + VIDOUT_CON);
  321. /* set bypass selection */
  322. if (ctx->sysreg && regmap_update_bits(ctx->sysreg,
  323. driver_data->lcdblk_offset,
  324. 0x1 << driver_data->lcdblk_bypass_shift,
  325. 0x1 << driver_data->lcdblk_bypass_shift)) {
  326. DRM_ERROR("Failed to update sysreg for bypass setting.\n");
  327. return;
  328. }
  329. /* setup horizontal and vertical display size. */
  330. val = VIDTCON2_LINEVAL(mode->vdisplay - 1) |
  331. VIDTCON2_HOZVAL(mode->hdisplay - 1) |
  332. VIDTCON2_LINEVAL_E(mode->vdisplay - 1) |
  333. VIDTCON2_HOZVAL_E(mode->hdisplay - 1);
  334. writel(val, ctx->regs + driver_data->timing_base + VIDTCON2);
  335. /*
  336. * fields of register with prefix '_F' would be updated
  337. * at vsync(same as dma start)
  338. */
  339. val = ctx->vidcon0;
  340. val |= VIDCON0_ENVID | VIDCON0_ENVID_F;
  341. if (ctx->driver_data->has_clksel)
  342. val |= VIDCON0_CLKSEL_LCD;
  343. clkdiv = fimd_calc_clkdiv(ctx, mode);
  344. if (clkdiv > 1)
  345. val |= VIDCON0_CLKVAL_F(clkdiv - 1) | VIDCON0_CLKDIR;
  346. writel(val, ctx->regs + VIDCON0);
  347. }
  348. static int fimd_enable_vblank(struct exynos_drm_manager *mgr)
  349. {
  350. struct fimd_context *ctx = mgr->ctx;
  351. u32 val;
  352. if (ctx->suspended)
  353. return -EPERM;
  354. if (!test_and_set_bit(0, &ctx->irq_flags)) {
  355. val = readl(ctx->regs + VIDINTCON0);
  356. val |= VIDINTCON0_INT_ENABLE;
  357. val |= VIDINTCON0_INT_FRAME;
  358. val &= ~VIDINTCON0_FRAMESEL0_MASK;
  359. val |= VIDINTCON0_FRAMESEL0_VSYNC;
  360. val &= ~VIDINTCON0_FRAMESEL1_MASK;
  361. val |= VIDINTCON0_FRAMESEL1_NONE;
  362. writel(val, ctx->regs + VIDINTCON0);
  363. }
  364. return 0;
  365. }
  366. static void fimd_disable_vblank(struct exynos_drm_manager *mgr)
  367. {
  368. struct fimd_context *ctx = mgr->ctx;
  369. u32 val;
  370. if (ctx->suspended)
  371. return;
  372. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  373. val = readl(ctx->regs + VIDINTCON0);
  374. val &= ~VIDINTCON0_INT_FRAME;
  375. val &= ~VIDINTCON0_INT_ENABLE;
  376. writel(val, ctx->regs + VIDINTCON0);
  377. }
  378. }
  379. static void fimd_win_mode_set(struct exynos_drm_manager *mgr,
  380. struct exynos_drm_overlay *overlay)
  381. {
  382. struct fimd_context *ctx = mgr->ctx;
  383. struct fimd_win_data *win_data;
  384. int win;
  385. unsigned long offset;
  386. if (!overlay) {
  387. DRM_ERROR("overlay is NULL\n");
  388. return;
  389. }
  390. win = overlay->zpos;
  391. if (win == DEFAULT_ZPOS)
  392. win = ctx->default_win;
  393. if (win < 0 || win >= WINDOWS_NR)
  394. return;
  395. offset = overlay->fb_x * (overlay->bpp >> 3);
  396. offset += overlay->fb_y * overlay->pitch;
  397. DRM_DEBUG_KMS("offset = 0x%lx, pitch = %x\n", offset, overlay->pitch);
  398. win_data = &ctx->win_data[win];
  399. win_data->offset_x = overlay->crtc_x;
  400. win_data->offset_y = overlay->crtc_y;
  401. win_data->ovl_width = overlay->crtc_width;
  402. win_data->ovl_height = overlay->crtc_height;
  403. win_data->fb_width = overlay->fb_width;
  404. win_data->fb_height = overlay->fb_height;
  405. win_data->dma_addr = overlay->dma_addr[0] + offset;
  406. win_data->bpp = overlay->bpp;
  407. win_data->pixel_format = overlay->pixel_format;
  408. win_data->buf_offsize = (overlay->fb_width - overlay->crtc_width) *
  409. (overlay->bpp >> 3);
  410. win_data->line_size = overlay->crtc_width * (overlay->bpp >> 3);
  411. DRM_DEBUG_KMS("offset_x = %d, offset_y = %d\n",
  412. win_data->offset_x, win_data->offset_y);
  413. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  414. win_data->ovl_width, win_data->ovl_height);
  415. DRM_DEBUG_KMS("paddr = 0x%lx\n", (unsigned long)win_data->dma_addr);
  416. DRM_DEBUG_KMS("fb_width = %d, crtc_width = %d\n",
  417. overlay->fb_width, overlay->crtc_width);
  418. }
  419. static void fimd_win_set_pixfmt(struct fimd_context *ctx, unsigned int win)
  420. {
  421. struct fimd_win_data *win_data = &ctx->win_data[win];
  422. unsigned long val;
  423. val = WINCONx_ENWIN;
  424. /*
  425. * In case of s3c64xx, window 0 doesn't support alpha channel.
  426. * So the request format is ARGB8888 then change it to XRGB8888.
  427. */
  428. if (ctx->driver_data->has_limited_fmt && !win) {
  429. if (win_data->pixel_format == DRM_FORMAT_ARGB8888)
  430. win_data->pixel_format = DRM_FORMAT_XRGB8888;
  431. }
  432. switch (win_data->pixel_format) {
  433. case DRM_FORMAT_C8:
  434. val |= WINCON0_BPPMODE_8BPP_PALETTE;
  435. val |= WINCONx_BURSTLEN_8WORD;
  436. val |= WINCONx_BYTSWP;
  437. break;
  438. case DRM_FORMAT_XRGB1555:
  439. val |= WINCON0_BPPMODE_16BPP_1555;
  440. val |= WINCONx_HAWSWP;
  441. val |= WINCONx_BURSTLEN_16WORD;
  442. break;
  443. case DRM_FORMAT_RGB565:
  444. val |= WINCON0_BPPMODE_16BPP_565;
  445. val |= WINCONx_HAWSWP;
  446. val |= WINCONx_BURSTLEN_16WORD;
  447. break;
  448. case DRM_FORMAT_XRGB8888:
  449. val |= WINCON0_BPPMODE_24BPP_888;
  450. val |= WINCONx_WSWP;
  451. val |= WINCONx_BURSTLEN_16WORD;
  452. break;
  453. case DRM_FORMAT_ARGB8888:
  454. val |= WINCON1_BPPMODE_25BPP_A1888
  455. | WINCON1_BLD_PIX | WINCON1_ALPHA_SEL;
  456. val |= WINCONx_WSWP;
  457. val |= WINCONx_BURSTLEN_16WORD;
  458. break;
  459. default:
  460. DRM_DEBUG_KMS("invalid pixel size so using unpacked 24bpp.\n");
  461. val |= WINCON0_BPPMODE_24BPP_888;
  462. val |= WINCONx_WSWP;
  463. val |= WINCONx_BURSTLEN_16WORD;
  464. break;
  465. }
  466. DRM_DEBUG_KMS("bpp = %d\n", win_data->bpp);
  467. /*
  468. * In case of exynos, setting dma-burst to 16Word causes permanent
  469. * tearing for very small buffers, e.g. cursor buffer. Burst Mode
  470. * switching which is based on overlay size is not recommended as
  471. * overlay size varies alot towards the end of the screen and rapid
  472. * movement causes unstable DMA which results into iommu crash/tear.
  473. */
  474. if (win_data->fb_width < MIN_FB_WIDTH_FOR_16WORD_BURST) {
  475. val &= ~WINCONx_BURSTLEN_MASK;
  476. val |= WINCONx_BURSTLEN_4WORD;
  477. }
  478. writel(val, ctx->regs + WINCON(win));
  479. }
  480. static void fimd_win_set_colkey(struct fimd_context *ctx, unsigned int win)
  481. {
  482. unsigned int keycon0 = 0, keycon1 = 0;
  483. keycon0 = ~(WxKEYCON0_KEYBL_EN | WxKEYCON0_KEYEN_F |
  484. WxKEYCON0_DIRCON) | WxKEYCON0_COMPKEY(0);
  485. keycon1 = WxKEYCON1_COLVAL(0xffffffff);
  486. writel(keycon0, ctx->regs + WKEYCON0_BASE(win));
  487. writel(keycon1, ctx->regs + WKEYCON1_BASE(win));
  488. }
  489. /**
  490. * shadow_protect_win() - disable updating values from shadow registers at vsync
  491. *
  492. * @win: window to protect registers for
  493. * @protect: 1 to protect (disable updates)
  494. */
  495. static void fimd_shadow_protect_win(struct fimd_context *ctx,
  496. int win, bool protect)
  497. {
  498. u32 reg, bits, val;
  499. if (ctx->driver_data->has_shadowcon) {
  500. reg = SHADOWCON;
  501. bits = SHADOWCON_WINx_PROTECT(win);
  502. } else {
  503. reg = PRTCON;
  504. bits = PRTCON_PROTECT;
  505. }
  506. val = readl(ctx->regs + reg);
  507. if (protect)
  508. val |= bits;
  509. else
  510. val &= ~bits;
  511. writel(val, ctx->regs + reg);
  512. }
  513. static void fimd_win_commit(struct exynos_drm_manager *mgr, int zpos)
  514. {
  515. struct fimd_context *ctx = mgr->ctx;
  516. struct fimd_win_data *win_data;
  517. int win = zpos;
  518. unsigned long val, alpha, size;
  519. unsigned int last_x;
  520. unsigned int last_y;
  521. if (ctx->suspended)
  522. return;
  523. if (win == DEFAULT_ZPOS)
  524. win = ctx->default_win;
  525. if (win < 0 || win >= WINDOWS_NR)
  526. return;
  527. win_data = &ctx->win_data[win];
  528. /* If suspended, enable this on resume */
  529. if (ctx->suspended) {
  530. win_data->resume = true;
  531. return;
  532. }
  533. /*
  534. * SHADOWCON/PRTCON register is used for enabling timing.
  535. *
  536. * for example, once only width value of a register is set,
  537. * if the dma is started then fimd hardware could malfunction so
  538. * with protect window setting, the register fields with prefix '_F'
  539. * wouldn't be updated at vsync also but updated once unprotect window
  540. * is set.
  541. */
  542. /* protect windows */
  543. fimd_shadow_protect_win(ctx, win, true);
  544. /* buffer start address */
  545. val = (unsigned long)win_data->dma_addr;
  546. writel(val, ctx->regs + VIDWx_BUF_START(win, 0));
  547. /* buffer end address */
  548. size = win_data->fb_width * win_data->ovl_height * (win_data->bpp >> 3);
  549. val = (unsigned long)(win_data->dma_addr + size);
  550. writel(val, ctx->regs + VIDWx_BUF_END(win, 0));
  551. DRM_DEBUG_KMS("start addr = 0x%lx, end addr = 0x%lx, size = 0x%lx\n",
  552. (unsigned long)win_data->dma_addr, val, size);
  553. DRM_DEBUG_KMS("ovl_width = %d, ovl_height = %d\n",
  554. win_data->ovl_width, win_data->ovl_height);
  555. /* buffer size */
  556. val = VIDW_BUF_SIZE_OFFSET(win_data->buf_offsize) |
  557. VIDW_BUF_SIZE_PAGEWIDTH(win_data->line_size) |
  558. VIDW_BUF_SIZE_OFFSET_E(win_data->buf_offsize) |
  559. VIDW_BUF_SIZE_PAGEWIDTH_E(win_data->line_size);
  560. writel(val, ctx->regs + VIDWx_BUF_SIZE(win, 0));
  561. /* OSD position */
  562. val = VIDOSDxA_TOPLEFT_X(win_data->offset_x) |
  563. VIDOSDxA_TOPLEFT_Y(win_data->offset_y) |
  564. VIDOSDxA_TOPLEFT_X_E(win_data->offset_x) |
  565. VIDOSDxA_TOPLEFT_Y_E(win_data->offset_y);
  566. writel(val, ctx->regs + VIDOSD_A(win));
  567. last_x = win_data->offset_x + win_data->ovl_width;
  568. if (last_x)
  569. last_x--;
  570. last_y = win_data->offset_y + win_data->ovl_height;
  571. if (last_y)
  572. last_y--;
  573. val = VIDOSDxB_BOTRIGHT_X(last_x) | VIDOSDxB_BOTRIGHT_Y(last_y) |
  574. VIDOSDxB_BOTRIGHT_X_E(last_x) | VIDOSDxB_BOTRIGHT_Y_E(last_y);
  575. writel(val, ctx->regs + VIDOSD_B(win));
  576. DRM_DEBUG_KMS("osd pos: tx = %d, ty = %d, bx = %d, by = %d\n",
  577. win_data->offset_x, win_data->offset_y, last_x, last_y);
  578. /* hardware window 0 doesn't support alpha channel. */
  579. if (win != 0) {
  580. /* OSD alpha */
  581. alpha = VIDISD14C_ALPHA1_R(0xf) |
  582. VIDISD14C_ALPHA1_G(0xf) |
  583. VIDISD14C_ALPHA1_B(0xf);
  584. writel(alpha, ctx->regs + VIDOSD_C(win));
  585. }
  586. /* OSD size */
  587. if (win != 3 && win != 4) {
  588. u32 offset = VIDOSD_D(win);
  589. if (win == 0)
  590. offset = VIDOSD_C(win);
  591. val = win_data->ovl_width * win_data->ovl_height;
  592. writel(val, ctx->regs + offset);
  593. DRM_DEBUG_KMS("osd size = 0x%x\n", (unsigned int)val);
  594. }
  595. fimd_win_set_pixfmt(ctx, win);
  596. /* hardware window 0 doesn't support color key. */
  597. if (win != 0)
  598. fimd_win_set_colkey(ctx, win);
  599. /* wincon */
  600. val = readl(ctx->regs + WINCON(win));
  601. val |= WINCONx_ENWIN;
  602. writel(val, ctx->regs + WINCON(win));
  603. /* Enable DMA channel and unprotect windows */
  604. fimd_shadow_protect_win(ctx, win, false);
  605. if (ctx->driver_data->has_shadowcon) {
  606. val = readl(ctx->regs + SHADOWCON);
  607. val |= SHADOWCON_CHx_ENABLE(win);
  608. writel(val, ctx->regs + SHADOWCON);
  609. }
  610. win_data->enabled = true;
  611. if (ctx->i80_if)
  612. atomic_set(&ctx->win_updated, 1);
  613. }
  614. static void fimd_win_disable(struct exynos_drm_manager *mgr, int zpos)
  615. {
  616. struct fimd_context *ctx = mgr->ctx;
  617. struct fimd_win_data *win_data;
  618. int win = zpos;
  619. u32 val;
  620. if (win == DEFAULT_ZPOS)
  621. win = ctx->default_win;
  622. if (win < 0 || win >= WINDOWS_NR)
  623. return;
  624. win_data = &ctx->win_data[win];
  625. if (ctx->suspended) {
  626. /* do not resume this window*/
  627. win_data->resume = false;
  628. return;
  629. }
  630. /* protect windows */
  631. fimd_shadow_protect_win(ctx, win, true);
  632. /* wincon */
  633. val = readl(ctx->regs + WINCON(win));
  634. val &= ~WINCONx_ENWIN;
  635. writel(val, ctx->regs + WINCON(win));
  636. /* unprotect windows */
  637. if (ctx->driver_data->has_shadowcon) {
  638. val = readl(ctx->regs + SHADOWCON);
  639. val &= ~SHADOWCON_CHx_ENABLE(win);
  640. writel(val, ctx->regs + SHADOWCON);
  641. }
  642. fimd_shadow_protect_win(ctx, win, false);
  643. win_data->enabled = false;
  644. }
  645. static void fimd_window_suspend(struct exynos_drm_manager *mgr)
  646. {
  647. struct fimd_context *ctx = mgr->ctx;
  648. struct fimd_win_data *win_data;
  649. int i;
  650. for (i = 0; i < WINDOWS_NR; i++) {
  651. win_data = &ctx->win_data[i];
  652. win_data->resume = win_data->enabled;
  653. if (win_data->enabled)
  654. fimd_win_disable(mgr, i);
  655. }
  656. fimd_wait_for_vblank(mgr);
  657. }
  658. static void fimd_window_resume(struct exynos_drm_manager *mgr)
  659. {
  660. struct fimd_context *ctx = mgr->ctx;
  661. struct fimd_win_data *win_data;
  662. int i;
  663. for (i = 0; i < WINDOWS_NR; i++) {
  664. win_data = &ctx->win_data[i];
  665. win_data->enabled = win_data->resume;
  666. win_data->resume = false;
  667. }
  668. }
  669. static void fimd_apply(struct exynos_drm_manager *mgr)
  670. {
  671. struct fimd_context *ctx = mgr->ctx;
  672. struct fimd_win_data *win_data;
  673. int i;
  674. for (i = 0; i < WINDOWS_NR; i++) {
  675. win_data = &ctx->win_data[i];
  676. if (win_data->enabled)
  677. fimd_win_commit(mgr, i);
  678. else
  679. fimd_win_disable(mgr, i);
  680. }
  681. fimd_commit(mgr);
  682. }
  683. static int fimd_poweron(struct exynos_drm_manager *mgr)
  684. {
  685. struct fimd_context *ctx = mgr->ctx;
  686. int ret;
  687. if (!ctx->suspended)
  688. return 0;
  689. ctx->suspended = false;
  690. pm_runtime_get_sync(ctx->dev);
  691. ret = clk_prepare_enable(ctx->bus_clk);
  692. if (ret < 0) {
  693. DRM_ERROR("Failed to prepare_enable the bus clk [%d]\n", ret);
  694. goto bus_clk_err;
  695. }
  696. ret = clk_prepare_enable(ctx->lcd_clk);
  697. if (ret < 0) {
  698. DRM_ERROR("Failed to prepare_enable the lcd clk [%d]\n", ret);
  699. goto lcd_clk_err;
  700. }
  701. /* if vblank was enabled status, enable it again. */
  702. if (test_and_clear_bit(0, &ctx->irq_flags)) {
  703. ret = fimd_enable_vblank(mgr);
  704. if (ret) {
  705. DRM_ERROR("Failed to re-enable vblank [%d]\n", ret);
  706. goto enable_vblank_err;
  707. }
  708. }
  709. fimd_window_resume(mgr);
  710. fimd_apply(mgr);
  711. return 0;
  712. enable_vblank_err:
  713. clk_disable_unprepare(ctx->lcd_clk);
  714. lcd_clk_err:
  715. clk_disable_unprepare(ctx->bus_clk);
  716. bus_clk_err:
  717. ctx->suspended = true;
  718. return ret;
  719. }
  720. static int fimd_poweroff(struct exynos_drm_manager *mgr)
  721. {
  722. struct fimd_context *ctx = mgr->ctx;
  723. if (ctx->suspended)
  724. return 0;
  725. /*
  726. * We need to make sure that all windows are disabled before we
  727. * suspend that connector. Otherwise we might try to scan from
  728. * a destroyed buffer later.
  729. */
  730. fimd_window_suspend(mgr);
  731. clk_disable_unprepare(ctx->lcd_clk);
  732. clk_disable_unprepare(ctx->bus_clk);
  733. pm_runtime_put_sync(ctx->dev);
  734. ctx->suspended = true;
  735. return 0;
  736. }
  737. static void fimd_dpms(struct exynos_drm_manager *mgr, int mode)
  738. {
  739. DRM_DEBUG_KMS("%s, %d\n", __FILE__, mode);
  740. switch (mode) {
  741. case DRM_MODE_DPMS_ON:
  742. fimd_poweron(mgr);
  743. break;
  744. case DRM_MODE_DPMS_STANDBY:
  745. case DRM_MODE_DPMS_SUSPEND:
  746. case DRM_MODE_DPMS_OFF:
  747. fimd_poweroff(mgr);
  748. break;
  749. default:
  750. DRM_DEBUG_KMS("unspecified mode %d\n", mode);
  751. break;
  752. }
  753. }
  754. static void fimd_trigger(struct device *dev)
  755. {
  756. struct exynos_drm_manager *mgr = get_fimd_manager(dev);
  757. struct fimd_context *ctx = mgr->ctx;
  758. struct fimd_driver_data *driver_data = ctx->driver_data;
  759. void *timing_base = ctx->regs + driver_data->timing_base;
  760. u32 reg;
  761. atomic_set(&ctx->triggering, 1);
  762. reg = readl(ctx->regs + VIDINTCON0);
  763. reg |= (VIDINTCON0_INT_ENABLE | VIDINTCON0_INT_I80IFDONE |
  764. VIDINTCON0_INT_SYSMAINCON);
  765. writel(reg, ctx->regs + VIDINTCON0);
  766. reg = readl(timing_base + TRIGCON);
  767. reg |= (TRGMODE_I80_RGB_ENABLE_I80 | SWTRGCMD_I80_RGB_ENABLE);
  768. writel(reg, timing_base + TRIGCON);
  769. }
  770. static void fimd_te_handler(struct exynos_drm_manager *mgr)
  771. {
  772. struct fimd_context *ctx = mgr->ctx;
  773. /* Checks the crtc is detached already from encoder */
  774. if (ctx->pipe < 0 || !ctx->drm_dev)
  775. return;
  776. /*
  777. * Skips to trigger if in triggering state, because multiple triggering
  778. * requests can cause panel reset.
  779. */
  780. if (atomic_read(&ctx->triggering))
  781. return;
  782. /*
  783. * If there is a page flip request, triggers and handles the page flip
  784. * event so that current fb can be updated into panel GRAM.
  785. */
  786. if (atomic_add_unless(&ctx->win_updated, -1, 0))
  787. fimd_trigger(ctx->dev);
  788. /* Wakes up vsync event queue */
  789. if (atomic_read(&ctx->wait_vsync_event)) {
  790. atomic_set(&ctx->wait_vsync_event, 0);
  791. wake_up(&ctx->wait_vsync_queue);
  792. if (!atomic_read(&ctx->triggering))
  793. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  794. }
  795. }
  796. static struct exynos_drm_manager_ops fimd_manager_ops = {
  797. .dpms = fimd_dpms,
  798. .mode_fixup = fimd_mode_fixup,
  799. .mode_set = fimd_mode_set,
  800. .commit = fimd_commit,
  801. .enable_vblank = fimd_enable_vblank,
  802. .disable_vblank = fimd_disable_vblank,
  803. .wait_for_vblank = fimd_wait_for_vblank,
  804. .win_mode_set = fimd_win_mode_set,
  805. .win_commit = fimd_win_commit,
  806. .win_disable = fimd_win_disable,
  807. .te_handler = fimd_te_handler,
  808. };
  809. static struct exynos_drm_manager fimd_manager = {
  810. .type = EXYNOS_DISPLAY_TYPE_LCD,
  811. .ops = &fimd_manager_ops,
  812. };
  813. static irqreturn_t fimd_irq_handler(int irq, void *dev_id)
  814. {
  815. struct fimd_context *ctx = (struct fimd_context *)dev_id;
  816. u32 val, clear_bit;
  817. val = readl(ctx->regs + VIDINTCON1);
  818. clear_bit = ctx->i80_if ? VIDINTCON1_INT_I80 : VIDINTCON1_INT_FRAME;
  819. if (val & clear_bit)
  820. writel(clear_bit, ctx->regs + VIDINTCON1);
  821. /* check the crtc is detached already from encoder */
  822. if (ctx->pipe < 0 || !ctx->drm_dev)
  823. goto out;
  824. if (ctx->i80_if) {
  825. /* unset I80 frame done interrupt */
  826. val = readl(ctx->regs + VIDINTCON0);
  827. val &= ~(VIDINTCON0_INT_I80IFDONE | VIDINTCON0_INT_SYSMAINCON);
  828. writel(val, ctx->regs + VIDINTCON0);
  829. /* exit triggering mode */
  830. atomic_set(&ctx->triggering, 0);
  831. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  832. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  833. } else {
  834. drm_handle_vblank(ctx->drm_dev, ctx->pipe);
  835. exynos_drm_crtc_finish_pageflip(ctx->drm_dev, ctx->pipe);
  836. /* set wait vsync event to zero and wake up queue. */
  837. if (atomic_read(&ctx->wait_vsync_event)) {
  838. atomic_set(&ctx->wait_vsync_event, 0);
  839. wake_up(&ctx->wait_vsync_queue);
  840. }
  841. }
  842. out:
  843. return IRQ_HANDLED;
  844. }
  845. static int fimd_bind(struct device *dev, struct device *master, void *data)
  846. {
  847. struct fimd_context *ctx = fimd_manager.ctx;
  848. struct drm_device *drm_dev = data;
  849. fimd_mgr_initialize(&fimd_manager, drm_dev);
  850. exynos_drm_crtc_create(&fimd_manager);
  851. if (ctx->display)
  852. exynos_drm_create_enc_conn(drm_dev, ctx->display);
  853. return 0;
  854. }
  855. static void fimd_unbind(struct device *dev, struct device *master,
  856. void *data)
  857. {
  858. struct exynos_drm_manager *mgr = dev_get_drvdata(dev);
  859. struct fimd_context *ctx = fimd_manager.ctx;
  860. struct drm_crtc *crtc = mgr->crtc;
  861. fimd_dpms(mgr, DRM_MODE_DPMS_OFF);
  862. if (ctx->display)
  863. exynos_dpi_remove(dev);
  864. fimd_mgr_remove(mgr);
  865. crtc->funcs->destroy(crtc);
  866. }
  867. static const struct component_ops fimd_component_ops = {
  868. .bind = fimd_bind,
  869. .unbind = fimd_unbind,
  870. };
  871. static int fimd_probe(struct platform_device *pdev)
  872. {
  873. struct device *dev = &pdev->dev;
  874. struct fimd_context *ctx;
  875. struct device_node *i80_if_timings;
  876. struct resource *res;
  877. int ret = -EINVAL;
  878. ret = exynos_drm_component_add(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC,
  879. fimd_manager.type);
  880. if (ret)
  881. return ret;
  882. if (!dev->of_node) {
  883. ret = -ENODEV;
  884. goto err_del_component;
  885. }
  886. ctx = devm_kzalloc(dev, sizeof(*ctx), GFP_KERNEL);
  887. if (!ctx) {
  888. ret = -ENOMEM;
  889. goto err_del_component;
  890. }
  891. ctx->dev = dev;
  892. ctx->suspended = true;
  893. ctx->driver_data = drm_fimd_get_driver_data(pdev);
  894. if (of_property_read_bool(dev->of_node, "samsung,invert-vden"))
  895. ctx->vidcon1 |= VIDCON1_INV_VDEN;
  896. if (of_property_read_bool(dev->of_node, "samsung,invert-vclk"))
  897. ctx->vidcon1 |= VIDCON1_INV_VCLK;
  898. i80_if_timings = of_get_child_by_name(dev->of_node, "i80-if-timings");
  899. if (i80_if_timings) {
  900. u32 val;
  901. ctx->i80_if = true;
  902. if (ctx->driver_data->has_vidoutcon)
  903. ctx->vidout_con |= VIDOUT_CON_F_I80_LDI0;
  904. else
  905. ctx->vidcon0 |= VIDCON0_VIDOUT_I80_LDI0;
  906. /*
  907. * The user manual describes that this "DSI_EN" bit is required
  908. * to enable I80 24-bit data interface.
  909. */
  910. ctx->vidcon0 |= VIDCON0_DSI_EN;
  911. if (of_property_read_u32(i80_if_timings, "cs-setup", &val))
  912. val = 0;
  913. ctx->i80ifcon = LCD_CS_SETUP(val);
  914. if (of_property_read_u32(i80_if_timings, "wr-setup", &val))
  915. val = 0;
  916. ctx->i80ifcon |= LCD_WR_SETUP(val);
  917. if (of_property_read_u32(i80_if_timings, "wr-active", &val))
  918. val = 1;
  919. ctx->i80ifcon |= LCD_WR_ACTIVE(val);
  920. if (of_property_read_u32(i80_if_timings, "wr-hold", &val))
  921. val = 0;
  922. ctx->i80ifcon |= LCD_WR_HOLD(val);
  923. }
  924. of_node_put(i80_if_timings);
  925. ctx->sysreg = syscon_regmap_lookup_by_phandle(dev->of_node,
  926. "samsung,sysreg");
  927. if (IS_ERR(ctx->sysreg)) {
  928. dev_warn(dev, "failed to get system register.\n");
  929. ctx->sysreg = NULL;
  930. }
  931. ctx->bus_clk = devm_clk_get(dev, "fimd");
  932. if (IS_ERR(ctx->bus_clk)) {
  933. dev_err(dev, "failed to get bus clock\n");
  934. ret = PTR_ERR(ctx->bus_clk);
  935. goto err_del_component;
  936. }
  937. ctx->lcd_clk = devm_clk_get(dev, "sclk_fimd");
  938. if (IS_ERR(ctx->lcd_clk)) {
  939. dev_err(dev, "failed to get lcd clock\n");
  940. ret = PTR_ERR(ctx->lcd_clk);
  941. goto err_del_component;
  942. }
  943. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  944. ctx->regs = devm_ioremap_resource(dev, res);
  945. if (IS_ERR(ctx->regs)) {
  946. ret = PTR_ERR(ctx->regs);
  947. goto err_del_component;
  948. }
  949. res = platform_get_resource_byname(pdev, IORESOURCE_IRQ,
  950. ctx->i80_if ? "lcd_sys" : "vsync");
  951. if (!res) {
  952. dev_err(dev, "irq request failed.\n");
  953. ret = -ENXIO;
  954. goto err_del_component;
  955. }
  956. ret = devm_request_irq(dev, res->start, fimd_irq_handler,
  957. 0, "drm_fimd", ctx);
  958. if (ret) {
  959. dev_err(dev, "irq request failed.\n");
  960. goto err_del_component;
  961. }
  962. init_waitqueue_head(&ctx->wait_vsync_queue);
  963. atomic_set(&ctx->wait_vsync_event, 0);
  964. platform_set_drvdata(pdev, &fimd_manager);
  965. fimd_manager.ctx = ctx;
  966. ctx->display = exynos_dpi_probe(dev);
  967. if (IS_ERR(ctx->display))
  968. return PTR_ERR(ctx->display);
  969. pm_runtime_enable(&pdev->dev);
  970. ret = component_add(&pdev->dev, &fimd_component_ops);
  971. if (ret)
  972. goto err_disable_pm_runtime;
  973. return ret;
  974. err_disable_pm_runtime:
  975. pm_runtime_disable(&pdev->dev);
  976. err_del_component:
  977. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
  978. return ret;
  979. }
  980. static int fimd_remove(struct platform_device *pdev)
  981. {
  982. pm_runtime_disable(&pdev->dev);
  983. component_del(&pdev->dev, &fimd_component_ops);
  984. exynos_drm_component_del(&pdev->dev, EXYNOS_DEVICE_TYPE_CRTC);
  985. return 0;
  986. }
  987. struct platform_driver fimd_driver = {
  988. .probe = fimd_probe,
  989. .remove = fimd_remove,
  990. .driver = {
  991. .name = "exynos4-fb",
  992. .owner = THIS_MODULE,
  993. .of_match_table = fimd_driver_dt_match,
  994. },
  995. };