fsl-edma.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987
  1. /*
  2. * drivers/dma/fsl-edma.c
  3. *
  4. * Copyright 2013-2014 Freescale Semiconductor, Inc.
  5. *
  6. * Driver for the Freescale eDMA engine with flexible channel multiplexing
  7. * capability for DMA request sources. The eDMA block can be found on some
  8. * Vybrid and Layerscape SoCs.
  9. *
  10. * This program is free software; you can redistribute it and/or modify it
  11. * under the terms of the GNU General Public License as published by the
  12. * Free Software Foundation; either version 2 of the License, or (at your
  13. * option) any later version.
  14. */
  15. #include <linux/init.h>
  16. #include <linux/module.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/clk.h>
  19. #include <linux/dma-mapping.h>
  20. #include <linux/dmapool.h>
  21. #include <linux/slab.h>
  22. #include <linux/spinlock.h>
  23. #include <linux/of.h>
  24. #include <linux/of_device.h>
  25. #include <linux/of_address.h>
  26. #include <linux/of_irq.h>
  27. #include <linux/of_dma.h>
  28. #include "virt-dma.h"
  29. #define EDMA_CR 0x00
  30. #define EDMA_ES 0x04
  31. #define EDMA_ERQ 0x0C
  32. #define EDMA_EEI 0x14
  33. #define EDMA_SERQ 0x1B
  34. #define EDMA_CERQ 0x1A
  35. #define EDMA_SEEI 0x19
  36. #define EDMA_CEEI 0x18
  37. #define EDMA_CINT 0x1F
  38. #define EDMA_CERR 0x1E
  39. #define EDMA_SSRT 0x1D
  40. #define EDMA_CDNE 0x1C
  41. #define EDMA_INTR 0x24
  42. #define EDMA_ERR 0x2C
  43. #define EDMA_TCD_SADDR(x) (0x1000 + 32 * (x))
  44. #define EDMA_TCD_SOFF(x) (0x1004 + 32 * (x))
  45. #define EDMA_TCD_ATTR(x) (0x1006 + 32 * (x))
  46. #define EDMA_TCD_NBYTES(x) (0x1008 + 32 * (x))
  47. #define EDMA_TCD_SLAST(x) (0x100C + 32 * (x))
  48. #define EDMA_TCD_DADDR(x) (0x1010 + 32 * (x))
  49. #define EDMA_TCD_DOFF(x) (0x1014 + 32 * (x))
  50. #define EDMA_TCD_CITER_ELINK(x) (0x1016 + 32 * (x))
  51. #define EDMA_TCD_CITER(x) (0x1016 + 32 * (x))
  52. #define EDMA_TCD_DLAST_SGA(x) (0x1018 + 32 * (x))
  53. #define EDMA_TCD_CSR(x) (0x101C + 32 * (x))
  54. #define EDMA_TCD_BITER_ELINK(x) (0x101E + 32 * (x))
  55. #define EDMA_TCD_BITER(x) (0x101E + 32 * (x))
  56. #define EDMA_CR_EDBG BIT(1)
  57. #define EDMA_CR_ERCA BIT(2)
  58. #define EDMA_CR_ERGA BIT(3)
  59. #define EDMA_CR_HOE BIT(4)
  60. #define EDMA_CR_HALT BIT(5)
  61. #define EDMA_CR_CLM BIT(6)
  62. #define EDMA_CR_EMLM BIT(7)
  63. #define EDMA_CR_ECX BIT(16)
  64. #define EDMA_CR_CX BIT(17)
  65. #define EDMA_SEEI_SEEI(x) ((x) & 0x1F)
  66. #define EDMA_CEEI_CEEI(x) ((x) & 0x1F)
  67. #define EDMA_CINT_CINT(x) ((x) & 0x1F)
  68. #define EDMA_CERR_CERR(x) ((x) & 0x1F)
  69. #define EDMA_TCD_ATTR_DSIZE(x) (((x) & 0x0007))
  70. #define EDMA_TCD_ATTR_DMOD(x) (((x) & 0x001F) << 3)
  71. #define EDMA_TCD_ATTR_SSIZE(x) (((x) & 0x0007) << 8)
  72. #define EDMA_TCD_ATTR_SMOD(x) (((x) & 0x001F) << 11)
  73. #define EDMA_TCD_ATTR_SSIZE_8BIT (0x0000)
  74. #define EDMA_TCD_ATTR_SSIZE_16BIT (0x0100)
  75. #define EDMA_TCD_ATTR_SSIZE_32BIT (0x0200)
  76. #define EDMA_TCD_ATTR_SSIZE_64BIT (0x0300)
  77. #define EDMA_TCD_ATTR_SSIZE_32BYTE (0x0500)
  78. #define EDMA_TCD_ATTR_DSIZE_8BIT (0x0000)
  79. #define EDMA_TCD_ATTR_DSIZE_16BIT (0x0001)
  80. #define EDMA_TCD_ATTR_DSIZE_32BIT (0x0002)
  81. #define EDMA_TCD_ATTR_DSIZE_64BIT (0x0003)
  82. #define EDMA_TCD_ATTR_DSIZE_32BYTE (0x0005)
  83. #define EDMA_TCD_SOFF_SOFF(x) (x)
  84. #define EDMA_TCD_NBYTES_NBYTES(x) (x)
  85. #define EDMA_TCD_SLAST_SLAST(x) (x)
  86. #define EDMA_TCD_DADDR_DADDR(x) (x)
  87. #define EDMA_TCD_CITER_CITER(x) ((x) & 0x7FFF)
  88. #define EDMA_TCD_DOFF_DOFF(x) (x)
  89. #define EDMA_TCD_DLAST_SGA_DLAST_SGA(x) (x)
  90. #define EDMA_TCD_BITER_BITER(x) ((x) & 0x7FFF)
  91. #define EDMA_TCD_CSR_START BIT(0)
  92. #define EDMA_TCD_CSR_INT_MAJOR BIT(1)
  93. #define EDMA_TCD_CSR_INT_HALF BIT(2)
  94. #define EDMA_TCD_CSR_D_REQ BIT(3)
  95. #define EDMA_TCD_CSR_E_SG BIT(4)
  96. #define EDMA_TCD_CSR_E_LINK BIT(5)
  97. #define EDMA_TCD_CSR_ACTIVE BIT(6)
  98. #define EDMA_TCD_CSR_DONE BIT(7)
  99. #define EDMAMUX_CHCFG_DIS 0x0
  100. #define EDMAMUX_CHCFG_ENBL 0x80
  101. #define EDMAMUX_CHCFG_SOURCE(n) ((n) & 0x3F)
  102. #define DMAMUX_NR 2
  103. #define FSL_EDMA_BUSWIDTHS BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
  104. BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
  105. BIT(DMA_SLAVE_BUSWIDTH_4_BYTES) | \
  106. BIT(DMA_SLAVE_BUSWIDTH_8_BYTES)
  107. struct fsl_edma_hw_tcd {
  108. u32 saddr;
  109. u16 soff;
  110. u16 attr;
  111. u32 nbytes;
  112. u32 slast;
  113. u32 daddr;
  114. u16 doff;
  115. u16 citer;
  116. u32 dlast_sga;
  117. u16 csr;
  118. u16 biter;
  119. };
  120. struct fsl_edma_sw_tcd {
  121. dma_addr_t ptcd;
  122. struct fsl_edma_hw_tcd *vtcd;
  123. };
  124. struct fsl_edma_slave_config {
  125. enum dma_transfer_direction dir;
  126. enum dma_slave_buswidth addr_width;
  127. u32 dev_addr;
  128. u32 burst;
  129. u32 attr;
  130. };
  131. struct fsl_edma_chan {
  132. struct virt_dma_chan vchan;
  133. enum dma_status status;
  134. struct fsl_edma_engine *edma;
  135. struct fsl_edma_desc *edesc;
  136. struct fsl_edma_slave_config fsc;
  137. struct dma_pool *tcd_pool;
  138. };
  139. struct fsl_edma_desc {
  140. struct virt_dma_desc vdesc;
  141. struct fsl_edma_chan *echan;
  142. bool iscyclic;
  143. unsigned int n_tcds;
  144. struct fsl_edma_sw_tcd tcd[];
  145. };
  146. struct fsl_edma_engine {
  147. struct dma_device dma_dev;
  148. void __iomem *membase;
  149. void __iomem *muxbase[DMAMUX_NR];
  150. struct clk *muxclk[DMAMUX_NR];
  151. struct mutex fsl_edma_mutex;
  152. u32 n_chans;
  153. int txirq;
  154. int errirq;
  155. bool big_endian;
  156. struct fsl_edma_chan chans[];
  157. };
  158. /*
  159. * R/W functions for big- or little-endian registers
  160. * the eDMA controller's endian is independent of the CPU core's endian.
  161. */
  162. static u16 edma_readw(struct fsl_edma_engine *edma, void __iomem *addr)
  163. {
  164. if (edma->big_endian)
  165. return ioread16be(addr);
  166. else
  167. return ioread16(addr);
  168. }
  169. static u32 edma_readl(struct fsl_edma_engine *edma, void __iomem *addr)
  170. {
  171. if (edma->big_endian)
  172. return ioread32be(addr);
  173. else
  174. return ioread32(addr);
  175. }
  176. static void edma_writeb(struct fsl_edma_engine *edma, u8 val, void __iomem *addr)
  177. {
  178. iowrite8(val, addr);
  179. }
  180. static void edma_writew(struct fsl_edma_engine *edma, u16 val, void __iomem *addr)
  181. {
  182. if (edma->big_endian)
  183. iowrite16be(val, addr);
  184. else
  185. iowrite16(val, addr);
  186. }
  187. static void edma_writel(struct fsl_edma_engine *edma, u32 val, void __iomem *addr)
  188. {
  189. if (edma->big_endian)
  190. iowrite32be(val, addr);
  191. else
  192. iowrite32(val, addr);
  193. }
  194. static struct fsl_edma_chan *to_fsl_edma_chan(struct dma_chan *chan)
  195. {
  196. return container_of(chan, struct fsl_edma_chan, vchan.chan);
  197. }
  198. static struct fsl_edma_desc *to_fsl_edma_desc(struct virt_dma_desc *vd)
  199. {
  200. return container_of(vd, struct fsl_edma_desc, vdesc);
  201. }
  202. static void fsl_edma_enable_request(struct fsl_edma_chan *fsl_chan)
  203. {
  204. void __iomem *addr = fsl_chan->edma->membase;
  205. u32 ch = fsl_chan->vchan.chan.chan_id;
  206. edma_writeb(fsl_chan->edma, EDMA_SEEI_SEEI(ch), addr + EDMA_SEEI);
  207. edma_writeb(fsl_chan->edma, ch, addr + EDMA_SERQ);
  208. }
  209. static void fsl_edma_disable_request(struct fsl_edma_chan *fsl_chan)
  210. {
  211. void __iomem *addr = fsl_chan->edma->membase;
  212. u32 ch = fsl_chan->vchan.chan.chan_id;
  213. edma_writeb(fsl_chan->edma, ch, addr + EDMA_CERQ);
  214. edma_writeb(fsl_chan->edma, EDMA_CEEI_CEEI(ch), addr + EDMA_CEEI);
  215. }
  216. static void fsl_edma_chan_mux(struct fsl_edma_chan *fsl_chan,
  217. unsigned int slot, bool enable)
  218. {
  219. u32 ch = fsl_chan->vchan.chan.chan_id;
  220. void __iomem *muxaddr;
  221. unsigned chans_per_mux, ch_off;
  222. chans_per_mux = fsl_chan->edma->n_chans / DMAMUX_NR;
  223. ch_off = fsl_chan->vchan.chan.chan_id % chans_per_mux;
  224. muxaddr = fsl_chan->edma->muxbase[ch / chans_per_mux];
  225. if (enable)
  226. edma_writeb(fsl_chan->edma,
  227. EDMAMUX_CHCFG_ENBL | EDMAMUX_CHCFG_SOURCE(slot),
  228. muxaddr + ch_off);
  229. else
  230. edma_writeb(fsl_chan->edma, EDMAMUX_CHCFG_DIS, muxaddr + ch_off);
  231. }
  232. static unsigned int fsl_edma_get_tcd_attr(enum dma_slave_buswidth addr_width)
  233. {
  234. switch (addr_width) {
  235. case 1:
  236. return EDMA_TCD_ATTR_SSIZE_8BIT | EDMA_TCD_ATTR_DSIZE_8BIT;
  237. case 2:
  238. return EDMA_TCD_ATTR_SSIZE_16BIT | EDMA_TCD_ATTR_DSIZE_16BIT;
  239. case 4:
  240. return EDMA_TCD_ATTR_SSIZE_32BIT | EDMA_TCD_ATTR_DSIZE_32BIT;
  241. case 8:
  242. return EDMA_TCD_ATTR_SSIZE_64BIT | EDMA_TCD_ATTR_DSIZE_64BIT;
  243. default:
  244. return EDMA_TCD_ATTR_SSIZE_32BIT | EDMA_TCD_ATTR_DSIZE_32BIT;
  245. }
  246. }
  247. static void fsl_edma_free_desc(struct virt_dma_desc *vdesc)
  248. {
  249. struct fsl_edma_desc *fsl_desc;
  250. int i;
  251. fsl_desc = to_fsl_edma_desc(vdesc);
  252. for (i = 0; i < fsl_desc->n_tcds; i++)
  253. dma_pool_free(fsl_desc->echan->tcd_pool,
  254. fsl_desc->tcd[i].vtcd,
  255. fsl_desc->tcd[i].ptcd);
  256. kfree(fsl_desc);
  257. }
  258. static int fsl_edma_control(struct dma_chan *chan, enum dma_ctrl_cmd cmd,
  259. unsigned long arg)
  260. {
  261. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  262. struct dma_slave_config *cfg = (void *)arg;
  263. unsigned long flags;
  264. LIST_HEAD(head);
  265. switch (cmd) {
  266. case DMA_TERMINATE_ALL:
  267. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  268. fsl_edma_disable_request(fsl_chan);
  269. fsl_chan->edesc = NULL;
  270. vchan_get_all_descriptors(&fsl_chan->vchan, &head);
  271. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  272. vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
  273. return 0;
  274. case DMA_SLAVE_CONFIG:
  275. fsl_chan->fsc.dir = cfg->direction;
  276. if (cfg->direction == DMA_DEV_TO_MEM) {
  277. fsl_chan->fsc.dev_addr = cfg->src_addr;
  278. fsl_chan->fsc.addr_width = cfg->src_addr_width;
  279. fsl_chan->fsc.burst = cfg->src_maxburst;
  280. fsl_chan->fsc.attr = fsl_edma_get_tcd_attr(cfg->src_addr_width);
  281. } else if (cfg->direction == DMA_MEM_TO_DEV) {
  282. fsl_chan->fsc.dev_addr = cfg->dst_addr;
  283. fsl_chan->fsc.addr_width = cfg->dst_addr_width;
  284. fsl_chan->fsc.burst = cfg->dst_maxburst;
  285. fsl_chan->fsc.attr = fsl_edma_get_tcd_attr(cfg->dst_addr_width);
  286. } else {
  287. return -EINVAL;
  288. }
  289. return 0;
  290. case DMA_PAUSE:
  291. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  292. if (fsl_chan->edesc) {
  293. fsl_edma_disable_request(fsl_chan);
  294. fsl_chan->status = DMA_PAUSED;
  295. }
  296. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  297. return 0;
  298. case DMA_RESUME:
  299. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  300. if (fsl_chan->edesc) {
  301. fsl_edma_enable_request(fsl_chan);
  302. fsl_chan->status = DMA_IN_PROGRESS;
  303. }
  304. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  305. return 0;
  306. default:
  307. return -ENXIO;
  308. }
  309. }
  310. static size_t fsl_edma_desc_residue(struct fsl_edma_chan *fsl_chan,
  311. struct virt_dma_desc *vdesc, bool in_progress)
  312. {
  313. struct fsl_edma_desc *edesc = fsl_chan->edesc;
  314. void __iomem *addr = fsl_chan->edma->membase;
  315. u32 ch = fsl_chan->vchan.chan.chan_id;
  316. enum dma_transfer_direction dir = fsl_chan->fsc.dir;
  317. dma_addr_t cur_addr, dma_addr;
  318. size_t len, size;
  319. int i;
  320. /* calculate the total size in this desc */
  321. for (len = i = 0; i < fsl_chan->edesc->n_tcds; i++)
  322. len += edma_readl(fsl_chan->edma, &(edesc->tcd[i].vtcd->nbytes))
  323. * edma_readw(fsl_chan->edma, &(edesc->tcd[i].vtcd->biter));
  324. if (!in_progress)
  325. return len;
  326. if (dir == DMA_MEM_TO_DEV)
  327. cur_addr = edma_readl(fsl_chan->edma, addr + EDMA_TCD_SADDR(ch));
  328. else
  329. cur_addr = edma_readl(fsl_chan->edma, addr + EDMA_TCD_DADDR(ch));
  330. /* figure out the finished and calculate the residue */
  331. for (i = 0; i < fsl_chan->edesc->n_tcds; i++) {
  332. size = edma_readl(fsl_chan->edma, &(edesc->tcd[i].vtcd->nbytes))
  333. * edma_readw(fsl_chan->edma, &(edesc->tcd[i].vtcd->biter));
  334. if (dir == DMA_MEM_TO_DEV)
  335. dma_addr = edma_readl(fsl_chan->edma,
  336. &(edesc->tcd[i].vtcd->saddr));
  337. else
  338. dma_addr = edma_readl(fsl_chan->edma,
  339. &(edesc->tcd[i].vtcd->daddr));
  340. len -= size;
  341. if (cur_addr > dma_addr && cur_addr < dma_addr + size) {
  342. len += dma_addr + size - cur_addr;
  343. break;
  344. }
  345. }
  346. return len;
  347. }
  348. static enum dma_status fsl_edma_tx_status(struct dma_chan *chan,
  349. dma_cookie_t cookie, struct dma_tx_state *txstate)
  350. {
  351. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  352. struct virt_dma_desc *vdesc;
  353. enum dma_status status;
  354. unsigned long flags;
  355. status = dma_cookie_status(chan, cookie, txstate);
  356. if (status == DMA_COMPLETE)
  357. return status;
  358. if (!txstate)
  359. return fsl_chan->status;
  360. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  361. vdesc = vchan_find_desc(&fsl_chan->vchan, cookie);
  362. if (fsl_chan->edesc && cookie == fsl_chan->edesc->vdesc.tx.cookie)
  363. txstate->residue = fsl_edma_desc_residue(fsl_chan, vdesc, true);
  364. else if (vdesc)
  365. txstate->residue = fsl_edma_desc_residue(fsl_chan, vdesc, false);
  366. else
  367. txstate->residue = 0;
  368. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  369. return fsl_chan->status;
  370. }
  371. static void fsl_edma_set_tcd_params(struct fsl_edma_chan *fsl_chan,
  372. u32 src, u32 dst, u16 attr, u16 soff, u32 nbytes,
  373. u32 slast, u16 citer, u16 biter, u32 doff, u32 dlast_sga,
  374. u16 csr)
  375. {
  376. void __iomem *addr = fsl_chan->edma->membase;
  377. u32 ch = fsl_chan->vchan.chan.chan_id;
  378. /*
  379. * TCD parameters have been swapped in fill_tcd_params(),
  380. * so just write them to registers in the cpu endian here
  381. */
  382. writew(0, addr + EDMA_TCD_CSR(ch));
  383. writel(src, addr + EDMA_TCD_SADDR(ch));
  384. writel(dst, addr + EDMA_TCD_DADDR(ch));
  385. writew(attr, addr + EDMA_TCD_ATTR(ch));
  386. writew(soff, addr + EDMA_TCD_SOFF(ch));
  387. writel(nbytes, addr + EDMA_TCD_NBYTES(ch));
  388. writel(slast, addr + EDMA_TCD_SLAST(ch));
  389. writew(citer, addr + EDMA_TCD_CITER(ch));
  390. writew(biter, addr + EDMA_TCD_BITER(ch));
  391. writew(doff, addr + EDMA_TCD_DOFF(ch));
  392. writel(dlast_sga, addr + EDMA_TCD_DLAST_SGA(ch));
  393. writew(csr, addr + EDMA_TCD_CSR(ch));
  394. }
  395. static void fill_tcd_params(struct fsl_edma_engine *edma,
  396. struct fsl_edma_hw_tcd *tcd, u32 src, u32 dst,
  397. u16 attr, u16 soff, u32 nbytes, u32 slast, u16 citer,
  398. u16 biter, u16 doff, u32 dlast_sga, bool major_int,
  399. bool disable_req, bool enable_sg)
  400. {
  401. u16 csr = 0;
  402. /*
  403. * eDMA hardware SGs require the TCD parameters stored in memory
  404. * the same endian as the eDMA module so that they can be loaded
  405. * automatically by the engine
  406. */
  407. edma_writel(edma, src, &(tcd->saddr));
  408. edma_writel(edma, dst, &(tcd->daddr));
  409. edma_writew(edma, attr, &(tcd->attr));
  410. edma_writew(edma, EDMA_TCD_SOFF_SOFF(soff), &(tcd->soff));
  411. edma_writel(edma, EDMA_TCD_NBYTES_NBYTES(nbytes), &(tcd->nbytes));
  412. edma_writel(edma, EDMA_TCD_SLAST_SLAST(slast), &(tcd->slast));
  413. edma_writew(edma, EDMA_TCD_CITER_CITER(citer), &(tcd->citer));
  414. edma_writew(edma, EDMA_TCD_DOFF_DOFF(doff), &(tcd->doff));
  415. edma_writel(edma, EDMA_TCD_DLAST_SGA_DLAST_SGA(dlast_sga), &(tcd->dlast_sga));
  416. edma_writew(edma, EDMA_TCD_BITER_BITER(biter), &(tcd->biter));
  417. if (major_int)
  418. csr |= EDMA_TCD_CSR_INT_MAJOR;
  419. if (disable_req)
  420. csr |= EDMA_TCD_CSR_D_REQ;
  421. if (enable_sg)
  422. csr |= EDMA_TCD_CSR_E_SG;
  423. edma_writew(edma, csr, &(tcd->csr));
  424. }
  425. static struct fsl_edma_desc *fsl_edma_alloc_desc(struct fsl_edma_chan *fsl_chan,
  426. int sg_len)
  427. {
  428. struct fsl_edma_desc *fsl_desc;
  429. int i;
  430. fsl_desc = kzalloc(sizeof(*fsl_desc) + sizeof(struct fsl_edma_sw_tcd) * sg_len,
  431. GFP_NOWAIT);
  432. if (!fsl_desc)
  433. return NULL;
  434. fsl_desc->echan = fsl_chan;
  435. fsl_desc->n_tcds = sg_len;
  436. for (i = 0; i < sg_len; i++) {
  437. fsl_desc->tcd[i].vtcd = dma_pool_alloc(fsl_chan->tcd_pool,
  438. GFP_NOWAIT, &fsl_desc->tcd[i].ptcd);
  439. if (!fsl_desc->tcd[i].vtcd)
  440. goto err;
  441. }
  442. return fsl_desc;
  443. err:
  444. while (--i >= 0)
  445. dma_pool_free(fsl_chan->tcd_pool, fsl_desc->tcd[i].vtcd,
  446. fsl_desc->tcd[i].ptcd);
  447. kfree(fsl_desc);
  448. return NULL;
  449. }
  450. static struct dma_async_tx_descriptor *fsl_edma_prep_dma_cyclic(
  451. struct dma_chan *chan, dma_addr_t dma_addr, size_t buf_len,
  452. size_t period_len, enum dma_transfer_direction direction,
  453. unsigned long flags)
  454. {
  455. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  456. struct fsl_edma_desc *fsl_desc;
  457. dma_addr_t dma_buf_next;
  458. int sg_len, i;
  459. u32 src_addr, dst_addr, last_sg, nbytes;
  460. u16 soff, doff, iter;
  461. if (!is_slave_direction(fsl_chan->fsc.dir))
  462. return NULL;
  463. sg_len = buf_len / period_len;
  464. fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
  465. if (!fsl_desc)
  466. return NULL;
  467. fsl_desc->iscyclic = true;
  468. dma_buf_next = dma_addr;
  469. nbytes = fsl_chan->fsc.addr_width * fsl_chan->fsc.burst;
  470. iter = period_len / nbytes;
  471. for (i = 0; i < sg_len; i++) {
  472. if (dma_buf_next >= dma_addr + buf_len)
  473. dma_buf_next = dma_addr;
  474. /* get next sg's physical address */
  475. last_sg = fsl_desc->tcd[(i + 1) % sg_len].ptcd;
  476. if (fsl_chan->fsc.dir == DMA_MEM_TO_DEV) {
  477. src_addr = dma_buf_next;
  478. dst_addr = fsl_chan->fsc.dev_addr;
  479. soff = fsl_chan->fsc.addr_width;
  480. doff = 0;
  481. } else {
  482. src_addr = fsl_chan->fsc.dev_addr;
  483. dst_addr = dma_buf_next;
  484. soff = 0;
  485. doff = fsl_chan->fsc.addr_width;
  486. }
  487. fill_tcd_params(fsl_chan->edma, fsl_desc->tcd[i].vtcd, src_addr,
  488. dst_addr, fsl_chan->fsc.attr, soff, nbytes, 0,
  489. iter, iter, doff, last_sg, true, false, true);
  490. dma_buf_next += period_len;
  491. }
  492. return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
  493. }
  494. static struct dma_async_tx_descriptor *fsl_edma_prep_slave_sg(
  495. struct dma_chan *chan, struct scatterlist *sgl,
  496. unsigned int sg_len, enum dma_transfer_direction direction,
  497. unsigned long flags, void *context)
  498. {
  499. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  500. struct fsl_edma_desc *fsl_desc;
  501. struct scatterlist *sg;
  502. u32 src_addr, dst_addr, last_sg, nbytes;
  503. u16 soff, doff, iter;
  504. int i;
  505. if (!is_slave_direction(fsl_chan->fsc.dir))
  506. return NULL;
  507. fsl_desc = fsl_edma_alloc_desc(fsl_chan, sg_len);
  508. if (!fsl_desc)
  509. return NULL;
  510. fsl_desc->iscyclic = false;
  511. nbytes = fsl_chan->fsc.addr_width * fsl_chan->fsc.burst;
  512. for_each_sg(sgl, sg, sg_len, i) {
  513. /* get next sg's physical address */
  514. last_sg = fsl_desc->tcd[(i + 1) % sg_len].ptcd;
  515. if (fsl_chan->fsc.dir == DMA_MEM_TO_DEV) {
  516. src_addr = sg_dma_address(sg);
  517. dst_addr = fsl_chan->fsc.dev_addr;
  518. soff = fsl_chan->fsc.addr_width;
  519. doff = 0;
  520. } else {
  521. src_addr = fsl_chan->fsc.dev_addr;
  522. dst_addr = sg_dma_address(sg);
  523. soff = 0;
  524. doff = fsl_chan->fsc.addr_width;
  525. }
  526. iter = sg_dma_len(sg) / nbytes;
  527. if (i < sg_len - 1) {
  528. last_sg = fsl_desc->tcd[(i + 1)].ptcd;
  529. fill_tcd_params(fsl_chan->edma, fsl_desc->tcd[i].vtcd,
  530. src_addr, dst_addr, fsl_chan->fsc.attr,
  531. soff, nbytes, 0, iter, iter, doff, last_sg,
  532. false, false, true);
  533. } else {
  534. last_sg = 0;
  535. fill_tcd_params(fsl_chan->edma, fsl_desc->tcd[i].vtcd,
  536. src_addr, dst_addr, fsl_chan->fsc.attr,
  537. soff, nbytes, 0, iter, iter, doff, last_sg,
  538. true, true, false);
  539. }
  540. }
  541. return vchan_tx_prep(&fsl_chan->vchan, &fsl_desc->vdesc, flags);
  542. }
  543. static void fsl_edma_xfer_desc(struct fsl_edma_chan *fsl_chan)
  544. {
  545. struct fsl_edma_hw_tcd *tcd;
  546. struct virt_dma_desc *vdesc;
  547. vdesc = vchan_next_desc(&fsl_chan->vchan);
  548. if (!vdesc)
  549. return;
  550. fsl_chan->edesc = to_fsl_edma_desc(vdesc);
  551. tcd = fsl_chan->edesc->tcd[0].vtcd;
  552. fsl_edma_set_tcd_params(fsl_chan, tcd->saddr, tcd->daddr, tcd->attr,
  553. tcd->soff, tcd->nbytes, tcd->slast, tcd->citer,
  554. tcd->biter, tcd->doff, tcd->dlast_sga, tcd->csr);
  555. fsl_edma_enable_request(fsl_chan);
  556. fsl_chan->status = DMA_IN_PROGRESS;
  557. }
  558. static irqreturn_t fsl_edma_tx_handler(int irq, void *dev_id)
  559. {
  560. struct fsl_edma_engine *fsl_edma = dev_id;
  561. unsigned int intr, ch;
  562. void __iomem *base_addr;
  563. struct fsl_edma_chan *fsl_chan;
  564. base_addr = fsl_edma->membase;
  565. intr = edma_readl(fsl_edma, base_addr + EDMA_INTR);
  566. if (!intr)
  567. return IRQ_NONE;
  568. for (ch = 0; ch < fsl_edma->n_chans; ch++) {
  569. if (intr & (0x1 << ch)) {
  570. edma_writeb(fsl_edma, EDMA_CINT_CINT(ch),
  571. base_addr + EDMA_CINT);
  572. fsl_chan = &fsl_edma->chans[ch];
  573. spin_lock(&fsl_chan->vchan.lock);
  574. if (!fsl_chan->edesc->iscyclic) {
  575. list_del(&fsl_chan->edesc->vdesc.node);
  576. vchan_cookie_complete(&fsl_chan->edesc->vdesc);
  577. fsl_chan->edesc = NULL;
  578. fsl_chan->status = DMA_COMPLETE;
  579. } else {
  580. vchan_cyclic_callback(&fsl_chan->edesc->vdesc);
  581. }
  582. if (!fsl_chan->edesc)
  583. fsl_edma_xfer_desc(fsl_chan);
  584. spin_unlock(&fsl_chan->vchan.lock);
  585. }
  586. }
  587. return IRQ_HANDLED;
  588. }
  589. static irqreturn_t fsl_edma_err_handler(int irq, void *dev_id)
  590. {
  591. struct fsl_edma_engine *fsl_edma = dev_id;
  592. unsigned int err, ch;
  593. err = edma_readl(fsl_edma, fsl_edma->membase + EDMA_ERR);
  594. if (!err)
  595. return IRQ_NONE;
  596. for (ch = 0; ch < fsl_edma->n_chans; ch++) {
  597. if (err & (0x1 << ch)) {
  598. fsl_edma_disable_request(&fsl_edma->chans[ch]);
  599. edma_writeb(fsl_edma, EDMA_CERR_CERR(ch),
  600. fsl_edma->membase + EDMA_CERR);
  601. fsl_edma->chans[ch].status = DMA_ERROR;
  602. }
  603. }
  604. return IRQ_HANDLED;
  605. }
  606. static irqreturn_t fsl_edma_irq_handler(int irq, void *dev_id)
  607. {
  608. if (fsl_edma_tx_handler(irq, dev_id) == IRQ_HANDLED)
  609. return IRQ_HANDLED;
  610. return fsl_edma_err_handler(irq, dev_id);
  611. }
  612. static void fsl_edma_issue_pending(struct dma_chan *chan)
  613. {
  614. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  615. unsigned long flags;
  616. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  617. if (vchan_issue_pending(&fsl_chan->vchan) && !fsl_chan->edesc)
  618. fsl_edma_xfer_desc(fsl_chan);
  619. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  620. }
  621. static struct dma_chan *fsl_edma_xlate(struct of_phandle_args *dma_spec,
  622. struct of_dma *ofdma)
  623. {
  624. struct fsl_edma_engine *fsl_edma = ofdma->of_dma_data;
  625. struct dma_chan *chan, *_chan;
  626. unsigned long chans_per_mux = fsl_edma->n_chans / DMAMUX_NR;
  627. if (dma_spec->args_count != 2)
  628. return NULL;
  629. mutex_lock(&fsl_edma->fsl_edma_mutex);
  630. list_for_each_entry_safe(chan, _chan, &fsl_edma->dma_dev.channels, device_node) {
  631. if (chan->client_count)
  632. continue;
  633. if ((chan->chan_id / chans_per_mux) == dma_spec->args[0]) {
  634. chan = dma_get_slave_channel(chan);
  635. if (chan) {
  636. chan->device->privatecnt++;
  637. fsl_edma_chan_mux(to_fsl_edma_chan(chan),
  638. dma_spec->args[1], true);
  639. mutex_unlock(&fsl_edma->fsl_edma_mutex);
  640. return chan;
  641. }
  642. }
  643. }
  644. mutex_unlock(&fsl_edma->fsl_edma_mutex);
  645. return NULL;
  646. }
  647. static int fsl_edma_alloc_chan_resources(struct dma_chan *chan)
  648. {
  649. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  650. fsl_chan->tcd_pool = dma_pool_create("tcd_pool", chan->device->dev,
  651. sizeof(struct fsl_edma_hw_tcd),
  652. 32, 0);
  653. return 0;
  654. }
  655. static void fsl_edma_free_chan_resources(struct dma_chan *chan)
  656. {
  657. struct fsl_edma_chan *fsl_chan = to_fsl_edma_chan(chan);
  658. unsigned long flags;
  659. LIST_HEAD(head);
  660. spin_lock_irqsave(&fsl_chan->vchan.lock, flags);
  661. fsl_edma_disable_request(fsl_chan);
  662. fsl_edma_chan_mux(fsl_chan, 0, false);
  663. fsl_chan->edesc = NULL;
  664. vchan_get_all_descriptors(&fsl_chan->vchan, &head);
  665. spin_unlock_irqrestore(&fsl_chan->vchan.lock, flags);
  666. vchan_dma_desc_free_list(&fsl_chan->vchan, &head);
  667. dma_pool_destroy(fsl_chan->tcd_pool);
  668. fsl_chan->tcd_pool = NULL;
  669. }
  670. static int fsl_dma_device_slave_caps(struct dma_chan *dchan,
  671. struct dma_slave_caps *caps)
  672. {
  673. caps->src_addr_widths = FSL_EDMA_BUSWIDTHS;
  674. caps->dstn_addr_widths = FSL_EDMA_BUSWIDTHS;
  675. caps->directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV);
  676. caps->cmd_pause = true;
  677. caps->cmd_terminate = true;
  678. return 0;
  679. }
  680. static int
  681. fsl_edma_irq_init(struct platform_device *pdev, struct fsl_edma_engine *fsl_edma)
  682. {
  683. int ret;
  684. fsl_edma->txirq = platform_get_irq_byname(pdev, "edma-tx");
  685. if (fsl_edma->txirq < 0) {
  686. dev_err(&pdev->dev, "Can't get edma-tx irq.\n");
  687. return fsl_edma->txirq;
  688. }
  689. fsl_edma->errirq = platform_get_irq_byname(pdev, "edma-err");
  690. if (fsl_edma->errirq < 0) {
  691. dev_err(&pdev->dev, "Can't get edma-err irq.\n");
  692. return fsl_edma->errirq;
  693. }
  694. if (fsl_edma->txirq == fsl_edma->errirq) {
  695. ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
  696. fsl_edma_irq_handler, 0, "eDMA", fsl_edma);
  697. if (ret) {
  698. dev_err(&pdev->dev, "Can't register eDMA IRQ.\n");
  699. return ret;
  700. }
  701. } else {
  702. ret = devm_request_irq(&pdev->dev, fsl_edma->txirq,
  703. fsl_edma_tx_handler, 0, "eDMA tx", fsl_edma);
  704. if (ret) {
  705. dev_err(&pdev->dev, "Can't register eDMA tx IRQ.\n");
  706. return ret;
  707. }
  708. ret = devm_request_irq(&pdev->dev, fsl_edma->errirq,
  709. fsl_edma_err_handler, 0, "eDMA err", fsl_edma);
  710. if (ret) {
  711. dev_err(&pdev->dev, "Can't register eDMA err IRQ.\n");
  712. return ret;
  713. }
  714. }
  715. return 0;
  716. }
  717. static int fsl_edma_probe(struct platform_device *pdev)
  718. {
  719. struct device_node *np = pdev->dev.of_node;
  720. struct fsl_edma_engine *fsl_edma;
  721. struct fsl_edma_chan *fsl_chan;
  722. struct resource *res;
  723. int len, chans;
  724. int ret, i;
  725. ret = of_property_read_u32(np, "dma-channels", &chans);
  726. if (ret) {
  727. dev_err(&pdev->dev, "Can't get dma-channels.\n");
  728. return ret;
  729. }
  730. len = sizeof(*fsl_edma) + sizeof(*fsl_chan) * chans;
  731. fsl_edma = devm_kzalloc(&pdev->dev, len, GFP_KERNEL);
  732. if (!fsl_edma)
  733. return -ENOMEM;
  734. fsl_edma->n_chans = chans;
  735. mutex_init(&fsl_edma->fsl_edma_mutex);
  736. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  737. fsl_edma->membase = devm_ioremap_resource(&pdev->dev, res);
  738. if (IS_ERR(fsl_edma->membase))
  739. return PTR_ERR(fsl_edma->membase);
  740. for (i = 0; i < DMAMUX_NR; i++) {
  741. char clkname[32];
  742. res = platform_get_resource(pdev, IORESOURCE_MEM, 1 + i);
  743. fsl_edma->muxbase[i] = devm_ioremap_resource(&pdev->dev, res);
  744. if (IS_ERR(fsl_edma->muxbase[i]))
  745. return PTR_ERR(fsl_edma->muxbase[i]);
  746. sprintf(clkname, "dmamux%d", i);
  747. fsl_edma->muxclk[i] = devm_clk_get(&pdev->dev, clkname);
  748. if (IS_ERR(fsl_edma->muxclk[i])) {
  749. dev_err(&pdev->dev, "Missing DMAMUX block clock.\n");
  750. return PTR_ERR(fsl_edma->muxclk[i]);
  751. }
  752. ret = clk_prepare_enable(fsl_edma->muxclk[i]);
  753. if (ret) {
  754. dev_err(&pdev->dev, "DMAMUX clk block failed.\n");
  755. return ret;
  756. }
  757. }
  758. ret = fsl_edma_irq_init(pdev, fsl_edma);
  759. if (ret)
  760. return ret;
  761. fsl_edma->big_endian = of_property_read_bool(np, "big-endian");
  762. INIT_LIST_HEAD(&fsl_edma->dma_dev.channels);
  763. for (i = 0; i < fsl_edma->n_chans; i++) {
  764. struct fsl_edma_chan *fsl_chan = &fsl_edma->chans[i];
  765. fsl_chan->edma = fsl_edma;
  766. fsl_chan->vchan.desc_free = fsl_edma_free_desc;
  767. vchan_init(&fsl_chan->vchan, &fsl_edma->dma_dev);
  768. edma_writew(fsl_edma, 0x0, fsl_edma->membase + EDMA_TCD_CSR(i));
  769. fsl_edma_chan_mux(fsl_chan, 0, false);
  770. }
  771. dma_cap_set(DMA_PRIVATE, fsl_edma->dma_dev.cap_mask);
  772. dma_cap_set(DMA_SLAVE, fsl_edma->dma_dev.cap_mask);
  773. dma_cap_set(DMA_CYCLIC, fsl_edma->dma_dev.cap_mask);
  774. fsl_edma->dma_dev.dev = &pdev->dev;
  775. fsl_edma->dma_dev.device_alloc_chan_resources
  776. = fsl_edma_alloc_chan_resources;
  777. fsl_edma->dma_dev.device_free_chan_resources
  778. = fsl_edma_free_chan_resources;
  779. fsl_edma->dma_dev.device_tx_status = fsl_edma_tx_status;
  780. fsl_edma->dma_dev.device_prep_slave_sg = fsl_edma_prep_slave_sg;
  781. fsl_edma->dma_dev.device_prep_dma_cyclic = fsl_edma_prep_dma_cyclic;
  782. fsl_edma->dma_dev.device_control = fsl_edma_control;
  783. fsl_edma->dma_dev.device_issue_pending = fsl_edma_issue_pending;
  784. fsl_edma->dma_dev.device_slave_caps = fsl_dma_device_slave_caps;
  785. platform_set_drvdata(pdev, fsl_edma);
  786. ret = dma_async_device_register(&fsl_edma->dma_dev);
  787. if (ret) {
  788. dev_err(&pdev->dev, "Can't register Freescale eDMA engine.\n");
  789. return ret;
  790. }
  791. ret = of_dma_controller_register(np, fsl_edma_xlate, fsl_edma);
  792. if (ret) {
  793. dev_err(&pdev->dev, "Can't register Freescale eDMA of_dma.\n");
  794. dma_async_device_unregister(&fsl_edma->dma_dev);
  795. return ret;
  796. }
  797. /* enable round robin arbitration */
  798. edma_writel(fsl_edma, EDMA_CR_ERGA | EDMA_CR_ERCA, fsl_edma->membase + EDMA_CR);
  799. return 0;
  800. }
  801. static int fsl_edma_remove(struct platform_device *pdev)
  802. {
  803. struct device_node *np = pdev->dev.of_node;
  804. struct fsl_edma_engine *fsl_edma = platform_get_drvdata(pdev);
  805. int i;
  806. of_dma_controller_free(np);
  807. dma_async_device_unregister(&fsl_edma->dma_dev);
  808. for (i = 0; i < DMAMUX_NR; i++)
  809. clk_disable_unprepare(fsl_edma->muxclk[i]);
  810. return 0;
  811. }
  812. static const struct of_device_id fsl_edma_dt_ids[] = {
  813. { .compatible = "fsl,vf610-edma", },
  814. { /* sentinel */ }
  815. };
  816. MODULE_DEVICE_TABLE(of, fsl_edma_dt_ids);
  817. static struct platform_driver fsl_edma_driver = {
  818. .driver = {
  819. .name = "fsl-edma",
  820. .owner = THIS_MODULE,
  821. .of_match_table = fsl_edma_dt_ids,
  822. },
  823. .probe = fsl_edma_probe,
  824. .remove = fsl_edma_remove,
  825. };
  826. static int __init fsl_edma_init(void)
  827. {
  828. return platform_driver_register(&fsl_edma_driver);
  829. }
  830. subsys_initcall(fsl_edma_init);
  831. static void __exit fsl_edma_exit(void)
  832. {
  833. platform_driver_unregister(&fsl_edma_driver);
  834. }
  835. module_exit(fsl_edma_exit);
  836. MODULE_ALIAS("platform:fsl-edma");
  837. MODULE_DESCRIPTION("Freescale eDMA engine driver");
  838. MODULE_LICENSE("GPL v2");