clk-rk3288.c 31 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/clk-provider.h>
  16. #include <linux/of.h>
  17. #include <linux/of_address.h>
  18. #include <dt-bindings/clock/rk3288-cru.h>
  19. #include "clk.h"
  20. #define RK3288_GRF_SOC_CON(x) (0x244 + x * 4)
  21. #define RK3288_GRF_SOC_STATUS 0x280
  22. enum rk3288_plls {
  23. apll, dpll, cpll, gpll, npll,
  24. };
  25. struct rockchip_pll_rate_table rk3288_pll_rates[] = {
  26. RK3066_PLL_RATE(2208000000, 1, 92, 1),
  27. RK3066_PLL_RATE(2184000000, 1, 91, 1),
  28. RK3066_PLL_RATE(2160000000, 1, 90, 1),
  29. RK3066_PLL_RATE(2136000000, 1, 89, 1),
  30. RK3066_PLL_RATE(2112000000, 1, 88, 1),
  31. RK3066_PLL_RATE(2088000000, 1, 87, 1),
  32. RK3066_PLL_RATE(2064000000, 1, 86, 1),
  33. RK3066_PLL_RATE(2040000000, 1, 85, 1),
  34. RK3066_PLL_RATE(2016000000, 1, 84, 1),
  35. RK3066_PLL_RATE(1992000000, 1, 83, 1),
  36. RK3066_PLL_RATE(1968000000, 1, 82, 1),
  37. RK3066_PLL_RATE(1944000000, 1, 81, 1),
  38. RK3066_PLL_RATE(1920000000, 1, 80, 1),
  39. RK3066_PLL_RATE(1896000000, 1, 79, 1),
  40. RK3066_PLL_RATE(1872000000, 1, 78, 1),
  41. RK3066_PLL_RATE(1848000000, 1, 77, 1),
  42. RK3066_PLL_RATE(1824000000, 1, 76, 1),
  43. RK3066_PLL_RATE(1800000000, 1, 75, 1),
  44. RK3066_PLL_RATE(1776000000, 1, 74, 1),
  45. RK3066_PLL_RATE(1752000000, 1, 73, 1),
  46. RK3066_PLL_RATE(1728000000, 1, 72, 1),
  47. RK3066_PLL_RATE(1704000000, 1, 71, 1),
  48. RK3066_PLL_RATE(1680000000, 1, 70, 1),
  49. RK3066_PLL_RATE(1656000000, 1, 69, 1),
  50. RK3066_PLL_RATE(1632000000, 1, 68, 1),
  51. RK3066_PLL_RATE(1608000000, 1, 67, 1),
  52. RK3066_PLL_RATE(1560000000, 1, 65, 1),
  53. RK3066_PLL_RATE(1512000000, 1, 63, 1),
  54. RK3066_PLL_RATE(1488000000, 1, 62, 1),
  55. RK3066_PLL_RATE(1464000000, 1, 61, 1),
  56. RK3066_PLL_RATE(1440000000, 1, 60, 1),
  57. RK3066_PLL_RATE(1416000000, 1, 59, 1),
  58. RK3066_PLL_RATE(1392000000, 1, 58, 1),
  59. RK3066_PLL_RATE(1368000000, 1, 57, 1),
  60. RK3066_PLL_RATE(1344000000, 1, 56, 1),
  61. RK3066_PLL_RATE(1320000000, 1, 55, 1),
  62. RK3066_PLL_RATE(1296000000, 1, 54, 1),
  63. RK3066_PLL_RATE(1272000000, 1, 53, 1),
  64. RK3066_PLL_RATE(1248000000, 1, 52, 1),
  65. RK3066_PLL_RATE(1224000000, 1, 51, 1),
  66. RK3066_PLL_RATE(1200000000, 1, 50, 1),
  67. RK3066_PLL_RATE(1188000000, 2, 99, 1),
  68. RK3066_PLL_RATE(1176000000, 1, 49, 1),
  69. RK3066_PLL_RATE(1128000000, 1, 47, 1),
  70. RK3066_PLL_RATE(1104000000, 1, 46, 1),
  71. RK3066_PLL_RATE(1008000000, 1, 84, 2),
  72. RK3066_PLL_RATE( 912000000, 1, 76, 2),
  73. RK3066_PLL_RATE( 891000000, 8, 594, 2),
  74. RK3066_PLL_RATE( 888000000, 1, 74, 2),
  75. RK3066_PLL_RATE( 816000000, 1, 68, 2),
  76. RK3066_PLL_RATE( 798000000, 2, 133, 2),
  77. RK3066_PLL_RATE( 792000000, 1, 66, 2),
  78. RK3066_PLL_RATE( 768000000, 1, 64, 2),
  79. RK3066_PLL_RATE( 742500000, 8, 495, 2),
  80. RK3066_PLL_RATE( 696000000, 1, 58, 2),
  81. RK3066_PLL_RATE( 600000000, 1, 50, 2),
  82. RK3066_PLL_RATE( 594000000, 2, 198, 4),
  83. RK3066_PLL_RATE( 552000000, 1, 46, 2),
  84. RK3066_PLL_RATE( 504000000, 1, 84, 4),
  85. RK3066_PLL_RATE( 456000000, 1, 76, 4),
  86. RK3066_PLL_RATE( 408000000, 1, 68, 4),
  87. RK3066_PLL_RATE( 384000000, 2, 128, 4),
  88. RK3066_PLL_RATE( 360000000, 1, 60, 4),
  89. RK3066_PLL_RATE( 312000000, 1, 52, 4),
  90. RK3066_PLL_RATE( 300000000, 1, 50, 4),
  91. RK3066_PLL_RATE( 297000000, 2, 198, 8),
  92. RK3066_PLL_RATE( 252000000, 1, 84, 8),
  93. RK3066_PLL_RATE( 216000000, 1, 72, 8),
  94. RK3066_PLL_RATE( 148500000, 2, 99, 8),
  95. RK3066_PLL_RATE( 126000000, 1, 84, 16),
  96. RK3066_PLL_RATE( 48000000, 1, 64, 32),
  97. { /* sentinel */ },
  98. };
  99. PNAME(mux_pll_p) = { "xin24m", "xin32k" };
  100. PNAME(mux_armclk_p) = { "apll_core", "gpll_core" };
  101. PNAME(mux_ddrphy_p) = { "dpll_ddr", "gpll_ddr" };
  102. PNAME(mux_aclk_cpu_src_p) = { "cpll_aclk_cpu", "gpll_aclk_cpu" };
  103. PNAME(mux_pll_src_cpll_gpll_p) = { "cpll", "gpll" };
  104. PNAME(mux_pll_src_npll_cpll_gpll_p) = { "npll", "cpll", "gpll" };
  105. PNAME(mux_pll_src_cpll_gpll_npll_p) = { "cpll", "gpll", "npll" };
  106. PNAME(mux_pll_src_cpll_gpll_usb480m_p) = { "cpll", "gpll", "usb480m" };
  107. PNAME(mux_mmc_src_p) = { "cpll", "gpll", "xin24m", "xin24m" };
  108. PNAME(mux_i2s_pre_p) = { "i2s_src", "i2s_frac", "ext_i2s", "xin12m" };
  109. PNAME(mux_i2s_clkout_p) = { "i2s_pre", "xin12m" };
  110. PNAME(mux_spdif_p) = { "spdif_pre", "spdif_frac", "xin12m" };
  111. PNAME(mux_spdif_8ch_p) = { "spdif_8ch_pre", "spdif_8ch_frac", "xin12m" };
  112. PNAME(mux_uart0_pll_p) = { "cpll", "gpll", "usbphy_480m_src", "npll" };
  113. PNAME(mux_uart0_p) = { "uart0_src", "uart0_frac", "xin24m" };
  114. PNAME(mux_uart1_p) = { "uart1_src", "uart1_frac", "xin24m" };
  115. PNAME(mux_uart2_p) = { "uart2_src", "uart2_frac", "xin24m" };
  116. PNAME(mux_uart3_p) = { "uart3_src", "uart3_frac", "xin24m" };
  117. PNAME(mux_uart4_p) = { "uart4_src", "uart4_frac", "xin24m" };
  118. PNAME(mux_cif_out_p) = { "cif_src", "xin24m" };
  119. PNAME(mux_macref_p) = { "mac_src", "ext_gmac" };
  120. PNAME(mux_hsadcout_p) = { "hsadc_src", "ext_hsadc" };
  121. PNAME(mux_edp_24m_p) = { "ext_edp_24m", "xin24m" };
  122. PNAME(mux_tspout_p) = { "cpll", "gpll", "npll", "xin27m" };
  123. PNAME(mux_usbphy480m_p) = { "sclk_otgphy0", "sclk_otgphy1",
  124. "sclk_otgphy2" };
  125. PNAME(mux_hsicphy480m_p) = { "cpll", "gpll", "usbphy480m_src" };
  126. PNAME(mux_hsicphy12m_p) = { "hsicphy12m_xin12m", "hsicphy12m_usbphy" };
  127. static struct rockchip_pll_clock rk3288_pll_clks[] __initdata = {
  128. [apll] = PLL(pll_rk3066, PLL_APLL, "apll", mux_pll_p, 0, RK3288_PLL_CON(0),
  129. RK3288_MODE_CON, 0, 6, rk3288_pll_rates),
  130. [dpll] = PLL(pll_rk3066, PLL_DPLL, "dpll", mux_pll_p, 0, RK3288_PLL_CON(4),
  131. RK3288_MODE_CON, 4, 5, NULL),
  132. [cpll] = PLL(pll_rk3066, PLL_CPLL, "cpll", mux_pll_p, 0, RK3288_PLL_CON(8),
  133. RK3288_MODE_CON, 8, 7, rk3288_pll_rates),
  134. [gpll] = PLL(pll_rk3066, PLL_GPLL, "gpll", mux_pll_p, 0, RK3288_PLL_CON(12),
  135. RK3288_MODE_CON, 12, 8, rk3288_pll_rates),
  136. [npll] = PLL(pll_rk3066, PLL_NPLL, "npll", mux_pll_p, 0, RK3288_PLL_CON(16),
  137. RK3288_MODE_CON, 14, 9, NULL),
  138. };
  139. static struct clk_div_table div_hclk_cpu_t[] = {
  140. { .val = 0, .div = 1 },
  141. { .val = 1, .div = 2 },
  142. { .val = 3, .div = 4 },
  143. { /* sentinel */},
  144. };
  145. #define MFLAGS CLK_MUX_HIWORD_MASK
  146. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  147. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  148. static struct rockchip_clk_branch rk3288_clk_branches[] __initdata = {
  149. /*
  150. * Clock-Architecture Diagram 1
  151. */
  152. GATE(0, "apll_core", "apll", 0,
  153. RK3288_CLKGATE_CON(0), 1, GFLAGS),
  154. GATE(0, "gpll_core", "gpll", 0,
  155. RK3288_CLKGATE_CON(0), 2, GFLAGS),
  156. COMPOSITE_NOGATE(0, "armclk", mux_armclk_p, 0,
  157. RK3288_CLKSEL_CON(0), 15, 1, MFLAGS, 8, 5, DFLAGS),
  158. COMPOSITE_NOMUX(0, "armcore0", "armclk", 0,
  159. RK3288_CLKSEL_CON(36), 0, 3, DFLAGS,
  160. RK3288_CLKGATE_CON(12), 0, GFLAGS),
  161. COMPOSITE_NOMUX(0, "armcore1", "armclk", 0,
  162. RK3288_CLKSEL_CON(36), 4, 3, DFLAGS,
  163. RK3288_CLKGATE_CON(12), 1, GFLAGS),
  164. COMPOSITE_NOMUX(0, "armcore2", "armclk", 0,
  165. RK3288_CLKSEL_CON(36), 8, 3, DFLAGS,
  166. RK3288_CLKGATE_CON(12), 2, GFLAGS),
  167. COMPOSITE_NOMUX(0, "armcore3", "armclk", 0,
  168. RK3288_CLKSEL_CON(36), 12, 3, DFLAGS,
  169. RK3288_CLKGATE_CON(12), 3, GFLAGS),
  170. COMPOSITE_NOMUX(0, "l2ram", "armclk", 0,
  171. RK3288_CLKSEL_CON(37), 0, 3, DFLAGS,
  172. RK3288_CLKGATE_CON(12), 4, GFLAGS),
  173. COMPOSITE_NOMUX(0, "aclk_core_m0", "armclk", 0,
  174. RK3288_CLKSEL_CON(0), 0, 4, DFLAGS,
  175. RK3288_CLKGATE_CON(12), 5, GFLAGS),
  176. COMPOSITE_NOMUX(0, "aclk_core_mp", "armclk", 0,
  177. RK3288_CLKSEL_CON(0), 4, 4, DFLAGS,
  178. RK3288_CLKGATE_CON(12), 6, GFLAGS),
  179. COMPOSITE_NOMUX(0, "atclk", "armclk", 0,
  180. RK3288_CLKSEL_CON(37), 4, 5, DFLAGS,
  181. RK3288_CLKGATE_CON(12), 7, GFLAGS),
  182. COMPOSITE_NOMUX(0, "pclk_dbg_pre", "armclk", 0,
  183. RK3288_CLKSEL_CON(37), 9, 5, DFLAGS,
  184. RK3288_CLKGATE_CON(12), 8, GFLAGS),
  185. GATE(0, "pclk_dbg", "pclk_dbg_pre", 0,
  186. RK3288_CLKGATE_CON(12), 9, GFLAGS),
  187. GATE(0, "cs_dbg", "pclk_dbg_pre", 0,
  188. RK3288_CLKGATE_CON(12), 10, GFLAGS),
  189. GATE(0, "pclk_core_niu", "pclk_dbg_pre", 0,
  190. RK3288_CLKGATE_CON(12), 11, GFLAGS),
  191. GATE(0, "dpll_ddr", "dpll", 0,
  192. RK3288_CLKGATE_CON(0), 8, GFLAGS),
  193. GATE(0, "gpll_ddr", "gpll", 0,
  194. RK3288_CLKGATE_CON(0), 9, GFLAGS),
  195. COMPOSITE_NOGATE(0, "ddrphy", mux_ddrphy_p, 0,
  196. RK3288_CLKSEL_CON(26), 2, 1, MFLAGS, 0, 2,
  197. DFLAGS | CLK_DIVIDER_POWER_OF_TWO),
  198. GATE(0, "gpll_aclk_cpu", "gpll", 0,
  199. RK3288_CLKGATE_CON(0), 10, GFLAGS),
  200. GATE(0, "cpll_aclk_cpu", "cpll", 0,
  201. RK3288_CLKGATE_CON(0), 11, GFLAGS),
  202. COMPOSITE_NOGATE(0, "aclk_cpu_src", mux_aclk_cpu_src_p, 0,
  203. RK3288_CLKSEL_CON(1), 15, 1, MFLAGS, 3, 5, DFLAGS),
  204. DIV(0, "aclk_cpu_pre", "aclk_cpu_src", 0,
  205. RK3288_CLKSEL_CON(1), 0, 3, DFLAGS),
  206. GATE(0, "aclk_cpu", "aclk_cpu_pre", 0,
  207. RK3288_CLKGATE_CON(0), 3, GFLAGS),
  208. COMPOSITE_NOMUX(0, "pclk_cpu", "aclk_cpu_pre", 0,
  209. RK3288_CLKSEL_CON(1), 12, 3, DFLAGS,
  210. RK3288_CLKGATE_CON(0), 5, GFLAGS),
  211. COMPOSITE_NOMUX_DIVTBL(0, "hclk_cpu", "aclk_cpu_pre", 0,
  212. RK3288_CLKSEL_CON(1), 8, 2, DFLAGS, div_hclk_cpu_t,
  213. RK3288_CLKGATE_CON(0), 4, GFLAGS),
  214. GATE(0, "c2c_host", "aclk_cpu_src", 0,
  215. RK3288_CLKGATE_CON(13), 8, GFLAGS),
  216. COMPOSITE_NOMUX(0, "crypto", "aclk_cpu_pre", 0,
  217. RK3288_CLKSEL_CON(26), 6, 2, DFLAGS,
  218. RK3288_CLKGATE_CON(5), 4, GFLAGS),
  219. GATE(0, "aclk_bus_2pmu", "aclk_cpu_pre", 0,
  220. RK3288_CLKGATE_CON(0), 7, GFLAGS),
  221. COMPOSITE(0, "i2s_src", mux_pll_src_cpll_gpll_p, 0,
  222. RK3288_CLKSEL_CON(4), 15, 1, MFLAGS, 0, 7, DFLAGS,
  223. RK3288_CLKGATE_CON(4), 1, GFLAGS),
  224. COMPOSITE_FRAC(0, "i2s_frac", "i2s_src", 0,
  225. RK3288_CLKSEL_CON(8), 0,
  226. RK3288_CLKGATE_CON(4), 2, GFLAGS),
  227. MUX(0, "i2s_pre", mux_i2s_pre_p, 0,
  228. RK3288_CLKSEL_CON(4), 8, 2, MFLAGS),
  229. COMPOSITE_NODIV(0, "i2s0_clkout", mux_i2s_clkout_p, 0,
  230. RK3288_CLKSEL_CON(4), 12, 1, MFLAGS,
  231. RK3288_CLKGATE_CON(4), 0, GFLAGS),
  232. GATE(SCLK_I2S0, "sclk_i2s0", "i2s_pre", 0,
  233. RK3288_CLKGATE_CON(4), 3, GFLAGS),
  234. MUX(0, "spdif_src", mux_pll_src_cpll_gpll_p, 0,
  235. RK3288_CLKSEL_CON(5), 15, 1, MFLAGS),
  236. COMPOSITE_NOMUX(0, "spdif_pre", "spdif_src", 0,
  237. RK3288_CLKSEL_CON(5), 0, 7, DFLAGS,
  238. RK3288_CLKGATE_CON(4), 4, GFLAGS),
  239. COMPOSITE_FRAC(0, "spdif_frac", "spdif_src", 0,
  240. RK3288_CLKSEL_CON(9), 0,
  241. RK3288_CLKGATE_CON(4), 5, GFLAGS),
  242. COMPOSITE_NODIV(SCLK_SPDIF, "sclk_spdif", mux_spdif_p, 0,
  243. RK3288_CLKSEL_CON(5), 8, 2, MFLAGS,
  244. RK3288_CLKGATE_CON(4), 6, GFLAGS),
  245. COMPOSITE_NOMUX(0, "spdif_8ch_pre", "spdif_src", 0,
  246. RK3288_CLKSEL_CON(40), 0, 7, DFLAGS,
  247. RK3288_CLKGATE_CON(4), 7, GFLAGS),
  248. COMPOSITE_FRAC(0, "spdif_8ch_frac", "spdif_8ch_src", 0,
  249. RK3288_CLKSEL_CON(41), 0,
  250. RK3288_CLKGATE_CON(4), 8, GFLAGS),
  251. COMPOSITE_NODIV(SCLK_SPDIF8CH, "sclk_spdif_8ch", mux_spdif_8ch_p, 0,
  252. RK3288_CLKSEL_CON(40), 8, 2, MFLAGS,
  253. RK3288_CLKGATE_CON(4), 9, GFLAGS),
  254. GATE(0, "sclk_acc_efuse", "xin24m", 0,
  255. RK3288_CLKGATE_CON(0), 12, GFLAGS),
  256. GATE(SCLK_TIMER0, "sclk_timer0", "xin24m", 0,
  257. RK3288_CLKGATE_CON(1), 0, GFLAGS),
  258. GATE(SCLK_TIMER1, "sclk_timer1", "xin24m", 0,
  259. RK3288_CLKGATE_CON(1), 1, GFLAGS),
  260. GATE(SCLK_TIMER2, "sclk_timer2", "xin24m", 0,
  261. RK3288_CLKGATE_CON(1), 2, GFLAGS),
  262. GATE(SCLK_TIMER3, "sclk_timer3", "xin24m", 0,
  263. RK3288_CLKGATE_CON(1), 3, GFLAGS),
  264. GATE(SCLK_TIMER4, "sclk_timer4", "xin24m", 0,
  265. RK3288_CLKGATE_CON(1), 4, GFLAGS),
  266. GATE(SCLK_TIMER5, "sclk_timer5", "xin24m", 0,
  267. RK3288_CLKGATE_CON(1), 5, GFLAGS),
  268. /*
  269. * Clock-Architecture Diagram 2
  270. */
  271. COMPOSITE(0, "aclk_vepu", mux_pll_src_cpll_gpll_usb480m_p, 0,
  272. RK3288_CLKSEL_CON(32), 6, 2, MFLAGS, 0, 5, DFLAGS,
  273. RK3288_CLKGATE_CON(3), 9, GFLAGS),
  274. COMPOSITE(0, "aclk_vdpu", mux_pll_src_cpll_gpll_usb480m_p, 0,
  275. RK3288_CLKSEL_CON(32), 14, 2, MFLAGS, 8, 5, DFLAGS,
  276. RK3288_CLKGATE_CON(3), 11, GFLAGS),
  277. COMPOSITE(0, "aclk_vio0", mux_pll_src_cpll_gpll_usb480m_p, 0,
  278. RK3288_CLKSEL_CON(31), 6, 2, MFLAGS, 0, 5, DFLAGS,
  279. RK3288_CLKGATE_CON(3), 0, GFLAGS),
  280. DIV(0, "hclk_vio", "aclk_vio0", 0,
  281. RK3288_CLKSEL_CON(28), 8, 5, DFLAGS),
  282. COMPOSITE(0, "aclk_vio1", mux_pll_src_cpll_gpll_usb480m_p, 0,
  283. RK3288_CLKSEL_CON(31), 14, 2, MFLAGS, 8, 5, DFLAGS,
  284. RK3288_CLKGATE_CON(3), 2, GFLAGS),
  285. COMPOSITE(0, "aclk_rga_pre", mux_pll_src_cpll_gpll_usb480m_p, 0,
  286. RK3288_CLKSEL_CON(30), 6, 2, MFLAGS, 0, 5, DFLAGS,
  287. RK3288_CLKGATE_CON(3), 5, GFLAGS),
  288. COMPOSITE(0, "sclk_rga", mux_pll_src_cpll_gpll_usb480m_p, 0,
  289. RK3288_CLKSEL_CON(30), 14, 2, MFLAGS, 8, 5, DFLAGS,
  290. RK3288_CLKGATE_CON(3), 4, GFLAGS),
  291. COMPOSITE(DCLK_VOP0, "dclk_vop0", mux_pll_src_cpll_gpll_npll_p, 0,
  292. RK3288_CLKSEL_CON(27), 0, 2, MFLAGS, 8, 8, DFLAGS,
  293. RK3288_CLKGATE_CON(3), 1, GFLAGS),
  294. COMPOSITE(DCLK_VOP1, "dclk_vop1", mux_pll_src_cpll_gpll_npll_p, 0,
  295. RK3288_CLKSEL_CON(29), 6, 2, MFLAGS, 8, 8, DFLAGS,
  296. RK3288_CLKGATE_CON(3), 3, GFLAGS),
  297. COMPOSITE_NODIV(0, "sclk_edp_24m", mux_edp_24m_p, 0,
  298. RK3288_CLKSEL_CON(28), 15, 1, MFLAGS,
  299. RK3288_CLKGATE_CON(3), 12, GFLAGS),
  300. COMPOSITE(0, "sclk_edp", mux_pll_src_cpll_gpll_npll_p, 0,
  301. RK3288_CLKSEL_CON(28), 6, 2, MFLAGS, 0, 6, DFLAGS,
  302. RK3288_CLKGATE_CON(3), 13, GFLAGS),
  303. COMPOSITE(0, "sclk_isp", mux_pll_src_cpll_gpll_npll_p, 0,
  304. RK3288_CLKSEL_CON(6), 6, 2, MFLAGS, 0, 6, DFLAGS,
  305. RK3288_CLKGATE_CON(3), 14, GFLAGS),
  306. COMPOSITE(0, "sclk_isp_jpe", mux_pll_src_cpll_gpll_npll_p, 0,
  307. RK3288_CLKSEL_CON(6), 14, 2, MFLAGS, 8, 6, DFLAGS,
  308. RK3288_CLKGATE_CON(3), 15, GFLAGS),
  309. GATE(0, "sclk_hdmi_hdcp", "xin24m", 0,
  310. RK3288_CLKGATE_CON(5), 12, GFLAGS),
  311. GATE(0, "sclk_hdmi_cec", "xin32k", 0,
  312. RK3288_CLKGATE_CON(5), 11, GFLAGS),
  313. COMPOSITE(0, "aclk_hevc", mux_pll_src_cpll_gpll_npll_p, 0,
  314. RK3288_CLKSEL_CON(39), 14, 2, MFLAGS, 8, 5, DFLAGS,
  315. RK3288_CLKGATE_CON(13), 13, GFLAGS),
  316. DIV(0, "hclk_hevc", "aclk_hevc", 0,
  317. RK3288_CLKSEL_CON(40), 12, 2, DFLAGS),
  318. COMPOSITE(0, "sclk_hevc_cabac", mux_pll_src_cpll_gpll_npll_p, 0,
  319. RK3288_CLKSEL_CON(42), 6, 2, MFLAGS, 0, 5, DFLAGS,
  320. RK3288_CLKGATE_CON(13), 14, GFLAGS),
  321. COMPOSITE(0, "sclk_hevc_core", mux_pll_src_cpll_gpll_npll_p, 0,
  322. RK3288_CLKSEL_CON(42), 14, 2, MFLAGS, 8, 5, DFLAGS,
  323. RK3288_CLKGATE_CON(13), 15, GFLAGS),
  324. COMPOSITE_NODIV(0, "vip_src", mux_pll_src_cpll_gpll_p, 0,
  325. RK3288_CLKSEL_CON(26), 8, 1, MFLAGS,
  326. RK3288_CLKGATE_CON(3), 7, GFLAGS),
  327. COMPOSITE_NOGATE(0, "sclk_vip_out", mux_cif_out_p, 0,
  328. RK3288_CLKSEL_CON(26), 15, 1, MFLAGS, 9, 5, DFLAGS),
  329. DIV(0, "pclk_pd_alive", "gpll", 0,
  330. RK3288_CLKSEL_CON(33), 8, 5, DFLAGS),
  331. COMPOSITE_NOMUX(0, "pclk_pd_pmu", "gpll", 0,
  332. RK3288_CLKSEL_CON(33), 0, 5, DFLAGS,
  333. RK3288_CLKGATE_CON(5), 8, GFLAGS),
  334. COMPOSITE(SCLK_GPU, "sclk_gpu", mux_pll_src_cpll_gpll_usb480m_p, 0,
  335. RK3288_CLKSEL_CON(34), 6, 2, MFLAGS, 0, 5, DFLAGS,
  336. RK3288_CLKGATE_CON(5), 7, GFLAGS),
  337. COMPOSITE(0, "aclk_peri_src", mux_pll_src_cpll_gpll_p, 0,
  338. RK3288_CLKSEL_CON(10), 15, 1, MFLAGS, 0, 5, DFLAGS,
  339. RK3288_CLKGATE_CON(2), 0, GFLAGS),
  340. COMPOSITE_NOMUX(0, "pclk_peri", "aclk_peri_src", 0,
  341. RK3288_CLKSEL_CON(10), 12, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  342. RK3288_CLKGATE_CON(2), 3, GFLAGS),
  343. COMPOSITE_NOMUX(0, "hclk_peri", "aclk_peri_src", 0,
  344. RK3288_CLKSEL_CON(10), 8, 2, DFLAGS | CLK_DIVIDER_POWER_OF_TWO,
  345. RK3288_CLKGATE_CON(2), 2, GFLAGS),
  346. GATE(0, "aclk_peri", "aclk_peri_src", 0,
  347. RK3288_CLKGATE_CON(2), 1, GFLAGS),
  348. /*
  349. * Clock-Architecture Diagram 3
  350. */
  351. COMPOSITE(SCLK_SPI0, "sclk_spi0", mux_pll_src_cpll_gpll_p, 0,
  352. RK3288_CLKSEL_CON(25), 7, 1, MFLAGS, 0, 7, DFLAGS,
  353. RK3288_CLKGATE_CON(2), 9, GFLAGS),
  354. COMPOSITE(SCLK_SPI1, "sclk_spi1", mux_pll_src_cpll_gpll_p, 0,
  355. RK3288_CLKSEL_CON(25), 15, 1, MFLAGS, 8, 7, DFLAGS,
  356. RK3288_CLKGATE_CON(2), 10, GFLAGS),
  357. COMPOSITE(SCLK_SPI2, "sclk_spi2", mux_pll_src_cpll_gpll_p, 0,
  358. RK3288_CLKSEL_CON(39), 7, 1, MFLAGS, 0, 7, DFLAGS,
  359. RK3288_CLKGATE_CON(2), 11, GFLAGS),
  360. COMPOSITE(SCLK_SDMMC, "sclk_sdmmc", mux_mmc_src_p, 0,
  361. RK3288_CLKSEL_CON(11), 6, 2, MFLAGS, 0, 6, DFLAGS,
  362. RK3288_CLKGATE_CON(13), 0, GFLAGS),
  363. COMPOSITE(SCLK_SDIO0, "sclk_sdio0", mux_mmc_src_p, 0,
  364. RK3288_CLKSEL_CON(12), 6, 2, MFLAGS, 0, 6, DFLAGS,
  365. RK3288_CLKGATE_CON(13), 1, GFLAGS),
  366. COMPOSITE(SCLK_SDIO1, "sclk_sdio1", mux_mmc_src_p, 0,
  367. RK3288_CLKSEL_CON(34), 14, 2, MFLAGS, 8, 6, DFLAGS,
  368. RK3288_CLKGATE_CON(13), 2, GFLAGS),
  369. COMPOSITE(SCLK_EMMC, "sclk_emmc", mux_mmc_src_p, 0,
  370. RK3288_CLKSEL_CON(12), 14, 2, MFLAGS, 8, 6, DFLAGS,
  371. RK3288_CLKGATE_CON(13), 3, GFLAGS),
  372. COMPOSITE(0, "sclk_tspout", mux_tspout_p, 0,
  373. RK3288_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 5, DFLAGS,
  374. RK3288_CLKGATE_CON(4), 11, GFLAGS),
  375. COMPOSITE(0, "sclk_tsp", mux_pll_src_cpll_gpll_npll_p, 0,
  376. RK3288_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
  377. RK3288_CLKGATE_CON(4), 10, GFLAGS),
  378. GATE(SCLK_OTGPHY0, "sclk_otgphy0", "usb480m", 0,
  379. RK3288_CLKGATE_CON(13), 4, GFLAGS),
  380. GATE(SCLK_OTGPHY1, "sclk_otgphy1", "usb480m", 0,
  381. RK3288_CLKGATE_CON(13), 5, GFLAGS),
  382. GATE(SCLK_OTGPHY2, "sclk_otgphy2", "usb480m", 0,
  383. RK3288_CLKGATE_CON(13), 6, GFLAGS),
  384. GATE(SCLK_OTG_ADP, "sclk_otg_adp", "xin32k", 0,
  385. RK3288_CLKGATE_CON(13), 7, GFLAGS),
  386. COMPOSITE_NOMUX(SCLK_TSADC, "sclk_tsadc", "xin32k", 0,
  387. RK3288_CLKSEL_CON(2), 0, 6, DFLAGS,
  388. RK3288_CLKGATE_CON(2), 7, GFLAGS),
  389. COMPOSITE_NOMUX(SCLK_SARADC, "sclk_saradc", "xin24m", 0,
  390. RK3288_CLKSEL_CON(24), 8, 8, DFLAGS,
  391. RK3288_CLKGATE_CON(2), 8, GFLAGS),
  392. GATE(SCLK_PS2C, "sclk_ps2c", "xin24m", 0,
  393. RK3288_CLKGATE_CON(5), 13, GFLAGS),
  394. COMPOSITE(SCLK_NANDC0, "sclk_nandc0", mux_pll_src_cpll_gpll_p, 0,
  395. RK3288_CLKSEL_CON(38), 7, 1, MFLAGS, 0, 5, DFLAGS,
  396. RK3288_CLKGATE_CON(5), 5, GFLAGS),
  397. COMPOSITE(SCLK_NANDC1, "sclk_nandc1", mux_pll_src_cpll_gpll_p, 0,
  398. RK3288_CLKSEL_CON(38), 15, 1, MFLAGS, 8, 5, DFLAGS,
  399. RK3288_CLKGATE_CON(5), 6, GFLAGS),
  400. COMPOSITE(0, "uart0_src", mux_uart0_pll_p, 0,
  401. RK3288_CLKSEL_CON(13), 13, 2, MFLAGS, 0, 7, DFLAGS,
  402. RK3288_CLKGATE_CON(1), 8, GFLAGS),
  403. COMPOSITE_FRAC(0, "uart0_frac", "uart0_src", 0,
  404. RK3288_CLKSEL_CON(17), 0,
  405. RK3288_CLKGATE_CON(1), 9, GFLAGS),
  406. MUX(SCLK_UART0, "sclk_uart0", mux_uart0_p, 0,
  407. RK3288_CLKSEL_CON(13), 8, 2, MFLAGS),
  408. MUX(0, "uart_src", mux_pll_src_cpll_gpll_p, 0,
  409. RK3288_CLKSEL_CON(13), 15, 1, MFLAGS),
  410. COMPOSITE_NOMUX(0, "uart1_src", "uart_src", 0,
  411. RK3288_CLKSEL_CON(14), 0, 7, DFLAGS,
  412. RK3288_CLKGATE_CON(1), 10, GFLAGS),
  413. COMPOSITE_FRAC(0, "uart1_frac", "uart1_src", 0,
  414. RK3288_CLKSEL_CON(18), 0,
  415. RK3288_CLKGATE_CON(1), 11, GFLAGS),
  416. MUX(SCLK_UART1, "sclk_uart1", mux_uart1_p, 0,
  417. RK3288_CLKSEL_CON(14), 8, 2, MFLAGS),
  418. COMPOSITE_NOMUX(0, "uart2_src", "uart_src", 0,
  419. RK3288_CLKSEL_CON(15), 0, 7, DFLAGS,
  420. RK3288_CLKGATE_CON(1), 12, GFLAGS),
  421. COMPOSITE_FRAC(0, "uart2_frac", "uart2_src", 0,
  422. RK3288_CLKSEL_CON(19), 0,
  423. RK3288_CLKGATE_CON(1), 13, GFLAGS),
  424. MUX(SCLK_UART2, "sclk_uart2", mux_uart2_p, 0,
  425. RK3288_CLKSEL_CON(15), 8, 2, MFLAGS),
  426. COMPOSITE_NOMUX(0, "uart3_src", "uart_src", 0,
  427. RK3288_CLKSEL_CON(16), 0, 7, DFLAGS,
  428. RK3288_CLKGATE_CON(1), 14, GFLAGS),
  429. COMPOSITE_FRAC(0, "uart3_frac", "uart3_src", 0,
  430. RK3288_CLKSEL_CON(20), 0,
  431. RK3288_CLKGATE_CON(1), 15, GFLAGS),
  432. MUX(SCLK_UART3, "sclk_uart3", mux_uart3_p, 0,
  433. RK3288_CLKSEL_CON(16), 8, 2, MFLAGS),
  434. COMPOSITE_NOMUX(0, "uart4_src", "uart_src", 0,
  435. RK3288_CLKSEL_CON(3), 0, 7, DFLAGS,
  436. RK3288_CLKGATE_CON(2), 12, GFLAGS),
  437. COMPOSITE_FRAC(0, "uart4_frac", "uart4_src", 0,
  438. RK3288_CLKSEL_CON(7), 0,
  439. RK3288_CLKGATE_CON(2), 13, GFLAGS),
  440. MUX(SCLK_UART4, "sclk_uart4", mux_uart4_p, 0,
  441. RK3288_CLKSEL_CON(3), 8, 2, MFLAGS),
  442. COMPOSITE(0, "mac_src", mux_pll_src_npll_cpll_gpll_p, 0,
  443. RK3288_CLKSEL_CON(21), 0, 2, MFLAGS, 8, 5, DFLAGS,
  444. RK3288_CLKGATE_CON(2), 5, GFLAGS),
  445. MUX(0, "macref", mux_macref_p, 0,
  446. RK3288_CLKSEL_CON(21), 4, 1, MFLAGS),
  447. GATE(0, "sclk_macref_out", "macref", 0,
  448. RK3288_CLKGATE_CON(5), 3, GFLAGS),
  449. GATE(SCLK_MACREF, "sclk_macref", "macref", 0,
  450. RK3288_CLKGATE_CON(5), 2, GFLAGS),
  451. GATE(SCLK_MAC_RX, "sclk_mac_rx", "macref", 0,
  452. RK3288_CLKGATE_CON(5), 0, GFLAGS),
  453. GATE(SCLK_MAC_TX, "sclk_mac_tx", "macref", 0,
  454. RK3288_CLKGATE_CON(5), 1, GFLAGS),
  455. COMPOSITE(0, "hsadc_src", mux_pll_src_cpll_gpll_p, 0,
  456. RK3288_CLKSEL_CON(22), 0, 1, MFLAGS, 8, 8, DFLAGS,
  457. RK3288_CLKGATE_CON(2), 6, GFLAGS),
  458. MUX(SCLK_HSADC, "sclk_hsadc_out", mux_hsadcout_p, 0,
  459. RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
  460. GATE(0, "jtag", "ext_jtag", 0,
  461. RK3288_CLKGATE_CON(4), 14, GFLAGS),
  462. COMPOSITE_NODIV(0, "usbphy480m_src", mux_usbphy480m_p, 0,
  463. RK3288_CLKSEL_CON(13), 11, 2, MFLAGS,
  464. RK3288_CLKGATE_CON(5), 15, GFLAGS),
  465. COMPOSITE_NODIV(SCLK_HSICPHY480M, "sclk_hsicphy480m", mux_hsicphy480m_p, 0,
  466. RK3288_CLKSEL_CON(29), 0, 2, MFLAGS,
  467. RK3288_CLKGATE_CON(3), 6, GFLAGS),
  468. GATE(0, "hsicphy12m_xin12m", "xin12m", 0,
  469. RK3288_CLKGATE_CON(13), 9, GFLAGS),
  470. DIV(0, "hsicphy12m_usbphy", "sclk_hsicphy480m", 0,
  471. RK3288_CLKSEL_CON(11), 8, 6, DFLAGS),
  472. MUX(SCLK_HSICPHY12M, "sclk_hsicphy12m", mux_hsicphy12m_p, 0,
  473. RK3288_CLKSEL_CON(22), 4, 1, MFLAGS),
  474. /*
  475. * Clock-Architecture Diagram 4
  476. */
  477. /* aclk_cpu gates */
  478. GATE(0, "sclk_intmem0", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 5, GFLAGS),
  479. GATE(0, "sclk_intmem1", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 6, GFLAGS),
  480. GATE(0, "sclk_intmem2", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 7, GFLAGS),
  481. GATE(ACLK_DMAC1, "aclk_dmac1", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 12, GFLAGS),
  482. GATE(0, "aclk_strc_sys", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 13, GFLAGS),
  483. GATE(0, "aclk_intmem", "aclk_cpu", 0, RK3288_CLKGATE_CON(10), 4, GFLAGS),
  484. GATE(ACLK_CRYPTO, "aclk_crypto", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 6, GFLAGS),
  485. GATE(0, "aclk_ccp", "aclk_cpu", 0, RK3288_CLKGATE_CON(11), 8, GFLAGS),
  486. /* hclk_cpu gates */
  487. GATE(HCLK_CRYPTO, "hclk_crypto", "hclk_cpu", 0, RK3288_CLKGATE_CON(11), 7, GFLAGS),
  488. GATE(HCLK_I2S0, "hclk_i2s0", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 8, GFLAGS),
  489. GATE(HCLK_ROM, "hclk_rom", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 9, GFLAGS),
  490. GATE(HCLK_SPDIF, "hclk_spdif", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 10, GFLAGS),
  491. GATE(HCLK_SPDIF8CH, "hclk_spdif_8ch", "hclk_cpu", 0, RK3288_CLKGATE_CON(10), 11, GFLAGS),
  492. /* pclk_cpu gates */
  493. GATE(PCLK_PWM, "pclk_pwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 0, GFLAGS),
  494. GATE(PCLK_TIMER, "pclk_timer", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 1, GFLAGS),
  495. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 2, GFLAGS),
  496. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 3, GFLAGS),
  497. GATE(0, "pclk_ddrupctl0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 14, GFLAGS),
  498. GATE(0, "pclk_publ0", "pclk_cpu", 0, RK3288_CLKGATE_CON(10), 15, GFLAGS),
  499. GATE(0, "pclk_ddrupctl1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 0, GFLAGS),
  500. GATE(0, "pclk_publ1", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 1, GFLAGS),
  501. GATE(0, "pclk_efuse_1024", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 2, GFLAGS),
  502. GATE(PCLK_TZPC, "pclk_tzpc", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 3, GFLAGS),
  503. GATE(PCLK_UART2, "pclk_uart2", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 9, GFLAGS),
  504. GATE(0, "pclk_efuse_256", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 10, GFLAGS),
  505. GATE(PCLK_RKPWM, "pclk_rkpwm", "pclk_cpu", 0, RK3288_CLKGATE_CON(11), 11, GFLAGS),
  506. /* ddrctrl [DDR Controller PHY clock] gates */
  507. GATE(0, "nclk_ddrupctl0", "ddrphy", 0, RK3288_CLKGATE_CON(11), 4, GFLAGS),
  508. GATE(0, "nclk_ddrupctl1", "ddrphy", 0, RK3288_CLKGATE_CON(11), 5, GFLAGS),
  509. /* ddrphy gates */
  510. GATE(0, "sclk_ddrphy0", "ddrphy", 0, RK3288_CLKGATE_CON(4), 12, GFLAGS),
  511. GATE(0, "sclk_ddrphy1", "ddrphy", 0, RK3288_CLKGATE_CON(4), 13, GFLAGS),
  512. /* aclk_peri gates */
  513. GATE(0, "aclk_peri_axi_matrix", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 2, GFLAGS),
  514. GATE(ACLK_DMAC2, "aclk_dmac2", "aclk_peri", 0, RK3288_CLKGATE_CON(6), 3, GFLAGS),
  515. GATE(0, "aclk_peri_niu", "aclk_peri", 0, RK3288_CLKGATE_CON(7), 11, GFLAGS),
  516. GATE(ACLK_MMU, "aclk_mmu", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 12, GFLAGS),
  517. GATE(ACLK_GMAC, "aclk_gmac", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 0, GFLAGS),
  518. GATE(HCLK_GPS, "hclk_gps", "aclk_peri", 0, RK3288_CLKGATE_CON(8), 2, GFLAGS),
  519. /* hclk_peri gates */
  520. GATE(0, "hclk_peri_matrix", "hclk_peri", 0, RK3288_CLKGATE_CON(6), 0, GFLAGS),
  521. GATE(HCLK_OTG0, "hclk_otg0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 4, GFLAGS),
  522. GATE(HCLK_USBHOST0, "hclk_host0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 6, GFLAGS),
  523. GATE(HCLK_USBHOST1, "hclk_host1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 7, GFLAGS),
  524. GATE(HCLK_HSIC, "hclk_hsic", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 8, GFLAGS),
  525. GATE(0, "hclk_usb_peri", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 9, GFLAGS),
  526. GATE(0, "hclk_peri_ahb_arbi", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 10, GFLAGS),
  527. GATE(0, "hclk_emem", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 12, GFLAGS),
  528. GATE(0, "hclk_mem", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 13, GFLAGS),
  529. GATE(HCLK_NANDC0, "hclk_nandc0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 14, GFLAGS),
  530. GATE(HCLK_NANDC1, "hclk_nandc1", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 15, GFLAGS),
  531. GATE(HCLK_TSP, "hclk_tsp", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 8, GFLAGS),
  532. GATE(HCLK_SDMMC, "hclk_sdmmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 3, GFLAGS),
  533. GATE(HCLK_SDIO0, "hclk_sdio0", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 4, GFLAGS),
  534. GATE(HCLK_SDIO1, "hclk_sdio1", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 5, GFLAGS),
  535. GATE(HCLK_EMMC, "hclk_emmc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 6, GFLAGS),
  536. GATE(HCLK_HSADC, "hclk_hsadc", "hclk_peri", 0, RK3288_CLKGATE_CON(8), 7, GFLAGS),
  537. GATE(0, "pmu_hclk_otg0", "hclk_peri", 0, RK3288_CLKGATE_CON(7), 5, GFLAGS),
  538. /* pclk_peri gates */
  539. GATE(0, "pclk_peri_matrix", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 1, GFLAGS),
  540. GATE(PCLK_SPI0, "pclk_spi0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 4, GFLAGS),
  541. GATE(PCLK_SPI1, "pclk_spi1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 5, GFLAGS),
  542. GATE(PCLK_SPI2, "pclk_spi2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 6, GFLAGS),
  543. GATE(PCLK_PS2C, "pclk_ps2c", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 7, GFLAGS),
  544. GATE(PCLK_UART0, "pclk_uart0", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 8, GFLAGS),
  545. GATE(PCLK_UART1, "pclk_uart1", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 9, GFLAGS),
  546. GATE(PCLK_I2C4, "pclk_i2c4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 15, GFLAGS),
  547. GATE(PCLK_UART3, "pclk_uart3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 11, GFLAGS),
  548. GATE(PCLK_UART4, "pclk_uart4", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 12, GFLAGS),
  549. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 13, GFLAGS),
  550. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_peri", 0, RK3288_CLKGATE_CON(6), 14, GFLAGS),
  551. GATE(PCLK_SARADC, "pclk_saradc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 1, GFLAGS),
  552. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 2, GFLAGS),
  553. GATE(PCLK_SIM, "pclk_sim", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 3, GFLAGS),
  554. GATE(PCLK_I2C5, "pclk_i2c5", "pclk_peri", 0, RK3288_CLKGATE_CON(7), 0, GFLAGS),
  555. GATE(PCLK_GMAC, "pclk_gmac", "pclk_peri", 0, RK3288_CLKGATE_CON(8), 1, GFLAGS),
  556. GATE(SCLK_LCDC_PWM0, "sclk_lcdc_pwm0", "xin24m", 0, RK3288_CLKGATE_CON(13), 10, GFLAGS),
  557. GATE(SCLK_LCDC_PWM1, "sclk_lcdc_pwm1", "xin24m", 0, RK3288_CLKGATE_CON(13), 11, GFLAGS),
  558. GATE(0, "sclk_pvtm_core", "xin24m", 0, RK3288_CLKGATE_CON(5), 9, GFLAGS),
  559. GATE(0, "sclk_pvtm_gpu", "xin24m", 0, RK3288_CLKGATE_CON(5), 10, GFLAGS),
  560. GATE(0, "sclk_mipidsi_24m", "xin24m", 0, RK3288_CLKGATE_CON(5), 15, GFLAGS),
  561. /* sclk_gpu gates */
  562. GATE(ACLK_GPU, "aclk_gpu", "sclk_gpu", 0, RK3288_CLKGATE_CON(18), 0, GFLAGS),
  563. /* pclk_pd_alive gates */
  564. GATE(PCLK_GPIO8, "pclk_gpio8", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 8, GFLAGS),
  565. GATE(PCLK_GPIO7, "pclk_gpio7", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 7, GFLAGS),
  566. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 1, GFLAGS),
  567. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 2, GFLAGS),
  568. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 3, GFLAGS),
  569. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 4, GFLAGS),
  570. GATE(PCLK_GPIO5, "pclk_gpio5", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 5, GFLAGS),
  571. GATE(PCLK_GPIO6, "pclk_gpio6", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 6, GFLAGS),
  572. GATE(PCLK_GRF, "pclk_grf", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 11, GFLAGS),
  573. GATE(0, "pclk_alive_niu", "pclk_pd_alive", 0, RK3288_CLKGATE_CON(14), 12, GFLAGS),
  574. /* pclk_pd_pmu gates */
  575. GATE(PCLK_PMU, "pclk_pmu", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 0, GFLAGS),
  576. GATE(0, "pclk_intmem1", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 1, GFLAGS),
  577. GATE(0, "pclk_pmu_niu", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 2, GFLAGS),
  578. GATE(PCLK_SGRF, "pclk_sgrf", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 3, GFLAGS),
  579. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pd_pmu", 0, RK3288_CLKGATE_CON(17), 4, GFLAGS),
  580. /* hclk_vio gates */
  581. GATE(HCLK_RGA, "hclk_rga", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 1, GFLAGS),
  582. GATE(HCLK_VOP0, "hclk_vop0", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 6, GFLAGS),
  583. GATE(HCLK_VOP1, "hclk_vop1", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 8, GFLAGS),
  584. GATE(0, "hclk_vio_ahb_arbi", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 9, GFLAGS),
  585. GATE(0, "hclk_vio_niu", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 10, GFLAGS),
  586. GATE(0, "hclk_vip", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 15, GFLAGS),
  587. GATE(HCLK_IEP, "hclk_iep", "hclk_vio", 0, RK3288_CLKGATE_CON(15), 3, GFLAGS),
  588. GATE(HCLK_ISP, "hclk_isp", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 1, GFLAGS),
  589. GATE(0, "hclk_vio2_h2p", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 10, GFLAGS),
  590. GATE(0, "pclk_mipi_dsi0", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 4, GFLAGS),
  591. GATE(0, "pclk_mipi_dsi1", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 5, GFLAGS),
  592. GATE(0, "pclk_mipi_csi", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 6, GFLAGS),
  593. GATE(0, "pclk_lvds_phy", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 7, GFLAGS),
  594. GATE(0, "pclk_edp_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 8, GFLAGS),
  595. GATE(0, "pclk_hdmi_ctrl", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 9, GFLAGS),
  596. GATE(0, "pclk_vio2_h2p", "hclk_vio", 0, RK3288_CLKGATE_CON(16), 11, GFLAGS),
  597. /* aclk_vio0 gates */
  598. GATE(ACLK_VOP0, "aclk_vop0", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 5, GFLAGS),
  599. GATE(0, "aclk_iep", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 2, GFLAGS),
  600. GATE(0, "aclk_vio0_niu", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 11, GFLAGS),
  601. GATE(0, "aclk_vip", "aclk_vio0", 0, RK3288_CLKGATE_CON(15), 14, GFLAGS),
  602. /* aclk_vio1 gates */
  603. GATE(ACLK_VOP1, "aclk_vop1", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 7, GFLAGS),
  604. GATE(0, "aclk_isp", "aclk_vio1", 0, RK3288_CLKGATE_CON(16), 2, GFLAGS),
  605. GATE(0, "aclk_vio1_niu", "aclk_vio1", 0, RK3288_CLKGATE_CON(15), 12, GFLAGS),
  606. /* aclk_rga_pre gates */
  607. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 0, GFLAGS),
  608. GATE(0, "aclk_rga_niu", "aclk_rga_pre", 0, RK3288_CLKGATE_CON(15), 13, GFLAGS),
  609. /*
  610. * Other ungrouped clocks.
  611. */
  612. GATE(0, "pclk_vip_in", "ext_vip", 0, RK3288_CLKGATE_CON(16), 0, GFLAGS),
  613. GATE(0, "pclk_isp_in", "ext_isp", 0, RK3288_CLKGATE_CON(16), 3, GFLAGS),
  614. };
  615. static void __init rk3288_clk_init(struct device_node *np)
  616. {
  617. void __iomem *reg_base;
  618. struct clk *clk;
  619. reg_base = of_iomap(np, 0);
  620. if (!reg_base) {
  621. pr_err("%s: could not map cru region\n", __func__);
  622. return;
  623. }
  624. rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  625. /* xin12m is created by an cru-internal divider */
  626. clk = clk_register_fixed_factor(NULL, "xin12m", "xin24m", 0, 1, 2);
  627. if (IS_ERR(clk))
  628. pr_warn("%s: could not register clock xin12m: %ld\n",
  629. __func__, PTR_ERR(clk));
  630. clk = clk_register_fixed_factor(NULL, "usb480m", "xin24m", 0, 20, 1);
  631. if (IS_ERR(clk))
  632. pr_warn("%s: could not register clock usb480m: %ld\n",
  633. __func__, PTR_ERR(clk));
  634. rockchip_clk_register_plls(rk3288_pll_clks,
  635. ARRAY_SIZE(rk3288_pll_clks),
  636. RK3288_GRF_SOC_STATUS);
  637. rockchip_clk_register_branches(rk3288_clk_branches,
  638. ARRAY_SIZE(rk3288_clk_branches));
  639. rockchip_register_softrst(np, 9, reg_base + RK3288_SOFTRST_CON(0),
  640. ROCKCHIP_SOFTRST_HIWORD_MASK);
  641. }
  642. CLK_OF_DECLARE(rk3288_cru, "rockchip,rk3288-cru", rk3288_clk_init);