clk-pll.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431
  1. /*
  2. * Copyright (c) 2014 MundoReader S.L.
  3. * Author: Heiko Stuebner <heiko@sntech.de>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License as published by
  7. * the Free Software Foundation; either version 2 of the License, or
  8. * (at your option) any later version.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <asm/div64.h>
  16. #include <linux/slab.h>
  17. #include <linux/io.h>
  18. #include <linux/delay.h>
  19. #include <linux/clk.h>
  20. #include <linux/clk-provider.h>
  21. #include <linux/regmap.h>
  22. #include "clk.h"
  23. #define PLL_MODE_MASK 0x3
  24. #define PLL_MODE_SLOW 0x0
  25. #define PLL_MODE_NORM 0x1
  26. #define PLL_MODE_DEEP 0x2
  27. struct rockchip_clk_pll {
  28. struct clk_hw hw;
  29. struct clk_mux pll_mux;
  30. const struct clk_ops *pll_mux_ops;
  31. struct notifier_block clk_nb;
  32. bool rate_change_remuxed;
  33. void __iomem *reg_base;
  34. int lock_offset;
  35. unsigned int lock_shift;
  36. enum rockchip_pll_type type;
  37. const struct rockchip_pll_rate_table *rate_table;
  38. unsigned int rate_count;
  39. spinlock_t *lock;
  40. };
  41. #define to_rockchip_clk_pll(_hw) container_of(_hw, struct rockchip_clk_pll, hw)
  42. #define to_rockchip_clk_pll_nb(nb) \
  43. container_of(nb, struct rockchip_clk_pll, clk_nb)
  44. static const struct rockchip_pll_rate_table *rockchip_get_pll_settings(
  45. struct rockchip_clk_pll *pll, unsigned long rate)
  46. {
  47. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  48. int i;
  49. for (i = 0; i < pll->rate_count; i++) {
  50. if (rate == rate_table[i].rate)
  51. return &rate_table[i];
  52. }
  53. return NULL;
  54. }
  55. static long rockchip_pll_round_rate(struct clk_hw *hw,
  56. unsigned long drate, unsigned long *prate)
  57. {
  58. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  59. const struct rockchip_pll_rate_table *rate_table = pll->rate_table;
  60. int i;
  61. /* Assumming rate_table is in descending order */
  62. for (i = 0; i < pll->rate_count; i++) {
  63. if (drate >= rate_table[i].rate)
  64. return rate_table[i].rate;
  65. }
  66. /* return minimum supported value */
  67. return rate_table[i - 1].rate;
  68. }
  69. /*
  70. * Wait for the pll to reach the locked state.
  71. * The calling set_rate function is responsible for making sure the
  72. * grf regmap is available.
  73. */
  74. static int rockchip_pll_wait_lock(struct rockchip_clk_pll *pll)
  75. {
  76. struct regmap *grf = rockchip_clk_get_grf();
  77. unsigned int val;
  78. int delay = 24000000, ret;
  79. while (delay > 0) {
  80. ret = regmap_read(grf, pll->lock_offset, &val);
  81. if (ret) {
  82. pr_err("%s: failed to read pll lock status: %d\n",
  83. __func__, ret);
  84. return ret;
  85. }
  86. if (val & BIT(pll->lock_shift))
  87. return 0;
  88. delay--;
  89. }
  90. pr_err("%s: timeout waiting for pll to lock\n", __func__);
  91. return -ETIMEDOUT;
  92. }
  93. /**
  94. * Set pll mux when changing the pll rate.
  95. * This makes sure to move the pll mux away from the actual pll before
  96. * changing its rate and back to the original parent after the change.
  97. */
  98. static int rockchip_pll_notifier_cb(struct notifier_block *nb,
  99. unsigned long event, void *data)
  100. {
  101. struct rockchip_clk_pll *pll = to_rockchip_clk_pll_nb(nb);
  102. struct clk_mux *pll_mux = &pll->pll_mux;
  103. const struct clk_ops *pll_mux_ops = pll->pll_mux_ops;
  104. int cur_parent;
  105. switch (event) {
  106. case PRE_RATE_CHANGE:
  107. cur_parent = pll_mux_ops->get_parent(&pll_mux->hw);
  108. if (cur_parent == PLL_MODE_NORM) {
  109. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_SLOW);
  110. pll->rate_change_remuxed = 1;
  111. }
  112. break;
  113. case POST_RATE_CHANGE:
  114. if (pll->rate_change_remuxed) {
  115. pll_mux_ops->set_parent(&pll_mux->hw, PLL_MODE_NORM);
  116. pll->rate_change_remuxed = 0;
  117. }
  118. break;
  119. }
  120. return NOTIFY_OK;
  121. }
  122. /**
  123. * PLL used in RK3066, RK3188 and RK3288
  124. */
  125. #define RK3066_PLL_RESET_DELAY(nr) ((nr * 500) / 24 + 1)
  126. #define RK3066_PLLCON(i) (i * 0x4)
  127. #define RK3066_PLLCON0_OD_MASK 0xf
  128. #define RK3066_PLLCON0_OD_SHIFT 0
  129. #define RK3066_PLLCON0_NR_MASK 0x3f
  130. #define RK3066_PLLCON0_NR_SHIFT 8
  131. #define RK3066_PLLCON1_NF_MASK 0x1fff
  132. #define RK3066_PLLCON1_NF_SHIFT 0
  133. #define RK3066_PLLCON2_BWADJ_MASK 0xfff
  134. #define RK3066_PLLCON2_BWADJ_SHIFT 0
  135. #define RK3066_PLLCON3_RESET (1 << 5)
  136. #define RK3066_PLLCON3_PWRDOWN (1 << 1)
  137. #define RK3066_PLLCON3_BYPASS (1 << 0)
  138. static unsigned long rockchip_rk3066_pll_recalc_rate(struct clk_hw *hw,
  139. unsigned long prate)
  140. {
  141. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  142. u64 nf, nr, no, rate64 = prate;
  143. u32 pllcon;
  144. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(3));
  145. if (pllcon & RK3066_PLLCON3_BYPASS) {
  146. pr_debug("%s: pll %s is bypassed\n", __func__,
  147. __clk_get_name(hw->clk));
  148. return prate;
  149. }
  150. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(1));
  151. nf = (pllcon >> RK3066_PLLCON1_NF_SHIFT) & RK3066_PLLCON1_NF_MASK;
  152. pllcon = readl_relaxed(pll->reg_base + RK3066_PLLCON(0));
  153. nr = (pllcon >> RK3066_PLLCON0_NR_SHIFT) & RK3066_PLLCON0_NR_MASK;
  154. no = (pllcon >> RK3066_PLLCON0_OD_SHIFT) & RK3066_PLLCON0_OD_MASK;
  155. rate64 *= (nf + 1);
  156. do_div(rate64, nr + 1);
  157. do_div(rate64, no + 1);
  158. return (unsigned long)rate64;
  159. }
  160. static int rockchip_rk3066_pll_set_rate(struct clk_hw *hw, unsigned long drate,
  161. unsigned long prate)
  162. {
  163. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  164. const struct rockchip_pll_rate_table *rate;
  165. unsigned long old_rate = rockchip_rk3066_pll_recalc_rate(hw, prate);
  166. struct regmap *grf = rockchip_clk_get_grf();
  167. int ret;
  168. if (IS_ERR(grf)) {
  169. pr_debug("%s: grf regmap not available, aborting rate change\n",
  170. __func__);
  171. return PTR_ERR(grf);
  172. }
  173. pr_debug("%s: changing %s from %lu to %lu with a parent rate of %lu\n",
  174. __func__, __clk_get_name(hw->clk), old_rate, drate, prate);
  175. /* Get required rate settings from table */
  176. rate = rockchip_get_pll_settings(pll, drate);
  177. if (!rate) {
  178. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  179. drate, __clk_get_name(hw->clk));
  180. return -EINVAL;
  181. }
  182. pr_debug("%s: rate settings for %lu (nr, no, nf): (%d, %d, %d)\n",
  183. __func__, rate->rate, rate->nr, rate->no, rate->nf);
  184. /* enter reset mode */
  185. writel(HIWORD_UPDATE(RK3066_PLLCON3_RESET, RK3066_PLLCON3_RESET, 0),
  186. pll->reg_base + RK3066_PLLCON(3));
  187. /* update pll values */
  188. writel(HIWORD_UPDATE(rate->nr - 1, RK3066_PLLCON0_NR_MASK,
  189. RK3066_PLLCON0_NR_SHIFT) |
  190. HIWORD_UPDATE(rate->no - 1, RK3066_PLLCON0_OD_MASK,
  191. RK3066_PLLCON0_OD_SHIFT),
  192. pll->reg_base + RK3066_PLLCON(0));
  193. writel_relaxed(HIWORD_UPDATE(rate->nf - 1, RK3066_PLLCON1_NF_MASK,
  194. RK3066_PLLCON1_NF_SHIFT),
  195. pll->reg_base + RK3066_PLLCON(1));
  196. writel_relaxed(HIWORD_UPDATE(rate->bwadj, RK3066_PLLCON2_BWADJ_MASK,
  197. RK3066_PLLCON2_BWADJ_SHIFT),
  198. pll->reg_base + RK3066_PLLCON(2));
  199. /* leave reset and wait the reset_delay */
  200. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_RESET, 0),
  201. pll->reg_base + RK3066_PLLCON(3));
  202. udelay(RK3066_PLL_RESET_DELAY(rate->nr));
  203. /* wait for the pll to lock */
  204. ret = rockchip_pll_wait_lock(pll);
  205. if (ret) {
  206. pr_warn("%s: pll did not lock, trying to restore old rate %lu\n",
  207. __func__, old_rate);
  208. rockchip_rk3066_pll_set_rate(hw, old_rate, prate);
  209. }
  210. return ret;
  211. }
  212. static int rockchip_rk3066_pll_enable(struct clk_hw *hw)
  213. {
  214. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  215. writel(HIWORD_UPDATE(0, RK3066_PLLCON3_PWRDOWN, 0),
  216. pll->reg_base + RK3066_PLLCON(3));
  217. return 0;
  218. }
  219. static void rockchip_rk3066_pll_disable(struct clk_hw *hw)
  220. {
  221. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  222. writel(HIWORD_UPDATE(RK3066_PLLCON3_PWRDOWN,
  223. RK3066_PLLCON3_PWRDOWN, 0),
  224. pll->reg_base + RK3066_PLLCON(3));
  225. }
  226. static int rockchip_rk3066_pll_is_enabled(struct clk_hw *hw)
  227. {
  228. struct rockchip_clk_pll *pll = to_rockchip_clk_pll(hw);
  229. u32 pllcon = readl(pll->reg_base + RK3066_PLLCON(3));
  230. return !(pllcon & RK3066_PLLCON3_PWRDOWN);
  231. }
  232. static const struct clk_ops rockchip_rk3066_pll_clk_norate_ops = {
  233. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  234. .enable = rockchip_rk3066_pll_enable,
  235. .disable = rockchip_rk3066_pll_disable,
  236. .is_enabled = rockchip_rk3066_pll_is_enabled,
  237. };
  238. static const struct clk_ops rockchip_rk3066_pll_clk_ops = {
  239. .recalc_rate = rockchip_rk3066_pll_recalc_rate,
  240. .round_rate = rockchip_pll_round_rate,
  241. .set_rate = rockchip_rk3066_pll_set_rate,
  242. .enable = rockchip_rk3066_pll_enable,
  243. .disable = rockchip_rk3066_pll_disable,
  244. .is_enabled = rockchip_rk3066_pll_is_enabled,
  245. };
  246. /*
  247. * Common registering of pll clocks
  248. */
  249. struct clk *rockchip_clk_register_pll(enum rockchip_pll_type pll_type,
  250. const char *name, const char **parent_names, u8 num_parents,
  251. void __iomem *base, int con_offset, int grf_lock_offset,
  252. int lock_shift, int mode_offset, int mode_shift,
  253. struct rockchip_pll_rate_table *rate_table,
  254. spinlock_t *lock)
  255. {
  256. const char *pll_parents[3];
  257. struct clk_init_data init;
  258. struct rockchip_clk_pll *pll;
  259. struct clk_mux *pll_mux;
  260. struct clk *pll_clk, *mux_clk;
  261. char pll_name[20];
  262. int ret;
  263. if (num_parents != 2) {
  264. pr_err("%s: needs two parent clocks\n", __func__);
  265. return ERR_PTR(-EINVAL);
  266. }
  267. /* name the actual pll */
  268. snprintf(pll_name, sizeof(pll_name), "pll_%s", name);
  269. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  270. if (!pll)
  271. return ERR_PTR(-ENOMEM);
  272. init.name = pll_name;
  273. /* keep all plls untouched for now */
  274. init.flags = CLK_IGNORE_UNUSED;
  275. init.parent_names = &parent_names[0];
  276. init.num_parents = 1;
  277. if (rate_table) {
  278. int len;
  279. /* find count of rates in rate_table */
  280. for (len = 0; rate_table[len].rate != 0; )
  281. len++;
  282. pll->rate_count = len;
  283. pll->rate_table = kmemdup(rate_table,
  284. pll->rate_count *
  285. sizeof(struct rockchip_pll_rate_table),
  286. GFP_KERNEL);
  287. WARN(!pll->rate_table,
  288. "%s: could not allocate rate table for %s\n",
  289. __func__, name);
  290. }
  291. switch (pll_type) {
  292. case pll_rk3066:
  293. if (!pll->rate_table)
  294. init.ops = &rockchip_rk3066_pll_clk_norate_ops;
  295. else
  296. init.ops = &rockchip_rk3066_pll_clk_ops;
  297. break;
  298. default:
  299. pr_warn("%s: Unknown pll type for pll clk %s\n",
  300. __func__, name);
  301. }
  302. pll->hw.init = &init;
  303. pll->type = pll_type;
  304. pll->reg_base = base + con_offset;
  305. pll->lock_offset = grf_lock_offset;
  306. pll->lock_shift = lock_shift;
  307. pll->lock = lock;
  308. pll->clk_nb.notifier_call = rockchip_pll_notifier_cb;
  309. pll_clk = clk_register(NULL, &pll->hw);
  310. if (IS_ERR(pll_clk)) {
  311. pr_err("%s: failed to register pll clock %s : %ld\n",
  312. __func__, name, PTR_ERR(pll_clk));
  313. mux_clk = pll_clk;
  314. goto err_pll;
  315. }
  316. ret = clk_notifier_register(pll_clk, &pll->clk_nb);
  317. if (ret) {
  318. pr_err("%s: failed to register clock notifier for %s : %d\n",
  319. __func__, name, ret);
  320. mux_clk = ERR_PTR(ret);
  321. goto err_pll_notifier;
  322. }
  323. /* create the mux on top of the real pll */
  324. pll->pll_mux_ops = &clk_mux_ops;
  325. pll_mux = &pll->pll_mux;
  326. /* the actual muxing is xin24m, pll-output, xin32k */
  327. pll_parents[0] = parent_names[0];
  328. pll_parents[1] = pll_name;
  329. pll_parents[2] = parent_names[1];
  330. init.name = name;
  331. init.flags = CLK_SET_RATE_PARENT;
  332. init.ops = pll->pll_mux_ops;
  333. init.parent_names = pll_parents;
  334. init.num_parents = ARRAY_SIZE(pll_parents);
  335. pll_mux->reg = base + mode_offset;
  336. pll_mux->shift = mode_shift;
  337. pll_mux->mask = PLL_MODE_MASK;
  338. pll_mux->flags = 0;
  339. pll_mux->lock = lock;
  340. pll_mux->hw.init = &init;
  341. if (pll_type == pll_rk3066)
  342. pll_mux->flags |= CLK_MUX_HIWORD_MASK;
  343. mux_clk = clk_register(NULL, &pll_mux->hw);
  344. if (IS_ERR(mux_clk))
  345. goto err_mux;
  346. return mux_clk;
  347. err_mux:
  348. ret = clk_notifier_unregister(pll_clk, &pll->clk_nb);
  349. if (ret) {
  350. pr_err("%s: could not unregister clock notifier in error path : %d\n",
  351. __func__, ret);
  352. return mux_clk;
  353. }
  354. err_pll_notifier:
  355. clk_unregister(pll_clk);
  356. err_pll:
  357. kfree(pll);
  358. return mux_clk;
  359. }