sata_rcar.c 26 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004
  1. /*
  2. * Renesas R-Car SATA driver
  3. *
  4. * Author: Vladimir Barinov <source@cogentembedded.com>
  5. * Copyright (C) 2013 Cogent Embedded, Inc.
  6. * Copyright (C) 2013 Renesas Solutions Corp.
  7. *
  8. * This program is free software; you can redistribute it and/or modify it
  9. * under the terms of the GNU General Public License as published by the
  10. * Free Software Foundation; either version 2 of the License, or (at your
  11. * option) any later version.
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/ata.h>
  16. #include <linux/libata.h>
  17. #include <linux/of_device.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/clk.h>
  20. #include <linux/err.h>
  21. #define DRV_NAME "sata_rcar"
  22. /* SH-Navi2G/ATAPI-ATA compatible task registers */
  23. #define DATA_REG 0x100
  24. #define SDEVCON_REG 0x138
  25. /* SH-Navi2G/ATAPI module compatible control registers */
  26. #define ATAPI_CONTROL1_REG 0x180
  27. #define ATAPI_STATUS_REG 0x184
  28. #define ATAPI_INT_ENABLE_REG 0x188
  29. #define ATAPI_DTB_ADR_REG 0x198
  30. #define ATAPI_DMA_START_ADR_REG 0x19C
  31. #define ATAPI_DMA_TRANS_CNT_REG 0x1A0
  32. #define ATAPI_CONTROL2_REG 0x1A4
  33. #define ATAPI_SIG_ST_REG 0x1B0
  34. #define ATAPI_BYTE_SWAP_REG 0x1BC
  35. /* ATAPI control 1 register (ATAPI_CONTROL1) bits */
  36. #define ATAPI_CONTROL1_ISM BIT(16)
  37. #define ATAPI_CONTROL1_DTA32M BIT(11)
  38. #define ATAPI_CONTROL1_RESET BIT(7)
  39. #define ATAPI_CONTROL1_DESE BIT(3)
  40. #define ATAPI_CONTROL1_RW BIT(2)
  41. #define ATAPI_CONTROL1_STOP BIT(1)
  42. #define ATAPI_CONTROL1_START BIT(0)
  43. /* ATAPI status register (ATAPI_STATUS) bits */
  44. #define ATAPI_STATUS_SATAINT BIT(11)
  45. #define ATAPI_STATUS_DNEND BIT(6)
  46. #define ATAPI_STATUS_DEVTRM BIT(5)
  47. #define ATAPI_STATUS_DEVINT BIT(4)
  48. #define ATAPI_STATUS_ERR BIT(2)
  49. #define ATAPI_STATUS_NEND BIT(1)
  50. #define ATAPI_STATUS_ACT BIT(0)
  51. /* Interrupt enable register (ATAPI_INT_ENABLE) bits */
  52. #define ATAPI_INT_ENABLE_SATAINT BIT(11)
  53. #define ATAPI_INT_ENABLE_DNEND BIT(6)
  54. #define ATAPI_INT_ENABLE_DEVTRM BIT(5)
  55. #define ATAPI_INT_ENABLE_DEVINT BIT(4)
  56. #define ATAPI_INT_ENABLE_ERR BIT(2)
  57. #define ATAPI_INT_ENABLE_NEND BIT(1)
  58. #define ATAPI_INT_ENABLE_ACT BIT(0)
  59. /* Access control registers for physical layer control register */
  60. #define SATAPHYADDR_REG 0x200
  61. #define SATAPHYWDATA_REG 0x204
  62. #define SATAPHYACCEN_REG 0x208
  63. #define SATAPHYRESET_REG 0x20C
  64. #define SATAPHYRDATA_REG 0x210
  65. #define SATAPHYACK_REG 0x214
  66. /* Physical layer control address command register (SATAPHYADDR) bits */
  67. #define SATAPHYADDR_PHYRATEMODE BIT(10)
  68. #define SATAPHYADDR_PHYCMD_READ BIT(9)
  69. #define SATAPHYADDR_PHYCMD_WRITE BIT(8)
  70. /* Physical layer control enable register (SATAPHYACCEN) bits */
  71. #define SATAPHYACCEN_PHYLANE BIT(0)
  72. /* Physical layer control reset register (SATAPHYRESET) bits */
  73. #define SATAPHYRESET_PHYRST BIT(1)
  74. #define SATAPHYRESET_PHYSRES BIT(0)
  75. /* Physical layer control acknowledge register (SATAPHYACK) bits */
  76. #define SATAPHYACK_PHYACK BIT(0)
  77. /* Serial-ATA HOST control registers */
  78. #define BISTCONF_REG 0x102C
  79. #define SDATA_REG 0x1100
  80. #define SSDEVCON_REG 0x1204
  81. #define SCRSSTS_REG 0x1400
  82. #define SCRSERR_REG 0x1404
  83. #define SCRSCON_REG 0x1408
  84. #define SCRSACT_REG 0x140C
  85. #define SATAINTSTAT_REG 0x1508
  86. #define SATAINTMASK_REG 0x150C
  87. /* SATA INT status register (SATAINTSTAT) bits */
  88. #define SATAINTSTAT_SERR BIT(3)
  89. #define SATAINTSTAT_ATA BIT(0)
  90. /* SATA INT mask register (SATAINTSTAT) bits */
  91. #define SATAINTMASK_SERRMSK BIT(3)
  92. #define SATAINTMASK_ERRMSK BIT(2)
  93. #define SATAINTMASK_ERRCRTMSK BIT(1)
  94. #define SATAINTMASK_ATAMSK BIT(0)
  95. #define SATA_RCAR_INT_MASK (SATAINTMASK_SERRMSK | \
  96. SATAINTMASK_ATAMSK)
  97. /* Physical Layer Control Registers */
  98. #define SATAPCTLR1_REG 0x43
  99. #define SATAPCTLR2_REG 0x52
  100. #define SATAPCTLR3_REG 0x5A
  101. #define SATAPCTLR4_REG 0x60
  102. /* Descriptor table word 0 bit (when DTA32M = 1) */
  103. #define SATA_RCAR_DTEND BIT(0)
  104. #define SATA_RCAR_DMA_BOUNDARY 0x1FFFFFFEUL
  105. /* Gen2 Physical Layer Control Registers */
  106. #define RCAR_GEN2_PHY_CTL1_REG 0x1704
  107. #define RCAR_GEN2_PHY_CTL1 0x34180002
  108. #define RCAR_GEN2_PHY_CTL1_SS 0xC180 /* Spread Spectrum */
  109. #define RCAR_GEN2_PHY_CTL2_REG 0x170C
  110. #define RCAR_GEN2_PHY_CTL2 0x00002303
  111. #define RCAR_GEN2_PHY_CTL3_REG 0x171C
  112. #define RCAR_GEN2_PHY_CTL3 0x000B0194
  113. #define RCAR_GEN2_PHY_CTL4_REG 0x1724
  114. #define RCAR_GEN2_PHY_CTL4 0x00030994
  115. #define RCAR_GEN2_PHY_CTL5_REG 0x1740
  116. #define RCAR_GEN2_PHY_CTL5 0x03004001
  117. #define RCAR_GEN2_PHY_CTL5_DC BIT(1) /* DC connection */
  118. #define RCAR_GEN2_PHY_CTL5_TR BIT(2) /* Termination Resistor */
  119. enum sata_rcar_type {
  120. RCAR_GEN1_SATA,
  121. RCAR_GEN2_SATA,
  122. };
  123. struct sata_rcar_priv {
  124. void __iomem *base;
  125. struct clk *clk;
  126. enum sata_rcar_type type;
  127. };
  128. static void sata_rcar_gen1_phy_preinit(struct sata_rcar_priv *priv)
  129. {
  130. void __iomem *base = priv->base;
  131. /* idle state */
  132. iowrite32(0, base + SATAPHYADDR_REG);
  133. /* reset */
  134. iowrite32(SATAPHYRESET_PHYRST, base + SATAPHYRESET_REG);
  135. udelay(10);
  136. /* deassert reset */
  137. iowrite32(0, base + SATAPHYRESET_REG);
  138. }
  139. static void sata_rcar_gen1_phy_write(struct sata_rcar_priv *priv, u16 reg,
  140. u32 val, int group)
  141. {
  142. void __iomem *base = priv->base;
  143. int timeout;
  144. /* deassert reset */
  145. iowrite32(0, base + SATAPHYRESET_REG);
  146. /* lane 1 */
  147. iowrite32(SATAPHYACCEN_PHYLANE, base + SATAPHYACCEN_REG);
  148. /* write phy register value */
  149. iowrite32(val, base + SATAPHYWDATA_REG);
  150. /* set register group */
  151. if (group)
  152. reg |= SATAPHYADDR_PHYRATEMODE;
  153. /* write command */
  154. iowrite32(SATAPHYADDR_PHYCMD_WRITE | reg, base + SATAPHYADDR_REG);
  155. /* wait for ack */
  156. for (timeout = 0; timeout < 100; timeout++) {
  157. val = ioread32(base + SATAPHYACK_REG);
  158. if (val & SATAPHYACK_PHYACK)
  159. break;
  160. }
  161. if (timeout >= 100)
  162. pr_err("%s timeout\n", __func__);
  163. /* idle state */
  164. iowrite32(0, base + SATAPHYADDR_REG);
  165. }
  166. static void sata_rcar_gen1_phy_init(struct sata_rcar_priv *priv)
  167. {
  168. sata_rcar_gen1_phy_preinit(priv);
  169. sata_rcar_gen1_phy_write(priv, SATAPCTLR1_REG, 0x00200188, 0);
  170. sata_rcar_gen1_phy_write(priv, SATAPCTLR1_REG, 0x00200188, 1);
  171. sata_rcar_gen1_phy_write(priv, SATAPCTLR3_REG, 0x0000A061, 0);
  172. sata_rcar_gen1_phy_write(priv, SATAPCTLR2_REG, 0x20000000, 0);
  173. sata_rcar_gen1_phy_write(priv, SATAPCTLR2_REG, 0x20000000, 1);
  174. sata_rcar_gen1_phy_write(priv, SATAPCTLR4_REG, 0x28E80000, 0);
  175. }
  176. static void sata_rcar_gen2_phy_init(struct sata_rcar_priv *priv)
  177. {
  178. void __iomem *base = priv->base;
  179. iowrite32(RCAR_GEN2_PHY_CTL1, base + RCAR_GEN2_PHY_CTL1_REG);
  180. iowrite32(RCAR_GEN2_PHY_CTL2, base + RCAR_GEN2_PHY_CTL2_REG);
  181. iowrite32(RCAR_GEN2_PHY_CTL3, base + RCAR_GEN2_PHY_CTL3_REG);
  182. iowrite32(RCAR_GEN2_PHY_CTL4, base + RCAR_GEN2_PHY_CTL4_REG);
  183. iowrite32(RCAR_GEN2_PHY_CTL5 | RCAR_GEN2_PHY_CTL5_DC |
  184. RCAR_GEN2_PHY_CTL5_TR, base + RCAR_GEN2_PHY_CTL5_REG);
  185. }
  186. static void sata_rcar_freeze(struct ata_port *ap)
  187. {
  188. struct sata_rcar_priv *priv = ap->host->private_data;
  189. /* mask */
  190. iowrite32(0x7ff, priv->base + SATAINTMASK_REG);
  191. ata_sff_freeze(ap);
  192. }
  193. static void sata_rcar_thaw(struct ata_port *ap)
  194. {
  195. struct sata_rcar_priv *priv = ap->host->private_data;
  196. void __iomem *base = priv->base;
  197. /* ack */
  198. iowrite32(~(u32)SATA_RCAR_INT_MASK, base + SATAINTSTAT_REG);
  199. ata_sff_thaw(ap);
  200. /* unmask */
  201. iowrite32(0x7ff & ~SATA_RCAR_INT_MASK, base + SATAINTMASK_REG);
  202. }
  203. static void sata_rcar_ioread16_rep(void __iomem *reg, void *buffer, int count)
  204. {
  205. u16 *ptr = buffer;
  206. while (count--) {
  207. u16 data = ioread32(reg);
  208. *ptr++ = data;
  209. }
  210. }
  211. static void sata_rcar_iowrite16_rep(void __iomem *reg, void *buffer, int count)
  212. {
  213. const u16 *ptr = buffer;
  214. while (count--)
  215. iowrite32(*ptr++, reg);
  216. }
  217. static u8 sata_rcar_check_status(struct ata_port *ap)
  218. {
  219. return ioread32(ap->ioaddr.status_addr);
  220. }
  221. static u8 sata_rcar_check_altstatus(struct ata_port *ap)
  222. {
  223. return ioread32(ap->ioaddr.altstatus_addr);
  224. }
  225. static void sata_rcar_set_devctl(struct ata_port *ap, u8 ctl)
  226. {
  227. iowrite32(ctl, ap->ioaddr.ctl_addr);
  228. }
  229. static void sata_rcar_dev_select(struct ata_port *ap, unsigned int device)
  230. {
  231. iowrite32(ATA_DEVICE_OBS, ap->ioaddr.device_addr);
  232. ata_sff_pause(ap); /* needed; also flushes, for mmio */
  233. }
  234. static unsigned int sata_rcar_ata_devchk(struct ata_port *ap,
  235. unsigned int device)
  236. {
  237. struct ata_ioports *ioaddr = &ap->ioaddr;
  238. u8 nsect, lbal;
  239. sata_rcar_dev_select(ap, device);
  240. iowrite32(0x55, ioaddr->nsect_addr);
  241. iowrite32(0xaa, ioaddr->lbal_addr);
  242. iowrite32(0xaa, ioaddr->nsect_addr);
  243. iowrite32(0x55, ioaddr->lbal_addr);
  244. iowrite32(0x55, ioaddr->nsect_addr);
  245. iowrite32(0xaa, ioaddr->lbal_addr);
  246. nsect = ioread32(ioaddr->nsect_addr);
  247. lbal = ioread32(ioaddr->lbal_addr);
  248. if (nsect == 0x55 && lbal == 0xaa)
  249. return 1; /* found a device */
  250. return 0; /* nothing found */
  251. }
  252. static int sata_rcar_wait_after_reset(struct ata_link *link,
  253. unsigned long deadline)
  254. {
  255. struct ata_port *ap = link->ap;
  256. ata_msleep(ap, ATA_WAIT_AFTER_RESET);
  257. return ata_sff_wait_ready(link, deadline);
  258. }
  259. static int sata_rcar_bus_softreset(struct ata_port *ap, unsigned long deadline)
  260. {
  261. struct ata_ioports *ioaddr = &ap->ioaddr;
  262. DPRINTK("ata%u: bus reset via SRST\n", ap->print_id);
  263. /* software reset. causes dev0 to be selected */
  264. iowrite32(ap->ctl, ioaddr->ctl_addr);
  265. udelay(20);
  266. iowrite32(ap->ctl | ATA_SRST, ioaddr->ctl_addr);
  267. udelay(20);
  268. iowrite32(ap->ctl, ioaddr->ctl_addr);
  269. ap->last_ctl = ap->ctl;
  270. /* wait the port to become ready */
  271. return sata_rcar_wait_after_reset(&ap->link, deadline);
  272. }
  273. static int sata_rcar_softreset(struct ata_link *link, unsigned int *classes,
  274. unsigned long deadline)
  275. {
  276. struct ata_port *ap = link->ap;
  277. unsigned int devmask = 0;
  278. int rc;
  279. u8 err;
  280. /* determine if device 0 is present */
  281. if (sata_rcar_ata_devchk(ap, 0))
  282. devmask |= 1 << 0;
  283. /* issue bus reset */
  284. DPRINTK("about to softreset, devmask=%x\n", devmask);
  285. rc = sata_rcar_bus_softreset(ap, deadline);
  286. /* if link is occupied, -ENODEV too is an error */
  287. if (rc && (rc != -ENODEV || sata_scr_valid(link))) {
  288. ata_link_err(link, "SRST failed (errno=%d)\n", rc);
  289. return rc;
  290. }
  291. /* determine by signature whether we have ATA or ATAPI devices */
  292. classes[0] = ata_sff_dev_classify(&link->device[0], devmask, &err);
  293. DPRINTK("classes[0]=%u\n", classes[0]);
  294. return 0;
  295. }
  296. static void sata_rcar_tf_load(struct ata_port *ap,
  297. const struct ata_taskfile *tf)
  298. {
  299. struct ata_ioports *ioaddr = &ap->ioaddr;
  300. unsigned int is_addr = tf->flags & ATA_TFLAG_ISADDR;
  301. if (tf->ctl != ap->last_ctl) {
  302. iowrite32(tf->ctl, ioaddr->ctl_addr);
  303. ap->last_ctl = tf->ctl;
  304. ata_wait_idle(ap);
  305. }
  306. if (is_addr && (tf->flags & ATA_TFLAG_LBA48)) {
  307. iowrite32(tf->hob_feature, ioaddr->feature_addr);
  308. iowrite32(tf->hob_nsect, ioaddr->nsect_addr);
  309. iowrite32(tf->hob_lbal, ioaddr->lbal_addr);
  310. iowrite32(tf->hob_lbam, ioaddr->lbam_addr);
  311. iowrite32(tf->hob_lbah, ioaddr->lbah_addr);
  312. VPRINTK("hob: feat 0x%X nsect 0x%X, lba 0x%X 0x%X 0x%X\n",
  313. tf->hob_feature,
  314. tf->hob_nsect,
  315. tf->hob_lbal,
  316. tf->hob_lbam,
  317. tf->hob_lbah);
  318. }
  319. if (is_addr) {
  320. iowrite32(tf->feature, ioaddr->feature_addr);
  321. iowrite32(tf->nsect, ioaddr->nsect_addr);
  322. iowrite32(tf->lbal, ioaddr->lbal_addr);
  323. iowrite32(tf->lbam, ioaddr->lbam_addr);
  324. iowrite32(tf->lbah, ioaddr->lbah_addr);
  325. VPRINTK("feat 0x%X nsect 0x%X lba 0x%X 0x%X 0x%X\n",
  326. tf->feature,
  327. tf->nsect,
  328. tf->lbal,
  329. tf->lbam,
  330. tf->lbah);
  331. }
  332. if (tf->flags & ATA_TFLAG_DEVICE) {
  333. iowrite32(tf->device, ioaddr->device_addr);
  334. VPRINTK("device 0x%X\n", tf->device);
  335. }
  336. ata_wait_idle(ap);
  337. }
  338. static void sata_rcar_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
  339. {
  340. struct ata_ioports *ioaddr = &ap->ioaddr;
  341. tf->command = sata_rcar_check_status(ap);
  342. tf->feature = ioread32(ioaddr->error_addr);
  343. tf->nsect = ioread32(ioaddr->nsect_addr);
  344. tf->lbal = ioread32(ioaddr->lbal_addr);
  345. tf->lbam = ioread32(ioaddr->lbam_addr);
  346. tf->lbah = ioread32(ioaddr->lbah_addr);
  347. tf->device = ioread32(ioaddr->device_addr);
  348. if (tf->flags & ATA_TFLAG_LBA48) {
  349. iowrite32(tf->ctl | ATA_HOB, ioaddr->ctl_addr);
  350. tf->hob_feature = ioread32(ioaddr->error_addr);
  351. tf->hob_nsect = ioread32(ioaddr->nsect_addr);
  352. tf->hob_lbal = ioread32(ioaddr->lbal_addr);
  353. tf->hob_lbam = ioread32(ioaddr->lbam_addr);
  354. tf->hob_lbah = ioread32(ioaddr->lbah_addr);
  355. iowrite32(tf->ctl, ioaddr->ctl_addr);
  356. ap->last_ctl = tf->ctl;
  357. }
  358. }
  359. static void sata_rcar_exec_command(struct ata_port *ap,
  360. const struct ata_taskfile *tf)
  361. {
  362. DPRINTK("ata%u: cmd 0x%X\n", ap->print_id, tf->command);
  363. iowrite32(tf->command, ap->ioaddr.command_addr);
  364. ata_sff_pause(ap);
  365. }
  366. static unsigned int sata_rcar_data_xfer(struct ata_device *dev,
  367. unsigned char *buf,
  368. unsigned int buflen, int rw)
  369. {
  370. struct ata_port *ap = dev->link->ap;
  371. void __iomem *data_addr = ap->ioaddr.data_addr;
  372. unsigned int words = buflen >> 1;
  373. /* Transfer multiple of 2 bytes */
  374. if (rw == READ)
  375. sata_rcar_ioread16_rep(data_addr, buf, words);
  376. else
  377. sata_rcar_iowrite16_rep(data_addr, buf, words);
  378. /* Transfer trailing byte, if any. */
  379. if (unlikely(buflen & 0x01)) {
  380. unsigned char pad[2] = { };
  381. /* Point buf to the tail of buffer */
  382. buf += buflen - 1;
  383. /*
  384. * Use io*16_rep() accessors here as well to avoid pointlessly
  385. * swapping bytes to and from on the big endian machines...
  386. */
  387. if (rw == READ) {
  388. sata_rcar_ioread16_rep(data_addr, pad, 1);
  389. *buf = pad[0];
  390. } else {
  391. pad[0] = *buf;
  392. sata_rcar_iowrite16_rep(data_addr, pad, 1);
  393. }
  394. words++;
  395. }
  396. return words << 1;
  397. }
  398. static void sata_rcar_drain_fifo(struct ata_queued_cmd *qc)
  399. {
  400. int count;
  401. struct ata_port *ap;
  402. /* We only need to flush incoming data when a command was running */
  403. if (qc == NULL || qc->dma_dir == DMA_TO_DEVICE)
  404. return;
  405. ap = qc->ap;
  406. /* Drain up to 64K of data before we give up this recovery method */
  407. for (count = 0; (ap->ops->sff_check_status(ap) & ATA_DRQ) &&
  408. count < 65536; count += 2)
  409. ioread32(ap->ioaddr.data_addr);
  410. /* Can become DEBUG later */
  411. if (count)
  412. ata_port_dbg(ap, "drained %d bytes to clear DRQ\n", count);
  413. }
  414. static int sata_rcar_scr_read(struct ata_link *link, unsigned int sc_reg,
  415. u32 *val)
  416. {
  417. if (sc_reg > SCR_ACTIVE)
  418. return -EINVAL;
  419. *val = ioread32(link->ap->ioaddr.scr_addr + (sc_reg << 2));
  420. return 0;
  421. }
  422. static int sata_rcar_scr_write(struct ata_link *link, unsigned int sc_reg,
  423. u32 val)
  424. {
  425. if (sc_reg > SCR_ACTIVE)
  426. return -EINVAL;
  427. iowrite32(val, link->ap->ioaddr.scr_addr + (sc_reg << 2));
  428. return 0;
  429. }
  430. static void sata_rcar_bmdma_fill_sg(struct ata_queued_cmd *qc)
  431. {
  432. struct ata_port *ap = qc->ap;
  433. struct ata_bmdma_prd *prd = ap->bmdma_prd;
  434. struct scatterlist *sg;
  435. unsigned int si;
  436. for_each_sg(qc->sg, sg, qc->n_elem, si) {
  437. u32 addr, sg_len;
  438. /*
  439. * Note: h/w doesn't support 64-bit, so we unconditionally
  440. * truncate dma_addr_t to u32.
  441. */
  442. addr = (u32)sg_dma_address(sg);
  443. sg_len = sg_dma_len(sg);
  444. prd[si].addr = cpu_to_le32(addr);
  445. prd[si].flags_len = cpu_to_le32(sg_len);
  446. VPRINTK("PRD[%u] = (0x%X, 0x%X)\n", si, addr, sg_len);
  447. }
  448. /* end-of-table flag */
  449. prd[si - 1].addr |= cpu_to_le32(SATA_RCAR_DTEND);
  450. }
  451. static void sata_rcar_qc_prep(struct ata_queued_cmd *qc)
  452. {
  453. if (!(qc->flags & ATA_QCFLAG_DMAMAP))
  454. return;
  455. sata_rcar_bmdma_fill_sg(qc);
  456. }
  457. static void sata_rcar_bmdma_setup(struct ata_queued_cmd *qc)
  458. {
  459. struct ata_port *ap = qc->ap;
  460. unsigned int rw = qc->tf.flags & ATA_TFLAG_WRITE;
  461. struct sata_rcar_priv *priv = ap->host->private_data;
  462. void __iomem *base = priv->base;
  463. u32 dmactl;
  464. /* load PRD table addr. */
  465. mb(); /* make sure PRD table writes are visible to controller */
  466. iowrite32(ap->bmdma_prd_dma, base + ATAPI_DTB_ADR_REG);
  467. /* specify data direction, triple-check start bit is clear */
  468. dmactl = ioread32(base + ATAPI_CONTROL1_REG);
  469. dmactl &= ~(ATAPI_CONTROL1_RW | ATAPI_CONTROL1_STOP);
  470. if (dmactl & ATAPI_CONTROL1_START) {
  471. dmactl &= ~ATAPI_CONTROL1_START;
  472. dmactl |= ATAPI_CONTROL1_STOP;
  473. }
  474. if (!rw)
  475. dmactl |= ATAPI_CONTROL1_RW;
  476. iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
  477. /* issue r/w command */
  478. ap->ops->sff_exec_command(ap, &qc->tf);
  479. }
  480. static void sata_rcar_bmdma_start(struct ata_queued_cmd *qc)
  481. {
  482. struct ata_port *ap = qc->ap;
  483. struct sata_rcar_priv *priv = ap->host->private_data;
  484. void __iomem *base = priv->base;
  485. u32 dmactl;
  486. /* start host DMA transaction */
  487. dmactl = ioread32(base + ATAPI_CONTROL1_REG);
  488. dmactl &= ~ATAPI_CONTROL1_STOP;
  489. dmactl |= ATAPI_CONTROL1_START;
  490. iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
  491. }
  492. static void sata_rcar_bmdma_stop(struct ata_queued_cmd *qc)
  493. {
  494. struct ata_port *ap = qc->ap;
  495. struct sata_rcar_priv *priv = ap->host->private_data;
  496. void __iomem *base = priv->base;
  497. u32 dmactl;
  498. /* force termination of DMA transfer if active */
  499. dmactl = ioread32(base + ATAPI_CONTROL1_REG);
  500. if (dmactl & ATAPI_CONTROL1_START) {
  501. dmactl &= ~ATAPI_CONTROL1_START;
  502. dmactl |= ATAPI_CONTROL1_STOP;
  503. iowrite32(dmactl, base + ATAPI_CONTROL1_REG);
  504. }
  505. /* one-PIO-cycle guaranteed wait, per spec, for HDMA1:0 transition */
  506. ata_sff_dma_pause(ap);
  507. }
  508. static u8 sata_rcar_bmdma_status(struct ata_port *ap)
  509. {
  510. struct sata_rcar_priv *priv = ap->host->private_data;
  511. u8 host_stat = 0;
  512. u32 status;
  513. status = ioread32(priv->base + ATAPI_STATUS_REG);
  514. if (status & ATAPI_STATUS_DEVINT)
  515. host_stat |= ATA_DMA_INTR;
  516. if (status & ATAPI_STATUS_ACT)
  517. host_stat |= ATA_DMA_ACTIVE;
  518. return host_stat;
  519. }
  520. static struct scsi_host_template sata_rcar_sht = {
  521. ATA_BASE_SHT(DRV_NAME),
  522. /*
  523. * This controller allows transfer chunks up to 512MB which cross 64KB
  524. * boundaries, therefore the DMA limits are more relaxed than standard
  525. * ATA SFF.
  526. */
  527. .sg_tablesize = ATA_MAX_PRD,
  528. .dma_boundary = SATA_RCAR_DMA_BOUNDARY,
  529. };
  530. static struct ata_port_operations sata_rcar_port_ops = {
  531. .inherits = &ata_bmdma_port_ops,
  532. .freeze = sata_rcar_freeze,
  533. .thaw = sata_rcar_thaw,
  534. .softreset = sata_rcar_softreset,
  535. .scr_read = sata_rcar_scr_read,
  536. .scr_write = sata_rcar_scr_write,
  537. .sff_dev_select = sata_rcar_dev_select,
  538. .sff_set_devctl = sata_rcar_set_devctl,
  539. .sff_check_status = sata_rcar_check_status,
  540. .sff_check_altstatus = sata_rcar_check_altstatus,
  541. .sff_tf_load = sata_rcar_tf_load,
  542. .sff_tf_read = sata_rcar_tf_read,
  543. .sff_exec_command = sata_rcar_exec_command,
  544. .sff_data_xfer = sata_rcar_data_xfer,
  545. .sff_drain_fifo = sata_rcar_drain_fifo,
  546. .qc_prep = sata_rcar_qc_prep,
  547. .bmdma_setup = sata_rcar_bmdma_setup,
  548. .bmdma_start = sata_rcar_bmdma_start,
  549. .bmdma_stop = sata_rcar_bmdma_stop,
  550. .bmdma_status = sata_rcar_bmdma_status,
  551. };
  552. static void sata_rcar_serr_interrupt(struct ata_port *ap)
  553. {
  554. struct sata_rcar_priv *priv = ap->host->private_data;
  555. struct ata_eh_info *ehi = &ap->link.eh_info;
  556. int freeze = 0;
  557. u32 serror;
  558. serror = ioread32(priv->base + SCRSERR_REG);
  559. if (!serror)
  560. return;
  561. DPRINTK("SError @host_intr: 0x%x\n", serror);
  562. /* first, analyze and record host port events */
  563. ata_ehi_clear_desc(ehi);
  564. if (serror & (SERR_DEV_XCHG | SERR_PHYRDY_CHG)) {
  565. /* Setup a soft-reset EH action */
  566. ata_ehi_hotplugged(ehi);
  567. ata_ehi_push_desc(ehi, "%s", "hotplug");
  568. freeze = serror & SERR_COMM_WAKE ? 0 : 1;
  569. }
  570. /* freeze or abort */
  571. if (freeze)
  572. ata_port_freeze(ap);
  573. else
  574. ata_port_abort(ap);
  575. }
  576. static void sata_rcar_ata_interrupt(struct ata_port *ap)
  577. {
  578. struct ata_queued_cmd *qc;
  579. int handled = 0;
  580. qc = ata_qc_from_tag(ap, ap->link.active_tag);
  581. if (qc)
  582. handled |= ata_bmdma_port_intr(ap, qc);
  583. /* be sure to clear ATA interrupt */
  584. if (!handled)
  585. sata_rcar_check_status(ap);
  586. }
  587. static irqreturn_t sata_rcar_interrupt(int irq, void *dev_instance)
  588. {
  589. struct ata_host *host = dev_instance;
  590. struct sata_rcar_priv *priv = host->private_data;
  591. void __iomem *base = priv->base;
  592. unsigned int handled = 0;
  593. struct ata_port *ap;
  594. u32 sataintstat;
  595. unsigned long flags;
  596. spin_lock_irqsave(&host->lock, flags);
  597. sataintstat = ioread32(base + SATAINTSTAT_REG);
  598. sataintstat &= SATA_RCAR_INT_MASK;
  599. if (!sataintstat)
  600. goto done;
  601. /* ack */
  602. iowrite32(~sataintstat & 0x7ff, base + SATAINTSTAT_REG);
  603. ap = host->ports[0];
  604. if (sataintstat & SATAINTSTAT_ATA)
  605. sata_rcar_ata_interrupt(ap);
  606. if (sataintstat & SATAINTSTAT_SERR)
  607. sata_rcar_serr_interrupt(ap);
  608. handled = 1;
  609. done:
  610. spin_unlock_irqrestore(&host->lock, flags);
  611. return IRQ_RETVAL(handled);
  612. }
  613. static void sata_rcar_setup_port(struct ata_host *host)
  614. {
  615. struct ata_port *ap = host->ports[0];
  616. struct ata_ioports *ioaddr = &ap->ioaddr;
  617. struct sata_rcar_priv *priv = host->private_data;
  618. void __iomem *base = priv->base;
  619. ap->ops = &sata_rcar_port_ops;
  620. ap->pio_mask = ATA_PIO4;
  621. ap->udma_mask = ATA_UDMA6;
  622. ap->flags |= ATA_FLAG_SATA;
  623. ioaddr->cmd_addr = base + SDATA_REG;
  624. ioaddr->ctl_addr = base + SSDEVCON_REG;
  625. ioaddr->scr_addr = base + SCRSSTS_REG;
  626. ioaddr->altstatus_addr = ioaddr->ctl_addr;
  627. ioaddr->data_addr = ioaddr->cmd_addr + (ATA_REG_DATA << 2);
  628. ioaddr->error_addr = ioaddr->cmd_addr + (ATA_REG_ERR << 2);
  629. ioaddr->feature_addr = ioaddr->cmd_addr + (ATA_REG_FEATURE << 2);
  630. ioaddr->nsect_addr = ioaddr->cmd_addr + (ATA_REG_NSECT << 2);
  631. ioaddr->lbal_addr = ioaddr->cmd_addr + (ATA_REG_LBAL << 2);
  632. ioaddr->lbam_addr = ioaddr->cmd_addr + (ATA_REG_LBAM << 2);
  633. ioaddr->lbah_addr = ioaddr->cmd_addr + (ATA_REG_LBAH << 2);
  634. ioaddr->device_addr = ioaddr->cmd_addr + (ATA_REG_DEVICE << 2);
  635. ioaddr->status_addr = ioaddr->cmd_addr + (ATA_REG_STATUS << 2);
  636. ioaddr->command_addr = ioaddr->cmd_addr + (ATA_REG_CMD << 2);
  637. }
  638. static void sata_rcar_init_controller(struct ata_host *host)
  639. {
  640. struct sata_rcar_priv *priv = host->private_data;
  641. void __iomem *base = priv->base;
  642. u32 val;
  643. /* reset and setup phy */
  644. switch (priv->type) {
  645. case RCAR_GEN1_SATA:
  646. sata_rcar_gen1_phy_init(priv);
  647. break;
  648. case RCAR_GEN2_SATA:
  649. sata_rcar_gen2_phy_init(priv);
  650. break;
  651. default:
  652. dev_warn(host->dev, "SATA phy is not initialized\n");
  653. break;
  654. }
  655. /* SATA-IP reset state */
  656. val = ioread32(base + ATAPI_CONTROL1_REG);
  657. val |= ATAPI_CONTROL1_RESET;
  658. iowrite32(val, base + ATAPI_CONTROL1_REG);
  659. /* ISM mode, PRD mode, DTEND flag at bit 0 */
  660. val = ioread32(base + ATAPI_CONTROL1_REG);
  661. val |= ATAPI_CONTROL1_ISM;
  662. val |= ATAPI_CONTROL1_DESE;
  663. val |= ATAPI_CONTROL1_DTA32M;
  664. iowrite32(val, base + ATAPI_CONTROL1_REG);
  665. /* Release the SATA-IP from the reset state */
  666. val = ioread32(base + ATAPI_CONTROL1_REG);
  667. val &= ~ATAPI_CONTROL1_RESET;
  668. iowrite32(val, base + ATAPI_CONTROL1_REG);
  669. /* ack and mask */
  670. iowrite32(0, base + SATAINTSTAT_REG);
  671. iowrite32(0x7ff, base + SATAINTMASK_REG);
  672. /* enable interrupts */
  673. iowrite32(ATAPI_INT_ENABLE_SATAINT, base + ATAPI_INT_ENABLE_REG);
  674. }
  675. static struct of_device_id sata_rcar_match[] = {
  676. {
  677. /* Deprecated by "renesas,sata-r8a7779" */
  678. .compatible = "renesas,rcar-sata",
  679. .data = (void *)RCAR_GEN1_SATA,
  680. },
  681. {
  682. .compatible = "renesas,sata-r8a7779",
  683. .data = (void *)RCAR_GEN1_SATA,
  684. },
  685. {
  686. .compatible = "renesas,sata-r8a7790",
  687. .data = (void *)RCAR_GEN2_SATA
  688. },
  689. {
  690. .compatible = "renesas,sata-r8a7791",
  691. .data = (void *)RCAR_GEN2_SATA
  692. },
  693. { },
  694. };
  695. MODULE_DEVICE_TABLE(of, sata_rcar_match);
  696. static const struct platform_device_id sata_rcar_id_table[] = {
  697. { "sata_rcar", RCAR_GEN1_SATA }, /* Deprecated by "sata-r8a7779" */
  698. { "sata-r8a7779", RCAR_GEN1_SATA },
  699. { "sata-r8a7790", RCAR_GEN2_SATA },
  700. { "sata-r8a7791", RCAR_GEN2_SATA },
  701. { },
  702. };
  703. MODULE_DEVICE_TABLE(platform, sata_rcar_id_table);
  704. static int sata_rcar_probe(struct platform_device *pdev)
  705. {
  706. const struct of_device_id *of_id;
  707. struct ata_host *host;
  708. struct sata_rcar_priv *priv;
  709. struct resource *mem;
  710. int irq;
  711. int ret = 0;
  712. irq = platform_get_irq(pdev, 0);
  713. if (irq <= 0)
  714. return -EINVAL;
  715. priv = devm_kzalloc(&pdev->dev, sizeof(struct sata_rcar_priv),
  716. GFP_KERNEL);
  717. if (!priv)
  718. return -ENOMEM;
  719. of_id = of_match_device(sata_rcar_match, &pdev->dev);
  720. if (of_id)
  721. priv->type = (enum sata_rcar_type)of_id->data;
  722. else
  723. priv->type = platform_get_device_id(pdev)->driver_data;
  724. priv->clk = devm_clk_get(&pdev->dev, NULL);
  725. if (IS_ERR(priv->clk)) {
  726. dev_err(&pdev->dev, "failed to get access to sata clock\n");
  727. return PTR_ERR(priv->clk);
  728. }
  729. clk_prepare_enable(priv->clk);
  730. host = ata_host_alloc(&pdev->dev, 1);
  731. if (!host) {
  732. dev_err(&pdev->dev, "ata_host_alloc failed\n");
  733. ret = -ENOMEM;
  734. goto cleanup;
  735. }
  736. host->private_data = priv;
  737. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  738. priv->base = devm_ioremap_resource(&pdev->dev, mem);
  739. if (IS_ERR(priv->base)) {
  740. ret = PTR_ERR(priv->base);
  741. goto cleanup;
  742. }
  743. /* setup port */
  744. sata_rcar_setup_port(host);
  745. /* initialize host controller */
  746. sata_rcar_init_controller(host);
  747. ret = ata_host_activate(host, irq, sata_rcar_interrupt, 0,
  748. &sata_rcar_sht);
  749. if (!ret)
  750. return 0;
  751. cleanup:
  752. clk_disable_unprepare(priv->clk);
  753. return ret;
  754. }
  755. static int sata_rcar_remove(struct platform_device *pdev)
  756. {
  757. struct ata_host *host = platform_get_drvdata(pdev);
  758. struct sata_rcar_priv *priv = host->private_data;
  759. void __iomem *base = priv->base;
  760. ata_host_detach(host);
  761. /* disable interrupts */
  762. iowrite32(0, base + ATAPI_INT_ENABLE_REG);
  763. /* ack and mask */
  764. iowrite32(0, base + SATAINTSTAT_REG);
  765. iowrite32(0x7ff, base + SATAINTMASK_REG);
  766. clk_disable_unprepare(priv->clk);
  767. return 0;
  768. }
  769. #ifdef CONFIG_PM_SLEEP
  770. static int sata_rcar_suspend(struct device *dev)
  771. {
  772. struct ata_host *host = dev_get_drvdata(dev);
  773. struct sata_rcar_priv *priv = host->private_data;
  774. void __iomem *base = priv->base;
  775. int ret;
  776. ret = ata_host_suspend(host, PMSG_SUSPEND);
  777. if (!ret) {
  778. /* disable interrupts */
  779. iowrite32(0, base + ATAPI_INT_ENABLE_REG);
  780. /* mask */
  781. iowrite32(0x7ff, base + SATAINTMASK_REG);
  782. clk_disable_unprepare(priv->clk);
  783. }
  784. return ret;
  785. }
  786. static int sata_rcar_resume(struct device *dev)
  787. {
  788. struct ata_host *host = dev_get_drvdata(dev);
  789. struct sata_rcar_priv *priv = host->private_data;
  790. void __iomem *base = priv->base;
  791. clk_prepare_enable(priv->clk);
  792. /* ack and mask */
  793. iowrite32(0, base + SATAINTSTAT_REG);
  794. iowrite32(0x7ff, base + SATAINTMASK_REG);
  795. /* enable interrupts */
  796. iowrite32(ATAPI_INT_ENABLE_SATAINT, base + ATAPI_INT_ENABLE_REG);
  797. ata_host_resume(host);
  798. return 0;
  799. }
  800. static const struct dev_pm_ops sata_rcar_pm_ops = {
  801. .suspend = sata_rcar_suspend,
  802. .resume = sata_rcar_resume,
  803. };
  804. #endif
  805. static struct platform_driver sata_rcar_driver = {
  806. .probe = sata_rcar_probe,
  807. .remove = sata_rcar_remove,
  808. .id_table = sata_rcar_id_table,
  809. .driver = {
  810. .name = DRV_NAME,
  811. .owner = THIS_MODULE,
  812. .of_match_table = sata_rcar_match,
  813. #ifdef CONFIG_PM_SLEEP
  814. .pm = &sata_rcar_pm_ops,
  815. #endif
  816. },
  817. };
  818. module_platform_driver(sata_rcar_driver);
  819. MODULE_LICENSE("GPL");
  820. MODULE_AUTHOR("Vladimir Barinov");
  821. MODULE_DESCRIPTION("Renesas R-Car SATA controller low level driver");