ahci_imx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692
  1. /*
  2. * copyright (c) 2013 Freescale Semiconductor, Inc.
  3. * Freescale IMX AHCI SATA platform driver
  4. *
  5. * based on the AHCI SATA platform driver by Jeff Garzik and Anton Vorontsov
  6. *
  7. * This program is free software; you can redistribute it and/or modify it
  8. * under the terms and conditions of the GNU General Public License,
  9. * version 2, as published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope it will be useful, but WITHOUT
  12. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  13. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  14. * more details.
  15. *
  16. * You should have received a copy of the GNU General Public License along with
  17. * this program. If not, see <http://www.gnu.org/licenses/>.
  18. */
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/platform_device.h>
  22. #include <linux/regmap.h>
  23. #include <linux/ahci_platform.h>
  24. #include <linux/of_device.h>
  25. #include <linux/mfd/syscon.h>
  26. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  27. #include <linux/libata.h>
  28. #include "ahci.h"
  29. enum {
  30. /* Timer 1-ms Register */
  31. IMX_TIMER1MS = 0x00e0,
  32. /* Port0 PHY Control Register */
  33. IMX_P0PHYCR = 0x0178,
  34. IMX_P0PHYCR_TEST_PDDQ = 1 << 20,
  35. IMX_P0PHYCR_CR_READ = 1 << 19,
  36. IMX_P0PHYCR_CR_WRITE = 1 << 18,
  37. IMX_P0PHYCR_CR_CAP_DATA = 1 << 17,
  38. IMX_P0PHYCR_CR_CAP_ADDR = 1 << 16,
  39. /* Port0 PHY Status Register */
  40. IMX_P0PHYSR = 0x017c,
  41. IMX_P0PHYSR_CR_ACK = 1 << 18,
  42. IMX_P0PHYSR_CR_DATA_OUT = 0xffff << 0,
  43. /* Lane0 Output Status Register */
  44. IMX_LANE0_OUT_STAT = 0x2003,
  45. IMX_LANE0_OUT_STAT_RX_PLL_STATE = 1 << 1,
  46. /* Clock Reset Register */
  47. IMX_CLOCK_RESET = 0x7f3f,
  48. IMX_CLOCK_RESET_RESET = 1 << 0,
  49. };
  50. enum ahci_imx_type {
  51. AHCI_IMX53,
  52. AHCI_IMX6Q,
  53. };
  54. struct imx_ahci_priv {
  55. struct platform_device *ahci_pdev;
  56. enum ahci_imx_type type;
  57. struct clk *sata_clk;
  58. struct clk *sata_ref_clk;
  59. struct clk *ahb_clk;
  60. struct regmap *gpr;
  61. bool no_device;
  62. bool first_time;
  63. u32 phy_params;
  64. };
  65. static int ahci_imx_hotplug;
  66. module_param_named(hotplug, ahci_imx_hotplug, int, 0644);
  67. MODULE_PARM_DESC(hotplug, "AHCI IMX hot-plug support (0=Don't support, 1=support)");
  68. static void ahci_imx_host_stop(struct ata_host *host);
  69. static int imx_phy_crbit_assert(void __iomem *mmio, u32 bit, bool assert)
  70. {
  71. int timeout = 10;
  72. u32 crval;
  73. u32 srval;
  74. /* Assert or deassert the bit */
  75. crval = readl(mmio + IMX_P0PHYCR);
  76. if (assert)
  77. crval |= bit;
  78. else
  79. crval &= ~bit;
  80. writel(crval, mmio + IMX_P0PHYCR);
  81. /* Wait for the cr_ack signal */
  82. do {
  83. srval = readl(mmio + IMX_P0PHYSR);
  84. if ((assert ? srval : ~srval) & IMX_P0PHYSR_CR_ACK)
  85. break;
  86. usleep_range(100, 200);
  87. } while (--timeout);
  88. return timeout ? 0 : -ETIMEDOUT;
  89. }
  90. static int imx_phy_reg_addressing(u16 addr, void __iomem *mmio)
  91. {
  92. u32 crval = addr;
  93. int ret;
  94. /* Supply the address on cr_data_in */
  95. writel(crval, mmio + IMX_P0PHYCR);
  96. /* Assert the cr_cap_addr signal */
  97. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, true);
  98. if (ret)
  99. return ret;
  100. /* Deassert cr_cap_addr */
  101. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_ADDR, false);
  102. if (ret)
  103. return ret;
  104. return 0;
  105. }
  106. static int imx_phy_reg_write(u16 val, void __iomem *mmio)
  107. {
  108. u32 crval = val;
  109. int ret;
  110. /* Supply the data on cr_data_in */
  111. writel(crval, mmio + IMX_P0PHYCR);
  112. /* Assert the cr_cap_data signal */
  113. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, true);
  114. if (ret)
  115. return ret;
  116. /* Deassert cr_cap_data */
  117. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_CAP_DATA, false);
  118. if (ret)
  119. return ret;
  120. if (val & IMX_CLOCK_RESET_RESET) {
  121. /*
  122. * In case we're resetting the phy, it's unable to acknowledge,
  123. * so we return immediately here.
  124. */
  125. crval |= IMX_P0PHYCR_CR_WRITE;
  126. writel(crval, mmio + IMX_P0PHYCR);
  127. goto out;
  128. }
  129. /* Assert the cr_write signal */
  130. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, true);
  131. if (ret)
  132. return ret;
  133. /* Deassert cr_write */
  134. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_WRITE, false);
  135. if (ret)
  136. return ret;
  137. out:
  138. return 0;
  139. }
  140. static int imx_phy_reg_read(u16 *val, void __iomem *mmio)
  141. {
  142. int ret;
  143. /* Assert the cr_read signal */
  144. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, true);
  145. if (ret)
  146. return ret;
  147. /* Capture the data from cr_data_out[] */
  148. *val = readl(mmio + IMX_P0PHYSR) & IMX_P0PHYSR_CR_DATA_OUT;
  149. /* Deassert cr_read */
  150. ret = imx_phy_crbit_assert(mmio, IMX_P0PHYCR_CR_READ, false);
  151. if (ret)
  152. return ret;
  153. return 0;
  154. }
  155. static int imx_sata_phy_reset(struct ahci_host_priv *hpriv)
  156. {
  157. void __iomem *mmio = hpriv->mmio;
  158. int timeout = 10;
  159. u16 val;
  160. int ret;
  161. /* Reset SATA PHY by setting RESET bit of PHY register CLOCK_RESET */
  162. ret = imx_phy_reg_addressing(IMX_CLOCK_RESET, mmio);
  163. if (ret)
  164. return ret;
  165. ret = imx_phy_reg_write(IMX_CLOCK_RESET_RESET, mmio);
  166. if (ret)
  167. return ret;
  168. /* Wait for PHY RX_PLL to be stable */
  169. do {
  170. usleep_range(100, 200);
  171. ret = imx_phy_reg_addressing(IMX_LANE0_OUT_STAT, mmio);
  172. if (ret)
  173. return ret;
  174. ret = imx_phy_reg_read(&val, mmio);
  175. if (ret)
  176. return ret;
  177. if (val & IMX_LANE0_OUT_STAT_RX_PLL_STATE)
  178. break;
  179. } while (--timeout);
  180. return timeout ? 0 : -ETIMEDOUT;
  181. }
  182. static int imx_sata_enable(struct ahci_host_priv *hpriv)
  183. {
  184. struct imx_ahci_priv *imxpriv = hpriv->plat_data;
  185. struct device *dev = &imxpriv->ahci_pdev->dev;
  186. int ret;
  187. if (imxpriv->no_device)
  188. return 0;
  189. if (hpriv->target_pwr) {
  190. ret = regulator_enable(hpriv->target_pwr);
  191. if (ret)
  192. return ret;
  193. }
  194. ret = clk_prepare_enable(imxpriv->sata_ref_clk);
  195. if (ret < 0)
  196. goto disable_regulator;
  197. if (imxpriv->type == AHCI_IMX6Q) {
  198. /*
  199. * set PHY Paremeters, two steps to configure the GPR13,
  200. * one write for rest of parameters, mask of first write
  201. * is 0x07ffffff, and the other one write for setting
  202. * the mpll_clk_en.
  203. */
  204. regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
  205. IMX6Q_GPR13_SATA_RX_EQ_VAL_MASK |
  206. IMX6Q_GPR13_SATA_RX_LOS_LVL_MASK |
  207. IMX6Q_GPR13_SATA_RX_DPLL_MODE_MASK |
  208. IMX6Q_GPR13_SATA_SPD_MODE_MASK |
  209. IMX6Q_GPR13_SATA_MPLL_SS_EN |
  210. IMX6Q_GPR13_SATA_TX_ATTEN_MASK |
  211. IMX6Q_GPR13_SATA_TX_BOOST_MASK |
  212. IMX6Q_GPR13_SATA_TX_LVL_MASK |
  213. IMX6Q_GPR13_SATA_MPLL_CLK_EN |
  214. IMX6Q_GPR13_SATA_TX_EDGE_RATE,
  215. imxpriv->phy_params);
  216. regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
  217. IMX6Q_GPR13_SATA_MPLL_CLK_EN,
  218. IMX6Q_GPR13_SATA_MPLL_CLK_EN);
  219. usleep_range(100, 200);
  220. ret = imx_sata_phy_reset(hpriv);
  221. if (ret) {
  222. dev_err(dev, "failed to reset phy: %d\n", ret);
  223. goto disable_clk;
  224. }
  225. }
  226. usleep_range(1000, 2000);
  227. return 0;
  228. disable_clk:
  229. clk_disable_unprepare(imxpriv->sata_ref_clk);
  230. disable_regulator:
  231. if (hpriv->target_pwr)
  232. regulator_disable(hpriv->target_pwr);
  233. return ret;
  234. }
  235. static void imx_sata_disable(struct ahci_host_priv *hpriv)
  236. {
  237. struct imx_ahci_priv *imxpriv = hpriv->plat_data;
  238. if (imxpriv->no_device)
  239. return;
  240. if (imxpriv->type == AHCI_IMX6Q) {
  241. regmap_update_bits(imxpriv->gpr, IOMUXC_GPR13,
  242. IMX6Q_GPR13_SATA_MPLL_CLK_EN,
  243. !IMX6Q_GPR13_SATA_MPLL_CLK_EN);
  244. }
  245. clk_disable_unprepare(imxpriv->sata_ref_clk);
  246. if (hpriv->target_pwr)
  247. regulator_disable(hpriv->target_pwr);
  248. }
  249. static void ahci_imx_error_handler(struct ata_port *ap)
  250. {
  251. u32 reg_val;
  252. struct ata_device *dev;
  253. struct ata_host *host = dev_get_drvdata(ap->dev);
  254. struct ahci_host_priv *hpriv = host->private_data;
  255. void __iomem *mmio = hpriv->mmio;
  256. struct imx_ahci_priv *imxpriv = hpriv->plat_data;
  257. ahci_error_handler(ap);
  258. if (!(imxpriv->first_time) || ahci_imx_hotplug)
  259. return;
  260. imxpriv->first_time = false;
  261. ata_for_each_dev(dev, &ap->link, ENABLED)
  262. return;
  263. /*
  264. * Disable link to save power. An imx ahci port can't be recovered
  265. * without full reset once the pddq mode is enabled making it
  266. * impossible to use as part of libata LPM.
  267. */
  268. reg_val = readl(mmio + IMX_P0PHYCR);
  269. writel(reg_val | IMX_P0PHYCR_TEST_PDDQ, mmio + IMX_P0PHYCR);
  270. imx_sata_disable(hpriv);
  271. imxpriv->no_device = true;
  272. dev_info(ap->dev, "no device found, disabling link.\n");
  273. dev_info(ap->dev, "pass " MODULE_PARAM_PREFIX ".hotplug=1 to enable hotplug\n");
  274. }
  275. static int ahci_imx_softreset(struct ata_link *link, unsigned int *class,
  276. unsigned long deadline)
  277. {
  278. struct ata_port *ap = link->ap;
  279. struct ata_host *host = dev_get_drvdata(ap->dev);
  280. struct ahci_host_priv *hpriv = host->private_data;
  281. struct imx_ahci_priv *imxpriv = hpriv->plat_data;
  282. int ret = -EIO;
  283. if (imxpriv->type == AHCI_IMX53)
  284. ret = ahci_pmp_retry_srst_ops.softreset(link, class, deadline);
  285. else if (imxpriv->type == AHCI_IMX6Q)
  286. ret = ahci_ops.softreset(link, class, deadline);
  287. return ret;
  288. }
  289. static struct ata_port_operations ahci_imx_ops = {
  290. .inherits = &ahci_ops,
  291. .host_stop = ahci_imx_host_stop,
  292. .error_handler = ahci_imx_error_handler,
  293. .softreset = ahci_imx_softreset,
  294. };
  295. static const struct ata_port_info ahci_imx_port_info = {
  296. .flags = AHCI_FLAG_COMMON,
  297. .pio_mask = ATA_PIO4,
  298. .udma_mask = ATA_UDMA6,
  299. .port_ops = &ahci_imx_ops,
  300. };
  301. static const struct of_device_id imx_ahci_of_match[] = {
  302. { .compatible = "fsl,imx53-ahci", .data = (void *)AHCI_IMX53 },
  303. { .compatible = "fsl,imx6q-ahci", .data = (void *)AHCI_IMX6Q },
  304. {},
  305. };
  306. MODULE_DEVICE_TABLE(of, imx_ahci_of_match);
  307. struct reg_value {
  308. u32 of_value;
  309. u32 reg_value;
  310. };
  311. struct reg_property {
  312. const char *name;
  313. const struct reg_value *values;
  314. size_t num_values;
  315. u32 def_value;
  316. u32 set_value;
  317. };
  318. static const struct reg_value gpr13_tx_level[] = {
  319. { 937, IMX6Q_GPR13_SATA_TX_LVL_0_937_V },
  320. { 947, IMX6Q_GPR13_SATA_TX_LVL_0_947_V },
  321. { 957, IMX6Q_GPR13_SATA_TX_LVL_0_957_V },
  322. { 966, IMX6Q_GPR13_SATA_TX_LVL_0_966_V },
  323. { 976, IMX6Q_GPR13_SATA_TX_LVL_0_976_V },
  324. { 986, IMX6Q_GPR13_SATA_TX_LVL_0_986_V },
  325. { 996, IMX6Q_GPR13_SATA_TX_LVL_0_996_V },
  326. { 1005, IMX6Q_GPR13_SATA_TX_LVL_1_005_V },
  327. { 1015, IMX6Q_GPR13_SATA_TX_LVL_1_015_V },
  328. { 1025, IMX6Q_GPR13_SATA_TX_LVL_1_025_V },
  329. { 1035, IMX6Q_GPR13_SATA_TX_LVL_1_035_V },
  330. { 1045, IMX6Q_GPR13_SATA_TX_LVL_1_045_V },
  331. { 1054, IMX6Q_GPR13_SATA_TX_LVL_1_054_V },
  332. { 1064, IMX6Q_GPR13_SATA_TX_LVL_1_064_V },
  333. { 1074, IMX6Q_GPR13_SATA_TX_LVL_1_074_V },
  334. { 1084, IMX6Q_GPR13_SATA_TX_LVL_1_084_V },
  335. { 1094, IMX6Q_GPR13_SATA_TX_LVL_1_094_V },
  336. { 1104, IMX6Q_GPR13_SATA_TX_LVL_1_104_V },
  337. { 1113, IMX6Q_GPR13_SATA_TX_LVL_1_113_V },
  338. { 1123, IMX6Q_GPR13_SATA_TX_LVL_1_123_V },
  339. { 1133, IMX6Q_GPR13_SATA_TX_LVL_1_133_V },
  340. { 1143, IMX6Q_GPR13_SATA_TX_LVL_1_143_V },
  341. { 1152, IMX6Q_GPR13_SATA_TX_LVL_1_152_V },
  342. { 1162, IMX6Q_GPR13_SATA_TX_LVL_1_162_V },
  343. { 1172, IMX6Q_GPR13_SATA_TX_LVL_1_172_V },
  344. { 1182, IMX6Q_GPR13_SATA_TX_LVL_1_182_V },
  345. { 1191, IMX6Q_GPR13_SATA_TX_LVL_1_191_V },
  346. { 1201, IMX6Q_GPR13_SATA_TX_LVL_1_201_V },
  347. { 1211, IMX6Q_GPR13_SATA_TX_LVL_1_211_V },
  348. { 1221, IMX6Q_GPR13_SATA_TX_LVL_1_221_V },
  349. { 1230, IMX6Q_GPR13_SATA_TX_LVL_1_230_V },
  350. { 1240, IMX6Q_GPR13_SATA_TX_LVL_1_240_V }
  351. };
  352. static const struct reg_value gpr13_tx_boost[] = {
  353. { 0, IMX6Q_GPR13_SATA_TX_BOOST_0_00_DB },
  354. { 370, IMX6Q_GPR13_SATA_TX_BOOST_0_37_DB },
  355. { 740, IMX6Q_GPR13_SATA_TX_BOOST_0_74_DB },
  356. { 1110, IMX6Q_GPR13_SATA_TX_BOOST_1_11_DB },
  357. { 1480, IMX6Q_GPR13_SATA_TX_BOOST_1_48_DB },
  358. { 1850, IMX6Q_GPR13_SATA_TX_BOOST_1_85_DB },
  359. { 2220, IMX6Q_GPR13_SATA_TX_BOOST_2_22_DB },
  360. { 2590, IMX6Q_GPR13_SATA_TX_BOOST_2_59_DB },
  361. { 2960, IMX6Q_GPR13_SATA_TX_BOOST_2_96_DB },
  362. { 3330, IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB },
  363. { 3700, IMX6Q_GPR13_SATA_TX_BOOST_3_70_DB },
  364. { 4070, IMX6Q_GPR13_SATA_TX_BOOST_4_07_DB },
  365. { 4440, IMX6Q_GPR13_SATA_TX_BOOST_4_44_DB },
  366. { 4810, IMX6Q_GPR13_SATA_TX_BOOST_4_81_DB },
  367. { 5280, IMX6Q_GPR13_SATA_TX_BOOST_5_28_DB },
  368. { 5750, IMX6Q_GPR13_SATA_TX_BOOST_5_75_DB }
  369. };
  370. static const struct reg_value gpr13_tx_atten[] = {
  371. { 8, IMX6Q_GPR13_SATA_TX_ATTEN_8_16 },
  372. { 9, IMX6Q_GPR13_SATA_TX_ATTEN_9_16 },
  373. { 10, IMX6Q_GPR13_SATA_TX_ATTEN_10_16 },
  374. { 12, IMX6Q_GPR13_SATA_TX_ATTEN_12_16 },
  375. { 14, IMX6Q_GPR13_SATA_TX_ATTEN_14_16 },
  376. { 16, IMX6Q_GPR13_SATA_TX_ATTEN_16_16 },
  377. };
  378. static const struct reg_value gpr13_rx_eq[] = {
  379. { 500, IMX6Q_GPR13_SATA_RX_EQ_VAL_0_5_DB },
  380. { 1000, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_0_DB },
  381. { 1500, IMX6Q_GPR13_SATA_RX_EQ_VAL_1_5_DB },
  382. { 2000, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_0_DB },
  383. { 2500, IMX6Q_GPR13_SATA_RX_EQ_VAL_2_5_DB },
  384. { 3000, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB },
  385. { 3500, IMX6Q_GPR13_SATA_RX_EQ_VAL_3_5_DB },
  386. { 4000, IMX6Q_GPR13_SATA_RX_EQ_VAL_4_0_DB },
  387. };
  388. static const struct reg_property gpr13_props[] = {
  389. {
  390. .name = "fsl,transmit-level-mV",
  391. .values = gpr13_tx_level,
  392. .num_values = ARRAY_SIZE(gpr13_tx_level),
  393. .def_value = IMX6Q_GPR13_SATA_TX_LVL_1_025_V,
  394. }, {
  395. .name = "fsl,transmit-boost-mdB",
  396. .values = gpr13_tx_boost,
  397. .num_values = ARRAY_SIZE(gpr13_tx_boost),
  398. .def_value = IMX6Q_GPR13_SATA_TX_BOOST_3_33_DB,
  399. }, {
  400. .name = "fsl,transmit-atten-16ths",
  401. .values = gpr13_tx_atten,
  402. .num_values = ARRAY_SIZE(gpr13_tx_atten),
  403. .def_value = IMX6Q_GPR13_SATA_TX_ATTEN_9_16,
  404. }, {
  405. .name = "fsl,receive-eq-mdB",
  406. .values = gpr13_rx_eq,
  407. .num_values = ARRAY_SIZE(gpr13_rx_eq),
  408. .def_value = IMX6Q_GPR13_SATA_RX_EQ_VAL_3_0_DB,
  409. }, {
  410. .name = "fsl,no-spread-spectrum",
  411. .def_value = IMX6Q_GPR13_SATA_MPLL_SS_EN,
  412. .set_value = 0,
  413. },
  414. };
  415. static u32 imx_ahci_parse_props(struct device *dev,
  416. const struct reg_property *prop, size_t num)
  417. {
  418. struct device_node *np = dev->of_node;
  419. u32 reg_value = 0;
  420. int i, j;
  421. for (i = 0; i < num; i++, prop++) {
  422. u32 of_val;
  423. if (prop->num_values == 0) {
  424. if (of_property_read_bool(np, prop->name))
  425. reg_value |= prop->set_value;
  426. else
  427. reg_value |= prop->def_value;
  428. continue;
  429. }
  430. if (of_property_read_u32(np, prop->name, &of_val)) {
  431. dev_info(dev, "%s not specified, using %08x\n",
  432. prop->name, prop->def_value);
  433. reg_value |= prop->def_value;
  434. continue;
  435. }
  436. for (j = 0; j < prop->num_values; j++) {
  437. if (prop->values[j].of_value == of_val) {
  438. dev_info(dev, "%s value %u, using %08x\n",
  439. prop->name, of_val, prop->values[j].reg_value);
  440. reg_value |= prop->values[j].reg_value;
  441. break;
  442. }
  443. }
  444. if (j == prop->num_values) {
  445. dev_err(dev, "DT property %s is not a valid value\n",
  446. prop->name);
  447. reg_value |= prop->def_value;
  448. }
  449. }
  450. return reg_value;
  451. }
  452. static int imx_ahci_probe(struct platform_device *pdev)
  453. {
  454. struct device *dev = &pdev->dev;
  455. const struct of_device_id *of_id;
  456. struct ahci_host_priv *hpriv;
  457. struct imx_ahci_priv *imxpriv;
  458. unsigned int reg_val;
  459. int ret;
  460. of_id = of_match_device(imx_ahci_of_match, dev);
  461. if (!of_id)
  462. return -EINVAL;
  463. imxpriv = devm_kzalloc(dev, sizeof(*imxpriv), GFP_KERNEL);
  464. if (!imxpriv)
  465. return -ENOMEM;
  466. imxpriv->ahci_pdev = pdev;
  467. imxpriv->no_device = false;
  468. imxpriv->first_time = true;
  469. imxpriv->type = (enum ahci_imx_type)of_id->data;
  470. imxpriv->sata_clk = devm_clk_get(dev, "sata");
  471. if (IS_ERR(imxpriv->sata_clk)) {
  472. dev_err(dev, "can't get sata clock.\n");
  473. return PTR_ERR(imxpriv->sata_clk);
  474. }
  475. imxpriv->sata_ref_clk = devm_clk_get(dev, "sata_ref");
  476. if (IS_ERR(imxpriv->sata_ref_clk)) {
  477. dev_err(dev, "can't get sata_ref clock.\n");
  478. return PTR_ERR(imxpriv->sata_ref_clk);
  479. }
  480. imxpriv->ahb_clk = devm_clk_get(dev, "ahb");
  481. if (IS_ERR(imxpriv->ahb_clk)) {
  482. dev_err(dev, "can't get ahb clock.\n");
  483. return PTR_ERR(imxpriv->ahb_clk);
  484. }
  485. if (imxpriv->type == AHCI_IMX6Q) {
  486. u32 reg_value;
  487. imxpriv->gpr = syscon_regmap_lookup_by_compatible(
  488. "fsl,imx6q-iomuxc-gpr");
  489. if (IS_ERR(imxpriv->gpr)) {
  490. dev_err(dev,
  491. "failed to find fsl,imx6q-iomux-gpr regmap\n");
  492. return PTR_ERR(imxpriv->gpr);
  493. }
  494. reg_value = imx_ahci_parse_props(dev, gpr13_props,
  495. ARRAY_SIZE(gpr13_props));
  496. imxpriv->phy_params =
  497. IMX6Q_GPR13_SATA_RX_LOS_LVL_SATA2M |
  498. IMX6Q_GPR13_SATA_RX_DPLL_MODE_2P_4F |
  499. IMX6Q_GPR13_SATA_SPD_MODE_3P0G |
  500. reg_value;
  501. }
  502. hpriv = ahci_platform_get_resources(pdev);
  503. if (IS_ERR(hpriv))
  504. return PTR_ERR(hpriv);
  505. hpriv->plat_data = imxpriv;
  506. ret = clk_prepare_enable(imxpriv->sata_clk);
  507. if (ret)
  508. return ret;
  509. ret = imx_sata_enable(hpriv);
  510. if (ret)
  511. goto disable_clk;
  512. /*
  513. * Configure the HWINIT bits of the HOST_CAP and HOST_PORTS_IMPL,
  514. * and IP vendor specific register IMX_TIMER1MS.
  515. * Configure CAP_SSS (support stagered spin up).
  516. * Implement the port0.
  517. * Get the ahb clock rate, and configure the TIMER1MS register.
  518. */
  519. reg_val = readl(hpriv->mmio + HOST_CAP);
  520. if (!(reg_val & HOST_CAP_SSS)) {
  521. reg_val |= HOST_CAP_SSS;
  522. writel(reg_val, hpriv->mmio + HOST_CAP);
  523. }
  524. reg_val = readl(hpriv->mmio + HOST_PORTS_IMPL);
  525. if (!(reg_val & 0x1)) {
  526. reg_val |= 0x1;
  527. writel(reg_val, hpriv->mmio + HOST_PORTS_IMPL);
  528. }
  529. reg_val = clk_get_rate(imxpriv->ahb_clk) / 1000;
  530. writel(reg_val, hpriv->mmio + IMX_TIMER1MS);
  531. ret = ahci_platform_init_host(pdev, hpriv, &ahci_imx_port_info);
  532. if (ret)
  533. goto disable_sata;
  534. return 0;
  535. disable_sata:
  536. imx_sata_disable(hpriv);
  537. disable_clk:
  538. clk_disable_unprepare(imxpriv->sata_clk);
  539. return ret;
  540. }
  541. static void ahci_imx_host_stop(struct ata_host *host)
  542. {
  543. struct ahci_host_priv *hpriv = host->private_data;
  544. struct imx_ahci_priv *imxpriv = hpriv->plat_data;
  545. imx_sata_disable(hpriv);
  546. clk_disable_unprepare(imxpriv->sata_clk);
  547. }
  548. #ifdef CONFIG_PM_SLEEP
  549. static int imx_ahci_suspend(struct device *dev)
  550. {
  551. struct ata_host *host = dev_get_drvdata(dev);
  552. struct ahci_host_priv *hpriv = host->private_data;
  553. int ret;
  554. ret = ahci_platform_suspend_host(dev);
  555. if (ret)
  556. return ret;
  557. imx_sata_disable(hpriv);
  558. return 0;
  559. }
  560. static int imx_ahci_resume(struct device *dev)
  561. {
  562. struct ata_host *host = dev_get_drvdata(dev);
  563. struct ahci_host_priv *hpriv = host->private_data;
  564. int ret;
  565. ret = imx_sata_enable(hpriv);
  566. if (ret)
  567. return ret;
  568. return ahci_platform_resume_host(dev);
  569. }
  570. #endif
  571. static SIMPLE_DEV_PM_OPS(ahci_imx_pm_ops, imx_ahci_suspend, imx_ahci_resume);
  572. static struct platform_driver imx_ahci_driver = {
  573. .probe = imx_ahci_probe,
  574. .remove = ata_platform_remove_one,
  575. .driver = {
  576. .name = "ahci-imx",
  577. .owner = THIS_MODULE,
  578. .of_match_table = imx_ahci_of_match,
  579. .pm = &ahci_imx_pm_ops,
  580. },
  581. };
  582. module_platform_driver(imx_ahci_driver);
  583. MODULE_DESCRIPTION("Freescale i.MX AHCI SATA platform driver");
  584. MODULE_AUTHOR("Richard Zhu <Hong-Xing.Zhu@freescale.com>");
  585. MODULE_LICENSE("GPL");
  586. MODULE_ALIAS("ahci:imx");