emulate.c 126 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912
  1. /******************************************************************************
  2. * emulate.c
  3. *
  4. * Generic x86 (32-bit and 64-bit) instruction decoder and emulator.
  5. *
  6. * Copyright (c) 2005 Keir Fraser
  7. *
  8. * Linux coding style, mod r/m decoder, segment base fixes, real-mode
  9. * privileged instructions:
  10. *
  11. * Copyright (C) 2006 Qumranet
  12. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  13. *
  14. * Avi Kivity <avi@qumranet.com>
  15. * Yaniv Kamay <yaniv@qumranet.com>
  16. *
  17. * This work is licensed under the terms of the GNU GPL, version 2. See
  18. * the COPYING file in the top-level directory.
  19. *
  20. * From: xen-unstable 10676:af9809f51f81a3c43f276f00c81a52ef558afda4
  21. */
  22. #include <linux/kvm_host.h>
  23. #include "kvm_cache_regs.h"
  24. #include <linux/module.h>
  25. #include <asm/kvm_emulate.h>
  26. #include <linux/stringify.h>
  27. #include "x86.h"
  28. #include "tss.h"
  29. /*
  30. * Operand types
  31. */
  32. #define OpNone 0ull
  33. #define OpImplicit 1ull /* No generic decode */
  34. #define OpReg 2ull /* Register */
  35. #define OpMem 3ull /* Memory */
  36. #define OpAcc 4ull /* Accumulator: AL/AX/EAX/RAX */
  37. #define OpDI 5ull /* ES:DI/EDI/RDI */
  38. #define OpMem64 6ull /* Memory, 64-bit */
  39. #define OpImmUByte 7ull /* Zero-extended 8-bit immediate */
  40. #define OpDX 8ull /* DX register */
  41. #define OpCL 9ull /* CL register (for shifts) */
  42. #define OpImmByte 10ull /* 8-bit sign extended immediate */
  43. #define OpOne 11ull /* Implied 1 */
  44. #define OpImm 12ull /* Sign extended up to 32-bit immediate */
  45. #define OpMem16 13ull /* Memory operand (16-bit). */
  46. #define OpMem32 14ull /* Memory operand (32-bit). */
  47. #define OpImmU 15ull /* Immediate operand, zero extended */
  48. #define OpSI 16ull /* SI/ESI/RSI */
  49. #define OpImmFAddr 17ull /* Immediate far address */
  50. #define OpMemFAddr 18ull /* Far address in memory */
  51. #define OpImmU16 19ull /* Immediate operand, 16 bits, zero extended */
  52. #define OpES 20ull /* ES */
  53. #define OpCS 21ull /* CS */
  54. #define OpSS 22ull /* SS */
  55. #define OpDS 23ull /* DS */
  56. #define OpFS 24ull /* FS */
  57. #define OpGS 25ull /* GS */
  58. #define OpMem8 26ull /* 8-bit zero extended memory operand */
  59. #define OpImm64 27ull /* Sign extended 16/32/64-bit immediate */
  60. #define OpXLat 28ull /* memory at BX/EBX/RBX + zero-extended AL */
  61. #define OpAccLo 29ull /* Low part of extended acc (AX/AX/EAX/RAX) */
  62. #define OpAccHi 30ull /* High part of extended acc (-/DX/EDX/RDX) */
  63. #define OpBits 5 /* Width of operand field */
  64. #define OpMask ((1ull << OpBits) - 1)
  65. /*
  66. * Opcode effective-address decode tables.
  67. * Note that we only emulate instructions that have at least one memory
  68. * operand (excluding implicit stack references). We assume that stack
  69. * references and instruction fetches will never occur in special memory
  70. * areas that require emulation. So, for example, 'mov <imm>,<reg>' need
  71. * not be handled.
  72. */
  73. /* Operand sizes: 8-bit operands or specified/overridden size. */
  74. #define ByteOp (1<<0) /* 8-bit operands. */
  75. /* Destination operand type. */
  76. #define DstShift 1
  77. #define ImplicitOps (OpImplicit << DstShift)
  78. #define DstReg (OpReg << DstShift)
  79. #define DstMem (OpMem << DstShift)
  80. #define DstAcc (OpAcc << DstShift)
  81. #define DstDI (OpDI << DstShift)
  82. #define DstMem64 (OpMem64 << DstShift)
  83. #define DstImmUByte (OpImmUByte << DstShift)
  84. #define DstDX (OpDX << DstShift)
  85. #define DstAccLo (OpAccLo << DstShift)
  86. #define DstMask (OpMask << DstShift)
  87. /* Source operand type. */
  88. #define SrcShift 6
  89. #define SrcNone (OpNone << SrcShift)
  90. #define SrcReg (OpReg << SrcShift)
  91. #define SrcMem (OpMem << SrcShift)
  92. #define SrcMem16 (OpMem16 << SrcShift)
  93. #define SrcMem32 (OpMem32 << SrcShift)
  94. #define SrcImm (OpImm << SrcShift)
  95. #define SrcImmByte (OpImmByte << SrcShift)
  96. #define SrcOne (OpOne << SrcShift)
  97. #define SrcImmUByte (OpImmUByte << SrcShift)
  98. #define SrcImmU (OpImmU << SrcShift)
  99. #define SrcSI (OpSI << SrcShift)
  100. #define SrcXLat (OpXLat << SrcShift)
  101. #define SrcImmFAddr (OpImmFAddr << SrcShift)
  102. #define SrcMemFAddr (OpMemFAddr << SrcShift)
  103. #define SrcAcc (OpAcc << SrcShift)
  104. #define SrcImmU16 (OpImmU16 << SrcShift)
  105. #define SrcImm64 (OpImm64 << SrcShift)
  106. #define SrcDX (OpDX << SrcShift)
  107. #define SrcMem8 (OpMem8 << SrcShift)
  108. #define SrcAccHi (OpAccHi << SrcShift)
  109. #define SrcMask (OpMask << SrcShift)
  110. #define BitOp (1<<11)
  111. #define MemAbs (1<<12) /* Memory operand is absolute displacement */
  112. #define String (1<<13) /* String instruction (rep capable) */
  113. #define Stack (1<<14) /* Stack instruction (push/pop) */
  114. #define GroupMask (7<<15) /* Opcode uses one of the group mechanisms */
  115. #define Group (1<<15) /* Bits 3:5 of modrm byte extend opcode */
  116. #define GroupDual (2<<15) /* Alternate decoding of mod == 3 */
  117. #define Prefix (3<<15) /* Instruction varies with 66/f2/f3 prefix */
  118. #define RMExt (4<<15) /* Opcode extension in ModRM r/m if mod == 3 */
  119. #define Escape (5<<15) /* Escape to coprocessor instruction */
  120. #define Sse (1<<18) /* SSE Vector instruction */
  121. /* Generic ModRM decode. */
  122. #define ModRM (1<<19)
  123. /* Destination is only written; never read. */
  124. #define Mov (1<<20)
  125. /* Misc flags */
  126. #define Prot (1<<21) /* instruction generates #UD if not in prot-mode */
  127. #define EmulateOnUD (1<<22) /* Emulate if unsupported by the host */
  128. #define NoAccess (1<<23) /* Don't access memory (lea/invlpg/verr etc) */
  129. #define Op3264 (1<<24) /* Operand is 64b in long mode, 32b otherwise */
  130. #define Undefined (1<<25) /* No Such Instruction */
  131. #define Lock (1<<26) /* lock prefix is allowed for the instruction */
  132. #define Priv (1<<27) /* instruction generates #GP if current CPL != 0 */
  133. #define No64 (1<<28)
  134. #define PageTable (1 << 29) /* instruction used to write page table */
  135. #define NotImpl (1 << 30) /* instruction is not implemented */
  136. /* Source 2 operand type */
  137. #define Src2Shift (31)
  138. #define Src2None (OpNone << Src2Shift)
  139. #define Src2Mem (OpMem << Src2Shift)
  140. #define Src2CL (OpCL << Src2Shift)
  141. #define Src2ImmByte (OpImmByte << Src2Shift)
  142. #define Src2One (OpOne << Src2Shift)
  143. #define Src2Imm (OpImm << Src2Shift)
  144. #define Src2ES (OpES << Src2Shift)
  145. #define Src2CS (OpCS << Src2Shift)
  146. #define Src2SS (OpSS << Src2Shift)
  147. #define Src2DS (OpDS << Src2Shift)
  148. #define Src2FS (OpFS << Src2Shift)
  149. #define Src2GS (OpGS << Src2Shift)
  150. #define Src2Mask (OpMask << Src2Shift)
  151. #define Mmx ((u64)1 << 40) /* MMX Vector instruction */
  152. #define Aligned ((u64)1 << 41) /* Explicitly aligned (e.g. MOVDQA) */
  153. #define Unaligned ((u64)1 << 42) /* Explicitly unaligned (e.g. MOVDQU) */
  154. #define Avx ((u64)1 << 43) /* Advanced Vector Extensions */
  155. #define Fastop ((u64)1 << 44) /* Use opcode::u.fastop */
  156. #define NoWrite ((u64)1 << 45) /* No writeback */
  157. #define SrcWrite ((u64)1 << 46) /* Write back src operand */
  158. #define NoMod ((u64)1 << 47) /* Mod field is ignored */
  159. #define Intercept ((u64)1 << 48) /* Has valid intercept field */
  160. #define CheckPerm ((u64)1 << 49) /* Has valid check_perm field */
  161. #define NoBigReal ((u64)1 << 50) /* No big real mode */
  162. #define PrivUD ((u64)1 << 51) /* #UD instead of #GP on CPL > 0 */
  163. #define DstXacc (DstAccLo | SrcAccHi | SrcWrite)
  164. #define X2(x...) x, x
  165. #define X3(x...) X2(x), x
  166. #define X4(x...) X2(x), X2(x)
  167. #define X5(x...) X4(x), x
  168. #define X6(x...) X4(x), X2(x)
  169. #define X7(x...) X4(x), X3(x)
  170. #define X8(x...) X4(x), X4(x)
  171. #define X16(x...) X8(x), X8(x)
  172. #define NR_FASTOP (ilog2(sizeof(ulong)) + 1)
  173. #define FASTOP_SIZE 8
  174. /*
  175. * fastop functions have a special calling convention:
  176. *
  177. * dst: rax (in/out)
  178. * src: rdx (in/out)
  179. * src2: rcx (in)
  180. * flags: rflags (in/out)
  181. * ex: rsi (in:fastop pointer, out:zero if exception)
  182. *
  183. * Moreover, they are all exactly FASTOP_SIZE bytes long, so functions for
  184. * different operand sizes can be reached by calculation, rather than a jump
  185. * table (which would be bigger than the code).
  186. *
  187. * fastop functions are declared as taking a never-defined fastop parameter,
  188. * so they can't be called from C directly.
  189. */
  190. struct fastop;
  191. struct opcode {
  192. u64 flags : 56;
  193. u64 intercept : 8;
  194. union {
  195. int (*execute)(struct x86_emulate_ctxt *ctxt);
  196. const struct opcode *group;
  197. const struct group_dual *gdual;
  198. const struct gprefix *gprefix;
  199. const struct escape *esc;
  200. void (*fastop)(struct fastop *fake);
  201. } u;
  202. int (*check_perm)(struct x86_emulate_ctxt *ctxt);
  203. };
  204. struct group_dual {
  205. struct opcode mod012[8];
  206. struct opcode mod3[8];
  207. };
  208. struct gprefix {
  209. struct opcode pfx_no;
  210. struct opcode pfx_66;
  211. struct opcode pfx_f2;
  212. struct opcode pfx_f3;
  213. };
  214. struct escape {
  215. struct opcode op[8];
  216. struct opcode high[64];
  217. };
  218. /* EFLAGS bit definitions. */
  219. #define EFLG_ID (1<<21)
  220. #define EFLG_VIP (1<<20)
  221. #define EFLG_VIF (1<<19)
  222. #define EFLG_AC (1<<18)
  223. #define EFLG_VM (1<<17)
  224. #define EFLG_RF (1<<16)
  225. #define EFLG_IOPL (3<<12)
  226. #define EFLG_NT (1<<14)
  227. #define EFLG_OF (1<<11)
  228. #define EFLG_DF (1<<10)
  229. #define EFLG_IF (1<<9)
  230. #define EFLG_TF (1<<8)
  231. #define EFLG_SF (1<<7)
  232. #define EFLG_ZF (1<<6)
  233. #define EFLG_AF (1<<4)
  234. #define EFLG_PF (1<<2)
  235. #define EFLG_CF (1<<0)
  236. #define EFLG_RESERVED_ZEROS_MASK 0xffc0802a
  237. #define EFLG_RESERVED_ONE_MASK 2
  238. static ulong reg_read(struct x86_emulate_ctxt *ctxt, unsigned nr)
  239. {
  240. if (!(ctxt->regs_valid & (1 << nr))) {
  241. ctxt->regs_valid |= 1 << nr;
  242. ctxt->_regs[nr] = ctxt->ops->read_gpr(ctxt, nr);
  243. }
  244. return ctxt->_regs[nr];
  245. }
  246. static ulong *reg_write(struct x86_emulate_ctxt *ctxt, unsigned nr)
  247. {
  248. ctxt->regs_valid |= 1 << nr;
  249. ctxt->regs_dirty |= 1 << nr;
  250. return &ctxt->_regs[nr];
  251. }
  252. static ulong *reg_rmw(struct x86_emulate_ctxt *ctxt, unsigned nr)
  253. {
  254. reg_read(ctxt, nr);
  255. return reg_write(ctxt, nr);
  256. }
  257. static void writeback_registers(struct x86_emulate_ctxt *ctxt)
  258. {
  259. unsigned reg;
  260. for_each_set_bit(reg, (ulong *)&ctxt->regs_dirty, 16)
  261. ctxt->ops->write_gpr(ctxt, reg, ctxt->_regs[reg]);
  262. }
  263. static void invalidate_registers(struct x86_emulate_ctxt *ctxt)
  264. {
  265. ctxt->regs_dirty = 0;
  266. ctxt->regs_valid = 0;
  267. }
  268. /*
  269. * These EFLAGS bits are restored from saved value during emulation, and
  270. * any changes are written back to the saved value after emulation.
  271. */
  272. #define EFLAGS_MASK (EFLG_OF|EFLG_SF|EFLG_ZF|EFLG_AF|EFLG_PF|EFLG_CF)
  273. #ifdef CONFIG_X86_64
  274. #define ON64(x) x
  275. #else
  276. #define ON64(x)
  277. #endif
  278. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *));
  279. #define FOP_ALIGN ".align " __stringify(FASTOP_SIZE) " \n\t"
  280. #define FOP_RET "ret \n\t"
  281. #define FOP_START(op) \
  282. extern void em_##op(struct fastop *fake); \
  283. asm(".pushsection .text, \"ax\" \n\t" \
  284. ".global em_" #op " \n\t" \
  285. FOP_ALIGN \
  286. "em_" #op ": \n\t"
  287. #define FOP_END \
  288. ".popsection")
  289. #define FOPNOP() FOP_ALIGN FOP_RET
  290. #define FOP1E(op, dst) \
  291. FOP_ALIGN "10: " #op " %" #dst " \n\t" FOP_RET
  292. #define FOP1EEX(op, dst) \
  293. FOP1E(op, dst) _ASM_EXTABLE(10b, kvm_fastop_exception)
  294. #define FASTOP1(op) \
  295. FOP_START(op) \
  296. FOP1E(op##b, al) \
  297. FOP1E(op##w, ax) \
  298. FOP1E(op##l, eax) \
  299. ON64(FOP1E(op##q, rax)) \
  300. FOP_END
  301. /* 1-operand, using src2 (for MUL/DIV r/m) */
  302. #define FASTOP1SRC2(op, name) \
  303. FOP_START(name) \
  304. FOP1E(op, cl) \
  305. FOP1E(op, cx) \
  306. FOP1E(op, ecx) \
  307. ON64(FOP1E(op, rcx)) \
  308. FOP_END
  309. /* 1-operand, using src2 (for MUL/DIV r/m), with exceptions */
  310. #define FASTOP1SRC2EX(op, name) \
  311. FOP_START(name) \
  312. FOP1EEX(op, cl) \
  313. FOP1EEX(op, cx) \
  314. FOP1EEX(op, ecx) \
  315. ON64(FOP1EEX(op, rcx)) \
  316. FOP_END
  317. #define FOP2E(op, dst, src) \
  318. FOP_ALIGN #op " %" #src ", %" #dst " \n\t" FOP_RET
  319. #define FASTOP2(op) \
  320. FOP_START(op) \
  321. FOP2E(op##b, al, dl) \
  322. FOP2E(op##w, ax, dx) \
  323. FOP2E(op##l, eax, edx) \
  324. ON64(FOP2E(op##q, rax, rdx)) \
  325. FOP_END
  326. /* 2 operand, word only */
  327. #define FASTOP2W(op) \
  328. FOP_START(op) \
  329. FOPNOP() \
  330. FOP2E(op##w, ax, dx) \
  331. FOP2E(op##l, eax, edx) \
  332. ON64(FOP2E(op##q, rax, rdx)) \
  333. FOP_END
  334. /* 2 operand, src is CL */
  335. #define FASTOP2CL(op) \
  336. FOP_START(op) \
  337. FOP2E(op##b, al, cl) \
  338. FOP2E(op##w, ax, cl) \
  339. FOP2E(op##l, eax, cl) \
  340. ON64(FOP2E(op##q, rax, cl)) \
  341. FOP_END
  342. #define FOP3E(op, dst, src, src2) \
  343. FOP_ALIGN #op " %" #src2 ", %" #src ", %" #dst " \n\t" FOP_RET
  344. /* 3-operand, word-only, src2=cl */
  345. #define FASTOP3WCL(op) \
  346. FOP_START(op) \
  347. FOPNOP() \
  348. FOP3E(op##w, ax, dx, cl) \
  349. FOP3E(op##l, eax, edx, cl) \
  350. ON64(FOP3E(op##q, rax, rdx, cl)) \
  351. FOP_END
  352. /* Special case for SETcc - 1 instruction per cc */
  353. #define FOP_SETCC(op) ".align 4; " #op " %al; ret \n\t"
  354. asm(".global kvm_fastop_exception \n"
  355. "kvm_fastop_exception: xor %esi, %esi; ret");
  356. FOP_START(setcc)
  357. FOP_SETCC(seto)
  358. FOP_SETCC(setno)
  359. FOP_SETCC(setc)
  360. FOP_SETCC(setnc)
  361. FOP_SETCC(setz)
  362. FOP_SETCC(setnz)
  363. FOP_SETCC(setbe)
  364. FOP_SETCC(setnbe)
  365. FOP_SETCC(sets)
  366. FOP_SETCC(setns)
  367. FOP_SETCC(setp)
  368. FOP_SETCC(setnp)
  369. FOP_SETCC(setl)
  370. FOP_SETCC(setnl)
  371. FOP_SETCC(setle)
  372. FOP_SETCC(setnle)
  373. FOP_END;
  374. FOP_START(salc) "pushf; sbb %al, %al; popf \n\t" FOP_RET
  375. FOP_END;
  376. static int emulator_check_intercept(struct x86_emulate_ctxt *ctxt,
  377. enum x86_intercept intercept,
  378. enum x86_intercept_stage stage)
  379. {
  380. struct x86_instruction_info info = {
  381. .intercept = intercept,
  382. .rep_prefix = ctxt->rep_prefix,
  383. .modrm_mod = ctxt->modrm_mod,
  384. .modrm_reg = ctxt->modrm_reg,
  385. .modrm_rm = ctxt->modrm_rm,
  386. .src_val = ctxt->src.val64,
  387. .dst_val = ctxt->dst.val64,
  388. .src_bytes = ctxt->src.bytes,
  389. .dst_bytes = ctxt->dst.bytes,
  390. .ad_bytes = ctxt->ad_bytes,
  391. .next_rip = ctxt->eip,
  392. };
  393. return ctxt->ops->intercept(ctxt, &info, stage);
  394. }
  395. static void assign_masked(ulong *dest, ulong src, ulong mask)
  396. {
  397. *dest = (*dest & ~mask) | (src & mask);
  398. }
  399. static inline unsigned long ad_mask(struct x86_emulate_ctxt *ctxt)
  400. {
  401. return (1UL << (ctxt->ad_bytes << 3)) - 1;
  402. }
  403. static ulong stack_mask(struct x86_emulate_ctxt *ctxt)
  404. {
  405. u16 sel;
  406. struct desc_struct ss;
  407. if (ctxt->mode == X86EMUL_MODE_PROT64)
  408. return ~0UL;
  409. ctxt->ops->get_segment(ctxt, &sel, &ss, NULL, VCPU_SREG_SS);
  410. return ~0U >> ((ss.d ^ 1) * 16); /* d=0: 0xffff; d=1: 0xffffffff */
  411. }
  412. static int stack_size(struct x86_emulate_ctxt *ctxt)
  413. {
  414. return (__fls(stack_mask(ctxt)) + 1) >> 3;
  415. }
  416. /* Access/update address held in a register, based on addressing mode. */
  417. static inline unsigned long
  418. address_mask(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  419. {
  420. if (ctxt->ad_bytes == sizeof(unsigned long))
  421. return reg;
  422. else
  423. return reg & ad_mask(ctxt);
  424. }
  425. static inline unsigned long
  426. register_address(struct x86_emulate_ctxt *ctxt, unsigned long reg)
  427. {
  428. return address_mask(ctxt, reg);
  429. }
  430. static void masked_increment(ulong *reg, ulong mask, int inc)
  431. {
  432. assign_masked(reg, *reg + inc, mask);
  433. }
  434. static inline void
  435. register_address_increment(struct x86_emulate_ctxt *ctxt, unsigned long *reg, int inc)
  436. {
  437. ulong mask;
  438. if (ctxt->ad_bytes == sizeof(unsigned long))
  439. mask = ~0UL;
  440. else
  441. mask = ad_mask(ctxt);
  442. masked_increment(reg, mask, inc);
  443. }
  444. static void rsp_increment(struct x86_emulate_ctxt *ctxt, int inc)
  445. {
  446. masked_increment(reg_rmw(ctxt, VCPU_REGS_RSP), stack_mask(ctxt), inc);
  447. }
  448. static inline void jmp_rel(struct x86_emulate_ctxt *ctxt, int rel)
  449. {
  450. register_address_increment(ctxt, &ctxt->_eip, rel);
  451. }
  452. static u32 desc_limit_scaled(struct desc_struct *desc)
  453. {
  454. u32 limit = get_desc_limit(desc);
  455. return desc->g ? (limit << 12) | 0xfff : limit;
  456. }
  457. static unsigned long seg_base(struct x86_emulate_ctxt *ctxt, int seg)
  458. {
  459. if (ctxt->mode == X86EMUL_MODE_PROT64 && seg < VCPU_SREG_FS)
  460. return 0;
  461. return ctxt->ops->get_cached_segment_base(ctxt, seg);
  462. }
  463. static int emulate_exception(struct x86_emulate_ctxt *ctxt, int vec,
  464. u32 error, bool valid)
  465. {
  466. ctxt->exception.vector = vec;
  467. ctxt->exception.error_code = error;
  468. ctxt->exception.error_code_valid = valid;
  469. return X86EMUL_PROPAGATE_FAULT;
  470. }
  471. static int emulate_db(struct x86_emulate_ctxt *ctxt)
  472. {
  473. return emulate_exception(ctxt, DB_VECTOR, 0, false);
  474. }
  475. static int emulate_gp(struct x86_emulate_ctxt *ctxt, int err)
  476. {
  477. return emulate_exception(ctxt, GP_VECTOR, err, true);
  478. }
  479. static int emulate_ss(struct x86_emulate_ctxt *ctxt, int err)
  480. {
  481. return emulate_exception(ctxt, SS_VECTOR, err, true);
  482. }
  483. static int emulate_ud(struct x86_emulate_ctxt *ctxt)
  484. {
  485. return emulate_exception(ctxt, UD_VECTOR, 0, false);
  486. }
  487. static int emulate_ts(struct x86_emulate_ctxt *ctxt, int err)
  488. {
  489. return emulate_exception(ctxt, TS_VECTOR, err, true);
  490. }
  491. static int emulate_de(struct x86_emulate_ctxt *ctxt)
  492. {
  493. return emulate_exception(ctxt, DE_VECTOR, 0, false);
  494. }
  495. static int emulate_nm(struct x86_emulate_ctxt *ctxt)
  496. {
  497. return emulate_exception(ctxt, NM_VECTOR, 0, false);
  498. }
  499. static u16 get_segment_selector(struct x86_emulate_ctxt *ctxt, unsigned seg)
  500. {
  501. u16 selector;
  502. struct desc_struct desc;
  503. ctxt->ops->get_segment(ctxt, &selector, &desc, NULL, seg);
  504. return selector;
  505. }
  506. static void set_segment_selector(struct x86_emulate_ctxt *ctxt, u16 selector,
  507. unsigned seg)
  508. {
  509. u16 dummy;
  510. u32 base3;
  511. struct desc_struct desc;
  512. ctxt->ops->get_segment(ctxt, &dummy, &desc, &base3, seg);
  513. ctxt->ops->set_segment(ctxt, selector, &desc, base3, seg);
  514. }
  515. /*
  516. * x86 defines three classes of vector instructions: explicitly
  517. * aligned, explicitly unaligned, and the rest, which change behaviour
  518. * depending on whether they're AVX encoded or not.
  519. *
  520. * Also included is CMPXCHG16B which is not a vector instruction, yet it is
  521. * subject to the same check.
  522. */
  523. static bool insn_aligned(struct x86_emulate_ctxt *ctxt, unsigned size)
  524. {
  525. if (likely(size < 16))
  526. return false;
  527. if (ctxt->d & Aligned)
  528. return true;
  529. else if (ctxt->d & Unaligned)
  530. return false;
  531. else if (ctxt->d & Avx)
  532. return false;
  533. else
  534. return true;
  535. }
  536. static int __linearize(struct x86_emulate_ctxt *ctxt,
  537. struct segmented_address addr,
  538. unsigned size, bool write, bool fetch,
  539. ulong *linear)
  540. {
  541. struct desc_struct desc;
  542. bool usable;
  543. ulong la;
  544. u32 lim;
  545. u16 sel;
  546. unsigned cpl;
  547. la = seg_base(ctxt, addr.seg) + addr.ea;
  548. switch (ctxt->mode) {
  549. case X86EMUL_MODE_PROT64:
  550. if (((signed long)la << 16) >> 16 != la)
  551. return emulate_gp(ctxt, 0);
  552. break;
  553. default:
  554. usable = ctxt->ops->get_segment(ctxt, &sel, &desc, NULL,
  555. addr.seg);
  556. if (!usable)
  557. goto bad;
  558. /* code segment in protected mode or read-only data segment */
  559. if ((((ctxt->mode != X86EMUL_MODE_REAL) && (desc.type & 8))
  560. || !(desc.type & 2)) && write)
  561. goto bad;
  562. /* unreadable code segment */
  563. if (!fetch && (desc.type & 8) && !(desc.type & 2))
  564. goto bad;
  565. lim = desc_limit_scaled(&desc);
  566. if ((ctxt->mode == X86EMUL_MODE_REAL) && !fetch &&
  567. (ctxt->d & NoBigReal)) {
  568. /* la is between zero and 0xffff */
  569. if (la > 0xffff || (u32)(la + size - 1) > 0xffff)
  570. goto bad;
  571. } else if ((desc.type & 8) || !(desc.type & 4)) {
  572. /* expand-up segment */
  573. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  574. goto bad;
  575. } else {
  576. /* expand-down segment */
  577. if (addr.ea <= lim || (u32)(addr.ea + size - 1) <= lim)
  578. goto bad;
  579. lim = desc.d ? 0xffffffff : 0xffff;
  580. if (addr.ea > lim || (u32)(addr.ea + size - 1) > lim)
  581. goto bad;
  582. }
  583. cpl = ctxt->ops->cpl(ctxt);
  584. if (!(desc.type & 8)) {
  585. /* data segment */
  586. if (cpl > desc.dpl)
  587. goto bad;
  588. } else if ((desc.type & 8) && !(desc.type & 4)) {
  589. /* nonconforming code segment */
  590. if (cpl != desc.dpl)
  591. goto bad;
  592. } else if ((desc.type & 8) && (desc.type & 4)) {
  593. /* conforming code segment */
  594. if (cpl < desc.dpl)
  595. goto bad;
  596. }
  597. break;
  598. }
  599. if (fetch ? ctxt->mode != X86EMUL_MODE_PROT64 : ctxt->ad_bytes != 8)
  600. la &= (u32)-1;
  601. if (insn_aligned(ctxt, size) && ((la & (size - 1)) != 0))
  602. return emulate_gp(ctxt, 0);
  603. *linear = la;
  604. return X86EMUL_CONTINUE;
  605. bad:
  606. if (addr.seg == VCPU_SREG_SS)
  607. return emulate_ss(ctxt, sel);
  608. else
  609. return emulate_gp(ctxt, sel);
  610. }
  611. static int linearize(struct x86_emulate_ctxt *ctxt,
  612. struct segmented_address addr,
  613. unsigned size, bool write,
  614. ulong *linear)
  615. {
  616. return __linearize(ctxt, addr, size, write, false, linear);
  617. }
  618. static int segmented_read_std(struct x86_emulate_ctxt *ctxt,
  619. struct segmented_address addr,
  620. void *data,
  621. unsigned size)
  622. {
  623. int rc;
  624. ulong linear;
  625. rc = linearize(ctxt, addr, size, false, &linear);
  626. if (rc != X86EMUL_CONTINUE)
  627. return rc;
  628. return ctxt->ops->read_std(ctxt, linear, data, size, &ctxt->exception);
  629. }
  630. /*
  631. * Prefetch the remaining bytes of the instruction without crossing page
  632. * boundary if they are not in fetch_cache yet.
  633. */
  634. static int __do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt, int op_size)
  635. {
  636. int rc;
  637. unsigned size;
  638. unsigned long linear;
  639. int cur_size = ctxt->fetch.end - ctxt->fetch.data;
  640. struct segmented_address addr = { .seg = VCPU_SREG_CS,
  641. .ea = ctxt->eip + cur_size };
  642. size = 15UL ^ cur_size;
  643. rc = __linearize(ctxt, addr, size, false, true, &linear);
  644. if (unlikely(rc != X86EMUL_CONTINUE))
  645. return rc;
  646. size = min_t(unsigned, size, PAGE_SIZE - offset_in_page(linear));
  647. /*
  648. * One instruction can only straddle two pages,
  649. * and one has been loaded at the beginning of
  650. * x86_decode_insn. So, if not enough bytes
  651. * still, we must have hit the 15-byte boundary.
  652. */
  653. if (unlikely(size < op_size))
  654. return X86EMUL_UNHANDLEABLE;
  655. rc = ctxt->ops->fetch(ctxt, linear, ctxt->fetch.end,
  656. size, &ctxt->exception);
  657. if (unlikely(rc != X86EMUL_CONTINUE))
  658. return rc;
  659. ctxt->fetch.end += size;
  660. return X86EMUL_CONTINUE;
  661. }
  662. static __always_inline int do_insn_fetch_bytes(struct x86_emulate_ctxt *ctxt,
  663. unsigned size)
  664. {
  665. if (unlikely(ctxt->fetch.end - ctxt->fetch.ptr < size))
  666. return __do_insn_fetch_bytes(ctxt, size);
  667. else
  668. return X86EMUL_CONTINUE;
  669. }
  670. /* Fetch next part of the instruction being emulated. */
  671. #define insn_fetch(_type, _ctxt) \
  672. ({ _type _x; \
  673. \
  674. rc = do_insn_fetch_bytes(_ctxt, sizeof(_type)); \
  675. if (rc != X86EMUL_CONTINUE) \
  676. goto done; \
  677. ctxt->_eip += sizeof(_type); \
  678. _x = *(_type __aligned(1) *) ctxt->fetch.ptr; \
  679. ctxt->fetch.ptr += sizeof(_type); \
  680. _x; \
  681. })
  682. #define insn_fetch_arr(_arr, _size, _ctxt) \
  683. ({ \
  684. rc = do_insn_fetch_bytes(_ctxt, _size); \
  685. if (rc != X86EMUL_CONTINUE) \
  686. goto done; \
  687. ctxt->_eip += (_size); \
  688. memcpy(_arr, ctxt->fetch.ptr, _size); \
  689. ctxt->fetch.ptr += (_size); \
  690. })
  691. /*
  692. * Given the 'reg' portion of a ModRM byte, and a register block, return a
  693. * pointer into the block that addresses the relevant register.
  694. * @highbyte_regs specifies whether to decode AH,CH,DH,BH.
  695. */
  696. static void *decode_register(struct x86_emulate_ctxt *ctxt, u8 modrm_reg,
  697. int byteop)
  698. {
  699. void *p;
  700. int highbyte_regs = (ctxt->rex_prefix == 0) && byteop;
  701. if (highbyte_regs && modrm_reg >= 4 && modrm_reg < 8)
  702. p = (unsigned char *)reg_rmw(ctxt, modrm_reg & 3) + 1;
  703. else
  704. p = reg_rmw(ctxt, modrm_reg);
  705. return p;
  706. }
  707. static int read_descriptor(struct x86_emulate_ctxt *ctxt,
  708. struct segmented_address addr,
  709. u16 *size, unsigned long *address, int op_bytes)
  710. {
  711. int rc;
  712. if (op_bytes == 2)
  713. op_bytes = 3;
  714. *address = 0;
  715. rc = segmented_read_std(ctxt, addr, size, 2);
  716. if (rc != X86EMUL_CONTINUE)
  717. return rc;
  718. addr.ea += 2;
  719. rc = segmented_read_std(ctxt, addr, address, op_bytes);
  720. return rc;
  721. }
  722. FASTOP2(add);
  723. FASTOP2(or);
  724. FASTOP2(adc);
  725. FASTOP2(sbb);
  726. FASTOP2(and);
  727. FASTOP2(sub);
  728. FASTOP2(xor);
  729. FASTOP2(cmp);
  730. FASTOP2(test);
  731. FASTOP1SRC2(mul, mul_ex);
  732. FASTOP1SRC2(imul, imul_ex);
  733. FASTOP1SRC2EX(div, div_ex);
  734. FASTOP1SRC2EX(idiv, idiv_ex);
  735. FASTOP3WCL(shld);
  736. FASTOP3WCL(shrd);
  737. FASTOP2W(imul);
  738. FASTOP1(not);
  739. FASTOP1(neg);
  740. FASTOP1(inc);
  741. FASTOP1(dec);
  742. FASTOP2CL(rol);
  743. FASTOP2CL(ror);
  744. FASTOP2CL(rcl);
  745. FASTOP2CL(rcr);
  746. FASTOP2CL(shl);
  747. FASTOP2CL(shr);
  748. FASTOP2CL(sar);
  749. FASTOP2W(bsf);
  750. FASTOP2W(bsr);
  751. FASTOP2W(bt);
  752. FASTOP2W(bts);
  753. FASTOP2W(btr);
  754. FASTOP2W(btc);
  755. FASTOP2(xadd);
  756. static u8 test_cc(unsigned int condition, unsigned long flags)
  757. {
  758. u8 rc;
  759. void (*fop)(void) = (void *)em_setcc + 4 * (condition & 0xf);
  760. flags = (flags & EFLAGS_MASK) | X86_EFLAGS_IF;
  761. asm("push %[flags]; popf; call *%[fastop]"
  762. : "=a"(rc) : [fastop]"r"(fop), [flags]"r"(flags));
  763. return rc;
  764. }
  765. static void fetch_register_operand(struct operand *op)
  766. {
  767. switch (op->bytes) {
  768. case 1:
  769. op->val = *(u8 *)op->addr.reg;
  770. break;
  771. case 2:
  772. op->val = *(u16 *)op->addr.reg;
  773. break;
  774. case 4:
  775. op->val = *(u32 *)op->addr.reg;
  776. break;
  777. case 8:
  778. op->val = *(u64 *)op->addr.reg;
  779. break;
  780. }
  781. }
  782. static void read_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data, int reg)
  783. {
  784. ctxt->ops->get_fpu(ctxt);
  785. switch (reg) {
  786. case 0: asm("movdqa %%xmm0, %0" : "=m"(*data)); break;
  787. case 1: asm("movdqa %%xmm1, %0" : "=m"(*data)); break;
  788. case 2: asm("movdqa %%xmm2, %0" : "=m"(*data)); break;
  789. case 3: asm("movdqa %%xmm3, %0" : "=m"(*data)); break;
  790. case 4: asm("movdqa %%xmm4, %0" : "=m"(*data)); break;
  791. case 5: asm("movdqa %%xmm5, %0" : "=m"(*data)); break;
  792. case 6: asm("movdqa %%xmm6, %0" : "=m"(*data)); break;
  793. case 7: asm("movdqa %%xmm7, %0" : "=m"(*data)); break;
  794. #ifdef CONFIG_X86_64
  795. case 8: asm("movdqa %%xmm8, %0" : "=m"(*data)); break;
  796. case 9: asm("movdqa %%xmm9, %0" : "=m"(*data)); break;
  797. case 10: asm("movdqa %%xmm10, %0" : "=m"(*data)); break;
  798. case 11: asm("movdqa %%xmm11, %0" : "=m"(*data)); break;
  799. case 12: asm("movdqa %%xmm12, %0" : "=m"(*data)); break;
  800. case 13: asm("movdqa %%xmm13, %0" : "=m"(*data)); break;
  801. case 14: asm("movdqa %%xmm14, %0" : "=m"(*data)); break;
  802. case 15: asm("movdqa %%xmm15, %0" : "=m"(*data)); break;
  803. #endif
  804. default: BUG();
  805. }
  806. ctxt->ops->put_fpu(ctxt);
  807. }
  808. static void write_sse_reg(struct x86_emulate_ctxt *ctxt, sse128_t *data,
  809. int reg)
  810. {
  811. ctxt->ops->get_fpu(ctxt);
  812. switch (reg) {
  813. case 0: asm("movdqa %0, %%xmm0" : : "m"(*data)); break;
  814. case 1: asm("movdqa %0, %%xmm1" : : "m"(*data)); break;
  815. case 2: asm("movdqa %0, %%xmm2" : : "m"(*data)); break;
  816. case 3: asm("movdqa %0, %%xmm3" : : "m"(*data)); break;
  817. case 4: asm("movdqa %0, %%xmm4" : : "m"(*data)); break;
  818. case 5: asm("movdqa %0, %%xmm5" : : "m"(*data)); break;
  819. case 6: asm("movdqa %0, %%xmm6" : : "m"(*data)); break;
  820. case 7: asm("movdqa %0, %%xmm7" : : "m"(*data)); break;
  821. #ifdef CONFIG_X86_64
  822. case 8: asm("movdqa %0, %%xmm8" : : "m"(*data)); break;
  823. case 9: asm("movdqa %0, %%xmm9" : : "m"(*data)); break;
  824. case 10: asm("movdqa %0, %%xmm10" : : "m"(*data)); break;
  825. case 11: asm("movdqa %0, %%xmm11" : : "m"(*data)); break;
  826. case 12: asm("movdqa %0, %%xmm12" : : "m"(*data)); break;
  827. case 13: asm("movdqa %0, %%xmm13" : : "m"(*data)); break;
  828. case 14: asm("movdqa %0, %%xmm14" : : "m"(*data)); break;
  829. case 15: asm("movdqa %0, %%xmm15" : : "m"(*data)); break;
  830. #endif
  831. default: BUG();
  832. }
  833. ctxt->ops->put_fpu(ctxt);
  834. }
  835. static void read_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  836. {
  837. ctxt->ops->get_fpu(ctxt);
  838. switch (reg) {
  839. case 0: asm("movq %%mm0, %0" : "=m"(*data)); break;
  840. case 1: asm("movq %%mm1, %0" : "=m"(*data)); break;
  841. case 2: asm("movq %%mm2, %0" : "=m"(*data)); break;
  842. case 3: asm("movq %%mm3, %0" : "=m"(*data)); break;
  843. case 4: asm("movq %%mm4, %0" : "=m"(*data)); break;
  844. case 5: asm("movq %%mm5, %0" : "=m"(*data)); break;
  845. case 6: asm("movq %%mm6, %0" : "=m"(*data)); break;
  846. case 7: asm("movq %%mm7, %0" : "=m"(*data)); break;
  847. default: BUG();
  848. }
  849. ctxt->ops->put_fpu(ctxt);
  850. }
  851. static void write_mmx_reg(struct x86_emulate_ctxt *ctxt, u64 *data, int reg)
  852. {
  853. ctxt->ops->get_fpu(ctxt);
  854. switch (reg) {
  855. case 0: asm("movq %0, %%mm0" : : "m"(*data)); break;
  856. case 1: asm("movq %0, %%mm1" : : "m"(*data)); break;
  857. case 2: asm("movq %0, %%mm2" : : "m"(*data)); break;
  858. case 3: asm("movq %0, %%mm3" : : "m"(*data)); break;
  859. case 4: asm("movq %0, %%mm4" : : "m"(*data)); break;
  860. case 5: asm("movq %0, %%mm5" : : "m"(*data)); break;
  861. case 6: asm("movq %0, %%mm6" : : "m"(*data)); break;
  862. case 7: asm("movq %0, %%mm7" : : "m"(*data)); break;
  863. default: BUG();
  864. }
  865. ctxt->ops->put_fpu(ctxt);
  866. }
  867. static int em_fninit(struct x86_emulate_ctxt *ctxt)
  868. {
  869. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  870. return emulate_nm(ctxt);
  871. ctxt->ops->get_fpu(ctxt);
  872. asm volatile("fninit");
  873. ctxt->ops->put_fpu(ctxt);
  874. return X86EMUL_CONTINUE;
  875. }
  876. static int em_fnstcw(struct x86_emulate_ctxt *ctxt)
  877. {
  878. u16 fcw;
  879. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  880. return emulate_nm(ctxt);
  881. ctxt->ops->get_fpu(ctxt);
  882. asm volatile("fnstcw %0": "+m"(fcw));
  883. ctxt->ops->put_fpu(ctxt);
  884. /* force 2 byte destination */
  885. ctxt->dst.bytes = 2;
  886. ctxt->dst.val = fcw;
  887. return X86EMUL_CONTINUE;
  888. }
  889. static int em_fnstsw(struct x86_emulate_ctxt *ctxt)
  890. {
  891. u16 fsw;
  892. if (ctxt->ops->get_cr(ctxt, 0) & (X86_CR0_TS | X86_CR0_EM))
  893. return emulate_nm(ctxt);
  894. ctxt->ops->get_fpu(ctxt);
  895. asm volatile("fnstsw %0": "+m"(fsw));
  896. ctxt->ops->put_fpu(ctxt);
  897. /* force 2 byte destination */
  898. ctxt->dst.bytes = 2;
  899. ctxt->dst.val = fsw;
  900. return X86EMUL_CONTINUE;
  901. }
  902. static void decode_register_operand(struct x86_emulate_ctxt *ctxt,
  903. struct operand *op)
  904. {
  905. unsigned reg = ctxt->modrm_reg;
  906. if (!(ctxt->d & ModRM))
  907. reg = (ctxt->b & 7) | ((ctxt->rex_prefix & 1) << 3);
  908. if (ctxt->d & Sse) {
  909. op->type = OP_XMM;
  910. op->bytes = 16;
  911. op->addr.xmm = reg;
  912. read_sse_reg(ctxt, &op->vec_val, reg);
  913. return;
  914. }
  915. if (ctxt->d & Mmx) {
  916. reg &= 7;
  917. op->type = OP_MM;
  918. op->bytes = 8;
  919. op->addr.mm = reg;
  920. return;
  921. }
  922. op->type = OP_REG;
  923. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  924. op->addr.reg = decode_register(ctxt, reg, ctxt->d & ByteOp);
  925. fetch_register_operand(op);
  926. op->orig_val = op->val;
  927. }
  928. static void adjust_modrm_seg(struct x86_emulate_ctxt *ctxt, int base_reg)
  929. {
  930. if (base_reg == VCPU_REGS_RSP || base_reg == VCPU_REGS_RBP)
  931. ctxt->modrm_seg = VCPU_SREG_SS;
  932. }
  933. static int decode_modrm(struct x86_emulate_ctxt *ctxt,
  934. struct operand *op)
  935. {
  936. u8 sib;
  937. int index_reg, base_reg, scale;
  938. int rc = X86EMUL_CONTINUE;
  939. ulong modrm_ea = 0;
  940. ctxt->modrm_reg = ((ctxt->rex_prefix << 1) & 8); /* REX.R */
  941. index_reg = (ctxt->rex_prefix << 2) & 8; /* REX.X */
  942. base_reg = (ctxt->rex_prefix << 3) & 8; /* REX.B */
  943. ctxt->modrm_mod = (ctxt->modrm & 0xc0) >> 6;
  944. ctxt->modrm_reg |= (ctxt->modrm & 0x38) >> 3;
  945. ctxt->modrm_rm = base_reg | (ctxt->modrm & 0x07);
  946. ctxt->modrm_seg = VCPU_SREG_DS;
  947. if (ctxt->modrm_mod == 3 || (ctxt->d & NoMod)) {
  948. op->type = OP_REG;
  949. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  950. op->addr.reg = decode_register(ctxt, ctxt->modrm_rm,
  951. ctxt->d & ByteOp);
  952. if (ctxt->d & Sse) {
  953. op->type = OP_XMM;
  954. op->bytes = 16;
  955. op->addr.xmm = ctxt->modrm_rm;
  956. read_sse_reg(ctxt, &op->vec_val, ctxt->modrm_rm);
  957. return rc;
  958. }
  959. if (ctxt->d & Mmx) {
  960. op->type = OP_MM;
  961. op->bytes = 8;
  962. op->addr.mm = ctxt->modrm_rm & 7;
  963. return rc;
  964. }
  965. fetch_register_operand(op);
  966. return rc;
  967. }
  968. op->type = OP_MEM;
  969. if (ctxt->ad_bytes == 2) {
  970. unsigned bx = reg_read(ctxt, VCPU_REGS_RBX);
  971. unsigned bp = reg_read(ctxt, VCPU_REGS_RBP);
  972. unsigned si = reg_read(ctxt, VCPU_REGS_RSI);
  973. unsigned di = reg_read(ctxt, VCPU_REGS_RDI);
  974. /* 16-bit ModR/M decode. */
  975. switch (ctxt->modrm_mod) {
  976. case 0:
  977. if (ctxt->modrm_rm == 6)
  978. modrm_ea += insn_fetch(u16, ctxt);
  979. break;
  980. case 1:
  981. modrm_ea += insn_fetch(s8, ctxt);
  982. break;
  983. case 2:
  984. modrm_ea += insn_fetch(u16, ctxt);
  985. break;
  986. }
  987. switch (ctxt->modrm_rm) {
  988. case 0:
  989. modrm_ea += bx + si;
  990. break;
  991. case 1:
  992. modrm_ea += bx + di;
  993. break;
  994. case 2:
  995. modrm_ea += bp + si;
  996. break;
  997. case 3:
  998. modrm_ea += bp + di;
  999. break;
  1000. case 4:
  1001. modrm_ea += si;
  1002. break;
  1003. case 5:
  1004. modrm_ea += di;
  1005. break;
  1006. case 6:
  1007. if (ctxt->modrm_mod != 0)
  1008. modrm_ea += bp;
  1009. break;
  1010. case 7:
  1011. modrm_ea += bx;
  1012. break;
  1013. }
  1014. if (ctxt->modrm_rm == 2 || ctxt->modrm_rm == 3 ||
  1015. (ctxt->modrm_rm == 6 && ctxt->modrm_mod != 0))
  1016. ctxt->modrm_seg = VCPU_SREG_SS;
  1017. modrm_ea = (u16)modrm_ea;
  1018. } else {
  1019. /* 32/64-bit ModR/M decode. */
  1020. if ((ctxt->modrm_rm & 7) == 4) {
  1021. sib = insn_fetch(u8, ctxt);
  1022. index_reg |= (sib >> 3) & 7;
  1023. base_reg |= sib & 7;
  1024. scale = sib >> 6;
  1025. if ((base_reg & 7) == 5 && ctxt->modrm_mod == 0)
  1026. modrm_ea += insn_fetch(s32, ctxt);
  1027. else {
  1028. modrm_ea += reg_read(ctxt, base_reg);
  1029. adjust_modrm_seg(ctxt, base_reg);
  1030. }
  1031. if (index_reg != 4)
  1032. modrm_ea += reg_read(ctxt, index_reg) << scale;
  1033. } else if ((ctxt->modrm_rm & 7) == 5 && ctxt->modrm_mod == 0) {
  1034. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1035. ctxt->rip_relative = 1;
  1036. } else {
  1037. base_reg = ctxt->modrm_rm;
  1038. modrm_ea += reg_read(ctxt, base_reg);
  1039. adjust_modrm_seg(ctxt, base_reg);
  1040. }
  1041. switch (ctxt->modrm_mod) {
  1042. case 0:
  1043. if (ctxt->modrm_rm == 5)
  1044. modrm_ea += insn_fetch(s32, ctxt);
  1045. break;
  1046. case 1:
  1047. modrm_ea += insn_fetch(s8, ctxt);
  1048. break;
  1049. case 2:
  1050. modrm_ea += insn_fetch(s32, ctxt);
  1051. break;
  1052. }
  1053. }
  1054. op->addr.mem.ea = modrm_ea;
  1055. if (ctxt->ad_bytes != 8)
  1056. ctxt->memop.addr.mem.ea = (u32)ctxt->memop.addr.mem.ea;
  1057. done:
  1058. return rc;
  1059. }
  1060. static int decode_abs(struct x86_emulate_ctxt *ctxt,
  1061. struct operand *op)
  1062. {
  1063. int rc = X86EMUL_CONTINUE;
  1064. op->type = OP_MEM;
  1065. switch (ctxt->ad_bytes) {
  1066. case 2:
  1067. op->addr.mem.ea = insn_fetch(u16, ctxt);
  1068. break;
  1069. case 4:
  1070. op->addr.mem.ea = insn_fetch(u32, ctxt);
  1071. break;
  1072. case 8:
  1073. op->addr.mem.ea = insn_fetch(u64, ctxt);
  1074. break;
  1075. }
  1076. done:
  1077. return rc;
  1078. }
  1079. static void fetch_bit_operand(struct x86_emulate_ctxt *ctxt)
  1080. {
  1081. long sv = 0, mask;
  1082. if (ctxt->dst.type == OP_MEM && ctxt->src.type == OP_REG) {
  1083. mask = ~((long)ctxt->dst.bytes * 8 - 1);
  1084. if (ctxt->src.bytes == 2)
  1085. sv = (s16)ctxt->src.val & (s16)mask;
  1086. else if (ctxt->src.bytes == 4)
  1087. sv = (s32)ctxt->src.val & (s32)mask;
  1088. else
  1089. sv = (s64)ctxt->src.val & (s64)mask;
  1090. ctxt->dst.addr.mem.ea += (sv >> 3);
  1091. }
  1092. /* only subword offset */
  1093. ctxt->src.val &= (ctxt->dst.bytes << 3) - 1;
  1094. }
  1095. static int read_emulated(struct x86_emulate_ctxt *ctxt,
  1096. unsigned long addr, void *dest, unsigned size)
  1097. {
  1098. int rc;
  1099. struct read_cache *mc = &ctxt->mem_read;
  1100. if (mc->pos < mc->end)
  1101. goto read_cached;
  1102. WARN_ON((mc->end + size) >= sizeof(mc->data));
  1103. rc = ctxt->ops->read_emulated(ctxt, addr, mc->data + mc->end, size,
  1104. &ctxt->exception);
  1105. if (rc != X86EMUL_CONTINUE)
  1106. return rc;
  1107. mc->end += size;
  1108. read_cached:
  1109. memcpy(dest, mc->data + mc->pos, size);
  1110. mc->pos += size;
  1111. return X86EMUL_CONTINUE;
  1112. }
  1113. static int segmented_read(struct x86_emulate_ctxt *ctxt,
  1114. struct segmented_address addr,
  1115. void *data,
  1116. unsigned size)
  1117. {
  1118. int rc;
  1119. ulong linear;
  1120. rc = linearize(ctxt, addr, size, false, &linear);
  1121. if (rc != X86EMUL_CONTINUE)
  1122. return rc;
  1123. return read_emulated(ctxt, linear, data, size);
  1124. }
  1125. static int segmented_write(struct x86_emulate_ctxt *ctxt,
  1126. struct segmented_address addr,
  1127. const void *data,
  1128. unsigned size)
  1129. {
  1130. int rc;
  1131. ulong linear;
  1132. rc = linearize(ctxt, addr, size, true, &linear);
  1133. if (rc != X86EMUL_CONTINUE)
  1134. return rc;
  1135. return ctxt->ops->write_emulated(ctxt, linear, data, size,
  1136. &ctxt->exception);
  1137. }
  1138. static int segmented_cmpxchg(struct x86_emulate_ctxt *ctxt,
  1139. struct segmented_address addr,
  1140. const void *orig_data, const void *data,
  1141. unsigned size)
  1142. {
  1143. int rc;
  1144. ulong linear;
  1145. rc = linearize(ctxt, addr, size, true, &linear);
  1146. if (rc != X86EMUL_CONTINUE)
  1147. return rc;
  1148. return ctxt->ops->cmpxchg_emulated(ctxt, linear, orig_data, data,
  1149. size, &ctxt->exception);
  1150. }
  1151. static int pio_in_emulated(struct x86_emulate_ctxt *ctxt,
  1152. unsigned int size, unsigned short port,
  1153. void *dest)
  1154. {
  1155. struct read_cache *rc = &ctxt->io_read;
  1156. if (rc->pos == rc->end) { /* refill pio read ahead */
  1157. unsigned int in_page, n;
  1158. unsigned int count = ctxt->rep_prefix ?
  1159. address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) : 1;
  1160. in_page = (ctxt->eflags & EFLG_DF) ?
  1161. offset_in_page(reg_read(ctxt, VCPU_REGS_RDI)) :
  1162. PAGE_SIZE - offset_in_page(reg_read(ctxt, VCPU_REGS_RDI));
  1163. n = min3(in_page, (unsigned int)sizeof(rc->data) / size, count);
  1164. if (n == 0)
  1165. n = 1;
  1166. rc->pos = rc->end = 0;
  1167. if (!ctxt->ops->pio_in_emulated(ctxt, size, port, rc->data, n))
  1168. return 0;
  1169. rc->end = n * size;
  1170. }
  1171. if (ctxt->rep_prefix && (ctxt->d & String) &&
  1172. !(ctxt->eflags & EFLG_DF)) {
  1173. ctxt->dst.data = rc->data + rc->pos;
  1174. ctxt->dst.type = OP_MEM_STR;
  1175. ctxt->dst.count = (rc->end - rc->pos) / size;
  1176. rc->pos = rc->end;
  1177. } else {
  1178. memcpy(dest, rc->data + rc->pos, size);
  1179. rc->pos += size;
  1180. }
  1181. return 1;
  1182. }
  1183. static int read_interrupt_descriptor(struct x86_emulate_ctxt *ctxt,
  1184. u16 index, struct desc_struct *desc)
  1185. {
  1186. struct desc_ptr dt;
  1187. ulong addr;
  1188. ctxt->ops->get_idt(ctxt, &dt);
  1189. if (dt.size < index * 8 + 7)
  1190. return emulate_gp(ctxt, index << 3 | 0x2);
  1191. addr = dt.address + index * 8;
  1192. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1193. &ctxt->exception);
  1194. }
  1195. static void get_descriptor_table_ptr(struct x86_emulate_ctxt *ctxt,
  1196. u16 selector, struct desc_ptr *dt)
  1197. {
  1198. const struct x86_emulate_ops *ops = ctxt->ops;
  1199. u32 base3 = 0;
  1200. if (selector & 1 << 2) {
  1201. struct desc_struct desc;
  1202. u16 sel;
  1203. memset (dt, 0, sizeof *dt);
  1204. if (!ops->get_segment(ctxt, &sel, &desc, &base3,
  1205. VCPU_SREG_LDTR))
  1206. return;
  1207. dt->size = desc_limit_scaled(&desc); /* what if limit > 65535? */
  1208. dt->address = get_desc_base(&desc) | ((u64)base3 << 32);
  1209. } else
  1210. ops->get_gdt(ctxt, dt);
  1211. }
  1212. /* allowed just for 8 bytes segments */
  1213. static int read_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1214. u16 selector, struct desc_struct *desc,
  1215. ulong *desc_addr_p)
  1216. {
  1217. struct desc_ptr dt;
  1218. u16 index = selector >> 3;
  1219. ulong addr;
  1220. get_descriptor_table_ptr(ctxt, selector, &dt);
  1221. if (dt.size < index * 8 + 7)
  1222. return emulate_gp(ctxt, selector & 0xfffc);
  1223. *desc_addr_p = addr = dt.address + index * 8;
  1224. return ctxt->ops->read_std(ctxt, addr, desc, sizeof *desc,
  1225. &ctxt->exception);
  1226. }
  1227. /* allowed just for 8 bytes segments */
  1228. static int write_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1229. u16 selector, struct desc_struct *desc)
  1230. {
  1231. struct desc_ptr dt;
  1232. u16 index = selector >> 3;
  1233. ulong addr;
  1234. get_descriptor_table_ptr(ctxt, selector, &dt);
  1235. if (dt.size < index * 8 + 7)
  1236. return emulate_gp(ctxt, selector & 0xfffc);
  1237. addr = dt.address + index * 8;
  1238. return ctxt->ops->write_std(ctxt, addr, desc, sizeof *desc,
  1239. &ctxt->exception);
  1240. }
  1241. /* Does not support long mode */
  1242. static int __load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1243. u16 selector, int seg, u8 cpl, bool in_task_switch)
  1244. {
  1245. struct desc_struct seg_desc, old_desc;
  1246. u8 dpl, rpl;
  1247. unsigned err_vec = GP_VECTOR;
  1248. u32 err_code = 0;
  1249. bool null_selector = !(selector & ~0x3); /* 0000-0003 are null */
  1250. ulong desc_addr;
  1251. int ret;
  1252. u16 dummy;
  1253. u32 base3 = 0;
  1254. memset(&seg_desc, 0, sizeof seg_desc);
  1255. if (ctxt->mode == X86EMUL_MODE_REAL) {
  1256. /* set real mode segment descriptor (keep limit etc. for
  1257. * unreal mode) */
  1258. ctxt->ops->get_segment(ctxt, &dummy, &seg_desc, NULL, seg);
  1259. set_desc_base(&seg_desc, selector << 4);
  1260. goto load;
  1261. } else if (seg <= VCPU_SREG_GS && ctxt->mode == X86EMUL_MODE_VM86) {
  1262. /* VM86 needs a clean new segment descriptor */
  1263. set_desc_base(&seg_desc, selector << 4);
  1264. set_desc_limit(&seg_desc, 0xffff);
  1265. seg_desc.type = 3;
  1266. seg_desc.p = 1;
  1267. seg_desc.s = 1;
  1268. seg_desc.dpl = 3;
  1269. goto load;
  1270. }
  1271. rpl = selector & 3;
  1272. /* NULL selector is not valid for TR, CS and SS (except for long mode) */
  1273. if ((seg == VCPU_SREG_CS
  1274. || (seg == VCPU_SREG_SS
  1275. && (ctxt->mode != X86EMUL_MODE_PROT64 || rpl != cpl))
  1276. || seg == VCPU_SREG_TR)
  1277. && null_selector)
  1278. goto exception;
  1279. /* TR should be in GDT only */
  1280. if (seg == VCPU_SREG_TR && (selector & (1 << 2)))
  1281. goto exception;
  1282. if (null_selector) /* for NULL selector skip all following checks */
  1283. goto load;
  1284. ret = read_segment_descriptor(ctxt, selector, &seg_desc, &desc_addr);
  1285. if (ret != X86EMUL_CONTINUE)
  1286. return ret;
  1287. err_code = selector & 0xfffc;
  1288. err_vec = GP_VECTOR;
  1289. /* can't load system descriptor into segment selector */
  1290. if (seg <= VCPU_SREG_GS && !seg_desc.s)
  1291. goto exception;
  1292. if (!seg_desc.p) {
  1293. err_vec = (seg == VCPU_SREG_SS) ? SS_VECTOR : NP_VECTOR;
  1294. goto exception;
  1295. }
  1296. dpl = seg_desc.dpl;
  1297. switch (seg) {
  1298. case VCPU_SREG_SS:
  1299. /*
  1300. * segment is not a writable data segment or segment
  1301. * selector's RPL != CPL or segment selector's RPL != CPL
  1302. */
  1303. if (rpl != cpl || (seg_desc.type & 0xa) != 0x2 || dpl != cpl)
  1304. goto exception;
  1305. break;
  1306. case VCPU_SREG_CS:
  1307. if (!(seg_desc.type & 8))
  1308. goto exception;
  1309. if (seg_desc.type & 4) {
  1310. /* conforming */
  1311. if (dpl > cpl)
  1312. goto exception;
  1313. } else {
  1314. /* nonconforming */
  1315. if (rpl > cpl || dpl != cpl)
  1316. goto exception;
  1317. }
  1318. /* CS(RPL) <- CPL */
  1319. selector = (selector & 0xfffc) | cpl;
  1320. break;
  1321. case VCPU_SREG_TR:
  1322. if (seg_desc.s || (seg_desc.type != 1 && seg_desc.type != 9))
  1323. goto exception;
  1324. old_desc = seg_desc;
  1325. seg_desc.type |= 2; /* busy */
  1326. ret = ctxt->ops->cmpxchg_emulated(ctxt, desc_addr, &old_desc, &seg_desc,
  1327. sizeof(seg_desc), &ctxt->exception);
  1328. if (ret != X86EMUL_CONTINUE)
  1329. return ret;
  1330. break;
  1331. case VCPU_SREG_LDTR:
  1332. if (seg_desc.s || seg_desc.type != 2)
  1333. goto exception;
  1334. break;
  1335. default: /* DS, ES, FS, or GS */
  1336. /*
  1337. * segment is not a data or readable code segment or
  1338. * ((segment is a data or nonconforming code segment)
  1339. * and (both RPL and CPL > DPL))
  1340. */
  1341. if ((seg_desc.type & 0xa) == 0x8 ||
  1342. (((seg_desc.type & 0xc) != 0xc) &&
  1343. (rpl > dpl && cpl > dpl)))
  1344. goto exception;
  1345. break;
  1346. }
  1347. if (seg_desc.s) {
  1348. /* mark segment as accessed */
  1349. seg_desc.type |= 1;
  1350. ret = write_segment_descriptor(ctxt, selector, &seg_desc);
  1351. if (ret != X86EMUL_CONTINUE)
  1352. return ret;
  1353. } else if (ctxt->mode == X86EMUL_MODE_PROT64) {
  1354. ret = ctxt->ops->read_std(ctxt, desc_addr+8, &base3,
  1355. sizeof(base3), &ctxt->exception);
  1356. if (ret != X86EMUL_CONTINUE)
  1357. return ret;
  1358. }
  1359. load:
  1360. ctxt->ops->set_segment(ctxt, selector, &seg_desc, base3, seg);
  1361. return X86EMUL_CONTINUE;
  1362. exception:
  1363. emulate_exception(ctxt, err_vec, err_code, true);
  1364. return X86EMUL_PROPAGATE_FAULT;
  1365. }
  1366. static int load_segment_descriptor(struct x86_emulate_ctxt *ctxt,
  1367. u16 selector, int seg)
  1368. {
  1369. u8 cpl = ctxt->ops->cpl(ctxt);
  1370. return __load_segment_descriptor(ctxt, selector, seg, cpl, false);
  1371. }
  1372. static void write_register_operand(struct operand *op)
  1373. {
  1374. /* The 4-byte case *is* correct: in 64-bit mode we zero-extend. */
  1375. switch (op->bytes) {
  1376. case 1:
  1377. *(u8 *)op->addr.reg = (u8)op->val;
  1378. break;
  1379. case 2:
  1380. *(u16 *)op->addr.reg = (u16)op->val;
  1381. break;
  1382. case 4:
  1383. *op->addr.reg = (u32)op->val;
  1384. break; /* 64b: zero-extend */
  1385. case 8:
  1386. *op->addr.reg = op->val;
  1387. break;
  1388. }
  1389. }
  1390. static int writeback(struct x86_emulate_ctxt *ctxt, struct operand *op)
  1391. {
  1392. switch (op->type) {
  1393. case OP_REG:
  1394. write_register_operand(op);
  1395. break;
  1396. case OP_MEM:
  1397. if (ctxt->lock_prefix)
  1398. return segmented_cmpxchg(ctxt,
  1399. op->addr.mem,
  1400. &op->orig_val,
  1401. &op->val,
  1402. op->bytes);
  1403. else
  1404. return segmented_write(ctxt,
  1405. op->addr.mem,
  1406. &op->val,
  1407. op->bytes);
  1408. break;
  1409. case OP_MEM_STR:
  1410. return segmented_write(ctxt,
  1411. op->addr.mem,
  1412. op->data,
  1413. op->bytes * op->count);
  1414. break;
  1415. case OP_XMM:
  1416. write_sse_reg(ctxt, &op->vec_val, op->addr.xmm);
  1417. break;
  1418. case OP_MM:
  1419. write_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  1420. break;
  1421. case OP_NONE:
  1422. /* no writeback */
  1423. break;
  1424. default:
  1425. break;
  1426. }
  1427. return X86EMUL_CONTINUE;
  1428. }
  1429. static int push(struct x86_emulate_ctxt *ctxt, void *data, int bytes)
  1430. {
  1431. struct segmented_address addr;
  1432. rsp_increment(ctxt, -bytes);
  1433. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1434. addr.seg = VCPU_SREG_SS;
  1435. return segmented_write(ctxt, addr, data, bytes);
  1436. }
  1437. static int em_push(struct x86_emulate_ctxt *ctxt)
  1438. {
  1439. /* Disable writeback. */
  1440. ctxt->dst.type = OP_NONE;
  1441. return push(ctxt, &ctxt->src.val, ctxt->op_bytes);
  1442. }
  1443. static int emulate_pop(struct x86_emulate_ctxt *ctxt,
  1444. void *dest, int len)
  1445. {
  1446. int rc;
  1447. struct segmented_address addr;
  1448. addr.ea = reg_read(ctxt, VCPU_REGS_RSP) & stack_mask(ctxt);
  1449. addr.seg = VCPU_SREG_SS;
  1450. rc = segmented_read(ctxt, addr, dest, len);
  1451. if (rc != X86EMUL_CONTINUE)
  1452. return rc;
  1453. rsp_increment(ctxt, len);
  1454. return rc;
  1455. }
  1456. static int em_pop(struct x86_emulate_ctxt *ctxt)
  1457. {
  1458. return emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1459. }
  1460. static int emulate_popf(struct x86_emulate_ctxt *ctxt,
  1461. void *dest, int len)
  1462. {
  1463. int rc;
  1464. unsigned long val, change_mask;
  1465. int iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  1466. int cpl = ctxt->ops->cpl(ctxt);
  1467. rc = emulate_pop(ctxt, &val, len);
  1468. if (rc != X86EMUL_CONTINUE)
  1469. return rc;
  1470. change_mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_OF
  1471. | EFLG_TF | EFLG_DF | EFLG_NT | EFLG_AC | EFLG_ID;
  1472. switch(ctxt->mode) {
  1473. case X86EMUL_MODE_PROT64:
  1474. case X86EMUL_MODE_PROT32:
  1475. case X86EMUL_MODE_PROT16:
  1476. if (cpl == 0)
  1477. change_mask |= EFLG_IOPL;
  1478. if (cpl <= iopl)
  1479. change_mask |= EFLG_IF;
  1480. break;
  1481. case X86EMUL_MODE_VM86:
  1482. if (iopl < 3)
  1483. return emulate_gp(ctxt, 0);
  1484. change_mask |= EFLG_IF;
  1485. break;
  1486. default: /* real mode */
  1487. change_mask |= (EFLG_IOPL | EFLG_IF);
  1488. break;
  1489. }
  1490. *(unsigned long *)dest =
  1491. (ctxt->eflags & ~change_mask) | (val & change_mask);
  1492. return rc;
  1493. }
  1494. static int em_popf(struct x86_emulate_ctxt *ctxt)
  1495. {
  1496. ctxt->dst.type = OP_REG;
  1497. ctxt->dst.addr.reg = &ctxt->eflags;
  1498. ctxt->dst.bytes = ctxt->op_bytes;
  1499. return emulate_popf(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  1500. }
  1501. static int em_enter(struct x86_emulate_ctxt *ctxt)
  1502. {
  1503. int rc;
  1504. unsigned frame_size = ctxt->src.val;
  1505. unsigned nesting_level = ctxt->src2.val & 31;
  1506. ulong rbp;
  1507. if (nesting_level)
  1508. return X86EMUL_UNHANDLEABLE;
  1509. rbp = reg_read(ctxt, VCPU_REGS_RBP);
  1510. rc = push(ctxt, &rbp, stack_size(ctxt));
  1511. if (rc != X86EMUL_CONTINUE)
  1512. return rc;
  1513. assign_masked(reg_rmw(ctxt, VCPU_REGS_RBP), reg_read(ctxt, VCPU_REGS_RSP),
  1514. stack_mask(ctxt));
  1515. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP),
  1516. reg_read(ctxt, VCPU_REGS_RSP) - frame_size,
  1517. stack_mask(ctxt));
  1518. return X86EMUL_CONTINUE;
  1519. }
  1520. static int em_leave(struct x86_emulate_ctxt *ctxt)
  1521. {
  1522. assign_masked(reg_rmw(ctxt, VCPU_REGS_RSP), reg_read(ctxt, VCPU_REGS_RBP),
  1523. stack_mask(ctxt));
  1524. return emulate_pop(ctxt, reg_rmw(ctxt, VCPU_REGS_RBP), ctxt->op_bytes);
  1525. }
  1526. static int em_push_sreg(struct x86_emulate_ctxt *ctxt)
  1527. {
  1528. int seg = ctxt->src2.val;
  1529. ctxt->src.val = get_segment_selector(ctxt, seg);
  1530. return em_push(ctxt);
  1531. }
  1532. static int em_pop_sreg(struct x86_emulate_ctxt *ctxt)
  1533. {
  1534. int seg = ctxt->src2.val;
  1535. unsigned long selector;
  1536. int rc;
  1537. rc = emulate_pop(ctxt, &selector, ctxt->op_bytes);
  1538. if (rc != X86EMUL_CONTINUE)
  1539. return rc;
  1540. if (ctxt->modrm_reg == VCPU_SREG_SS)
  1541. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  1542. rc = load_segment_descriptor(ctxt, (u16)selector, seg);
  1543. return rc;
  1544. }
  1545. static int em_pusha(struct x86_emulate_ctxt *ctxt)
  1546. {
  1547. unsigned long old_esp = reg_read(ctxt, VCPU_REGS_RSP);
  1548. int rc = X86EMUL_CONTINUE;
  1549. int reg = VCPU_REGS_RAX;
  1550. while (reg <= VCPU_REGS_RDI) {
  1551. (reg == VCPU_REGS_RSP) ?
  1552. (ctxt->src.val = old_esp) : (ctxt->src.val = reg_read(ctxt, reg));
  1553. rc = em_push(ctxt);
  1554. if (rc != X86EMUL_CONTINUE)
  1555. return rc;
  1556. ++reg;
  1557. }
  1558. return rc;
  1559. }
  1560. static int em_pushf(struct x86_emulate_ctxt *ctxt)
  1561. {
  1562. ctxt->src.val = (unsigned long)ctxt->eflags;
  1563. return em_push(ctxt);
  1564. }
  1565. static int em_popa(struct x86_emulate_ctxt *ctxt)
  1566. {
  1567. int rc = X86EMUL_CONTINUE;
  1568. int reg = VCPU_REGS_RDI;
  1569. while (reg >= VCPU_REGS_RAX) {
  1570. if (reg == VCPU_REGS_RSP) {
  1571. rsp_increment(ctxt, ctxt->op_bytes);
  1572. --reg;
  1573. }
  1574. rc = emulate_pop(ctxt, reg_rmw(ctxt, reg), ctxt->op_bytes);
  1575. if (rc != X86EMUL_CONTINUE)
  1576. break;
  1577. --reg;
  1578. }
  1579. return rc;
  1580. }
  1581. static int __emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1582. {
  1583. const struct x86_emulate_ops *ops = ctxt->ops;
  1584. int rc;
  1585. struct desc_ptr dt;
  1586. gva_t cs_addr;
  1587. gva_t eip_addr;
  1588. u16 cs, eip;
  1589. /* TODO: Add limit checks */
  1590. ctxt->src.val = ctxt->eflags;
  1591. rc = em_push(ctxt);
  1592. if (rc != X86EMUL_CONTINUE)
  1593. return rc;
  1594. ctxt->eflags &= ~(EFLG_IF | EFLG_TF | EFLG_AC);
  1595. ctxt->src.val = get_segment_selector(ctxt, VCPU_SREG_CS);
  1596. rc = em_push(ctxt);
  1597. if (rc != X86EMUL_CONTINUE)
  1598. return rc;
  1599. ctxt->src.val = ctxt->_eip;
  1600. rc = em_push(ctxt);
  1601. if (rc != X86EMUL_CONTINUE)
  1602. return rc;
  1603. ops->get_idt(ctxt, &dt);
  1604. eip_addr = dt.address + (irq << 2);
  1605. cs_addr = dt.address + (irq << 2) + 2;
  1606. rc = ops->read_std(ctxt, cs_addr, &cs, 2, &ctxt->exception);
  1607. if (rc != X86EMUL_CONTINUE)
  1608. return rc;
  1609. rc = ops->read_std(ctxt, eip_addr, &eip, 2, &ctxt->exception);
  1610. if (rc != X86EMUL_CONTINUE)
  1611. return rc;
  1612. rc = load_segment_descriptor(ctxt, cs, VCPU_SREG_CS);
  1613. if (rc != X86EMUL_CONTINUE)
  1614. return rc;
  1615. ctxt->_eip = eip;
  1616. return rc;
  1617. }
  1618. int emulate_int_real(struct x86_emulate_ctxt *ctxt, int irq)
  1619. {
  1620. int rc;
  1621. invalidate_registers(ctxt);
  1622. rc = __emulate_int_real(ctxt, irq);
  1623. if (rc == X86EMUL_CONTINUE)
  1624. writeback_registers(ctxt);
  1625. return rc;
  1626. }
  1627. static int emulate_int(struct x86_emulate_ctxt *ctxt, int irq)
  1628. {
  1629. switch(ctxt->mode) {
  1630. case X86EMUL_MODE_REAL:
  1631. return __emulate_int_real(ctxt, irq);
  1632. case X86EMUL_MODE_VM86:
  1633. case X86EMUL_MODE_PROT16:
  1634. case X86EMUL_MODE_PROT32:
  1635. case X86EMUL_MODE_PROT64:
  1636. default:
  1637. /* Protected mode interrupts unimplemented yet */
  1638. return X86EMUL_UNHANDLEABLE;
  1639. }
  1640. }
  1641. static int emulate_iret_real(struct x86_emulate_ctxt *ctxt)
  1642. {
  1643. int rc = X86EMUL_CONTINUE;
  1644. unsigned long temp_eip = 0;
  1645. unsigned long temp_eflags = 0;
  1646. unsigned long cs = 0;
  1647. unsigned long mask = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF | EFLG_TF |
  1648. EFLG_IF | EFLG_DF | EFLG_OF | EFLG_IOPL | EFLG_NT | EFLG_RF |
  1649. EFLG_AC | EFLG_ID | (1 << 1); /* Last one is the reserved bit */
  1650. unsigned long vm86_mask = EFLG_VM | EFLG_VIF | EFLG_VIP;
  1651. /* TODO: Add stack limit check */
  1652. rc = emulate_pop(ctxt, &temp_eip, ctxt->op_bytes);
  1653. if (rc != X86EMUL_CONTINUE)
  1654. return rc;
  1655. if (temp_eip & ~0xffff)
  1656. return emulate_gp(ctxt, 0);
  1657. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1658. if (rc != X86EMUL_CONTINUE)
  1659. return rc;
  1660. rc = emulate_pop(ctxt, &temp_eflags, ctxt->op_bytes);
  1661. if (rc != X86EMUL_CONTINUE)
  1662. return rc;
  1663. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1664. if (rc != X86EMUL_CONTINUE)
  1665. return rc;
  1666. ctxt->_eip = temp_eip;
  1667. if (ctxt->op_bytes == 4)
  1668. ctxt->eflags = ((temp_eflags & mask) | (ctxt->eflags & vm86_mask));
  1669. else if (ctxt->op_bytes == 2) {
  1670. ctxt->eflags &= ~0xffff;
  1671. ctxt->eflags |= temp_eflags;
  1672. }
  1673. ctxt->eflags &= ~EFLG_RESERVED_ZEROS_MASK; /* Clear reserved zeros */
  1674. ctxt->eflags |= EFLG_RESERVED_ONE_MASK;
  1675. return rc;
  1676. }
  1677. static int em_iret(struct x86_emulate_ctxt *ctxt)
  1678. {
  1679. switch(ctxt->mode) {
  1680. case X86EMUL_MODE_REAL:
  1681. return emulate_iret_real(ctxt);
  1682. case X86EMUL_MODE_VM86:
  1683. case X86EMUL_MODE_PROT16:
  1684. case X86EMUL_MODE_PROT32:
  1685. case X86EMUL_MODE_PROT64:
  1686. default:
  1687. /* iret from protected mode unimplemented yet */
  1688. return X86EMUL_UNHANDLEABLE;
  1689. }
  1690. }
  1691. static int em_jmp_far(struct x86_emulate_ctxt *ctxt)
  1692. {
  1693. int rc;
  1694. unsigned short sel;
  1695. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1696. rc = load_segment_descriptor(ctxt, sel, VCPU_SREG_CS);
  1697. if (rc != X86EMUL_CONTINUE)
  1698. return rc;
  1699. ctxt->_eip = 0;
  1700. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  1701. return X86EMUL_CONTINUE;
  1702. }
  1703. static int em_grp45(struct x86_emulate_ctxt *ctxt)
  1704. {
  1705. int rc = X86EMUL_CONTINUE;
  1706. switch (ctxt->modrm_reg) {
  1707. case 2: /* call near abs */ {
  1708. long int old_eip;
  1709. old_eip = ctxt->_eip;
  1710. ctxt->_eip = ctxt->src.val;
  1711. ctxt->src.val = old_eip;
  1712. rc = em_push(ctxt);
  1713. break;
  1714. }
  1715. case 4: /* jmp abs */
  1716. ctxt->_eip = ctxt->src.val;
  1717. break;
  1718. case 5: /* jmp far */
  1719. rc = em_jmp_far(ctxt);
  1720. break;
  1721. case 6: /* push */
  1722. rc = em_push(ctxt);
  1723. break;
  1724. }
  1725. return rc;
  1726. }
  1727. static int em_cmpxchg8b(struct x86_emulate_ctxt *ctxt)
  1728. {
  1729. u64 old = ctxt->dst.orig_val64;
  1730. if (ctxt->dst.bytes == 16)
  1731. return X86EMUL_UNHANDLEABLE;
  1732. if (((u32) (old >> 0) != (u32) reg_read(ctxt, VCPU_REGS_RAX)) ||
  1733. ((u32) (old >> 32) != (u32) reg_read(ctxt, VCPU_REGS_RDX))) {
  1734. *reg_write(ctxt, VCPU_REGS_RAX) = (u32) (old >> 0);
  1735. *reg_write(ctxt, VCPU_REGS_RDX) = (u32) (old >> 32);
  1736. ctxt->eflags &= ~EFLG_ZF;
  1737. } else {
  1738. ctxt->dst.val64 = ((u64)reg_read(ctxt, VCPU_REGS_RCX) << 32) |
  1739. (u32) reg_read(ctxt, VCPU_REGS_RBX);
  1740. ctxt->eflags |= EFLG_ZF;
  1741. }
  1742. return X86EMUL_CONTINUE;
  1743. }
  1744. static int em_ret(struct x86_emulate_ctxt *ctxt)
  1745. {
  1746. ctxt->dst.type = OP_REG;
  1747. ctxt->dst.addr.reg = &ctxt->_eip;
  1748. ctxt->dst.bytes = ctxt->op_bytes;
  1749. return em_pop(ctxt);
  1750. }
  1751. static int em_ret_far(struct x86_emulate_ctxt *ctxt)
  1752. {
  1753. int rc;
  1754. unsigned long cs;
  1755. int cpl = ctxt->ops->cpl(ctxt);
  1756. rc = emulate_pop(ctxt, &ctxt->_eip, ctxt->op_bytes);
  1757. if (rc != X86EMUL_CONTINUE)
  1758. return rc;
  1759. if (ctxt->op_bytes == 4)
  1760. ctxt->_eip = (u32)ctxt->_eip;
  1761. rc = emulate_pop(ctxt, &cs, ctxt->op_bytes);
  1762. if (rc != X86EMUL_CONTINUE)
  1763. return rc;
  1764. /* Outer-privilege level return is not implemented */
  1765. if (ctxt->mode >= X86EMUL_MODE_PROT16 && (cs & 3) > cpl)
  1766. return X86EMUL_UNHANDLEABLE;
  1767. rc = load_segment_descriptor(ctxt, (u16)cs, VCPU_SREG_CS);
  1768. return rc;
  1769. }
  1770. static int em_ret_far_imm(struct x86_emulate_ctxt *ctxt)
  1771. {
  1772. int rc;
  1773. rc = em_ret_far(ctxt);
  1774. if (rc != X86EMUL_CONTINUE)
  1775. return rc;
  1776. rsp_increment(ctxt, ctxt->src.val);
  1777. return X86EMUL_CONTINUE;
  1778. }
  1779. static int em_cmpxchg(struct x86_emulate_ctxt *ctxt)
  1780. {
  1781. /* Save real source value, then compare EAX against destination. */
  1782. ctxt->dst.orig_val = ctxt->dst.val;
  1783. ctxt->dst.val = reg_read(ctxt, VCPU_REGS_RAX);
  1784. ctxt->src.orig_val = ctxt->src.val;
  1785. ctxt->src.val = ctxt->dst.orig_val;
  1786. fastop(ctxt, em_cmp);
  1787. if (ctxt->eflags & EFLG_ZF) {
  1788. /* Success: write back to memory. */
  1789. ctxt->dst.val = ctxt->src.orig_val;
  1790. } else {
  1791. /* Failure: write the value we saw to EAX. */
  1792. ctxt->dst.type = OP_REG;
  1793. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  1794. ctxt->dst.val = ctxt->dst.orig_val;
  1795. }
  1796. return X86EMUL_CONTINUE;
  1797. }
  1798. static int em_lseg(struct x86_emulate_ctxt *ctxt)
  1799. {
  1800. int seg = ctxt->src2.val;
  1801. unsigned short sel;
  1802. int rc;
  1803. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  1804. rc = load_segment_descriptor(ctxt, sel, seg);
  1805. if (rc != X86EMUL_CONTINUE)
  1806. return rc;
  1807. ctxt->dst.val = ctxt->src.val;
  1808. return rc;
  1809. }
  1810. static void
  1811. setup_syscalls_segments(struct x86_emulate_ctxt *ctxt,
  1812. struct desc_struct *cs, struct desc_struct *ss)
  1813. {
  1814. cs->l = 0; /* will be adjusted later */
  1815. set_desc_base(cs, 0); /* flat segment */
  1816. cs->g = 1; /* 4kb granularity */
  1817. set_desc_limit(cs, 0xfffff); /* 4GB limit */
  1818. cs->type = 0x0b; /* Read, Execute, Accessed */
  1819. cs->s = 1;
  1820. cs->dpl = 0; /* will be adjusted later */
  1821. cs->p = 1;
  1822. cs->d = 1;
  1823. cs->avl = 0;
  1824. set_desc_base(ss, 0); /* flat segment */
  1825. set_desc_limit(ss, 0xfffff); /* 4GB limit */
  1826. ss->g = 1; /* 4kb granularity */
  1827. ss->s = 1;
  1828. ss->type = 0x03; /* Read/Write, Accessed */
  1829. ss->d = 1; /* 32bit stack segment */
  1830. ss->dpl = 0;
  1831. ss->p = 1;
  1832. ss->l = 0;
  1833. ss->avl = 0;
  1834. }
  1835. static bool vendor_intel(struct x86_emulate_ctxt *ctxt)
  1836. {
  1837. u32 eax, ebx, ecx, edx;
  1838. eax = ecx = 0;
  1839. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1840. return ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx
  1841. && ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx
  1842. && edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx;
  1843. }
  1844. static bool em_syscall_is_enabled(struct x86_emulate_ctxt *ctxt)
  1845. {
  1846. const struct x86_emulate_ops *ops = ctxt->ops;
  1847. u32 eax, ebx, ecx, edx;
  1848. /*
  1849. * syscall should always be enabled in longmode - so only become
  1850. * vendor specific (cpuid) if other modes are active...
  1851. */
  1852. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1853. return true;
  1854. eax = 0x00000000;
  1855. ecx = 0x00000000;
  1856. ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  1857. /*
  1858. * Intel ("GenuineIntel")
  1859. * remark: Intel CPUs only support "syscall" in 64bit
  1860. * longmode. Also an 64bit guest with a
  1861. * 32bit compat-app running will #UD !! While this
  1862. * behaviour can be fixed (by emulating) into AMD
  1863. * response - CPUs of AMD can't behave like Intel.
  1864. */
  1865. if (ebx == X86EMUL_CPUID_VENDOR_GenuineIntel_ebx &&
  1866. ecx == X86EMUL_CPUID_VENDOR_GenuineIntel_ecx &&
  1867. edx == X86EMUL_CPUID_VENDOR_GenuineIntel_edx)
  1868. return false;
  1869. /* AMD ("AuthenticAMD") */
  1870. if (ebx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ebx &&
  1871. ecx == X86EMUL_CPUID_VENDOR_AuthenticAMD_ecx &&
  1872. edx == X86EMUL_CPUID_VENDOR_AuthenticAMD_edx)
  1873. return true;
  1874. /* AMD ("AMDisbetter!") */
  1875. if (ebx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ebx &&
  1876. ecx == X86EMUL_CPUID_VENDOR_AMDisbetterI_ecx &&
  1877. edx == X86EMUL_CPUID_VENDOR_AMDisbetterI_edx)
  1878. return true;
  1879. /* default: (not Intel, not AMD), apply Intel's stricter rules... */
  1880. return false;
  1881. }
  1882. static int em_syscall(struct x86_emulate_ctxt *ctxt)
  1883. {
  1884. const struct x86_emulate_ops *ops = ctxt->ops;
  1885. struct desc_struct cs, ss;
  1886. u64 msr_data;
  1887. u16 cs_sel, ss_sel;
  1888. u64 efer = 0;
  1889. /* syscall is not available in real mode */
  1890. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1891. ctxt->mode == X86EMUL_MODE_VM86)
  1892. return emulate_ud(ctxt);
  1893. if (!(em_syscall_is_enabled(ctxt)))
  1894. return emulate_ud(ctxt);
  1895. ops->get_msr(ctxt, MSR_EFER, &efer);
  1896. setup_syscalls_segments(ctxt, &cs, &ss);
  1897. if (!(efer & EFER_SCE))
  1898. return emulate_ud(ctxt);
  1899. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1900. msr_data >>= 32;
  1901. cs_sel = (u16)(msr_data & 0xfffc);
  1902. ss_sel = (u16)(msr_data + 8);
  1903. if (efer & EFER_LMA) {
  1904. cs.d = 0;
  1905. cs.l = 1;
  1906. }
  1907. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1908. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1909. *reg_write(ctxt, VCPU_REGS_RCX) = ctxt->_eip;
  1910. if (efer & EFER_LMA) {
  1911. #ifdef CONFIG_X86_64
  1912. *reg_write(ctxt, VCPU_REGS_R11) = ctxt->eflags;
  1913. ops->get_msr(ctxt,
  1914. ctxt->mode == X86EMUL_MODE_PROT64 ?
  1915. MSR_LSTAR : MSR_CSTAR, &msr_data);
  1916. ctxt->_eip = msr_data;
  1917. ops->get_msr(ctxt, MSR_SYSCALL_MASK, &msr_data);
  1918. ctxt->eflags &= ~msr_data;
  1919. #endif
  1920. } else {
  1921. /* legacy mode */
  1922. ops->get_msr(ctxt, MSR_STAR, &msr_data);
  1923. ctxt->_eip = (u32)msr_data;
  1924. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  1925. }
  1926. return X86EMUL_CONTINUE;
  1927. }
  1928. static int em_sysenter(struct x86_emulate_ctxt *ctxt)
  1929. {
  1930. const struct x86_emulate_ops *ops = ctxt->ops;
  1931. struct desc_struct cs, ss;
  1932. u64 msr_data;
  1933. u16 cs_sel, ss_sel;
  1934. u64 efer = 0;
  1935. ops->get_msr(ctxt, MSR_EFER, &efer);
  1936. /* inject #GP if in real mode */
  1937. if (ctxt->mode == X86EMUL_MODE_REAL)
  1938. return emulate_gp(ctxt, 0);
  1939. /*
  1940. * Not recognized on AMD in compat mode (but is recognized in legacy
  1941. * mode).
  1942. */
  1943. if ((ctxt->mode == X86EMUL_MODE_PROT32) && (efer & EFER_LMA)
  1944. && !vendor_intel(ctxt))
  1945. return emulate_ud(ctxt);
  1946. /* XXX sysenter/sysexit have not been tested in 64bit mode.
  1947. * Therefore, we inject an #UD.
  1948. */
  1949. if (ctxt->mode == X86EMUL_MODE_PROT64)
  1950. return emulate_ud(ctxt);
  1951. setup_syscalls_segments(ctxt, &cs, &ss);
  1952. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  1953. switch (ctxt->mode) {
  1954. case X86EMUL_MODE_PROT32:
  1955. if ((msr_data & 0xfffc) == 0x0)
  1956. return emulate_gp(ctxt, 0);
  1957. break;
  1958. case X86EMUL_MODE_PROT64:
  1959. if (msr_data == 0x0)
  1960. return emulate_gp(ctxt, 0);
  1961. break;
  1962. default:
  1963. break;
  1964. }
  1965. ctxt->eflags &= ~(EFLG_VM | EFLG_IF);
  1966. cs_sel = (u16)msr_data;
  1967. cs_sel &= ~SELECTOR_RPL_MASK;
  1968. ss_sel = cs_sel + 8;
  1969. ss_sel &= ~SELECTOR_RPL_MASK;
  1970. if (ctxt->mode == X86EMUL_MODE_PROT64 || (efer & EFER_LMA)) {
  1971. cs.d = 0;
  1972. cs.l = 1;
  1973. }
  1974. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  1975. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  1976. ops->get_msr(ctxt, MSR_IA32_SYSENTER_EIP, &msr_data);
  1977. ctxt->_eip = msr_data;
  1978. ops->get_msr(ctxt, MSR_IA32_SYSENTER_ESP, &msr_data);
  1979. *reg_write(ctxt, VCPU_REGS_RSP) = msr_data;
  1980. return X86EMUL_CONTINUE;
  1981. }
  1982. static int em_sysexit(struct x86_emulate_ctxt *ctxt)
  1983. {
  1984. const struct x86_emulate_ops *ops = ctxt->ops;
  1985. struct desc_struct cs, ss;
  1986. u64 msr_data;
  1987. int usermode;
  1988. u16 cs_sel = 0, ss_sel = 0;
  1989. /* inject #GP if in real mode or Virtual 8086 mode */
  1990. if (ctxt->mode == X86EMUL_MODE_REAL ||
  1991. ctxt->mode == X86EMUL_MODE_VM86)
  1992. return emulate_gp(ctxt, 0);
  1993. setup_syscalls_segments(ctxt, &cs, &ss);
  1994. if ((ctxt->rex_prefix & 0x8) != 0x0)
  1995. usermode = X86EMUL_MODE_PROT64;
  1996. else
  1997. usermode = X86EMUL_MODE_PROT32;
  1998. cs.dpl = 3;
  1999. ss.dpl = 3;
  2000. ops->get_msr(ctxt, MSR_IA32_SYSENTER_CS, &msr_data);
  2001. switch (usermode) {
  2002. case X86EMUL_MODE_PROT32:
  2003. cs_sel = (u16)(msr_data + 16);
  2004. if ((msr_data & 0xfffc) == 0x0)
  2005. return emulate_gp(ctxt, 0);
  2006. ss_sel = (u16)(msr_data + 24);
  2007. break;
  2008. case X86EMUL_MODE_PROT64:
  2009. cs_sel = (u16)(msr_data + 32);
  2010. if (msr_data == 0x0)
  2011. return emulate_gp(ctxt, 0);
  2012. ss_sel = cs_sel + 8;
  2013. cs.d = 0;
  2014. cs.l = 1;
  2015. break;
  2016. }
  2017. cs_sel |= SELECTOR_RPL_MASK;
  2018. ss_sel |= SELECTOR_RPL_MASK;
  2019. ops->set_segment(ctxt, cs_sel, &cs, 0, VCPU_SREG_CS);
  2020. ops->set_segment(ctxt, ss_sel, &ss, 0, VCPU_SREG_SS);
  2021. ctxt->_eip = reg_read(ctxt, VCPU_REGS_RDX);
  2022. *reg_write(ctxt, VCPU_REGS_RSP) = reg_read(ctxt, VCPU_REGS_RCX);
  2023. return X86EMUL_CONTINUE;
  2024. }
  2025. static bool emulator_bad_iopl(struct x86_emulate_ctxt *ctxt)
  2026. {
  2027. int iopl;
  2028. if (ctxt->mode == X86EMUL_MODE_REAL)
  2029. return false;
  2030. if (ctxt->mode == X86EMUL_MODE_VM86)
  2031. return true;
  2032. iopl = (ctxt->eflags & X86_EFLAGS_IOPL) >> IOPL_SHIFT;
  2033. return ctxt->ops->cpl(ctxt) > iopl;
  2034. }
  2035. static bool emulator_io_port_access_allowed(struct x86_emulate_ctxt *ctxt,
  2036. u16 port, u16 len)
  2037. {
  2038. const struct x86_emulate_ops *ops = ctxt->ops;
  2039. struct desc_struct tr_seg;
  2040. u32 base3;
  2041. int r;
  2042. u16 tr, io_bitmap_ptr, perm, bit_idx = port & 0x7;
  2043. unsigned mask = (1 << len) - 1;
  2044. unsigned long base;
  2045. ops->get_segment(ctxt, &tr, &tr_seg, &base3, VCPU_SREG_TR);
  2046. if (!tr_seg.p)
  2047. return false;
  2048. if (desc_limit_scaled(&tr_seg) < 103)
  2049. return false;
  2050. base = get_desc_base(&tr_seg);
  2051. #ifdef CONFIG_X86_64
  2052. base |= ((u64)base3) << 32;
  2053. #endif
  2054. r = ops->read_std(ctxt, base + 102, &io_bitmap_ptr, 2, NULL);
  2055. if (r != X86EMUL_CONTINUE)
  2056. return false;
  2057. if (io_bitmap_ptr + port/8 > desc_limit_scaled(&tr_seg))
  2058. return false;
  2059. r = ops->read_std(ctxt, base + io_bitmap_ptr + port/8, &perm, 2, NULL);
  2060. if (r != X86EMUL_CONTINUE)
  2061. return false;
  2062. if ((perm >> bit_idx) & mask)
  2063. return false;
  2064. return true;
  2065. }
  2066. static bool emulator_io_permited(struct x86_emulate_ctxt *ctxt,
  2067. u16 port, u16 len)
  2068. {
  2069. if (ctxt->perm_ok)
  2070. return true;
  2071. if (emulator_bad_iopl(ctxt))
  2072. if (!emulator_io_port_access_allowed(ctxt, port, len))
  2073. return false;
  2074. ctxt->perm_ok = true;
  2075. return true;
  2076. }
  2077. static void save_state_to_tss16(struct x86_emulate_ctxt *ctxt,
  2078. struct tss_segment_16 *tss)
  2079. {
  2080. tss->ip = ctxt->_eip;
  2081. tss->flag = ctxt->eflags;
  2082. tss->ax = reg_read(ctxt, VCPU_REGS_RAX);
  2083. tss->cx = reg_read(ctxt, VCPU_REGS_RCX);
  2084. tss->dx = reg_read(ctxt, VCPU_REGS_RDX);
  2085. tss->bx = reg_read(ctxt, VCPU_REGS_RBX);
  2086. tss->sp = reg_read(ctxt, VCPU_REGS_RSP);
  2087. tss->bp = reg_read(ctxt, VCPU_REGS_RBP);
  2088. tss->si = reg_read(ctxt, VCPU_REGS_RSI);
  2089. tss->di = reg_read(ctxt, VCPU_REGS_RDI);
  2090. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2091. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2092. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2093. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2094. tss->ldt = get_segment_selector(ctxt, VCPU_SREG_LDTR);
  2095. }
  2096. static int load_state_from_tss16(struct x86_emulate_ctxt *ctxt,
  2097. struct tss_segment_16 *tss)
  2098. {
  2099. int ret;
  2100. u8 cpl;
  2101. ctxt->_eip = tss->ip;
  2102. ctxt->eflags = tss->flag | 2;
  2103. *reg_write(ctxt, VCPU_REGS_RAX) = tss->ax;
  2104. *reg_write(ctxt, VCPU_REGS_RCX) = tss->cx;
  2105. *reg_write(ctxt, VCPU_REGS_RDX) = tss->dx;
  2106. *reg_write(ctxt, VCPU_REGS_RBX) = tss->bx;
  2107. *reg_write(ctxt, VCPU_REGS_RSP) = tss->sp;
  2108. *reg_write(ctxt, VCPU_REGS_RBP) = tss->bp;
  2109. *reg_write(ctxt, VCPU_REGS_RSI) = tss->si;
  2110. *reg_write(ctxt, VCPU_REGS_RDI) = tss->di;
  2111. /*
  2112. * SDM says that segment selectors are loaded before segment
  2113. * descriptors
  2114. */
  2115. set_segment_selector(ctxt, tss->ldt, VCPU_SREG_LDTR);
  2116. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2117. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2118. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2119. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2120. cpl = tss->cs & 3;
  2121. /*
  2122. * Now load segment descriptors. If fault happens at this stage
  2123. * it is handled in a context of new task
  2124. */
  2125. ret = __load_segment_descriptor(ctxt, tss->ldt, VCPU_SREG_LDTR, cpl, true);
  2126. if (ret != X86EMUL_CONTINUE)
  2127. return ret;
  2128. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
  2129. if (ret != X86EMUL_CONTINUE)
  2130. return ret;
  2131. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
  2132. if (ret != X86EMUL_CONTINUE)
  2133. return ret;
  2134. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
  2135. if (ret != X86EMUL_CONTINUE)
  2136. return ret;
  2137. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
  2138. if (ret != X86EMUL_CONTINUE)
  2139. return ret;
  2140. return X86EMUL_CONTINUE;
  2141. }
  2142. static int task_switch_16(struct x86_emulate_ctxt *ctxt,
  2143. u16 tss_selector, u16 old_tss_sel,
  2144. ulong old_tss_base, struct desc_struct *new_desc)
  2145. {
  2146. const struct x86_emulate_ops *ops = ctxt->ops;
  2147. struct tss_segment_16 tss_seg;
  2148. int ret;
  2149. u32 new_tss_base = get_desc_base(new_desc);
  2150. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2151. &ctxt->exception);
  2152. if (ret != X86EMUL_CONTINUE)
  2153. /* FIXME: need to provide precise fault address */
  2154. return ret;
  2155. save_state_to_tss16(ctxt, &tss_seg);
  2156. ret = ops->write_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2157. &ctxt->exception);
  2158. if (ret != X86EMUL_CONTINUE)
  2159. /* FIXME: need to provide precise fault address */
  2160. return ret;
  2161. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2162. &ctxt->exception);
  2163. if (ret != X86EMUL_CONTINUE)
  2164. /* FIXME: need to provide precise fault address */
  2165. return ret;
  2166. if (old_tss_sel != 0xffff) {
  2167. tss_seg.prev_task_link = old_tss_sel;
  2168. ret = ops->write_std(ctxt, new_tss_base,
  2169. &tss_seg.prev_task_link,
  2170. sizeof tss_seg.prev_task_link,
  2171. &ctxt->exception);
  2172. if (ret != X86EMUL_CONTINUE)
  2173. /* FIXME: need to provide precise fault address */
  2174. return ret;
  2175. }
  2176. return load_state_from_tss16(ctxt, &tss_seg);
  2177. }
  2178. static void save_state_to_tss32(struct x86_emulate_ctxt *ctxt,
  2179. struct tss_segment_32 *tss)
  2180. {
  2181. /* CR3 and ldt selector are not saved intentionally */
  2182. tss->eip = ctxt->_eip;
  2183. tss->eflags = ctxt->eflags;
  2184. tss->eax = reg_read(ctxt, VCPU_REGS_RAX);
  2185. tss->ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2186. tss->edx = reg_read(ctxt, VCPU_REGS_RDX);
  2187. tss->ebx = reg_read(ctxt, VCPU_REGS_RBX);
  2188. tss->esp = reg_read(ctxt, VCPU_REGS_RSP);
  2189. tss->ebp = reg_read(ctxt, VCPU_REGS_RBP);
  2190. tss->esi = reg_read(ctxt, VCPU_REGS_RSI);
  2191. tss->edi = reg_read(ctxt, VCPU_REGS_RDI);
  2192. tss->es = get_segment_selector(ctxt, VCPU_SREG_ES);
  2193. tss->cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2194. tss->ss = get_segment_selector(ctxt, VCPU_SREG_SS);
  2195. tss->ds = get_segment_selector(ctxt, VCPU_SREG_DS);
  2196. tss->fs = get_segment_selector(ctxt, VCPU_SREG_FS);
  2197. tss->gs = get_segment_selector(ctxt, VCPU_SREG_GS);
  2198. }
  2199. static int load_state_from_tss32(struct x86_emulate_ctxt *ctxt,
  2200. struct tss_segment_32 *tss)
  2201. {
  2202. int ret;
  2203. u8 cpl;
  2204. if (ctxt->ops->set_cr(ctxt, 3, tss->cr3))
  2205. return emulate_gp(ctxt, 0);
  2206. ctxt->_eip = tss->eip;
  2207. ctxt->eflags = tss->eflags | 2;
  2208. /* General purpose registers */
  2209. *reg_write(ctxt, VCPU_REGS_RAX) = tss->eax;
  2210. *reg_write(ctxt, VCPU_REGS_RCX) = tss->ecx;
  2211. *reg_write(ctxt, VCPU_REGS_RDX) = tss->edx;
  2212. *reg_write(ctxt, VCPU_REGS_RBX) = tss->ebx;
  2213. *reg_write(ctxt, VCPU_REGS_RSP) = tss->esp;
  2214. *reg_write(ctxt, VCPU_REGS_RBP) = tss->ebp;
  2215. *reg_write(ctxt, VCPU_REGS_RSI) = tss->esi;
  2216. *reg_write(ctxt, VCPU_REGS_RDI) = tss->edi;
  2217. /*
  2218. * SDM says that segment selectors are loaded before segment
  2219. * descriptors. This is important because CPL checks will
  2220. * use CS.RPL.
  2221. */
  2222. set_segment_selector(ctxt, tss->ldt_selector, VCPU_SREG_LDTR);
  2223. set_segment_selector(ctxt, tss->es, VCPU_SREG_ES);
  2224. set_segment_selector(ctxt, tss->cs, VCPU_SREG_CS);
  2225. set_segment_selector(ctxt, tss->ss, VCPU_SREG_SS);
  2226. set_segment_selector(ctxt, tss->ds, VCPU_SREG_DS);
  2227. set_segment_selector(ctxt, tss->fs, VCPU_SREG_FS);
  2228. set_segment_selector(ctxt, tss->gs, VCPU_SREG_GS);
  2229. /*
  2230. * If we're switching between Protected Mode and VM86, we need to make
  2231. * sure to update the mode before loading the segment descriptors so
  2232. * that the selectors are interpreted correctly.
  2233. */
  2234. if (ctxt->eflags & X86_EFLAGS_VM) {
  2235. ctxt->mode = X86EMUL_MODE_VM86;
  2236. cpl = 3;
  2237. } else {
  2238. ctxt->mode = X86EMUL_MODE_PROT32;
  2239. cpl = tss->cs & 3;
  2240. }
  2241. /*
  2242. * Now load segment descriptors. If fault happenes at this stage
  2243. * it is handled in a context of new task
  2244. */
  2245. ret = __load_segment_descriptor(ctxt, tss->ldt_selector, VCPU_SREG_LDTR, cpl, true);
  2246. if (ret != X86EMUL_CONTINUE)
  2247. return ret;
  2248. ret = __load_segment_descriptor(ctxt, tss->es, VCPU_SREG_ES, cpl, true);
  2249. if (ret != X86EMUL_CONTINUE)
  2250. return ret;
  2251. ret = __load_segment_descriptor(ctxt, tss->cs, VCPU_SREG_CS, cpl, true);
  2252. if (ret != X86EMUL_CONTINUE)
  2253. return ret;
  2254. ret = __load_segment_descriptor(ctxt, tss->ss, VCPU_SREG_SS, cpl, true);
  2255. if (ret != X86EMUL_CONTINUE)
  2256. return ret;
  2257. ret = __load_segment_descriptor(ctxt, tss->ds, VCPU_SREG_DS, cpl, true);
  2258. if (ret != X86EMUL_CONTINUE)
  2259. return ret;
  2260. ret = __load_segment_descriptor(ctxt, tss->fs, VCPU_SREG_FS, cpl, true);
  2261. if (ret != X86EMUL_CONTINUE)
  2262. return ret;
  2263. ret = __load_segment_descriptor(ctxt, tss->gs, VCPU_SREG_GS, cpl, true);
  2264. if (ret != X86EMUL_CONTINUE)
  2265. return ret;
  2266. return X86EMUL_CONTINUE;
  2267. }
  2268. static int task_switch_32(struct x86_emulate_ctxt *ctxt,
  2269. u16 tss_selector, u16 old_tss_sel,
  2270. ulong old_tss_base, struct desc_struct *new_desc)
  2271. {
  2272. const struct x86_emulate_ops *ops = ctxt->ops;
  2273. struct tss_segment_32 tss_seg;
  2274. int ret;
  2275. u32 new_tss_base = get_desc_base(new_desc);
  2276. u32 eip_offset = offsetof(struct tss_segment_32, eip);
  2277. u32 ldt_sel_offset = offsetof(struct tss_segment_32, ldt_selector);
  2278. ret = ops->read_std(ctxt, old_tss_base, &tss_seg, sizeof tss_seg,
  2279. &ctxt->exception);
  2280. if (ret != X86EMUL_CONTINUE)
  2281. /* FIXME: need to provide precise fault address */
  2282. return ret;
  2283. save_state_to_tss32(ctxt, &tss_seg);
  2284. /* Only GP registers and segment selectors are saved */
  2285. ret = ops->write_std(ctxt, old_tss_base + eip_offset, &tss_seg.eip,
  2286. ldt_sel_offset - eip_offset, &ctxt->exception);
  2287. if (ret != X86EMUL_CONTINUE)
  2288. /* FIXME: need to provide precise fault address */
  2289. return ret;
  2290. ret = ops->read_std(ctxt, new_tss_base, &tss_seg, sizeof tss_seg,
  2291. &ctxt->exception);
  2292. if (ret != X86EMUL_CONTINUE)
  2293. /* FIXME: need to provide precise fault address */
  2294. return ret;
  2295. if (old_tss_sel != 0xffff) {
  2296. tss_seg.prev_task_link = old_tss_sel;
  2297. ret = ops->write_std(ctxt, new_tss_base,
  2298. &tss_seg.prev_task_link,
  2299. sizeof tss_seg.prev_task_link,
  2300. &ctxt->exception);
  2301. if (ret != X86EMUL_CONTINUE)
  2302. /* FIXME: need to provide precise fault address */
  2303. return ret;
  2304. }
  2305. return load_state_from_tss32(ctxt, &tss_seg);
  2306. }
  2307. static int emulator_do_task_switch(struct x86_emulate_ctxt *ctxt,
  2308. u16 tss_selector, int idt_index, int reason,
  2309. bool has_error_code, u32 error_code)
  2310. {
  2311. const struct x86_emulate_ops *ops = ctxt->ops;
  2312. struct desc_struct curr_tss_desc, next_tss_desc;
  2313. int ret;
  2314. u16 old_tss_sel = get_segment_selector(ctxt, VCPU_SREG_TR);
  2315. ulong old_tss_base =
  2316. ops->get_cached_segment_base(ctxt, VCPU_SREG_TR);
  2317. u32 desc_limit;
  2318. ulong desc_addr;
  2319. /* FIXME: old_tss_base == ~0 ? */
  2320. ret = read_segment_descriptor(ctxt, tss_selector, &next_tss_desc, &desc_addr);
  2321. if (ret != X86EMUL_CONTINUE)
  2322. return ret;
  2323. ret = read_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc, &desc_addr);
  2324. if (ret != X86EMUL_CONTINUE)
  2325. return ret;
  2326. /* FIXME: check that next_tss_desc is tss */
  2327. /*
  2328. * Check privileges. The three cases are task switch caused by...
  2329. *
  2330. * 1. jmp/call/int to task gate: Check against DPL of the task gate
  2331. * 2. Exception/IRQ/iret: No check is performed
  2332. * 3. jmp/call to TSS: Check against DPL of the TSS
  2333. */
  2334. if (reason == TASK_SWITCH_GATE) {
  2335. if (idt_index != -1) {
  2336. /* Software interrupts */
  2337. struct desc_struct task_gate_desc;
  2338. int dpl;
  2339. ret = read_interrupt_descriptor(ctxt, idt_index,
  2340. &task_gate_desc);
  2341. if (ret != X86EMUL_CONTINUE)
  2342. return ret;
  2343. dpl = task_gate_desc.dpl;
  2344. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2345. return emulate_gp(ctxt, (idt_index << 3) | 0x2);
  2346. }
  2347. } else if (reason != TASK_SWITCH_IRET) {
  2348. int dpl = next_tss_desc.dpl;
  2349. if ((tss_selector & 3) > dpl || ops->cpl(ctxt) > dpl)
  2350. return emulate_gp(ctxt, tss_selector);
  2351. }
  2352. desc_limit = desc_limit_scaled(&next_tss_desc);
  2353. if (!next_tss_desc.p ||
  2354. ((desc_limit < 0x67 && (next_tss_desc.type & 8)) ||
  2355. desc_limit < 0x2b)) {
  2356. emulate_ts(ctxt, tss_selector & 0xfffc);
  2357. return X86EMUL_PROPAGATE_FAULT;
  2358. }
  2359. if (reason == TASK_SWITCH_IRET || reason == TASK_SWITCH_JMP) {
  2360. curr_tss_desc.type &= ~(1 << 1); /* clear busy flag */
  2361. write_segment_descriptor(ctxt, old_tss_sel, &curr_tss_desc);
  2362. }
  2363. if (reason == TASK_SWITCH_IRET)
  2364. ctxt->eflags = ctxt->eflags & ~X86_EFLAGS_NT;
  2365. /* set back link to prev task only if NT bit is set in eflags
  2366. note that old_tss_sel is not used after this point */
  2367. if (reason != TASK_SWITCH_CALL && reason != TASK_SWITCH_GATE)
  2368. old_tss_sel = 0xffff;
  2369. if (next_tss_desc.type & 8)
  2370. ret = task_switch_32(ctxt, tss_selector, old_tss_sel,
  2371. old_tss_base, &next_tss_desc);
  2372. else
  2373. ret = task_switch_16(ctxt, tss_selector, old_tss_sel,
  2374. old_tss_base, &next_tss_desc);
  2375. if (ret != X86EMUL_CONTINUE)
  2376. return ret;
  2377. if (reason == TASK_SWITCH_CALL || reason == TASK_SWITCH_GATE)
  2378. ctxt->eflags = ctxt->eflags | X86_EFLAGS_NT;
  2379. if (reason != TASK_SWITCH_IRET) {
  2380. next_tss_desc.type |= (1 << 1); /* set busy flag */
  2381. write_segment_descriptor(ctxt, tss_selector, &next_tss_desc);
  2382. }
  2383. ops->set_cr(ctxt, 0, ops->get_cr(ctxt, 0) | X86_CR0_TS);
  2384. ops->set_segment(ctxt, tss_selector, &next_tss_desc, 0, VCPU_SREG_TR);
  2385. if (has_error_code) {
  2386. ctxt->op_bytes = ctxt->ad_bytes = (next_tss_desc.type & 8) ? 4 : 2;
  2387. ctxt->lock_prefix = 0;
  2388. ctxt->src.val = (unsigned long) error_code;
  2389. ret = em_push(ctxt);
  2390. }
  2391. return ret;
  2392. }
  2393. int emulator_task_switch(struct x86_emulate_ctxt *ctxt,
  2394. u16 tss_selector, int idt_index, int reason,
  2395. bool has_error_code, u32 error_code)
  2396. {
  2397. int rc;
  2398. invalidate_registers(ctxt);
  2399. ctxt->_eip = ctxt->eip;
  2400. ctxt->dst.type = OP_NONE;
  2401. rc = emulator_do_task_switch(ctxt, tss_selector, idt_index, reason,
  2402. has_error_code, error_code);
  2403. if (rc == X86EMUL_CONTINUE) {
  2404. ctxt->eip = ctxt->_eip;
  2405. writeback_registers(ctxt);
  2406. }
  2407. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  2408. }
  2409. static void string_addr_inc(struct x86_emulate_ctxt *ctxt, int reg,
  2410. struct operand *op)
  2411. {
  2412. int df = (ctxt->eflags & EFLG_DF) ? -op->count : op->count;
  2413. register_address_increment(ctxt, reg_rmw(ctxt, reg), df * op->bytes);
  2414. op->addr.mem.ea = register_address(ctxt, reg_read(ctxt, reg));
  2415. }
  2416. static int em_das(struct x86_emulate_ctxt *ctxt)
  2417. {
  2418. u8 al, old_al;
  2419. bool af, cf, old_cf;
  2420. cf = ctxt->eflags & X86_EFLAGS_CF;
  2421. al = ctxt->dst.val;
  2422. old_al = al;
  2423. old_cf = cf;
  2424. cf = false;
  2425. af = ctxt->eflags & X86_EFLAGS_AF;
  2426. if ((al & 0x0f) > 9 || af) {
  2427. al -= 6;
  2428. cf = old_cf | (al >= 250);
  2429. af = true;
  2430. } else {
  2431. af = false;
  2432. }
  2433. if (old_al > 0x99 || old_cf) {
  2434. al -= 0x60;
  2435. cf = true;
  2436. }
  2437. ctxt->dst.val = al;
  2438. /* Set PF, ZF, SF */
  2439. ctxt->src.type = OP_IMM;
  2440. ctxt->src.val = 0;
  2441. ctxt->src.bytes = 1;
  2442. fastop(ctxt, em_or);
  2443. ctxt->eflags &= ~(X86_EFLAGS_AF | X86_EFLAGS_CF);
  2444. if (cf)
  2445. ctxt->eflags |= X86_EFLAGS_CF;
  2446. if (af)
  2447. ctxt->eflags |= X86_EFLAGS_AF;
  2448. return X86EMUL_CONTINUE;
  2449. }
  2450. static int em_aam(struct x86_emulate_ctxt *ctxt)
  2451. {
  2452. u8 al, ah;
  2453. if (ctxt->src.val == 0)
  2454. return emulate_de(ctxt);
  2455. al = ctxt->dst.val & 0xff;
  2456. ah = al / ctxt->src.val;
  2457. al %= ctxt->src.val;
  2458. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al | (ah << 8);
  2459. /* Set PF, ZF, SF */
  2460. ctxt->src.type = OP_IMM;
  2461. ctxt->src.val = 0;
  2462. ctxt->src.bytes = 1;
  2463. fastop(ctxt, em_or);
  2464. return X86EMUL_CONTINUE;
  2465. }
  2466. static int em_aad(struct x86_emulate_ctxt *ctxt)
  2467. {
  2468. u8 al = ctxt->dst.val & 0xff;
  2469. u8 ah = (ctxt->dst.val >> 8) & 0xff;
  2470. al = (al + (ah * ctxt->src.val)) & 0xff;
  2471. ctxt->dst.val = (ctxt->dst.val & 0xffff0000) | al;
  2472. /* Set PF, ZF, SF */
  2473. ctxt->src.type = OP_IMM;
  2474. ctxt->src.val = 0;
  2475. ctxt->src.bytes = 1;
  2476. fastop(ctxt, em_or);
  2477. return X86EMUL_CONTINUE;
  2478. }
  2479. static int em_call(struct x86_emulate_ctxt *ctxt)
  2480. {
  2481. long rel = ctxt->src.val;
  2482. ctxt->src.val = (unsigned long)ctxt->_eip;
  2483. jmp_rel(ctxt, rel);
  2484. return em_push(ctxt);
  2485. }
  2486. static int em_call_far(struct x86_emulate_ctxt *ctxt)
  2487. {
  2488. u16 sel, old_cs;
  2489. ulong old_eip;
  2490. int rc;
  2491. old_cs = get_segment_selector(ctxt, VCPU_SREG_CS);
  2492. old_eip = ctxt->_eip;
  2493. memcpy(&sel, ctxt->src.valptr + ctxt->op_bytes, 2);
  2494. if (load_segment_descriptor(ctxt, sel, VCPU_SREG_CS))
  2495. return X86EMUL_CONTINUE;
  2496. ctxt->_eip = 0;
  2497. memcpy(&ctxt->_eip, ctxt->src.valptr, ctxt->op_bytes);
  2498. ctxt->src.val = old_cs;
  2499. rc = em_push(ctxt);
  2500. if (rc != X86EMUL_CONTINUE)
  2501. return rc;
  2502. ctxt->src.val = old_eip;
  2503. return em_push(ctxt);
  2504. }
  2505. static int em_ret_near_imm(struct x86_emulate_ctxt *ctxt)
  2506. {
  2507. int rc;
  2508. ctxt->dst.type = OP_REG;
  2509. ctxt->dst.addr.reg = &ctxt->_eip;
  2510. ctxt->dst.bytes = ctxt->op_bytes;
  2511. rc = emulate_pop(ctxt, &ctxt->dst.val, ctxt->op_bytes);
  2512. if (rc != X86EMUL_CONTINUE)
  2513. return rc;
  2514. rsp_increment(ctxt, ctxt->src.val);
  2515. return X86EMUL_CONTINUE;
  2516. }
  2517. static int em_xchg(struct x86_emulate_ctxt *ctxt)
  2518. {
  2519. /* Write back the register source. */
  2520. ctxt->src.val = ctxt->dst.val;
  2521. write_register_operand(&ctxt->src);
  2522. /* Write back the memory destination with implicit LOCK prefix. */
  2523. ctxt->dst.val = ctxt->src.orig_val;
  2524. ctxt->lock_prefix = 1;
  2525. return X86EMUL_CONTINUE;
  2526. }
  2527. static int em_imul_3op(struct x86_emulate_ctxt *ctxt)
  2528. {
  2529. ctxt->dst.val = ctxt->src2.val;
  2530. return fastop(ctxt, em_imul);
  2531. }
  2532. static int em_cwd(struct x86_emulate_ctxt *ctxt)
  2533. {
  2534. ctxt->dst.type = OP_REG;
  2535. ctxt->dst.bytes = ctxt->src.bytes;
  2536. ctxt->dst.addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  2537. ctxt->dst.val = ~((ctxt->src.val >> (ctxt->src.bytes * 8 - 1)) - 1);
  2538. return X86EMUL_CONTINUE;
  2539. }
  2540. static int em_rdtsc(struct x86_emulate_ctxt *ctxt)
  2541. {
  2542. u64 tsc = 0;
  2543. ctxt->ops->get_msr(ctxt, MSR_IA32_TSC, &tsc);
  2544. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)tsc;
  2545. *reg_write(ctxt, VCPU_REGS_RDX) = tsc >> 32;
  2546. return X86EMUL_CONTINUE;
  2547. }
  2548. static int em_rdpmc(struct x86_emulate_ctxt *ctxt)
  2549. {
  2550. u64 pmc;
  2551. if (ctxt->ops->read_pmc(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &pmc))
  2552. return emulate_gp(ctxt, 0);
  2553. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)pmc;
  2554. *reg_write(ctxt, VCPU_REGS_RDX) = pmc >> 32;
  2555. return X86EMUL_CONTINUE;
  2556. }
  2557. static int em_mov(struct x86_emulate_ctxt *ctxt)
  2558. {
  2559. memcpy(ctxt->dst.valptr, ctxt->src.valptr, sizeof(ctxt->src.valptr));
  2560. return X86EMUL_CONTINUE;
  2561. }
  2562. #define FFL(x) bit(X86_FEATURE_##x)
  2563. static int em_movbe(struct x86_emulate_ctxt *ctxt)
  2564. {
  2565. u32 ebx, ecx, edx, eax = 1;
  2566. u16 tmp;
  2567. /*
  2568. * Check MOVBE is set in the guest-visible CPUID leaf.
  2569. */
  2570. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2571. if (!(ecx & FFL(MOVBE)))
  2572. return emulate_ud(ctxt);
  2573. switch (ctxt->op_bytes) {
  2574. case 2:
  2575. /*
  2576. * From MOVBE definition: "...When the operand size is 16 bits,
  2577. * the upper word of the destination register remains unchanged
  2578. * ..."
  2579. *
  2580. * Both casting ->valptr and ->val to u16 breaks strict aliasing
  2581. * rules so we have to do the operation almost per hand.
  2582. */
  2583. tmp = (u16)ctxt->src.val;
  2584. ctxt->dst.val &= ~0xffffUL;
  2585. ctxt->dst.val |= (unsigned long)swab16(tmp);
  2586. break;
  2587. case 4:
  2588. ctxt->dst.val = swab32((u32)ctxt->src.val);
  2589. break;
  2590. case 8:
  2591. ctxt->dst.val = swab64(ctxt->src.val);
  2592. break;
  2593. default:
  2594. return X86EMUL_PROPAGATE_FAULT;
  2595. }
  2596. return X86EMUL_CONTINUE;
  2597. }
  2598. static int em_cr_write(struct x86_emulate_ctxt *ctxt)
  2599. {
  2600. if (ctxt->ops->set_cr(ctxt, ctxt->modrm_reg, ctxt->src.val))
  2601. return emulate_gp(ctxt, 0);
  2602. /* Disable writeback. */
  2603. ctxt->dst.type = OP_NONE;
  2604. return X86EMUL_CONTINUE;
  2605. }
  2606. static int em_dr_write(struct x86_emulate_ctxt *ctxt)
  2607. {
  2608. unsigned long val;
  2609. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2610. val = ctxt->src.val & ~0ULL;
  2611. else
  2612. val = ctxt->src.val & ~0U;
  2613. /* #UD condition is already handled. */
  2614. if (ctxt->ops->set_dr(ctxt, ctxt->modrm_reg, val) < 0)
  2615. return emulate_gp(ctxt, 0);
  2616. /* Disable writeback. */
  2617. ctxt->dst.type = OP_NONE;
  2618. return X86EMUL_CONTINUE;
  2619. }
  2620. static int em_wrmsr(struct x86_emulate_ctxt *ctxt)
  2621. {
  2622. u64 msr_data;
  2623. msr_data = (u32)reg_read(ctxt, VCPU_REGS_RAX)
  2624. | ((u64)reg_read(ctxt, VCPU_REGS_RDX) << 32);
  2625. if (ctxt->ops->set_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), msr_data))
  2626. return emulate_gp(ctxt, 0);
  2627. return X86EMUL_CONTINUE;
  2628. }
  2629. static int em_rdmsr(struct x86_emulate_ctxt *ctxt)
  2630. {
  2631. u64 msr_data;
  2632. if (ctxt->ops->get_msr(ctxt, reg_read(ctxt, VCPU_REGS_RCX), &msr_data))
  2633. return emulate_gp(ctxt, 0);
  2634. *reg_write(ctxt, VCPU_REGS_RAX) = (u32)msr_data;
  2635. *reg_write(ctxt, VCPU_REGS_RDX) = msr_data >> 32;
  2636. return X86EMUL_CONTINUE;
  2637. }
  2638. static int em_mov_rm_sreg(struct x86_emulate_ctxt *ctxt)
  2639. {
  2640. if (ctxt->modrm_reg > VCPU_SREG_GS)
  2641. return emulate_ud(ctxt);
  2642. ctxt->dst.val = get_segment_selector(ctxt, ctxt->modrm_reg);
  2643. return X86EMUL_CONTINUE;
  2644. }
  2645. static int em_mov_sreg_rm(struct x86_emulate_ctxt *ctxt)
  2646. {
  2647. u16 sel = ctxt->src.val;
  2648. if (ctxt->modrm_reg == VCPU_SREG_CS || ctxt->modrm_reg > VCPU_SREG_GS)
  2649. return emulate_ud(ctxt);
  2650. if (ctxt->modrm_reg == VCPU_SREG_SS)
  2651. ctxt->interruptibility = KVM_X86_SHADOW_INT_MOV_SS;
  2652. /* Disable writeback. */
  2653. ctxt->dst.type = OP_NONE;
  2654. return load_segment_descriptor(ctxt, sel, ctxt->modrm_reg);
  2655. }
  2656. static int em_lldt(struct x86_emulate_ctxt *ctxt)
  2657. {
  2658. u16 sel = ctxt->src.val;
  2659. /* Disable writeback. */
  2660. ctxt->dst.type = OP_NONE;
  2661. return load_segment_descriptor(ctxt, sel, VCPU_SREG_LDTR);
  2662. }
  2663. static int em_ltr(struct x86_emulate_ctxt *ctxt)
  2664. {
  2665. u16 sel = ctxt->src.val;
  2666. /* Disable writeback. */
  2667. ctxt->dst.type = OP_NONE;
  2668. return load_segment_descriptor(ctxt, sel, VCPU_SREG_TR);
  2669. }
  2670. static int em_invlpg(struct x86_emulate_ctxt *ctxt)
  2671. {
  2672. int rc;
  2673. ulong linear;
  2674. rc = linearize(ctxt, ctxt->src.addr.mem, 1, false, &linear);
  2675. if (rc == X86EMUL_CONTINUE)
  2676. ctxt->ops->invlpg(ctxt, linear);
  2677. /* Disable writeback. */
  2678. ctxt->dst.type = OP_NONE;
  2679. return X86EMUL_CONTINUE;
  2680. }
  2681. static int em_clts(struct x86_emulate_ctxt *ctxt)
  2682. {
  2683. ulong cr0;
  2684. cr0 = ctxt->ops->get_cr(ctxt, 0);
  2685. cr0 &= ~X86_CR0_TS;
  2686. ctxt->ops->set_cr(ctxt, 0, cr0);
  2687. return X86EMUL_CONTINUE;
  2688. }
  2689. static int em_vmcall(struct x86_emulate_ctxt *ctxt)
  2690. {
  2691. int rc;
  2692. if (ctxt->modrm_mod != 3 || ctxt->modrm_rm != 1)
  2693. return X86EMUL_UNHANDLEABLE;
  2694. rc = ctxt->ops->fix_hypercall(ctxt);
  2695. if (rc != X86EMUL_CONTINUE)
  2696. return rc;
  2697. /* Let the processor re-execute the fixed hypercall */
  2698. ctxt->_eip = ctxt->eip;
  2699. /* Disable writeback. */
  2700. ctxt->dst.type = OP_NONE;
  2701. return X86EMUL_CONTINUE;
  2702. }
  2703. static int emulate_store_desc_ptr(struct x86_emulate_ctxt *ctxt,
  2704. void (*get)(struct x86_emulate_ctxt *ctxt,
  2705. struct desc_ptr *ptr))
  2706. {
  2707. struct desc_ptr desc_ptr;
  2708. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2709. ctxt->op_bytes = 8;
  2710. get(ctxt, &desc_ptr);
  2711. if (ctxt->op_bytes == 2) {
  2712. ctxt->op_bytes = 4;
  2713. desc_ptr.address &= 0x00ffffff;
  2714. }
  2715. /* Disable writeback. */
  2716. ctxt->dst.type = OP_NONE;
  2717. return segmented_write(ctxt, ctxt->dst.addr.mem,
  2718. &desc_ptr, 2 + ctxt->op_bytes);
  2719. }
  2720. static int em_sgdt(struct x86_emulate_ctxt *ctxt)
  2721. {
  2722. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_gdt);
  2723. }
  2724. static int em_sidt(struct x86_emulate_ctxt *ctxt)
  2725. {
  2726. return emulate_store_desc_ptr(ctxt, ctxt->ops->get_idt);
  2727. }
  2728. static int em_lgdt(struct x86_emulate_ctxt *ctxt)
  2729. {
  2730. struct desc_ptr desc_ptr;
  2731. int rc;
  2732. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2733. ctxt->op_bytes = 8;
  2734. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2735. &desc_ptr.size, &desc_ptr.address,
  2736. ctxt->op_bytes);
  2737. if (rc != X86EMUL_CONTINUE)
  2738. return rc;
  2739. ctxt->ops->set_gdt(ctxt, &desc_ptr);
  2740. /* Disable writeback. */
  2741. ctxt->dst.type = OP_NONE;
  2742. return X86EMUL_CONTINUE;
  2743. }
  2744. static int em_vmmcall(struct x86_emulate_ctxt *ctxt)
  2745. {
  2746. int rc;
  2747. rc = ctxt->ops->fix_hypercall(ctxt);
  2748. /* Disable writeback. */
  2749. ctxt->dst.type = OP_NONE;
  2750. return rc;
  2751. }
  2752. static int em_lidt(struct x86_emulate_ctxt *ctxt)
  2753. {
  2754. struct desc_ptr desc_ptr;
  2755. int rc;
  2756. if (ctxt->mode == X86EMUL_MODE_PROT64)
  2757. ctxt->op_bytes = 8;
  2758. rc = read_descriptor(ctxt, ctxt->src.addr.mem,
  2759. &desc_ptr.size, &desc_ptr.address,
  2760. ctxt->op_bytes);
  2761. if (rc != X86EMUL_CONTINUE)
  2762. return rc;
  2763. ctxt->ops->set_idt(ctxt, &desc_ptr);
  2764. /* Disable writeback. */
  2765. ctxt->dst.type = OP_NONE;
  2766. return X86EMUL_CONTINUE;
  2767. }
  2768. static int em_smsw(struct x86_emulate_ctxt *ctxt)
  2769. {
  2770. if (ctxt->dst.type == OP_MEM)
  2771. ctxt->dst.bytes = 2;
  2772. ctxt->dst.val = ctxt->ops->get_cr(ctxt, 0);
  2773. return X86EMUL_CONTINUE;
  2774. }
  2775. static int em_lmsw(struct x86_emulate_ctxt *ctxt)
  2776. {
  2777. ctxt->ops->set_cr(ctxt, 0, (ctxt->ops->get_cr(ctxt, 0) & ~0x0eul)
  2778. | (ctxt->src.val & 0x0f));
  2779. ctxt->dst.type = OP_NONE;
  2780. return X86EMUL_CONTINUE;
  2781. }
  2782. static int em_loop(struct x86_emulate_ctxt *ctxt)
  2783. {
  2784. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX), -1);
  2785. if ((address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) != 0) &&
  2786. (ctxt->b == 0xe2 || test_cc(ctxt->b ^ 0x5, ctxt->eflags)))
  2787. jmp_rel(ctxt, ctxt->src.val);
  2788. return X86EMUL_CONTINUE;
  2789. }
  2790. static int em_jcxz(struct x86_emulate_ctxt *ctxt)
  2791. {
  2792. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0)
  2793. jmp_rel(ctxt, ctxt->src.val);
  2794. return X86EMUL_CONTINUE;
  2795. }
  2796. static int em_in(struct x86_emulate_ctxt *ctxt)
  2797. {
  2798. if (!pio_in_emulated(ctxt, ctxt->dst.bytes, ctxt->src.val,
  2799. &ctxt->dst.val))
  2800. return X86EMUL_IO_NEEDED;
  2801. return X86EMUL_CONTINUE;
  2802. }
  2803. static int em_out(struct x86_emulate_ctxt *ctxt)
  2804. {
  2805. ctxt->ops->pio_out_emulated(ctxt, ctxt->src.bytes, ctxt->dst.val,
  2806. &ctxt->src.val, 1);
  2807. /* Disable writeback. */
  2808. ctxt->dst.type = OP_NONE;
  2809. return X86EMUL_CONTINUE;
  2810. }
  2811. static int em_cli(struct x86_emulate_ctxt *ctxt)
  2812. {
  2813. if (emulator_bad_iopl(ctxt))
  2814. return emulate_gp(ctxt, 0);
  2815. ctxt->eflags &= ~X86_EFLAGS_IF;
  2816. return X86EMUL_CONTINUE;
  2817. }
  2818. static int em_sti(struct x86_emulate_ctxt *ctxt)
  2819. {
  2820. if (emulator_bad_iopl(ctxt))
  2821. return emulate_gp(ctxt, 0);
  2822. ctxt->interruptibility = KVM_X86_SHADOW_INT_STI;
  2823. ctxt->eflags |= X86_EFLAGS_IF;
  2824. return X86EMUL_CONTINUE;
  2825. }
  2826. static int em_cpuid(struct x86_emulate_ctxt *ctxt)
  2827. {
  2828. u32 eax, ebx, ecx, edx;
  2829. eax = reg_read(ctxt, VCPU_REGS_RAX);
  2830. ecx = reg_read(ctxt, VCPU_REGS_RCX);
  2831. ctxt->ops->get_cpuid(ctxt, &eax, &ebx, &ecx, &edx);
  2832. *reg_write(ctxt, VCPU_REGS_RAX) = eax;
  2833. *reg_write(ctxt, VCPU_REGS_RBX) = ebx;
  2834. *reg_write(ctxt, VCPU_REGS_RCX) = ecx;
  2835. *reg_write(ctxt, VCPU_REGS_RDX) = edx;
  2836. return X86EMUL_CONTINUE;
  2837. }
  2838. static int em_sahf(struct x86_emulate_ctxt *ctxt)
  2839. {
  2840. u32 flags;
  2841. flags = EFLG_CF | EFLG_PF | EFLG_AF | EFLG_ZF | EFLG_SF;
  2842. flags &= *reg_rmw(ctxt, VCPU_REGS_RAX) >> 8;
  2843. ctxt->eflags &= ~0xffUL;
  2844. ctxt->eflags |= flags | X86_EFLAGS_FIXED;
  2845. return X86EMUL_CONTINUE;
  2846. }
  2847. static int em_lahf(struct x86_emulate_ctxt *ctxt)
  2848. {
  2849. *reg_rmw(ctxt, VCPU_REGS_RAX) &= ~0xff00UL;
  2850. *reg_rmw(ctxt, VCPU_REGS_RAX) |= (ctxt->eflags & 0xff) << 8;
  2851. return X86EMUL_CONTINUE;
  2852. }
  2853. static int em_bswap(struct x86_emulate_ctxt *ctxt)
  2854. {
  2855. switch (ctxt->op_bytes) {
  2856. #ifdef CONFIG_X86_64
  2857. case 8:
  2858. asm("bswap %0" : "+r"(ctxt->dst.val));
  2859. break;
  2860. #endif
  2861. default:
  2862. asm("bswap %0" : "+r"(*(u32 *)&ctxt->dst.val));
  2863. break;
  2864. }
  2865. return X86EMUL_CONTINUE;
  2866. }
  2867. static bool valid_cr(int nr)
  2868. {
  2869. switch (nr) {
  2870. case 0:
  2871. case 2 ... 4:
  2872. case 8:
  2873. return true;
  2874. default:
  2875. return false;
  2876. }
  2877. }
  2878. static int check_cr_read(struct x86_emulate_ctxt *ctxt)
  2879. {
  2880. if (!valid_cr(ctxt->modrm_reg))
  2881. return emulate_ud(ctxt);
  2882. return X86EMUL_CONTINUE;
  2883. }
  2884. static int check_cr_write(struct x86_emulate_ctxt *ctxt)
  2885. {
  2886. u64 new_val = ctxt->src.val64;
  2887. int cr = ctxt->modrm_reg;
  2888. u64 efer = 0;
  2889. static u64 cr_reserved_bits[] = {
  2890. 0xffffffff00000000ULL,
  2891. 0, 0, 0, /* CR3 checked later */
  2892. CR4_RESERVED_BITS,
  2893. 0, 0, 0,
  2894. CR8_RESERVED_BITS,
  2895. };
  2896. if (!valid_cr(cr))
  2897. return emulate_ud(ctxt);
  2898. if (new_val & cr_reserved_bits[cr])
  2899. return emulate_gp(ctxt, 0);
  2900. switch (cr) {
  2901. case 0: {
  2902. u64 cr4;
  2903. if (((new_val & X86_CR0_PG) && !(new_val & X86_CR0_PE)) ||
  2904. ((new_val & X86_CR0_NW) && !(new_val & X86_CR0_CD)))
  2905. return emulate_gp(ctxt, 0);
  2906. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2907. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2908. if ((new_val & X86_CR0_PG) && (efer & EFER_LME) &&
  2909. !(cr4 & X86_CR4_PAE))
  2910. return emulate_gp(ctxt, 0);
  2911. break;
  2912. }
  2913. case 3: {
  2914. u64 rsvd = 0;
  2915. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2916. if (efer & EFER_LMA)
  2917. rsvd = CR3_L_MODE_RESERVED_BITS;
  2918. if (new_val & rsvd)
  2919. return emulate_gp(ctxt, 0);
  2920. break;
  2921. }
  2922. case 4: {
  2923. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2924. if ((efer & EFER_LMA) && !(new_val & X86_CR4_PAE))
  2925. return emulate_gp(ctxt, 0);
  2926. break;
  2927. }
  2928. }
  2929. return X86EMUL_CONTINUE;
  2930. }
  2931. static int check_dr7_gd(struct x86_emulate_ctxt *ctxt)
  2932. {
  2933. unsigned long dr7;
  2934. ctxt->ops->get_dr(ctxt, 7, &dr7);
  2935. /* Check if DR7.Global_Enable is set */
  2936. return dr7 & (1 << 13);
  2937. }
  2938. static int check_dr_read(struct x86_emulate_ctxt *ctxt)
  2939. {
  2940. int dr = ctxt->modrm_reg;
  2941. u64 cr4;
  2942. if (dr > 7)
  2943. return emulate_ud(ctxt);
  2944. cr4 = ctxt->ops->get_cr(ctxt, 4);
  2945. if ((cr4 & X86_CR4_DE) && (dr == 4 || dr == 5))
  2946. return emulate_ud(ctxt);
  2947. if (check_dr7_gd(ctxt))
  2948. return emulate_db(ctxt);
  2949. return X86EMUL_CONTINUE;
  2950. }
  2951. static int check_dr_write(struct x86_emulate_ctxt *ctxt)
  2952. {
  2953. u64 new_val = ctxt->src.val64;
  2954. int dr = ctxt->modrm_reg;
  2955. if ((dr == 6 || dr == 7) && (new_val & 0xffffffff00000000ULL))
  2956. return emulate_gp(ctxt, 0);
  2957. return check_dr_read(ctxt);
  2958. }
  2959. static int check_svme(struct x86_emulate_ctxt *ctxt)
  2960. {
  2961. u64 efer;
  2962. ctxt->ops->get_msr(ctxt, MSR_EFER, &efer);
  2963. if (!(efer & EFER_SVME))
  2964. return emulate_ud(ctxt);
  2965. return X86EMUL_CONTINUE;
  2966. }
  2967. static int check_svme_pa(struct x86_emulate_ctxt *ctxt)
  2968. {
  2969. u64 rax = reg_read(ctxt, VCPU_REGS_RAX);
  2970. /* Valid physical address? */
  2971. if (rax & 0xffff000000000000ULL)
  2972. return emulate_gp(ctxt, 0);
  2973. return check_svme(ctxt);
  2974. }
  2975. static int check_rdtsc(struct x86_emulate_ctxt *ctxt)
  2976. {
  2977. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2978. if (cr4 & X86_CR4_TSD && ctxt->ops->cpl(ctxt))
  2979. return emulate_ud(ctxt);
  2980. return X86EMUL_CONTINUE;
  2981. }
  2982. static int check_rdpmc(struct x86_emulate_ctxt *ctxt)
  2983. {
  2984. u64 cr4 = ctxt->ops->get_cr(ctxt, 4);
  2985. u64 rcx = reg_read(ctxt, VCPU_REGS_RCX);
  2986. if ((!(cr4 & X86_CR4_PCE) && ctxt->ops->cpl(ctxt)) ||
  2987. ctxt->ops->check_pmc(ctxt, rcx))
  2988. return emulate_gp(ctxt, 0);
  2989. return X86EMUL_CONTINUE;
  2990. }
  2991. static int check_perm_in(struct x86_emulate_ctxt *ctxt)
  2992. {
  2993. ctxt->dst.bytes = min(ctxt->dst.bytes, 4u);
  2994. if (!emulator_io_permited(ctxt, ctxt->src.val, ctxt->dst.bytes))
  2995. return emulate_gp(ctxt, 0);
  2996. return X86EMUL_CONTINUE;
  2997. }
  2998. static int check_perm_out(struct x86_emulate_ctxt *ctxt)
  2999. {
  3000. ctxt->src.bytes = min(ctxt->src.bytes, 4u);
  3001. if (!emulator_io_permited(ctxt, ctxt->dst.val, ctxt->src.bytes))
  3002. return emulate_gp(ctxt, 0);
  3003. return X86EMUL_CONTINUE;
  3004. }
  3005. #define D(_y) { .flags = (_y) }
  3006. #define DI(_y, _i) { .flags = (_y)|Intercept, .intercept = x86_intercept_##_i }
  3007. #define DIP(_y, _i, _p) { .flags = (_y)|Intercept|CheckPerm, \
  3008. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3009. #define N D(NotImpl)
  3010. #define EXT(_f, _e) { .flags = ((_f) | RMExt), .u.group = (_e) }
  3011. #define G(_f, _g) { .flags = ((_f) | Group | ModRM), .u.group = (_g) }
  3012. #define GD(_f, _g) { .flags = ((_f) | GroupDual | ModRM), .u.gdual = (_g) }
  3013. #define E(_f, _e) { .flags = ((_f) | Escape | ModRM), .u.esc = (_e) }
  3014. #define I(_f, _e) { .flags = (_f), .u.execute = (_e) }
  3015. #define F(_f, _e) { .flags = (_f) | Fastop, .u.fastop = (_e) }
  3016. #define II(_f, _e, _i) \
  3017. { .flags = (_f)|Intercept, .u.execute = (_e), .intercept = x86_intercept_##_i }
  3018. #define IIP(_f, _e, _i, _p) \
  3019. { .flags = (_f)|Intercept|CheckPerm, .u.execute = (_e), \
  3020. .intercept = x86_intercept_##_i, .check_perm = (_p) }
  3021. #define GP(_f, _g) { .flags = ((_f) | Prefix), .u.gprefix = (_g) }
  3022. #define D2bv(_f) D((_f) | ByteOp), D(_f)
  3023. #define D2bvIP(_f, _i, _p) DIP((_f) | ByteOp, _i, _p), DIP(_f, _i, _p)
  3024. #define I2bv(_f, _e) I((_f) | ByteOp, _e), I(_f, _e)
  3025. #define F2bv(_f, _e) F((_f) | ByteOp, _e), F(_f, _e)
  3026. #define I2bvIP(_f, _e, _i, _p) \
  3027. IIP((_f) | ByteOp, _e, _i, _p), IIP(_f, _e, _i, _p)
  3028. #define F6ALU(_f, _e) F2bv((_f) | DstMem | SrcReg | ModRM, _e), \
  3029. F2bv(((_f) | DstReg | SrcMem | ModRM) & ~Lock, _e), \
  3030. F2bv(((_f) & ~Lock) | DstAcc | SrcImm, _e)
  3031. static const struct opcode group7_rm1[] = {
  3032. DI(SrcNone | Priv, monitor),
  3033. DI(SrcNone | Priv, mwait),
  3034. N, N, N, N, N, N,
  3035. };
  3036. static const struct opcode group7_rm3[] = {
  3037. DIP(SrcNone | Prot | Priv, vmrun, check_svme_pa),
  3038. II(SrcNone | Prot | EmulateOnUD, em_vmmcall, vmmcall),
  3039. DIP(SrcNone | Prot | Priv, vmload, check_svme_pa),
  3040. DIP(SrcNone | Prot | Priv, vmsave, check_svme_pa),
  3041. DIP(SrcNone | Prot | Priv, stgi, check_svme),
  3042. DIP(SrcNone | Prot | Priv, clgi, check_svme),
  3043. DIP(SrcNone | Prot | Priv, skinit, check_svme),
  3044. DIP(SrcNone | Prot | Priv, invlpga, check_svme),
  3045. };
  3046. static const struct opcode group7_rm7[] = {
  3047. N,
  3048. DIP(SrcNone, rdtscp, check_rdtsc),
  3049. N, N, N, N, N, N,
  3050. };
  3051. static const struct opcode group1[] = {
  3052. F(Lock, em_add),
  3053. F(Lock | PageTable, em_or),
  3054. F(Lock, em_adc),
  3055. F(Lock, em_sbb),
  3056. F(Lock | PageTable, em_and),
  3057. F(Lock, em_sub),
  3058. F(Lock, em_xor),
  3059. F(NoWrite, em_cmp),
  3060. };
  3061. static const struct opcode group1A[] = {
  3062. I(DstMem | SrcNone | Mov | Stack, em_pop), N, N, N, N, N, N, N,
  3063. };
  3064. static const struct opcode group2[] = {
  3065. F(DstMem | ModRM, em_rol),
  3066. F(DstMem | ModRM, em_ror),
  3067. F(DstMem | ModRM, em_rcl),
  3068. F(DstMem | ModRM, em_rcr),
  3069. F(DstMem | ModRM, em_shl),
  3070. F(DstMem | ModRM, em_shr),
  3071. F(DstMem | ModRM, em_shl),
  3072. F(DstMem | ModRM, em_sar),
  3073. };
  3074. static const struct opcode group3[] = {
  3075. F(DstMem | SrcImm | NoWrite, em_test),
  3076. F(DstMem | SrcImm | NoWrite, em_test),
  3077. F(DstMem | SrcNone | Lock, em_not),
  3078. F(DstMem | SrcNone | Lock, em_neg),
  3079. F(DstXacc | Src2Mem, em_mul_ex),
  3080. F(DstXacc | Src2Mem, em_imul_ex),
  3081. F(DstXacc | Src2Mem, em_div_ex),
  3082. F(DstXacc | Src2Mem, em_idiv_ex),
  3083. };
  3084. static const struct opcode group4[] = {
  3085. F(ByteOp | DstMem | SrcNone | Lock, em_inc),
  3086. F(ByteOp | DstMem | SrcNone | Lock, em_dec),
  3087. N, N, N, N, N, N,
  3088. };
  3089. static const struct opcode group5[] = {
  3090. F(DstMem | SrcNone | Lock, em_inc),
  3091. F(DstMem | SrcNone | Lock, em_dec),
  3092. I(SrcMem | Stack, em_grp45),
  3093. I(SrcMemFAddr | ImplicitOps | Stack, em_call_far),
  3094. I(SrcMem | Stack, em_grp45),
  3095. I(SrcMemFAddr | ImplicitOps, em_grp45),
  3096. I(SrcMem | Stack, em_grp45), D(Undefined),
  3097. };
  3098. static const struct opcode group6[] = {
  3099. DI(Prot, sldt),
  3100. DI(Prot, str),
  3101. II(Prot | Priv | SrcMem16, em_lldt, lldt),
  3102. II(Prot | Priv | SrcMem16, em_ltr, ltr),
  3103. N, N, N, N,
  3104. };
  3105. static const struct group_dual group7 = { {
  3106. II(Mov | DstMem, em_sgdt, sgdt),
  3107. II(Mov | DstMem, em_sidt, sidt),
  3108. II(SrcMem | Priv, em_lgdt, lgdt),
  3109. II(SrcMem | Priv, em_lidt, lidt),
  3110. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3111. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3112. II(SrcMem | ByteOp | Priv | NoAccess, em_invlpg, invlpg),
  3113. }, {
  3114. I(SrcNone | Priv | EmulateOnUD, em_vmcall),
  3115. EXT(0, group7_rm1),
  3116. N, EXT(0, group7_rm3),
  3117. II(SrcNone | DstMem | Mov, em_smsw, smsw), N,
  3118. II(SrcMem16 | Mov | Priv, em_lmsw, lmsw),
  3119. EXT(0, group7_rm7),
  3120. } };
  3121. static const struct opcode group8[] = {
  3122. N, N, N, N,
  3123. F(DstMem | SrcImmByte | NoWrite, em_bt),
  3124. F(DstMem | SrcImmByte | Lock | PageTable, em_bts),
  3125. F(DstMem | SrcImmByte | Lock, em_btr),
  3126. F(DstMem | SrcImmByte | Lock | PageTable, em_btc),
  3127. };
  3128. static const struct group_dual group9 = { {
  3129. N, I(DstMem64 | Lock | PageTable, em_cmpxchg8b), N, N, N, N, N, N,
  3130. }, {
  3131. N, N, N, N, N, N, N, N,
  3132. } };
  3133. static const struct opcode group11[] = {
  3134. I(DstMem | SrcImm | Mov | PageTable, em_mov),
  3135. X7(D(Undefined)),
  3136. };
  3137. static const struct gprefix pfx_0f_6f_0f_7f = {
  3138. I(Mmx, em_mov), I(Sse | Aligned, em_mov), N, I(Sse | Unaligned, em_mov),
  3139. };
  3140. static const struct gprefix pfx_vmovntpx = {
  3141. I(0, em_mov), N, N, N,
  3142. };
  3143. static const struct gprefix pfx_0f_28_0f_29 = {
  3144. I(Aligned, em_mov), I(Aligned, em_mov), N, N,
  3145. };
  3146. static const struct escape escape_d9 = { {
  3147. N, N, N, N, N, N, N, I(DstMem, em_fnstcw),
  3148. }, {
  3149. /* 0xC0 - 0xC7 */
  3150. N, N, N, N, N, N, N, N,
  3151. /* 0xC8 - 0xCF */
  3152. N, N, N, N, N, N, N, N,
  3153. /* 0xD0 - 0xC7 */
  3154. N, N, N, N, N, N, N, N,
  3155. /* 0xD8 - 0xDF */
  3156. N, N, N, N, N, N, N, N,
  3157. /* 0xE0 - 0xE7 */
  3158. N, N, N, N, N, N, N, N,
  3159. /* 0xE8 - 0xEF */
  3160. N, N, N, N, N, N, N, N,
  3161. /* 0xF0 - 0xF7 */
  3162. N, N, N, N, N, N, N, N,
  3163. /* 0xF8 - 0xFF */
  3164. N, N, N, N, N, N, N, N,
  3165. } };
  3166. static const struct escape escape_db = { {
  3167. N, N, N, N, N, N, N, N,
  3168. }, {
  3169. /* 0xC0 - 0xC7 */
  3170. N, N, N, N, N, N, N, N,
  3171. /* 0xC8 - 0xCF */
  3172. N, N, N, N, N, N, N, N,
  3173. /* 0xD0 - 0xC7 */
  3174. N, N, N, N, N, N, N, N,
  3175. /* 0xD8 - 0xDF */
  3176. N, N, N, N, N, N, N, N,
  3177. /* 0xE0 - 0xE7 */
  3178. N, N, N, I(ImplicitOps, em_fninit), N, N, N, N,
  3179. /* 0xE8 - 0xEF */
  3180. N, N, N, N, N, N, N, N,
  3181. /* 0xF0 - 0xF7 */
  3182. N, N, N, N, N, N, N, N,
  3183. /* 0xF8 - 0xFF */
  3184. N, N, N, N, N, N, N, N,
  3185. } };
  3186. static const struct escape escape_dd = { {
  3187. N, N, N, N, N, N, N, I(DstMem, em_fnstsw),
  3188. }, {
  3189. /* 0xC0 - 0xC7 */
  3190. N, N, N, N, N, N, N, N,
  3191. /* 0xC8 - 0xCF */
  3192. N, N, N, N, N, N, N, N,
  3193. /* 0xD0 - 0xC7 */
  3194. N, N, N, N, N, N, N, N,
  3195. /* 0xD8 - 0xDF */
  3196. N, N, N, N, N, N, N, N,
  3197. /* 0xE0 - 0xE7 */
  3198. N, N, N, N, N, N, N, N,
  3199. /* 0xE8 - 0xEF */
  3200. N, N, N, N, N, N, N, N,
  3201. /* 0xF0 - 0xF7 */
  3202. N, N, N, N, N, N, N, N,
  3203. /* 0xF8 - 0xFF */
  3204. N, N, N, N, N, N, N, N,
  3205. } };
  3206. static const struct opcode opcode_table[256] = {
  3207. /* 0x00 - 0x07 */
  3208. F6ALU(Lock, em_add),
  3209. I(ImplicitOps | Stack | No64 | Src2ES, em_push_sreg),
  3210. I(ImplicitOps | Stack | No64 | Src2ES, em_pop_sreg),
  3211. /* 0x08 - 0x0F */
  3212. F6ALU(Lock | PageTable, em_or),
  3213. I(ImplicitOps | Stack | No64 | Src2CS, em_push_sreg),
  3214. N,
  3215. /* 0x10 - 0x17 */
  3216. F6ALU(Lock, em_adc),
  3217. I(ImplicitOps | Stack | No64 | Src2SS, em_push_sreg),
  3218. I(ImplicitOps | Stack | No64 | Src2SS, em_pop_sreg),
  3219. /* 0x18 - 0x1F */
  3220. F6ALU(Lock, em_sbb),
  3221. I(ImplicitOps | Stack | No64 | Src2DS, em_push_sreg),
  3222. I(ImplicitOps | Stack | No64 | Src2DS, em_pop_sreg),
  3223. /* 0x20 - 0x27 */
  3224. F6ALU(Lock | PageTable, em_and), N, N,
  3225. /* 0x28 - 0x2F */
  3226. F6ALU(Lock, em_sub), N, I(ByteOp | DstAcc | No64, em_das),
  3227. /* 0x30 - 0x37 */
  3228. F6ALU(Lock, em_xor), N, N,
  3229. /* 0x38 - 0x3F */
  3230. F6ALU(NoWrite, em_cmp), N, N,
  3231. /* 0x40 - 0x4F */
  3232. X8(F(DstReg, em_inc)), X8(F(DstReg, em_dec)),
  3233. /* 0x50 - 0x57 */
  3234. X8(I(SrcReg | Stack, em_push)),
  3235. /* 0x58 - 0x5F */
  3236. X8(I(DstReg | Stack, em_pop)),
  3237. /* 0x60 - 0x67 */
  3238. I(ImplicitOps | Stack | No64, em_pusha),
  3239. I(ImplicitOps | Stack | No64, em_popa),
  3240. N, D(DstReg | SrcMem32 | ModRM | Mov) /* movsxd (x86/64) */ ,
  3241. N, N, N, N,
  3242. /* 0x68 - 0x6F */
  3243. I(SrcImm | Mov | Stack, em_push),
  3244. I(DstReg | SrcMem | ModRM | Src2Imm, em_imul_3op),
  3245. I(SrcImmByte | Mov | Stack, em_push),
  3246. I(DstReg | SrcMem | ModRM | Src2ImmByte, em_imul_3op),
  3247. I2bvIP(DstDI | SrcDX | Mov | String | Unaligned, em_in, ins, check_perm_in), /* insb, insw/insd */
  3248. I2bvIP(SrcSI | DstDX | String, em_out, outs, check_perm_out), /* outsb, outsw/outsd */
  3249. /* 0x70 - 0x7F */
  3250. X16(D(SrcImmByte)),
  3251. /* 0x80 - 0x87 */
  3252. G(ByteOp | DstMem | SrcImm, group1),
  3253. G(DstMem | SrcImm, group1),
  3254. G(ByteOp | DstMem | SrcImm | No64, group1),
  3255. G(DstMem | SrcImmByte, group1),
  3256. F2bv(DstMem | SrcReg | ModRM | NoWrite, em_test),
  3257. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_xchg),
  3258. /* 0x88 - 0x8F */
  3259. I2bv(DstMem | SrcReg | ModRM | Mov | PageTable, em_mov),
  3260. I2bv(DstReg | SrcMem | ModRM | Mov, em_mov),
  3261. I(DstMem | SrcNone | ModRM | Mov | PageTable, em_mov_rm_sreg),
  3262. D(ModRM | SrcMem | NoAccess | DstReg),
  3263. I(ImplicitOps | SrcMem16 | ModRM, em_mov_sreg_rm),
  3264. G(0, group1A),
  3265. /* 0x90 - 0x97 */
  3266. DI(SrcAcc | DstReg, pause), X7(D(SrcAcc | DstReg)),
  3267. /* 0x98 - 0x9F */
  3268. D(DstAcc | SrcNone), I(ImplicitOps | SrcAcc, em_cwd),
  3269. I(SrcImmFAddr | No64, em_call_far), N,
  3270. II(ImplicitOps | Stack, em_pushf, pushf),
  3271. II(ImplicitOps | Stack, em_popf, popf),
  3272. I(ImplicitOps, em_sahf), I(ImplicitOps, em_lahf),
  3273. /* 0xA0 - 0xA7 */
  3274. I2bv(DstAcc | SrcMem | Mov | MemAbs, em_mov),
  3275. I2bv(DstMem | SrcAcc | Mov | MemAbs | PageTable, em_mov),
  3276. I2bv(SrcSI | DstDI | Mov | String, em_mov),
  3277. F2bv(SrcSI | DstDI | String | NoWrite, em_cmp),
  3278. /* 0xA8 - 0xAF */
  3279. F2bv(DstAcc | SrcImm | NoWrite, em_test),
  3280. I2bv(SrcAcc | DstDI | Mov | String, em_mov),
  3281. I2bv(SrcSI | DstAcc | Mov | String, em_mov),
  3282. F2bv(SrcAcc | DstDI | String | NoWrite, em_cmp),
  3283. /* 0xB0 - 0xB7 */
  3284. X8(I(ByteOp | DstReg | SrcImm | Mov, em_mov)),
  3285. /* 0xB8 - 0xBF */
  3286. X8(I(DstReg | SrcImm64 | Mov, em_mov)),
  3287. /* 0xC0 - 0xC7 */
  3288. G(ByteOp | Src2ImmByte, group2), G(Src2ImmByte, group2),
  3289. I(ImplicitOps | Stack | SrcImmU16, em_ret_near_imm),
  3290. I(ImplicitOps | Stack, em_ret),
  3291. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2ES, em_lseg),
  3292. I(DstReg | SrcMemFAddr | ModRM | No64 | Src2DS, em_lseg),
  3293. G(ByteOp, group11), G(0, group11),
  3294. /* 0xC8 - 0xCF */
  3295. I(Stack | SrcImmU16 | Src2ImmByte, em_enter), I(Stack, em_leave),
  3296. I(ImplicitOps | Stack | SrcImmU16, em_ret_far_imm),
  3297. I(ImplicitOps | Stack, em_ret_far),
  3298. D(ImplicitOps), DI(SrcImmByte, intn),
  3299. D(ImplicitOps | No64), II(ImplicitOps, em_iret, iret),
  3300. /* 0xD0 - 0xD7 */
  3301. G(Src2One | ByteOp, group2), G(Src2One, group2),
  3302. G(Src2CL | ByteOp, group2), G(Src2CL, group2),
  3303. I(DstAcc | SrcImmUByte | No64, em_aam),
  3304. I(DstAcc | SrcImmUByte | No64, em_aad),
  3305. F(DstAcc | ByteOp | No64, em_salc),
  3306. I(DstAcc | SrcXLat | ByteOp, em_mov),
  3307. /* 0xD8 - 0xDF */
  3308. N, E(0, &escape_d9), N, E(0, &escape_db), N, E(0, &escape_dd), N, N,
  3309. /* 0xE0 - 0xE7 */
  3310. X3(I(SrcImmByte, em_loop)),
  3311. I(SrcImmByte, em_jcxz),
  3312. I2bvIP(SrcImmUByte | DstAcc, em_in, in, check_perm_in),
  3313. I2bvIP(SrcAcc | DstImmUByte, em_out, out, check_perm_out),
  3314. /* 0xE8 - 0xEF */
  3315. I(SrcImm | Stack, em_call), D(SrcImm | ImplicitOps),
  3316. I(SrcImmFAddr | No64, em_jmp_far), D(SrcImmByte | ImplicitOps),
  3317. I2bvIP(SrcDX | DstAcc, em_in, in, check_perm_in),
  3318. I2bvIP(SrcAcc | DstDX, em_out, out, check_perm_out),
  3319. /* 0xF0 - 0xF7 */
  3320. N, DI(ImplicitOps, icebp), N, N,
  3321. DI(ImplicitOps | Priv, hlt), D(ImplicitOps),
  3322. G(ByteOp, group3), G(0, group3),
  3323. /* 0xF8 - 0xFF */
  3324. D(ImplicitOps), D(ImplicitOps),
  3325. I(ImplicitOps, em_cli), I(ImplicitOps, em_sti),
  3326. D(ImplicitOps), D(ImplicitOps), G(0, group4), G(0, group5),
  3327. };
  3328. static const struct opcode twobyte_table[256] = {
  3329. /* 0x00 - 0x0F */
  3330. G(0, group6), GD(0, &group7), N, N,
  3331. N, I(ImplicitOps | EmulateOnUD, em_syscall),
  3332. II(ImplicitOps | Priv, em_clts, clts), N,
  3333. DI(ImplicitOps | Priv, invd), DI(ImplicitOps | Priv, wbinvd), N, N,
  3334. N, D(ImplicitOps | ModRM), N, N,
  3335. /* 0x10 - 0x1F */
  3336. N, N, N, N, N, N, N, N,
  3337. D(ImplicitOps | ModRM), N, N, N, N, N, N, D(ImplicitOps | ModRM),
  3338. /* 0x20 - 0x2F */
  3339. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, cr_read, check_cr_read),
  3340. DIP(ModRM | DstMem | Priv | Op3264 | NoMod, dr_read, check_dr_read),
  3341. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_cr_write, cr_write,
  3342. check_cr_write),
  3343. IIP(ModRM | SrcMem | Priv | Op3264 | NoMod, em_dr_write, dr_write,
  3344. check_dr_write),
  3345. N, N, N, N,
  3346. GP(ModRM | DstReg | SrcMem | Mov | Sse, &pfx_0f_28_0f_29),
  3347. GP(ModRM | DstMem | SrcReg | Mov | Sse, &pfx_0f_28_0f_29),
  3348. N, GP(ModRM | DstMem | SrcReg | Sse | Mov | Aligned, &pfx_vmovntpx),
  3349. N, N, N, N,
  3350. /* 0x30 - 0x3F */
  3351. II(ImplicitOps | Priv, em_wrmsr, wrmsr),
  3352. IIP(ImplicitOps, em_rdtsc, rdtsc, check_rdtsc),
  3353. II(ImplicitOps | Priv, em_rdmsr, rdmsr),
  3354. IIP(ImplicitOps, em_rdpmc, rdpmc, check_rdpmc),
  3355. I(ImplicitOps | EmulateOnUD, em_sysenter),
  3356. I(ImplicitOps | Priv | EmulateOnUD, em_sysexit),
  3357. N, N,
  3358. N, N, N, N, N, N, N, N,
  3359. /* 0x40 - 0x4F */
  3360. X16(D(DstReg | SrcMem | ModRM)),
  3361. /* 0x50 - 0x5F */
  3362. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3363. /* 0x60 - 0x6F */
  3364. N, N, N, N,
  3365. N, N, N, N,
  3366. N, N, N, N,
  3367. N, N, N, GP(SrcMem | DstReg | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3368. /* 0x70 - 0x7F */
  3369. N, N, N, N,
  3370. N, N, N, N,
  3371. N, N, N, N,
  3372. N, N, N, GP(SrcReg | DstMem | ModRM | Mov, &pfx_0f_6f_0f_7f),
  3373. /* 0x80 - 0x8F */
  3374. X16(D(SrcImm)),
  3375. /* 0x90 - 0x9F */
  3376. X16(D(ByteOp | DstMem | SrcNone | ModRM| Mov)),
  3377. /* 0xA0 - 0xA7 */
  3378. I(Stack | Src2FS, em_push_sreg), I(Stack | Src2FS, em_pop_sreg),
  3379. II(ImplicitOps, em_cpuid, cpuid),
  3380. F(DstMem | SrcReg | ModRM | BitOp | NoWrite, em_bt),
  3381. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shld),
  3382. F(DstMem | SrcReg | Src2CL | ModRM, em_shld), N, N,
  3383. /* 0xA8 - 0xAF */
  3384. I(Stack | Src2GS, em_push_sreg), I(Stack | Src2GS, em_pop_sreg),
  3385. DI(ImplicitOps, rsm),
  3386. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_bts),
  3387. F(DstMem | SrcReg | Src2ImmByte | ModRM, em_shrd),
  3388. F(DstMem | SrcReg | Src2CL | ModRM, em_shrd),
  3389. D(ModRM), F(DstReg | SrcMem | ModRM, em_imul),
  3390. /* 0xB0 - 0xB7 */
  3391. I2bv(DstMem | SrcReg | ModRM | Lock | PageTable, em_cmpxchg),
  3392. I(DstReg | SrcMemFAddr | ModRM | Src2SS, em_lseg),
  3393. F(DstMem | SrcReg | ModRM | BitOp | Lock, em_btr),
  3394. I(DstReg | SrcMemFAddr | ModRM | Src2FS, em_lseg),
  3395. I(DstReg | SrcMemFAddr | ModRM | Src2GS, em_lseg),
  3396. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3397. /* 0xB8 - 0xBF */
  3398. N, N,
  3399. G(BitOp, group8),
  3400. F(DstMem | SrcReg | ModRM | BitOp | Lock | PageTable, em_btc),
  3401. F(DstReg | SrcMem | ModRM, em_bsf), F(DstReg | SrcMem | ModRM, em_bsr),
  3402. D(DstReg | SrcMem8 | ModRM | Mov), D(DstReg | SrcMem16 | ModRM | Mov),
  3403. /* 0xC0 - 0xC7 */
  3404. F2bv(DstMem | SrcReg | ModRM | SrcWrite | Lock, em_xadd),
  3405. N, D(DstMem | SrcReg | ModRM | Mov),
  3406. N, N, N, GD(0, &group9),
  3407. /* 0xC8 - 0xCF */
  3408. X8(I(DstReg, em_bswap)),
  3409. /* 0xD0 - 0xDF */
  3410. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3411. /* 0xE0 - 0xEF */
  3412. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N,
  3413. /* 0xF0 - 0xFF */
  3414. N, N, N, N, N, N, N, N, N, N, N, N, N, N, N, N
  3415. };
  3416. static const struct gprefix three_byte_0f_38_f0 = {
  3417. I(DstReg | SrcMem | Mov, em_movbe), N, N, N
  3418. };
  3419. static const struct gprefix three_byte_0f_38_f1 = {
  3420. I(DstMem | SrcReg | Mov, em_movbe), N, N, N
  3421. };
  3422. /*
  3423. * Insns below are selected by the prefix which indexed by the third opcode
  3424. * byte.
  3425. */
  3426. static const struct opcode opcode_map_0f_38[256] = {
  3427. /* 0x00 - 0x7f */
  3428. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3429. /* 0x80 - 0xef */
  3430. X16(N), X16(N), X16(N), X16(N), X16(N), X16(N), X16(N),
  3431. /* 0xf0 - 0xf1 */
  3432. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f0),
  3433. GP(EmulateOnUD | ModRM | Prefix, &three_byte_0f_38_f1),
  3434. /* 0xf2 - 0xff */
  3435. N, N, X4(N), X8(N)
  3436. };
  3437. #undef D
  3438. #undef N
  3439. #undef G
  3440. #undef GD
  3441. #undef I
  3442. #undef GP
  3443. #undef EXT
  3444. #undef D2bv
  3445. #undef D2bvIP
  3446. #undef I2bv
  3447. #undef I2bvIP
  3448. #undef I6ALU
  3449. static unsigned imm_size(struct x86_emulate_ctxt *ctxt)
  3450. {
  3451. unsigned size;
  3452. size = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3453. if (size == 8)
  3454. size = 4;
  3455. return size;
  3456. }
  3457. static int decode_imm(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3458. unsigned size, bool sign_extension)
  3459. {
  3460. int rc = X86EMUL_CONTINUE;
  3461. op->type = OP_IMM;
  3462. op->bytes = size;
  3463. op->addr.mem.ea = ctxt->_eip;
  3464. /* NB. Immediates are sign-extended as necessary. */
  3465. switch (op->bytes) {
  3466. case 1:
  3467. op->val = insn_fetch(s8, ctxt);
  3468. break;
  3469. case 2:
  3470. op->val = insn_fetch(s16, ctxt);
  3471. break;
  3472. case 4:
  3473. op->val = insn_fetch(s32, ctxt);
  3474. break;
  3475. case 8:
  3476. op->val = insn_fetch(s64, ctxt);
  3477. break;
  3478. }
  3479. if (!sign_extension) {
  3480. switch (op->bytes) {
  3481. case 1:
  3482. op->val &= 0xff;
  3483. break;
  3484. case 2:
  3485. op->val &= 0xffff;
  3486. break;
  3487. case 4:
  3488. op->val &= 0xffffffff;
  3489. break;
  3490. }
  3491. }
  3492. done:
  3493. return rc;
  3494. }
  3495. static int decode_operand(struct x86_emulate_ctxt *ctxt, struct operand *op,
  3496. unsigned d)
  3497. {
  3498. int rc = X86EMUL_CONTINUE;
  3499. switch (d) {
  3500. case OpReg:
  3501. decode_register_operand(ctxt, op);
  3502. break;
  3503. case OpImmUByte:
  3504. rc = decode_imm(ctxt, op, 1, false);
  3505. break;
  3506. case OpMem:
  3507. ctxt->memop.bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3508. mem_common:
  3509. *op = ctxt->memop;
  3510. ctxt->memopp = op;
  3511. if (ctxt->d & BitOp)
  3512. fetch_bit_operand(ctxt);
  3513. op->orig_val = op->val;
  3514. break;
  3515. case OpMem64:
  3516. ctxt->memop.bytes = (ctxt->op_bytes == 8) ? 16 : 8;
  3517. goto mem_common;
  3518. case OpAcc:
  3519. op->type = OP_REG;
  3520. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3521. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3522. fetch_register_operand(op);
  3523. op->orig_val = op->val;
  3524. break;
  3525. case OpAccLo:
  3526. op->type = OP_REG;
  3527. op->bytes = (ctxt->d & ByteOp) ? 2 : ctxt->op_bytes;
  3528. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RAX);
  3529. fetch_register_operand(op);
  3530. op->orig_val = op->val;
  3531. break;
  3532. case OpAccHi:
  3533. if (ctxt->d & ByteOp) {
  3534. op->type = OP_NONE;
  3535. break;
  3536. }
  3537. op->type = OP_REG;
  3538. op->bytes = ctxt->op_bytes;
  3539. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3540. fetch_register_operand(op);
  3541. op->orig_val = op->val;
  3542. break;
  3543. case OpDI:
  3544. op->type = OP_MEM;
  3545. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3546. op->addr.mem.ea =
  3547. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RDI));
  3548. op->addr.mem.seg = VCPU_SREG_ES;
  3549. op->val = 0;
  3550. op->count = 1;
  3551. break;
  3552. case OpDX:
  3553. op->type = OP_REG;
  3554. op->bytes = 2;
  3555. op->addr.reg = reg_rmw(ctxt, VCPU_REGS_RDX);
  3556. fetch_register_operand(op);
  3557. break;
  3558. case OpCL:
  3559. op->bytes = 1;
  3560. op->val = reg_read(ctxt, VCPU_REGS_RCX) & 0xff;
  3561. break;
  3562. case OpImmByte:
  3563. rc = decode_imm(ctxt, op, 1, true);
  3564. break;
  3565. case OpOne:
  3566. op->bytes = 1;
  3567. op->val = 1;
  3568. break;
  3569. case OpImm:
  3570. rc = decode_imm(ctxt, op, imm_size(ctxt), true);
  3571. break;
  3572. case OpImm64:
  3573. rc = decode_imm(ctxt, op, ctxt->op_bytes, true);
  3574. break;
  3575. case OpMem8:
  3576. ctxt->memop.bytes = 1;
  3577. if (ctxt->memop.type == OP_REG) {
  3578. ctxt->memop.addr.reg = decode_register(ctxt,
  3579. ctxt->modrm_rm, true);
  3580. fetch_register_operand(&ctxt->memop);
  3581. }
  3582. goto mem_common;
  3583. case OpMem16:
  3584. ctxt->memop.bytes = 2;
  3585. goto mem_common;
  3586. case OpMem32:
  3587. ctxt->memop.bytes = 4;
  3588. goto mem_common;
  3589. case OpImmU16:
  3590. rc = decode_imm(ctxt, op, 2, false);
  3591. break;
  3592. case OpImmU:
  3593. rc = decode_imm(ctxt, op, imm_size(ctxt), false);
  3594. break;
  3595. case OpSI:
  3596. op->type = OP_MEM;
  3597. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3598. op->addr.mem.ea =
  3599. register_address(ctxt, reg_read(ctxt, VCPU_REGS_RSI));
  3600. op->addr.mem.seg = ctxt->seg_override;
  3601. op->val = 0;
  3602. op->count = 1;
  3603. break;
  3604. case OpXLat:
  3605. op->type = OP_MEM;
  3606. op->bytes = (ctxt->d & ByteOp) ? 1 : ctxt->op_bytes;
  3607. op->addr.mem.ea =
  3608. register_address(ctxt,
  3609. reg_read(ctxt, VCPU_REGS_RBX) +
  3610. (reg_read(ctxt, VCPU_REGS_RAX) & 0xff));
  3611. op->addr.mem.seg = ctxt->seg_override;
  3612. op->val = 0;
  3613. break;
  3614. case OpImmFAddr:
  3615. op->type = OP_IMM;
  3616. op->addr.mem.ea = ctxt->_eip;
  3617. op->bytes = ctxt->op_bytes + 2;
  3618. insn_fetch_arr(op->valptr, op->bytes, ctxt);
  3619. break;
  3620. case OpMemFAddr:
  3621. ctxt->memop.bytes = ctxt->op_bytes + 2;
  3622. goto mem_common;
  3623. case OpES:
  3624. op->val = VCPU_SREG_ES;
  3625. break;
  3626. case OpCS:
  3627. op->val = VCPU_SREG_CS;
  3628. break;
  3629. case OpSS:
  3630. op->val = VCPU_SREG_SS;
  3631. break;
  3632. case OpDS:
  3633. op->val = VCPU_SREG_DS;
  3634. break;
  3635. case OpFS:
  3636. op->val = VCPU_SREG_FS;
  3637. break;
  3638. case OpGS:
  3639. op->val = VCPU_SREG_GS;
  3640. break;
  3641. case OpImplicit:
  3642. /* Special instructions do their own operand decoding. */
  3643. default:
  3644. op->type = OP_NONE; /* Disable writeback. */
  3645. break;
  3646. }
  3647. done:
  3648. return rc;
  3649. }
  3650. int x86_decode_insn(struct x86_emulate_ctxt *ctxt, void *insn, int insn_len)
  3651. {
  3652. int rc = X86EMUL_CONTINUE;
  3653. int mode = ctxt->mode;
  3654. int def_op_bytes, def_ad_bytes, goffset, simd_prefix;
  3655. bool op_prefix = false;
  3656. bool has_seg_override = false;
  3657. struct opcode opcode;
  3658. ctxt->memop.type = OP_NONE;
  3659. ctxt->memopp = NULL;
  3660. ctxt->_eip = ctxt->eip;
  3661. ctxt->fetch.ptr = ctxt->fetch.data;
  3662. ctxt->fetch.end = ctxt->fetch.data + insn_len;
  3663. ctxt->opcode_len = 1;
  3664. if (insn_len > 0)
  3665. memcpy(ctxt->fetch.data, insn, insn_len);
  3666. else {
  3667. rc = __do_insn_fetch_bytes(ctxt, 1);
  3668. if (rc != X86EMUL_CONTINUE)
  3669. return rc;
  3670. }
  3671. switch (mode) {
  3672. case X86EMUL_MODE_REAL:
  3673. case X86EMUL_MODE_VM86:
  3674. case X86EMUL_MODE_PROT16:
  3675. def_op_bytes = def_ad_bytes = 2;
  3676. break;
  3677. case X86EMUL_MODE_PROT32:
  3678. def_op_bytes = def_ad_bytes = 4;
  3679. break;
  3680. #ifdef CONFIG_X86_64
  3681. case X86EMUL_MODE_PROT64:
  3682. def_op_bytes = 4;
  3683. def_ad_bytes = 8;
  3684. break;
  3685. #endif
  3686. default:
  3687. return EMULATION_FAILED;
  3688. }
  3689. ctxt->op_bytes = def_op_bytes;
  3690. ctxt->ad_bytes = def_ad_bytes;
  3691. /* Legacy prefixes. */
  3692. for (;;) {
  3693. switch (ctxt->b = insn_fetch(u8, ctxt)) {
  3694. case 0x66: /* operand-size override */
  3695. op_prefix = true;
  3696. /* switch between 2/4 bytes */
  3697. ctxt->op_bytes = def_op_bytes ^ 6;
  3698. break;
  3699. case 0x67: /* address-size override */
  3700. if (mode == X86EMUL_MODE_PROT64)
  3701. /* switch between 4/8 bytes */
  3702. ctxt->ad_bytes = def_ad_bytes ^ 12;
  3703. else
  3704. /* switch between 2/4 bytes */
  3705. ctxt->ad_bytes = def_ad_bytes ^ 6;
  3706. break;
  3707. case 0x26: /* ES override */
  3708. case 0x2e: /* CS override */
  3709. case 0x36: /* SS override */
  3710. case 0x3e: /* DS override */
  3711. has_seg_override = true;
  3712. ctxt->seg_override = (ctxt->b >> 3) & 3;
  3713. break;
  3714. case 0x64: /* FS override */
  3715. case 0x65: /* GS override */
  3716. has_seg_override = true;
  3717. ctxt->seg_override = ctxt->b & 7;
  3718. break;
  3719. case 0x40 ... 0x4f: /* REX */
  3720. if (mode != X86EMUL_MODE_PROT64)
  3721. goto done_prefixes;
  3722. ctxt->rex_prefix = ctxt->b;
  3723. continue;
  3724. case 0xf0: /* LOCK */
  3725. ctxt->lock_prefix = 1;
  3726. break;
  3727. case 0xf2: /* REPNE/REPNZ */
  3728. case 0xf3: /* REP/REPE/REPZ */
  3729. ctxt->rep_prefix = ctxt->b;
  3730. break;
  3731. default:
  3732. goto done_prefixes;
  3733. }
  3734. /* Any legacy prefix after a REX prefix nullifies its effect. */
  3735. ctxt->rex_prefix = 0;
  3736. }
  3737. done_prefixes:
  3738. /* REX prefix. */
  3739. if (ctxt->rex_prefix & 8)
  3740. ctxt->op_bytes = 8; /* REX.W */
  3741. /* Opcode byte(s). */
  3742. opcode = opcode_table[ctxt->b];
  3743. /* Two-byte opcode? */
  3744. if (ctxt->b == 0x0f) {
  3745. ctxt->opcode_len = 2;
  3746. ctxt->b = insn_fetch(u8, ctxt);
  3747. opcode = twobyte_table[ctxt->b];
  3748. /* 0F_38 opcode map */
  3749. if (ctxt->b == 0x38) {
  3750. ctxt->opcode_len = 3;
  3751. ctxt->b = insn_fetch(u8, ctxt);
  3752. opcode = opcode_map_0f_38[ctxt->b];
  3753. }
  3754. }
  3755. ctxt->d = opcode.flags;
  3756. if (ctxt->d & ModRM)
  3757. ctxt->modrm = insn_fetch(u8, ctxt);
  3758. /* vex-prefix instructions are not implemented */
  3759. if (ctxt->opcode_len == 1 && (ctxt->b == 0xc5 || ctxt->b == 0xc4) &&
  3760. (mode == X86EMUL_MODE_PROT64 ||
  3761. (mode >= X86EMUL_MODE_PROT16 && (ctxt->modrm & 0x80)))) {
  3762. ctxt->d = NotImpl;
  3763. }
  3764. while (ctxt->d & GroupMask) {
  3765. switch (ctxt->d & GroupMask) {
  3766. case Group:
  3767. goffset = (ctxt->modrm >> 3) & 7;
  3768. opcode = opcode.u.group[goffset];
  3769. break;
  3770. case GroupDual:
  3771. goffset = (ctxt->modrm >> 3) & 7;
  3772. if ((ctxt->modrm >> 6) == 3)
  3773. opcode = opcode.u.gdual->mod3[goffset];
  3774. else
  3775. opcode = opcode.u.gdual->mod012[goffset];
  3776. break;
  3777. case RMExt:
  3778. goffset = ctxt->modrm & 7;
  3779. opcode = opcode.u.group[goffset];
  3780. break;
  3781. case Prefix:
  3782. if (ctxt->rep_prefix && op_prefix)
  3783. return EMULATION_FAILED;
  3784. simd_prefix = op_prefix ? 0x66 : ctxt->rep_prefix;
  3785. switch (simd_prefix) {
  3786. case 0x00: opcode = opcode.u.gprefix->pfx_no; break;
  3787. case 0x66: opcode = opcode.u.gprefix->pfx_66; break;
  3788. case 0xf2: opcode = opcode.u.gprefix->pfx_f2; break;
  3789. case 0xf3: opcode = opcode.u.gprefix->pfx_f3; break;
  3790. }
  3791. break;
  3792. case Escape:
  3793. if (ctxt->modrm > 0xbf)
  3794. opcode = opcode.u.esc->high[ctxt->modrm - 0xc0];
  3795. else
  3796. opcode = opcode.u.esc->op[(ctxt->modrm >> 3) & 7];
  3797. break;
  3798. default:
  3799. return EMULATION_FAILED;
  3800. }
  3801. ctxt->d &= ~(u64)GroupMask;
  3802. ctxt->d |= opcode.flags;
  3803. }
  3804. /* Unrecognised? */
  3805. if (ctxt->d == 0)
  3806. return EMULATION_FAILED;
  3807. ctxt->execute = opcode.u.execute;
  3808. if (unlikely(ctxt->ud) && likely(!(ctxt->d & EmulateOnUD)))
  3809. return EMULATION_FAILED;
  3810. if (unlikely(ctxt->d &
  3811. (NotImpl|Stack|Op3264|Sse|Mmx|Intercept|CheckPerm))) {
  3812. /*
  3813. * These are copied unconditionally here, and checked unconditionally
  3814. * in x86_emulate_insn.
  3815. */
  3816. ctxt->check_perm = opcode.check_perm;
  3817. ctxt->intercept = opcode.intercept;
  3818. if (ctxt->d & NotImpl)
  3819. return EMULATION_FAILED;
  3820. if (mode == X86EMUL_MODE_PROT64 && (ctxt->d & Stack))
  3821. ctxt->op_bytes = 8;
  3822. if (ctxt->d & Op3264) {
  3823. if (mode == X86EMUL_MODE_PROT64)
  3824. ctxt->op_bytes = 8;
  3825. else
  3826. ctxt->op_bytes = 4;
  3827. }
  3828. if (ctxt->d & Sse)
  3829. ctxt->op_bytes = 16;
  3830. else if (ctxt->d & Mmx)
  3831. ctxt->op_bytes = 8;
  3832. }
  3833. /* ModRM and SIB bytes. */
  3834. if (ctxt->d & ModRM) {
  3835. rc = decode_modrm(ctxt, &ctxt->memop);
  3836. if (!has_seg_override) {
  3837. has_seg_override = true;
  3838. ctxt->seg_override = ctxt->modrm_seg;
  3839. }
  3840. } else if (ctxt->d & MemAbs)
  3841. rc = decode_abs(ctxt, &ctxt->memop);
  3842. if (rc != X86EMUL_CONTINUE)
  3843. goto done;
  3844. if (!has_seg_override)
  3845. ctxt->seg_override = VCPU_SREG_DS;
  3846. ctxt->memop.addr.mem.seg = ctxt->seg_override;
  3847. /*
  3848. * Decode and fetch the source operand: register, memory
  3849. * or immediate.
  3850. */
  3851. rc = decode_operand(ctxt, &ctxt->src, (ctxt->d >> SrcShift) & OpMask);
  3852. if (rc != X86EMUL_CONTINUE)
  3853. goto done;
  3854. /*
  3855. * Decode and fetch the second source operand: register, memory
  3856. * or immediate.
  3857. */
  3858. rc = decode_operand(ctxt, &ctxt->src2, (ctxt->d >> Src2Shift) & OpMask);
  3859. if (rc != X86EMUL_CONTINUE)
  3860. goto done;
  3861. /* Decode and fetch the destination operand: register or memory. */
  3862. rc = decode_operand(ctxt, &ctxt->dst, (ctxt->d >> DstShift) & OpMask);
  3863. done:
  3864. if (ctxt->rip_relative)
  3865. ctxt->memopp->addr.mem.ea += ctxt->_eip;
  3866. return (rc != X86EMUL_CONTINUE) ? EMULATION_FAILED : EMULATION_OK;
  3867. }
  3868. bool x86_page_table_writing_insn(struct x86_emulate_ctxt *ctxt)
  3869. {
  3870. return ctxt->d & PageTable;
  3871. }
  3872. static bool string_insn_completed(struct x86_emulate_ctxt *ctxt)
  3873. {
  3874. /* The second termination condition only applies for REPE
  3875. * and REPNE. Test if the repeat string operation prefix is
  3876. * REPE/REPZ or REPNE/REPNZ and if it's the case it tests the
  3877. * corresponding termination condition according to:
  3878. * - if REPE/REPZ and ZF = 0 then done
  3879. * - if REPNE/REPNZ and ZF = 1 then done
  3880. */
  3881. if (((ctxt->b == 0xa6) || (ctxt->b == 0xa7) ||
  3882. (ctxt->b == 0xae) || (ctxt->b == 0xaf))
  3883. && (((ctxt->rep_prefix == REPE_PREFIX) &&
  3884. ((ctxt->eflags & EFLG_ZF) == 0))
  3885. || ((ctxt->rep_prefix == REPNE_PREFIX) &&
  3886. ((ctxt->eflags & EFLG_ZF) == EFLG_ZF))))
  3887. return true;
  3888. return false;
  3889. }
  3890. static int flush_pending_x87_faults(struct x86_emulate_ctxt *ctxt)
  3891. {
  3892. bool fault = false;
  3893. ctxt->ops->get_fpu(ctxt);
  3894. asm volatile("1: fwait \n\t"
  3895. "2: \n\t"
  3896. ".pushsection .fixup,\"ax\" \n\t"
  3897. "3: \n\t"
  3898. "movb $1, %[fault] \n\t"
  3899. "jmp 2b \n\t"
  3900. ".popsection \n\t"
  3901. _ASM_EXTABLE(1b, 3b)
  3902. : [fault]"+qm"(fault));
  3903. ctxt->ops->put_fpu(ctxt);
  3904. if (unlikely(fault))
  3905. return emulate_exception(ctxt, MF_VECTOR, 0, false);
  3906. return X86EMUL_CONTINUE;
  3907. }
  3908. static void fetch_possible_mmx_operand(struct x86_emulate_ctxt *ctxt,
  3909. struct operand *op)
  3910. {
  3911. if (op->type == OP_MM)
  3912. read_mmx_reg(ctxt, &op->mm_val, op->addr.mm);
  3913. }
  3914. static int fastop(struct x86_emulate_ctxt *ctxt, void (*fop)(struct fastop *))
  3915. {
  3916. ulong flags = (ctxt->eflags & EFLAGS_MASK) | X86_EFLAGS_IF;
  3917. if (!(ctxt->d & ByteOp))
  3918. fop += __ffs(ctxt->dst.bytes) * FASTOP_SIZE;
  3919. asm("push %[flags]; popf; call *%[fastop]; pushf; pop %[flags]\n"
  3920. : "+a"(ctxt->dst.val), "+d"(ctxt->src.val), [flags]"+D"(flags),
  3921. [fastop]"+S"(fop)
  3922. : "c"(ctxt->src2.val));
  3923. ctxt->eflags = (ctxt->eflags & ~EFLAGS_MASK) | (flags & EFLAGS_MASK);
  3924. if (!fop) /* exception is returned in fop variable */
  3925. return emulate_de(ctxt);
  3926. return X86EMUL_CONTINUE;
  3927. }
  3928. void init_decode_cache(struct x86_emulate_ctxt *ctxt)
  3929. {
  3930. memset(&ctxt->rip_relative, 0,
  3931. (void *)&ctxt->modrm - (void *)&ctxt->rip_relative);
  3932. ctxt->io_read.pos = 0;
  3933. ctxt->io_read.end = 0;
  3934. ctxt->mem_read.end = 0;
  3935. }
  3936. int x86_emulate_insn(struct x86_emulate_ctxt *ctxt)
  3937. {
  3938. const struct x86_emulate_ops *ops = ctxt->ops;
  3939. int rc = X86EMUL_CONTINUE;
  3940. int saved_dst_type = ctxt->dst.type;
  3941. ctxt->mem_read.pos = 0;
  3942. /* LOCK prefix is allowed only with some instructions */
  3943. if (ctxt->lock_prefix && (!(ctxt->d & Lock) || ctxt->dst.type != OP_MEM)) {
  3944. rc = emulate_ud(ctxt);
  3945. goto done;
  3946. }
  3947. if ((ctxt->d & SrcMask) == SrcMemFAddr && ctxt->src.type != OP_MEM) {
  3948. rc = emulate_ud(ctxt);
  3949. goto done;
  3950. }
  3951. if (unlikely(ctxt->d &
  3952. (No64|Undefined|Sse|Mmx|Intercept|CheckPerm|Priv|Prot|String))) {
  3953. if ((ctxt->mode == X86EMUL_MODE_PROT64 && (ctxt->d & No64)) ||
  3954. (ctxt->d & Undefined)) {
  3955. rc = emulate_ud(ctxt);
  3956. goto done;
  3957. }
  3958. if (((ctxt->d & (Sse|Mmx)) && ((ops->get_cr(ctxt, 0) & X86_CR0_EM)))
  3959. || ((ctxt->d & Sse) && !(ops->get_cr(ctxt, 4) & X86_CR4_OSFXSR))) {
  3960. rc = emulate_ud(ctxt);
  3961. goto done;
  3962. }
  3963. if ((ctxt->d & (Sse|Mmx)) && (ops->get_cr(ctxt, 0) & X86_CR0_TS)) {
  3964. rc = emulate_nm(ctxt);
  3965. goto done;
  3966. }
  3967. if (ctxt->d & Mmx) {
  3968. rc = flush_pending_x87_faults(ctxt);
  3969. if (rc != X86EMUL_CONTINUE)
  3970. goto done;
  3971. /*
  3972. * Now that we know the fpu is exception safe, we can fetch
  3973. * operands from it.
  3974. */
  3975. fetch_possible_mmx_operand(ctxt, &ctxt->src);
  3976. fetch_possible_mmx_operand(ctxt, &ctxt->src2);
  3977. if (!(ctxt->d & Mov))
  3978. fetch_possible_mmx_operand(ctxt, &ctxt->dst);
  3979. }
  3980. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  3981. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  3982. X86_ICPT_PRE_EXCEPT);
  3983. if (rc != X86EMUL_CONTINUE)
  3984. goto done;
  3985. }
  3986. /* Privileged instruction can be executed only in CPL=0 */
  3987. if ((ctxt->d & Priv) && ops->cpl(ctxt)) {
  3988. if (ctxt->d & PrivUD)
  3989. rc = emulate_ud(ctxt);
  3990. else
  3991. rc = emulate_gp(ctxt, 0);
  3992. goto done;
  3993. }
  3994. /* Instruction can only be executed in protected mode */
  3995. if ((ctxt->d & Prot) && ctxt->mode < X86EMUL_MODE_PROT16) {
  3996. rc = emulate_ud(ctxt);
  3997. goto done;
  3998. }
  3999. /* Do instruction specific permission checks */
  4000. if (ctxt->d & CheckPerm) {
  4001. rc = ctxt->check_perm(ctxt);
  4002. if (rc != X86EMUL_CONTINUE)
  4003. goto done;
  4004. }
  4005. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4006. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4007. X86_ICPT_POST_EXCEPT);
  4008. if (rc != X86EMUL_CONTINUE)
  4009. goto done;
  4010. }
  4011. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4012. /* All REP prefixes have the same first termination condition */
  4013. if (address_mask(ctxt, reg_read(ctxt, VCPU_REGS_RCX)) == 0) {
  4014. ctxt->eip = ctxt->_eip;
  4015. ctxt->eflags &= ~EFLG_RF;
  4016. goto done;
  4017. }
  4018. }
  4019. }
  4020. if ((ctxt->src.type == OP_MEM) && !(ctxt->d & NoAccess)) {
  4021. rc = segmented_read(ctxt, ctxt->src.addr.mem,
  4022. ctxt->src.valptr, ctxt->src.bytes);
  4023. if (rc != X86EMUL_CONTINUE)
  4024. goto done;
  4025. ctxt->src.orig_val64 = ctxt->src.val64;
  4026. }
  4027. if (ctxt->src2.type == OP_MEM) {
  4028. rc = segmented_read(ctxt, ctxt->src2.addr.mem,
  4029. &ctxt->src2.val, ctxt->src2.bytes);
  4030. if (rc != X86EMUL_CONTINUE)
  4031. goto done;
  4032. }
  4033. if ((ctxt->d & DstMask) == ImplicitOps)
  4034. goto special_insn;
  4035. if ((ctxt->dst.type == OP_MEM) && !(ctxt->d & Mov)) {
  4036. /* optimisation - avoid slow emulated read if Mov */
  4037. rc = segmented_read(ctxt, ctxt->dst.addr.mem,
  4038. &ctxt->dst.val, ctxt->dst.bytes);
  4039. if (rc != X86EMUL_CONTINUE)
  4040. goto done;
  4041. }
  4042. ctxt->dst.orig_val = ctxt->dst.val;
  4043. special_insn:
  4044. if (unlikely(ctxt->guest_mode) && (ctxt->d & Intercept)) {
  4045. rc = emulator_check_intercept(ctxt, ctxt->intercept,
  4046. X86_ICPT_POST_MEMACCESS);
  4047. if (rc != X86EMUL_CONTINUE)
  4048. goto done;
  4049. }
  4050. if (ctxt->rep_prefix && (ctxt->d & String))
  4051. ctxt->eflags |= EFLG_RF;
  4052. else
  4053. ctxt->eflags &= ~EFLG_RF;
  4054. if (ctxt->execute) {
  4055. if (ctxt->d & Fastop) {
  4056. void (*fop)(struct fastop *) = (void *)ctxt->execute;
  4057. rc = fastop(ctxt, fop);
  4058. if (rc != X86EMUL_CONTINUE)
  4059. goto done;
  4060. goto writeback;
  4061. }
  4062. rc = ctxt->execute(ctxt);
  4063. if (rc != X86EMUL_CONTINUE)
  4064. goto done;
  4065. goto writeback;
  4066. }
  4067. if (ctxt->opcode_len == 2)
  4068. goto twobyte_insn;
  4069. else if (ctxt->opcode_len == 3)
  4070. goto threebyte_insn;
  4071. switch (ctxt->b) {
  4072. case 0x63: /* movsxd */
  4073. if (ctxt->mode != X86EMUL_MODE_PROT64)
  4074. goto cannot_emulate;
  4075. ctxt->dst.val = (s32) ctxt->src.val;
  4076. break;
  4077. case 0x70 ... 0x7f: /* jcc (short) */
  4078. if (test_cc(ctxt->b, ctxt->eflags))
  4079. jmp_rel(ctxt, ctxt->src.val);
  4080. break;
  4081. case 0x8d: /* lea r16/r32, m */
  4082. ctxt->dst.val = ctxt->src.addr.mem.ea;
  4083. break;
  4084. case 0x90 ... 0x97: /* nop / xchg reg, rax */
  4085. if (ctxt->dst.addr.reg == reg_rmw(ctxt, VCPU_REGS_RAX))
  4086. ctxt->dst.type = OP_NONE;
  4087. else
  4088. rc = em_xchg(ctxt);
  4089. break;
  4090. case 0x98: /* cbw/cwde/cdqe */
  4091. switch (ctxt->op_bytes) {
  4092. case 2: ctxt->dst.val = (s8)ctxt->dst.val; break;
  4093. case 4: ctxt->dst.val = (s16)ctxt->dst.val; break;
  4094. case 8: ctxt->dst.val = (s32)ctxt->dst.val; break;
  4095. }
  4096. break;
  4097. case 0xcc: /* int3 */
  4098. rc = emulate_int(ctxt, 3);
  4099. break;
  4100. case 0xcd: /* int n */
  4101. rc = emulate_int(ctxt, ctxt->src.val);
  4102. break;
  4103. case 0xce: /* into */
  4104. if (ctxt->eflags & EFLG_OF)
  4105. rc = emulate_int(ctxt, 4);
  4106. break;
  4107. case 0xe9: /* jmp rel */
  4108. case 0xeb: /* jmp rel short */
  4109. jmp_rel(ctxt, ctxt->src.val);
  4110. ctxt->dst.type = OP_NONE; /* Disable writeback. */
  4111. break;
  4112. case 0xf4: /* hlt */
  4113. ctxt->ops->halt(ctxt);
  4114. break;
  4115. case 0xf5: /* cmc */
  4116. /* complement carry flag from eflags reg */
  4117. ctxt->eflags ^= EFLG_CF;
  4118. break;
  4119. case 0xf8: /* clc */
  4120. ctxt->eflags &= ~EFLG_CF;
  4121. break;
  4122. case 0xf9: /* stc */
  4123. ctxt->eflags |= EFLG_CF;
  4124. break;
  4125. case 0xfc: /* cld */
  4126. ctxt->eflags &= ~EFLG_DF;
  4127. break;
  4128. case 0xfd: /* std */
  4129. ctxt->eflags |= EFLG_DF;
  4130. break;
  4131. default:
  4132. goto cannot_emulate;
  4133. }
  4134. if (rc != X86EMUL_CONTINUE)
  4135. goto done;
  4136. writeback:
  4137. if (ctxt->d & SrcWrite) {
  4138. BUG_ON(ctxt->src.type == OP_MEM || ctxt->src.type == OP_MEM_STR);
  4139. rc = writeback(ctxt, &ctxt->src);
  4140. if (rc != X86EMUL_CONTINUE)
  4141. goto done;
  4142. }
  4143. if (!(ctxt->d & NoWrite)) {
  4144. rc = writeback(ctxt, &ctxt->dst);
  4145. if (rc != X86EMUL_CONTINUE)
  4146. goto done;
  4147. }
  4148. /*
  4149. * restore dst type in case the decoding will be reused
  4150. * (happens for string instruction )
  4151. */
  4152. ctxt->dst.type = saved_dst_type;
  4153. if ((ctxt->d & SrcMask) == SrcSI)
  4154. string_addr_inc(ctxt, VCPU_REGS_RSI, &ctxt->src);
  4155. if ((ctxt->d & DstMask) == DstDI)
  4156. string_addr_inc(ctxt, VCPU_REGS_RDI, &ctxt->dst);
  4157. if (ctxt->rep_prefix && (ctxt->d & String)) {
  4158. unsigned int count;
  4159. struct read_cache *r = &ctxt->io_read;
  4160. if ((ctxt->d & SrcMask) == SrcSI)
  4161. count = ctxt->src.count;
  4162. else
  4163. count = ctxt->dst.count;
  4164. register_address_increment(ctxt, reg_rmw(ctxt, VCPU_REGS_RCX),
  4165. -count);
  4166. if (!string_insn_completed(ctxt)) {
  4167. /*
  4168. * Re-enter guest when pio read ahead buffer is empty
  4169. * or, if it is not used, after each 1024 iteration.
  4170. */
  4171. if ((r->end != 0 || reg_read(ctxt, VCPU_REGS_RCX) & 0x3ff) &&
  4172. (r->end == 0 || r->end != r->pos)) {
  4173. /*
  4174. * Reset read cache. Usually happens before
  4175. * decode, but since instruction is restarted
  4176. * we have to do it here.
  4177. */
  4178. ctxt->mem_read.end = 0;
  4179. writeback_registers(ctxt);
  4180. return EMULATION_RESTART;
  4181. }
  4182. goto done; /* skip rip writeback */
  4183. }
  4184. ctxt->eflags &= ~EFLG_RF;
  4185. }
  4186. ctxt->eip = ctxt->_eip;
  4187. done:
  4188. if (rc == X86EMUL_PROPAGATE_FAULT)
  4189. ctxt->have_exception = true;
  4190. if (rc == X86EMUL_INTERCEPTED)
  4191. return EMULATION_INTERCEPTED;
  4192. if (rc == X86EMUL_CONTINUE)
  4193. writeback_registers(ctxt);
  4194. return (rc == X86EMUL_UNHANDLEABLE) ? EMULATION_FAILED : EMULATION_OK;
  4195. twobyte_insn:
  4196. switch (ctxt->b) {
  4197. case 0x09: /* wbinvd */
  4198. (ctxt->ops->wbinvd)(ctxt);
  4199. break;
  4200. case 0x08: /* invd */
  4201. case 0x0d: /* GrpP (prefetch) */
  4202. case 0x18: /* Grp16 (prefetch/nop) */
  4203. case 0x1f: /* nop */
  4204. break;
  4205. case 0x20: /* mov cr, reg */
  4206. ctxt->dst.val = ops->get_cr(ctxt, ctxt->modrm_reg);
  4207. break;
  4208. case 0x21: /* mov from dr to reg */
  4209. ops->get_dr(ctxt, ctxt->modrm_reg, &ctxt->dst.val);
  4210. break;
  4211. case 0x40 ... 0x4f: /* cmov */
  4212. if (test_cc(ctxt->b, ctxt->eflags))
  4213. ctxt->dst.val = ctxt->src.val;
  4214. else if (ctxt->mode != X86EMUL_MODE_PROT64 ||
  4215. ctxt->op_bytes != 4)
  4216. ctxt->dst.type = OP_NONE; /* no writeback */
  4217. break;
  4218. case 0x80 ... 0x8f: /* jnz rel, etc*/
  4219. if (test_cc(ctxt->b, ctxt->eflags))
  4220. jmp_rel(ctxt, ctxt->src.val);
  4221. break;
  4222. case 0x90 ... 0x9f: /* setcc r/m8 */
  4223. ctxt->dst.val = test_cc(ctxt->b, ctxt->eflags);
  4224. break;
  4225. case 0xae: /* clflush */
  4226. break;
  4227. case 0xb6 ... 0xb7: /* movzx */
  4228. ctxt->dst.bytes = ctxt->op_bytes;
  4229. ctxt->dst.val = (ctxt->src.bytes == 1) ? (u8) ctxt->src.val
  4230. : (u16) ctxt->src.val;
  4231. break;
  4232. case 0xbe ... 0xbf: /* movsx */
  4233. ctxt->dst.bytes = ctxt->op_bytes;
  4234. ctxt->dst.val = (ctxt->src.bytes == 1) ? (s8) ctxt->src.val :
  4235. (s16) ctxt->src.val;
  4236. break;
  4237. case 0xc3: /* movnti */
  4238. ctxt->dst.bytes = ctxt->op_bytes;
  4239. ctxt->dst.val = (ctxt->op_bytes == 8) ? (u64) ctxt->src.val :
  4240. (u32) ctxt->src.val;
  4241. break;
  4242. default:
  4243. goto cannot_emulate;
  4244. }
  4245. threebyte_insn:
  4246. if (rc != X86EMUL_CONTINUE)
  4247. goto done;
  4248. goto writeback;
  4249. cannot_emulate:
  4250. return EMULATION_FAILED;
  4251. }
  4252. void emulator_invalidate_register_cache(struct x86_emulate_ctxt *ctxt)
  4253. {
  4254. invalidate_registers(ctxt);
  4255. }
  4256. void emulator_writeback_register_cache(struct x86_emulate_ctxt *ctxt)
  4257. {
  4258. writeback_registers(ctxt);
  4259. }