cpu-probe.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/spram.h>
  30. #include <asm/uaccess.h>
  31. static int mips_fpu_disabled;
  32. static int __init fpu_disable(char *s)
  33. {
  34. cpu_data[0].options &= ~MIPS_CPU_FPU;
  35. mips_fpu_disabled = 1;
  36. return 1;
  37. }
  38. __setup("nofpu", fpu_disable);
  39. int mips_dsp_disabled;
  40. static int __init dsp_disable(char *s)
  41. {
  42. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  43. mips_dsp_disabled = 1;
  44. return 1;
  45. }
  46. __setup("nodsp", dsp_disable);
  47. static int mips_htw_disabled;
  48. static int __init htw_disable(char *s)
  49. {
  50. mips_htw_disabled = 1;
  51. cpu_data[0].options &= ~MIPS_CPU_HTW;
  52. write_c0_pwctl(read_c0_pwctl() &
  53. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  54. return 1;
  55. }
  56. __setup("nohtw", htw_disable);
  57. static inline void check_errata(void)
  58. {
  59. struct cpuinfo_mips *c = &current_cpu_data;
  60. switch (current_cpu_type()) {
  61. case CPU_34K:
  62. /*
  63. * Erratum "RPS May Cause Incorrect Instruction Execution"
  64. * This code only handles VPE0, any SMP/RTOS code
  65. * making use of VPE1 will be responsable for that VPE.
  66. */
  67. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  68. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  69. break;
  70. default:
  71. break;
  72. }
  73. }
  74. void __init check_bugs32(void)
  75. {
  76. check_errata();
  77. }
  78. /*
  79. * Probe whether cpu has config register by trying to play with
  80. * alternate cache bit and see whether it matters.
  81. * It's used by cpu_probe to distinguish between R3000A and R3081.
  82. */
  83. static inline int cpu_has_confreg(void)
  84. {
  85. #ifdef CONFIG_CPU_R3000
  86. extern unsigned long r3k_cache_size(unsigned long);
  87. unsigned long size1, size2;
  88. unsigned long cfg = read_c0_conf();
  89. size1 = r3k_cache_size(ST0_ISC);
  90. write_c0_conf(cfg ^ R30XX_CONF_AC);
  91. size2 = r3k_cache_size(ST0_ISC);
  92. write_c0_conf(cfg);
  93. return size1 != size2;
  94. #else
  95. return 0;
  96. #endif
  97. }
  98. static inline void set_elf_platform(int cpu, const char *plat)
  99. {
  100. if (cpu == 0)
  101. __elf_platform = plat;
  102. }
  103. /*
  104. * Get the FPU Implementation/Revision.
  105. */
  106. static inline unsigned long cpu_get_fpu_id(void)
  107. {
  108. unsigned long tmp, fpu_id;
  109. tmp = read_c0_status();
  110. __enable_fpu(FPU_AS_IS);
  111. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  112. write_c0_status(tmp);
  113. return fpu_id;
  114. }
  115. /*
  116. * Check the CPU has an FPU the official way.
  117. */
  118. static inline int __cpu_has_fpu(void)
  119. {
  120. return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
  121. }
  122. static inline unsigned long cpu_get_msa_id(void)
  123. {
  124. unsigned long status, msa_id;
  125. status = read_c0_status();
  126. __enable_fpu(FPU_64BIT);
  127. enable_msa();
  128. msa_id = read_msa_ir();
  129. disable_msa();
  130. write_c0_status(status);
  131. return msa_id;
  132. }
  133. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  134. {
  135. #ifdef __NEED_VMBITS_PROBE
  136. write_c0_entryhi(0x3fffffffffffe000ULL);
  137. back_to_back_c0_hazard();
  138. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  139. #endif
  140. }
  141. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  142. {
  143. switch (isa) {
  144. case MIPS_CPU_ISA_M64R2:
  145. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  146. case MIPS_CPU_ISA_M64R1:
  147. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  148. case MIPS_CPU_ISA_V:
  149. c->isa_level |= MIPS_CPU_ISA_V;
  150. case MIPS_CPU_ISA_IV:
  151. c->isa_level |= MIPS_CPU_ISA_IV;
  152. case MIPS_CPU_ISA_III:
  153. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  154. break;
  155. case MIPS_CPU_ISA_M32R2:
  156. c->isa_level |= MIPS_CPU_ISA_M32R2;
  157. case MIPS_CPU_ISA_M32R1:
  158. c->isa_level |= MIPS_CPU_ISA_M32R1;
  159. case MIPS_CPU_ISA_II:
  160. c->isa_level |= MIPS_CPU_ISA_II;
  161. break;
  162. }
  163. }
  164. static char unknown_isa[] = KERN_ERR \
  165. "Unsupported ISA type, c0.config0: %d.";
  166. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  167. {
  168. unsigned int config6;
  169. /* It's implementation dependent how the FTLB can be enabled */
  170. switch (c->cputype) {
  171. case CPU_PROAPTIV:
  172. case CPU_P5600:
  173. /* proAptiv & related cores use Config6 to enable the FTLB */
  174. config6 = read_c0_config6();
  175. if (enable)
  176. /* Enable FTLB */
  177. write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
  178. else
  179. /* Disable FTLB */
  180. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  181. back_to_back_c0_hazard();
  182. break;
  183. }
  184. }
  185. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  186. {
  187. unsigned int config0;
  188. int isa;
  189. config0 = read_c0_config();
  190. /*
  191. * Look for Standard TLB or Dual VTLB and FTLB
  192. */
  193. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  194. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  195. c->options |= MIPS_CPU_TLB;
  196. isa = (config0 & MIPS_CONF_AT) >> 13;
  197. switch (isa) {
  198. case 0:
  199. switch ((config0 & MIPS_CONF_AR) >> 10) {
  200. case 0:
  201. set_isa(c, MIPS_CPU_ISA_M32R1);
  202. break;
  203. case 1:
  204. set_isa(c, MIPS_CPU_ISA_M32R2);
  205. break;
  206. default:
  207. goto unknown;
  208. }
  209. break;
  210. case 2:
  211. switch ((config0 & MIPS_CONF_AR) >> 10) {
  212. case 0:
  213. set_isa(c, MIPS_CPU_ISA_M64R1);
  214. break;
  215. case 1:
  216. set_isa(c, MIPS_CPU_ISA_M64R2);
  217. break;
  218. default:
  219. goto unknown;
  220. }
  221. break;
  222. default:
  223. goto unknown;
  224. }
  225. return config0 & MIPS_CONF_M;
  226. unknown:
  227. panic(unknown_isa, config0);
  228. }
  229. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  230. {
  231. unsigned int config1;
  232. config1 = read_c0_config1();
  233. if (config1 & MIPS_CONF1_MD)
  234. c->ases |= MIPS_ASE_MDMX;
  235. if (config1 & MIPS_CONF1_WR)
  236. c->options |= MIPS_CPU_WATCH;
  237. if (config1 & MIPS_CONF1_CA)
  238. c->ases |= MIPS_ASE_MIPS16;
  239. if (config1 & MIPS_CONF1_EP)
  240. c->options |= MIPS_CPU_EJTAG;
  241. if (config1 & MIPS_CONF1_FP) {
  242. c->options |= MIPS_CPU_FPU;
  243. c->options |= MIPS_CPU_32FPR;
  244. }
  245. if (cpu_has_tlb) {
  246. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  247. c->tlbsizevtlb = c->tlbsize;
  248. c->tlbsizeftlbsets = 0;
  249. }
  250. return config1 & MIPS_CONF_M;
  251. }
  252. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  253. {
  254. unsigned int config2;
  255. config2 = read_c0_config2();
  256. if (config2 & MIPS_CONF2_SL)
  257. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  258. return config2 & MIPS_CONF_M;
  259. }
  260. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  261. {
  262. unsigned int config3;
  263. config3 = read_c0_config3();
  264. if (config3 & MIPS_CONF3_SM) {
  265. c->ases |= MIPS_ASE_SMARTMIPS;
  266. c->options |= MIPS_CPU_RIXI;
  267. }
  268. if (config3 & MIPS_CONF3_RXI)
  269. c->options |= MIPS_CPU_RIXI;
  270. if (config3 & MIPS_CONF3_DSP)
  271. c->ases |= MIPS_ASE_DSP;
  272. if (config3 & MIPS_CONF3_DSP2P)
  273. c->ases |= MIPS_ASE_DSP2P;
  274. if (config3 & MIPS_CONF3_VINT)
  275. c->options |= MIPS_CPU_VINT;
  276. if (config3 & MIPS_CONF3_VEIC)
  277. c->options |= MIPS_CPU_VEIC;
  278. if (config3 & MIPS_CONF3_MT)
  279. c->ases |= MIPS_ASE_MIPSMT;
  280. if (config3 & MIPS_CONF3_ULRI)
  281. c->options |= MIPS_CPU_ULRI;
  282. if (config3 & MIPS_CONF3_ISA)
  283. c->options |= MIPS_CPU_MICROMIPS;
  284. if (config3 & MIPS_CONF3_VZ)
  285. c->ases |= MIPS_ASE_VZ;
  286. if (config3 & MIPS_CONF3_SC)
  287. c->options |= MIPS_CPU_SEGMENTS;
  288. if (config3 & MIPS_CONF3_MSA)
  289. c->ases |= MIPS_ASE_MSA;
  290. /* Only tested on 32-bit cores */
  291. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT))
  292. c->options |= MIPS_CPU_HTW;
  293. return config3 & MIPS_CONF_M;
  294. }
  295. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  296. {
  297. unsigned int config4;
  298. unsigned int newcf4;
  299. unsigned int mmuextdef;
  300. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  301. config4 = read_c0_config4();
  302. if (cpu_has_tlb) {
  303. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  304. c->options |= MIPS_CPU_TLBINV;
  305. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  306. switch (mmuextdef) {
  307. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  308. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  309. c->tlbsizevtlb = c->tlbsize;
  310. break;
  311. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  312. c->tlbsizevtlb +=
  313. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  314. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  315. c->tlbsize = c->tlbsizevtlb;
  316. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  317. /* fall through */
  318. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  319. newcf4 = (config4 & ~ftlb_page) |
  320. (page_size_ftlb(mmuextdef) <<
  321. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  322. write_c0_config4(newcf4);
  323. back_to_back_c0_hazard();
  324. config4 = read_c0_config4();
  325. if (config4 != newcf4) {
  326. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  327. PAGE_SIZE, config4);
  328. /* Switch FTLB off */
  329. set_ftlb_enable(c, 0);
  330. break;
  331. }
  332. c->tlbsizeftlbsets = 1 <<
  333. ((config4 & MIPS_CONF4_FTLBSETS) >>
  334. MIPS_CONF4_FTLBSETS_SHIFT);
  335. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  336. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  337. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  338. break;
  339. }
  340. }
  341. c->kscratch_mask = (config4 >> 16) & 0xff;
  342. return config4 & MIPS_CONF_M;
  343. }
  344. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  345. {
  346. unsigned int config5;
  347. config5 = read_c0_config5();
  348. config5 &= ~MIPS_CONF5_UFR;
  349. write_c0_config5(config5);
  350. if (config5 & MIPS_CONF5_EVA)
  351. c->options |= MIPS_CPU_EVA;
  352. if (config5 & MIPS_CONF5_MRP)
  353. c->options |= MIPS_CPU_MAAR;
  354. return config5 & MIPS_CONF_M;
  355. }
  356. static void decode_configs(struct cpuinfo_mips *c)
  357. {
  358. int ok;
  359. /* MIPS32 or MIPS64 compliant CPU. */
  360. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  361. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  362. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  363. /* Enable FTLB if present */
  364. set_ftlb_enable(c, 1);
  365. ok = decode_config0(c); /* Read Config registers. */
  366. BUG_ON(!ok); /* Arch spec violation! */
  367. if (ok)
  368. ok = decode_config1(c);
  369. if (ok)
  370. ok = decode_config2(c);
  371. if (ok)
  372. ok = decode_config3(c);
  373. if (ok)
  374. ok = decode_config4(c);
  375. if (ok)
  376. ok = decode_config5(c);
  377. mips_probe_watch_registers(c);
  378. if (cpu_has_rixi) {
  379. /* Enable the RIXI exceptions */
  380. write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
  381. back_to_back_c0_hazard();
  382. /* Verify the IEC bit is set */
  383. if (read_c0_pagegrain() & PG_IEC)
  384. c->options |= MIPS_CPU_RIXIEX;
  385. }
  386. #ifndef CONFIG_MIPS_CPS
  387. if (cpu_has_mips_r2) {
  388. c->core = get_ebase_cpunum();
  389. if (cpu_has_mipsmt)
  390. c->core >>= fls(core_nvpes()) - 1;
  391. }
  392. #endif
  393. }
  394. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  395. | MIPS_CPU_COUNTER)
  396. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  397. {
  398. switch (c->processor_id & PRID_IMP_MASK) {
  399. case PRID_IMP_R2000:
  400. c->cputype = CPU_R2000;
  401. __cpu_name[cpu] = "R2000";
  402. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  403. MIPS_CPU_NOFPUEX;
  404. if (__cpu_has_fpu())
  405. c->options |= MIPS_CPU_FPU;
  406. c->tlbsize = 64;
  407. break;
  408. case PRID_IMP_R3000:
  409. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  410. if (cpu_has_confreg()) {
  411. c->cputype = CPU_R3081E;
  412. __cpu_name[cpu] = "R3081";
  413. } else {
  414. c->cputype = CPU_R3000A;
  415. __cpu_name[cpu] = "R3000A";
  416. }
  417. } else {
  418. c->cputype = CPU_R3000;
  419. __cpu_name[cpu] = "R3000";
  420. }
  421. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  422. MIPS_CPU_NOFPUEX;
  423. if (__cpu_has_fpu())
  424. c->options |= MIPS_CPU_FPU;
  425. c->tlbsize = 64;
  426. break;
  427. case PRID_IMP_R4000:
  428. if (read_c0_config() & CONF_SC) {
  429. if ((c->processor_id & PRID_REV_MASK) >=
  430. PRID_REV_R4400) {
  431. c->cputype = CPU_R4400PC;
  432. __cpu_name[cpu] = "R4400PC";
  433. } else {
  434. c->cputype = CPU_R4000PC;
  435. __cpu_name[cpu] = "R4000PC";
  436. }
  437. } else {
  438. int cca = read_c0_config() & CONF_CM_CMASK;
  439. int mc;
  440. /*
  441. * SC and MC versions can't be reliably told apart,
  442. * but only the latter support coherent caching
  443. * modes so assume the firmware has set the KSEG0
  444. * coherency attribute reasonably (if uncached, we
  445. * assume SC).
  446. */
  447. switch (cca) {
  448. case CONF_CM_CACHABLE_CE:
  449. case CONF_CM_CACHABLE_COW:
  450. case CONF_CM_CACHABLE_CUW:
  451. mc = 1;
  452. break;
  453. default:
  454. mc = 0;
  455. break;
  456. }
  457. if ((c->processor_id & PRID_REV_MASK) >=
  458. PRID_REV_R4400) {
  459. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  460. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  461. } else {
  462. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  463. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  464. }
  465. }
  466. set_isa(c, MIPS_CPU_ISA_III);
  467. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  468. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  469. MIPS_CPU_LLSC;
  470. c->tlbsize = 48;
  471. break;
  472. case PRID_IMP_VR41XX:
  473. set_isa(c, MIPS_CPU_ISA_III);
  474. c->options = R4K_OPTS;
  475. c->tlbsize = 32;
  476. switch (c->processor_id & 0xf0) {
  477. case PRID_REV_VR4111:
  478. c->cputype = CPU_VR4111;
  479. __cpu_name[cpu] = "NEC VR4111";
  480. break;
  481. case PRID_REV_VR4121:
  482. c->cputype = CPU_VR4121;
  483. __cpu_name[cpu] = "NEC VR4121";
  484. break;
  485. case PRID_REV_VR4122:
  486. if ((c->processor_id & 0xf) < 0x3) {
  487. c->cputype = CPU_VR4122;
  488. __cpu_name[cpu] = "NEC VR4122";
  489. } else {
  490. c->cputype = CPU_VR4181A;
  491. __cpu_name[cpu] = "NEC VR4181A";
  492. }
  493. break;
  494. case PRID_REV_VR4130:
  495. if ((c->processor_id & 0xf) < 0x4) {
  496. c->cputype = CPU_VR4131;
  497. __cpu_name[cpu] = "NEC VR4131";
  498. } else {
  499. c->cputype = CPU_VR4133;
  500. c->options |= MIPS_CPU_LLSC;
  501. __cpu_name[cpu] = "NEC VR4133";
  502. }
  503. break;
  504. default:
  505. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  506. c->cputype = CPU_VR41XX;
  507. __cpu_name[cpu] = "NEC Vr41xx";
  508. break;
  509. }
  510. break;
  511. case PRID_IMP_R4300:
  512. c->cputype = CPU_R4300;
  513. __cpu_name[cpu] = "R4300";
  514. set_isa(c, MIPS_CPU_ISA_III);
  515. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  516. MIPS_CPU_LLSC;
  517. c->tlbsize = 32;
  518. break;
  519. case PRID_IMP_R4600:
  520. c->cputype = CPU_R4600;
  521. __cpu_name[cpu] = "R4600";
  522. set_isa(c, MIPS_CPU_ISA_III);
  523. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  524. MIPS_CPU_LLSC;
  525. c->tlbsize = 48;
  526. break;
  527. #if 0
  528. case PRID_IMP_R4650:
  529. /*
  530. * This processor doesn't have an MMU, so it's not
  531. * "real easy" to run Linux on it. It is left purely
  532. * for documentation. Commented out because it shares
  533. * it's c0_prid id number with the TX3900.
  534. */
  535. c->cputype = CPU_R4650;
  536. __cpu_name[cpu] = "R4650";
  537. set_isa(c, MIPS_CPU_ISA_III);
  538. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  539. c->tlbsize = 48;
  540. break;
  541. #endif
  542. case PRID_IMP_TX39:
  543. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  544. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  545. c->cputype = CPU_TX3927;
  546. __cpu_name[cpu] = "TX3927";
  547. c->tlbsize = 64;
  548. } else {
  549. switch (c->processor_id & PRID_REV_MASK) {
  550. case PRID_REV_TX3912:
  551. c->cputype = CPU_TX3912;
  552. __cpu_name[cpu] = "TX3912";
  553. c->tlbsize = 32;
  554. break;
  555. case PRID_REV_TX3922:
  556. c->cputype = CPU_TX3922;
  557. __cpu_name[cpu] = "TX3922";
  558. c->tlbsize = 64;
  559. break;
  560. }
  561. }
  562. break;
  563. case PRID_IMP_R4700:
  564. c->cputype = CPU_R4700;
  565. __cpu_name[cpu] = "R4700";
  566. set_isa(c, MIPS_CPU_ISA_III);
  567. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  568. MIPS_CPU_LLSC;
  569. c->tlbsize = 48;
  570. break;
  571. case PRID_IMP_TX49:
  572. c->cputype = CPU_TX49XX;
  573. __cpu_name[cpu] = "R49XX";
  574. set_isa(c, MIPS_CPU_ISA_III);
  575. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  576. if (!(c->processor_id & 0x08))
  577. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  578. c->tlbsize = 48;
  579. break;
  580. case PRID_IMP_R5000:
  581. c->cputype = CPU_R5000;
  582. __cpu_name[cpu] = "R5000";
  583. set_isa(c, MIPS_CPU_ISA_IV);
  584. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  585. MIPS_CPU_LLSC;
  586. c->tlbsize = 48;
  587. break;
  588. case PRID_IMP_R5432:
  589. c->cputype = CPU_R5432;
  590. __cpu_name[cpu] = "R5432";
  591. set_isa(c, MIPS_CPU_ISA_IV);
  592. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  593. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  594. c->tlbsize = 48;
  595. break;
  596. case PRID_IMP_R5500:
  597. c->cputype = CPU_R5500;
  598. __cpu_name[cpu] = "R5500";
  599. set_isa(c, MIPS_CPU_ISA_IV);
  600. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  601. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  602. c->tlbsize = 48;
  603. break;
  604. case PRID_IMP_NEVADA:
  605. c->cputype = CPU_NEVADA;
  606. __cpu_name[cpu] = "Nevada";
  607. set_isa(c, MIPS_CPU_ISA_IV);
  608. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  609. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  610. c->tlbsize = 48;
  611. break;
  612. case PRID_IMP_R6000:
  613. c->cputype = CPU_R6000;
  614. __cpu_name[cpu] = "R6000";
  615. set_isa(c, MIPS_CPU_ISA_II);
  616. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  617. MIPS_CPU_LLSC;
  618. c->tlbsize = 32;
  619. break;
  620. case PRID_IMP_R6000A:
  621. c->cputype = CPU_R6000A;
  622. __cpu_name[cpu] = "R6000A";
  623. set_isa(c, MIPS_CPU_ISA_II);
  624. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  625. MIPS_CPU_LLSC;
  626. c->tlbsize = 32;
  627. break;
  628. case PRID_IMP_RM7000:
  629. c->cputype = CPU_RM7000;
  630. __cpu_name[cpu] = "RM7000";
  631. set_isa(c, MIPS_CPU_ISA_IV);
  632. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  633. MIPS_CPU_LLSC;
  634. /*
  635. * Undocumented RM7000: Bit 29 in the info register of
  636. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  637. * entries.
  638. *
  639. * 29 1 => 64 entry JTLB
  640. * 0 => 48 entry JTLB
  641. */
  642. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  643. break;
  644. case PRID_IMP_R8000:
  645. c->cputype = CPU_R8000;
  646. __cpu_name[cpu] = "RM8000";
  647. set_isa(c, MIPS_CPU_ISA_IV);
  648. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  649. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  650. MIPS_CPU_LLSC;
  651. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  652. break;
  653. case PRID_IMP_R10000:
  654. c->cputype = CPU_R10000;
  655. __cpu_name[cpu] = "R10000";
  656. set_isa(c, MIPS_CPU_ISA_IV);
  657. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  658. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  659. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  660. MIPS_CPU_LLSC;
  661. c->tlbsize = 64;
  662. break;
  663. case PRID_IMP_R12000:
  664. c->cputype = CPU_R12000;
  665. __cpu_name[cpu] = "R12000";
  666. set_isa(c, MIPS_CPU_ISA_IV);
  667. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  668. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  669. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  670. MIPS_CPU_LLSC;
  671. c->tlbsize = 64;
  672. break;
  673. case PRID_IMP_R14000:
  674. c->cputype = CPU_R14000;
  675. __cpu_name[cpu] = "R14000";
  676. set_isa(c, MIPS_CPU_ISA_IV);
  677. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  678. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  679. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  680. MIPS_CPU_LLSC;
  681. c->tlbsize = 64;
  682. break;
  683. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  684. switch (c->processor_id & PRID_REV_MASK) {
  685. case PRID_REV_LOONGSON2E:
  686. c->cputype = CPU_LOONGSON2;
  687. __cpu_name[cpu] = "ICT Loongson-2";
  688. set_elf_platform(cpu, "loongson2e");
  689. break;
  690. case PRID_REV_LOONGSON2F:
  691. c->cputype = CPU_LOONGSON2;
  692. __cpu_name[cpu] = "ICT Loongson-2";
  693. set_elf_platform(cpu, "loongson2f");
  694. break;
  695. case PRID_REV_LOONGSON3A:
  696. c->cputype = CPU_LOONGSON3;
  697. __cpu_name[cpu] = "ICT Loongson-3";
  698. set_elf_platform(cpu, "loongson3a");
  699. break;
  700. case PRID_REV_LOONGSON3B_R1:
  701. case PRID_REV_LOONGSON3B_R2:
  702. c->cputype = CPU_LOONGSON3;
  703. __cpu_name[cpu] = "ICT Loongson-3";
  704. set_elf_platform(cpu, "loongson3b");
  705. break;
  706. }
  707. set_isa(c, MIPS_CPU_ISA_III);
  708. c->options = R4K_OPTS |
  709. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  710. MIPS_CPU_32FPR;
  711. c->tlbsize = 64;
  712. break;
  713. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  714. decode_configs(c);
  715. c->cputype = CPU_LOONGSON1;
  716. switch (c->processor_id & PRID_REV_MASK) {
  717. case PRID_REV_LOONGSON1B:
  718. __cpu_name[cpu] = "Loongson 1B";
  719. break;
  720. }
  721. break;
  722. }
  723. }
  724. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  725. {
  726. switch (c->processor_id & PRID_IMP_MASK) {
  727. case PRID_IMP_4KC:
  728. c->cputype = CPU_4KC;
  729. __cpu_name[cpu] = "MIPS 4Kc";
  730. break;
  731. case PRID_IMP_4KEC:
  732. case PRID_IMP_4KECR2:
  733. c->cputype = CPU_4KEC;
  734. __cpu_name[cpu] = "MIPS 4KEc";
  735. break;
  736. case PRID_IMP_4KSC:
  737. case PRID_IMP_4KSD:
  738. c->cputype = CPU_4KSC;
  739. __cpu_name[cpu] = "MIPS 4KSc";
  740. break;
  741. case PRID_IMP_5KC:
  742. c->cputype = CPU_5KC;
  743. __cpu_name[cpu] = "MIPS 5Kc";
  744. break;
  745. case PRID_IMP_5KE:
  746. c->cputype = CPU_5KE;
  747. __cpu_name[cpu] = "MIPS 5KE";
  748. break;
  749. case PRID_IMP_20KC:
  750. c->cputype = CPU_20KC;
  751. __cpu_name[cpu] = "MIPS 20Kc";
  752. break;
  753. case PRID_IMP_24K:
  754. c->cputype = CPU_24K;
  755. __cpu_name[cpu] = "MIPS 24Kc";
  756. break;
  757. case PRID_IMP_24KE:
  758. c->cputype = CPU_24K;
  759. __cpu_name[cpu] = "MIPS 24KEc";
  760. break;
  761. case PRID_IMP_25KF:
  762. c->cputype = CPU_25KF;
  763. __cpu_name[cpu] = "MIPS 25Kc";
  764. break;
  765. case PRID_IMP_34K:
  766. c->cputype = CPU_34K;
  767. __cpu_name[cpu] = "MIPS 34Kc";
  768. break;
  769. case PRID_IMP_74K:
  770. c->cputype = CPU_74K;
  771. __cpu_name[cpu] = "MIPS 74Kc";
  772. break;
  773. case PRID_IMP_M14KC:
  774. c->cputype = CPU_M14KC;
  775. __cpu_name[cpu] = "MIPS M14Kc";
  776. break;
  777. case PRID_IMP_M14KEC:
  778. c->cputype = CPU_M14KEC;
  779. __cpu_name[cpu] = "MIPS M14KEc";
  780. break;
  781. case PRID_IMP_1004K:
  782. c->cputype = CPU_1004K;
  783. __cpu_name[cpu] = "MIPS 1004Kc";
  784. break;
  785. case PRID_IMP_1074K:
  786. c->cputype = CPU_1074K;
  787. __cpu_name[cpu] = "MIPS 1074Kc";
  788. break;
  789. case PRID_IMP_INTERAPTIV_UP:
  790. c->cputype = CPU_INTERAPTIV;
  791. __cpu_name[cpu] = "MIPS interAptiv";
  792. break;
  793. case PRID_IMP_INTERAPTIV_MP:
  794. c->cputype = CPU_INTERAPTIV;
  795. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  796. break;
  797. case PRID_IMP_PROAPTIV_UP:
  798. c->cputype = CPU_PROAPTIV;
  799. __cpu_name[cpu] = "MIPS proAptiv";
  800. break;
  801. case PRID_IMP_PROAPTIV_MP:
  802. c->cputype = CPU_PROAPTIV;
  803. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  804. break;
  805. case PRID_IMP_P5600:
  806. c->cputype = CPU_P5600;
  807. __cpu_name[cpu] = "MIPS P5600";
  808. break;
  809. case PRID_IMP_M5150:
  810. c->cputype = CPU_M5150;
  811. __cpu_name[cpu] = "MIPS M5150";
  812. break;
  813. }
  814. decode_configs(c);
  815. spram_config();
  816. }
  817. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  818. {
  819. decode_configs(c);
  820. switch (c->processor_id & PRID_IMP_MASK) {
  821. case PRID_IMP_AU1_REV1:
  822. case PRID_IMP_AU1_REV2:
  823. c->cputype = CPU_ALCHEMY;
  824. switch ((c->processor_id >> 24) & 0xff) {
  825. case 0:
  826. __cpu_name[cpu] = "Au1000";
  827. break;
  828. case 1:
  829. __cpu_name[cpu] = "Au1500";
  830. break;
  831. case 2:
  832. __cpu_name[cpu] = "Au1100";
  833. break;
  834. case 3:
  835. __cpu_name[cpu] = "Au1550";
  836. break;
  837. case 4:
  838. __cpu_name[cpu] = "Au1200";
  839. if ((c->processor_id & PRID_REV_MASK) == 2)
  840. __cpu_name[cpu] = "Au1250";
  841. break;
  842. case 5:
  843. __cpu_name[cpu] = "Au1210";
  844. break;
  845. default:
  846. __cpu_name[cpu] = "Au1xxx";
  847. break;
  848. }
  849. break;
  850. }
  851. }
  852. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  853. {
  854. decode_configs(c);
  855. switch (c->processor_id & PRID_IMP_MASK) {
  856. case PRID_IMP_SB1:
  857. c->cputype = CPU_SB1;
  858. __cpu_name[cpu] = "SiByte SB1";
  859. /* FPU in pass1 is known to have issues. */
  860. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  861. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  862. break;
  863. case PRID_IMP_SB1A:
  864. c->cputype = CPU_SB1A;
  865. __cpu_name[cpu] = "SiByte SB1A";
  866. break;
  867. }
  868. }
  869. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  870. {
  871. decode_configs(c);
  872. switch (c->processor_id & PRID_IMP_MASK) {
  873. case PRID_IMP_SR71000:
  874. c->cputype = CPU_SR71000;
  875. __cpu_name[cpu] = "Sandcraft SR71000";
  876. c->scache.ways = 8;
  877. c->tlbsize = 64;
  878. break;
  879. }
  880. }
  881. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  882. {
  883. decode_configs(c);
  884. switch (c->processor_id & PRID_IMP_MASK) {
  885. case PRID_IMP_PR4450:
  886. c->cputype = CPU_PR4450;
  887. __cpu_name[cpu] = "Philips PR4450";
  888. set_isa(c, MIPS_CPU_ISA_M32R1);
  889. break;
  890. }
  891. }
  892. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  893. {
  894. decode_configs(c);
  895. switch (c->processor_id & PRID_IMP_MASK) {
  896. case PRID_IMP_BMIPS32_REV4:
  897. case PRID_IMP_BMIPS32_REV8:
  898. c->cputype = CPU_BMIPS32;
  899. __cpu_name[cpu] = "Broadcom BMIPS32";
  900. set_elf_platform(cpu, "bmips32");
  901. break;
  902. case PRID_IMP_BMIPS3300:
  903. case PRID_IMP_BMIPS3300_ALT:
  904. case PRID_IMP_BMIPS3300_BUG:
  905. c->cputype = CPU_BMIPS3300;
  906. __cpu_name[cpu] = "Broadcom BMIPS3300";
  907. set_elf_platform(cpu, "bmips3300");
  908. break;
  909. case PRID_IMP_BMIPS43XX: {
  910. int rev = c->processor_id & PRID_REV_MASK;
  911. if (rev >= PRID_REV_BMIPS4380_LO &&
  912. rev <= PRID_REV_BMIPS4380_HI) {
  913. c->cputype = CPU_BMIPS4380;
  914. __cpu_name[cpu] = "Broadcom BMIPS4380";
  915. set_elf_platform(cpu, "bmips4380");
  916. } else {
  917. c->cputype = CPU_BMIPS4350;
  918. __cpu_name[cpu] = "Broadcom BMIPS4350";
  919. set_elf_platform(cpu, "bmips4350");
  920. }
  921. break;
  922. }
  923. case PRID_IMP_BMIPS5000:
  924. c->cputype = CPU_BMIPS5000;
  925. __cpu_name[cpu] = "Broadcom BMIPS5000";
  926. set_elf_platform(cpu, "bmips5000");
  927. c->options |= MIPS_CPU_ULRI;
  928. break;
  929. }
  930. }
  931. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  932. {
  933. decode_configs(c);
  934. switch (c->processor_id & PRID_IMP_MASK) {
  935. case PRID_IMP_CAVIUM_CN38XX:
  936. case PRID_IMP_CAVIUM_CN31XX:
  937. case PRID_IMP_CAVIUM_CN30XX:
  938. c->cputype = CPU_CAVIUM_OCTEON;
  939. __cpu_name[cpu] = "Cavium Octeon";
  940. goto platform;
  941. case PRID_IMP_CAVIUM_CN58XX:
  942. case PRID_IMP_CAVIUM_CN56XX:
  943. case PRID_IMP_CAVIUM_CN50XX:
  944. case PRID_IMP_CAVIUM_CN52XX:
  945. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  946. __cpu_name[cpu] = "Cavium Octeon+";
  947. platform:
  948. set_elf_platform(cpu, "octeon");
  949. break;
  950. case PRID_IMP_CAVIUM_CN61XX:
  951. case PRID_IMP_CAVIUM_CN63XX:
  952. case PRID_IMP_CAVIUM_CN66XX:
  953. case PRID_IMP_CAVIUM_CN68XX:
  954. case PRID_IMP_CAVIUM_CNF71XX:
  955. c->cputype = CPU_CAVIUM_OCTEON2;
  956. __cpu_name[cpu] = "Cavium Octeon II";
  957. set_elf_platform(cpu, "octeon2");
  958. break;
  959. case PRID_IMP_CAVIUM_CN70XX:
  960. case PRID_IMP_CAVIUM_CN78XX:
  961. c->cputype = CPU_CAVIUM_OCTEON3;
  962. __cpu_name[cpu] = "Cavium Octeon III";
  963. set_elf_platform(cpu, "octeon3");
  964. break;
  965. default:
  966. printk(KERN_INFO "Unknown Octeon chip!\n");
  967. c->cputype = CPU_UNKNOWN;
  968. break;
  969. }
  970. }
  971. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  972. {
  973. decode_configs(c);
  974. /* JZRISC does not implement the CP0 counter. */
  975. c->options &= ~MIPS_CPU_COUNTER;
  976. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  977. switch (c->processor_id & PRID_IMP_MASK) {
  978. case PRID_IMP_JZRISC:
  979. c->cputype = CPU_JZRISC;
  980. __cpu_name[cpu] = "Ingenic JZRISC";
  981. break;
  982. default:
  983. panic("Unknown Ingenic Processor ID!");
  984. break;
  985. }
  986. }
  987. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  988. {
  989. decode_configs(c);
  990. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  991. c->cputype = CPU_ALCHEMY;
  992. __cpu_name[cpu] = "Au1300";
  993. /* following stuff is not for Alchemy */
  994. return;
  995. }
  996. c->options = (MIPS_CPU_TLB |
  997. MIPS_CPU_4KEX |
  998. MIPS_CPU_COUNTER |
  999. MIPS_CPU_DIVEC |
  1000. MIPS_CPU_WATCH |
  1001. MIPS_CPU_EJTAG |
  1002. MIPS_CPU_LLSC);
  1003. switch (c->processor_id & PRID_IMP_MASK) {
  1004. case PRID_IMP_NETLOGIC_XLP2XX:
  1005. case PRID_IMP_NETLOGIC_XLP9XX:
  1006. case PRID_IMP_NETLOGIC_XLP5XX:
  1007. c->cputype = CPU_XLP;
  1008. __cpu_name[cpu] = "Broadcom XLPII";
  1009. break;
  1010. case PRID_IMP_NETLOGIC_XLP8XX:
  1011. case PRID_IMP_NETLOGIC_XLP3XX:
  1012. c->cputype = CPU_XLP;
  1013. __cpu_name[cpu] = "Netlogic XLP";
  1014. break;
  1015. case PRID_IMP_NETLOGIC_XLR732:
  1016. case PRID_IMP_NETLOGIC_XLR716:
  1017. case PRID_IMP_NETLOGIC_XLR532:
  1018. case PRID_IMP_NETLOGIC_XLR308:
  1019. case PRID_IMP_NETLOGIC_XLR532C:
  1020. case PRID_IMP_NETLOGIC_XLR516C:
  1021. case PRID_IMP_NETLOGIC_XLR508C:
  1022. case PRID_IMP_NETLOGIC_XLR308C:
  1023. c->cputype = CPU_XLR;
  1024. __cpu_name[cpu] = "Netlogic XLR";
  1025. break;
  1026. case PRID_IMP_NETLOGIC_XLS608:
  1027. case PRID_IMP_NETLOGIC_XLS408:
  1028. case PRID_IMP_NETLOGIC_XLS404:
  1029. case PRID_IMP_NETLOGIC_XLS208:
  1030. case PRID_IMP_NETLOGIC_XLS204:
  1031. case PRID_IMP_NETLOGIC_XLS108:
  1032. case PRID_IMP_NETLOGIC_XLS104:
  1033. case PRID_IMP_NETLOGIC_XLS616B:
  1034. case PRID_IMP_NETLOGIC_XLS608B:
  1035. case PRID_IMP_NETLOGIC_XLS416B:
  1036. case PRID_IMP_NETLOGIC_XLS412B:
  1037. case PRID_IMP_NETLOGIC_XLS408B:
  1038. case PRID_IMP_NETLOGIC_XLS404B:
  1039. c->cputype = CPU_XLR;
  1040. __cpu_name[cpu] = "Netlogic XLS";
  1041. break;
  1042. default:
  1043. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1044. c->processor_id);
  1045. c->cputype = CPU_XLR;
  1046. break;
  1047. }
  1048. if (c->cputype == CPU_XLP) {
  1049. set_isa(c, MIPS_CPU_ISA_M64R2);
  1050. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1051. /* This will be updated again after all threads are woken up */
  1052. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1053. } else {
  1054. set_isa(c, MIPS_CPU_ISA_M64R1);
  1055. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1056. }
  1057. c->kscratch_mask = 0xf;
  1058. }
  1059. #ifdef CONFIG_64BIT
  1060. /* For use by uaccess.h */
  1061. u64 __ua_limit;
  1062. EXPORT_SYMBOL(__ua_limit);
  1063. #endif
  1064. const char *__cpu_name[NR_CPUS];
  1065. const char *__elf_platform;
  1066. void cpu_probe(void)
  1067. {
  1068. struct cpuinfo_mips *c = &current_cpu_data;
  1069. unsigned int cpu = smp_processor_id();
  1070. c->processor_id = PRID_IMP_UNKNOWN;
  1071. c->fpu_id = FPIR_IMP_NONE;
  1072. c->cputype = CPU_UNKNOWN;
  1073. c->processor_id = read_c0_prid();
  1074. switch (c->processor_id & PRID_COMP_MASK) {
  1075. case PRID_COMP_LEGACY:
  1076. cpu_probe_legacy(c, cpu);
  1077. break;
  1078. case PRID_COMP_MIPS:
  1079. cpu_probe_mips(c, cpu);
  1080. break;
  1081. case PRID_COMP_ALCHEMY:
  1082. cpu_probe_alchemy(c, cpu);
  1083. break;
  1084. case PRID_COMP_SIBYTE:
  1085. cpu_probe_sibyte(c, cpu);
  1086. break;
  1087. case PRID_COMP_BROADCOM:
  1088. cpu_probe_broadcom(c, cpu);
  1089. break;
  1090. case PRID_COMP_SANDCRAFT:
  1091. cpu_probe_sandcraft(c, cpu);
  1092. break;
  1093. case PRID_COMP_NXP:
  1094. cpu_probe_nxp(c, cpu);
  1095. break;
  1096. case PRID_COMP_CAVIUM:
  1097. cpu_probe_cavium(c, cpu);
  1098. break;
  1099. case PRID_COMP_INGENIC:
  1100. cpu_probe_ingenic(c, cpu);
  1101. break;
  1102. case PRID_COMP_NETLOGIC:
  1103. cpu_probe_netlogic(c, cpu);
  1104. break;
  1105. }
  1106. BUG_ON(!__cpu_name[cpu]);
  1107. BUG_ON(c->cputype == CPU_UNKNOWN);
  1108. /*
  1109. * Platform code can force the cpu type to optimize code
  1110. * generation. In that case be sure the cpu type is correctly
  1111. * manually setup otherwise it could trigger some nasty bugs.
  1112. */
  1113. BUG_ON(current_cpu_type() != c->cputype);
  1114. if (mips_fpu_disabled)
  1115. c->options &= ~MIPS_CPU_FPU;
  1116. if (mips_dsp_disabled)
  1117. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1118. if (mips_htw_disabled) {
  1119. c->options &= ~MIPS_CPU_HTW;
  1120. write_c0_pwctl(read_c0_pwctl() &
  1121. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1122. }
  1123. if (c->options & MIPS_CPU_FPU) {
  1124. c->fpu_id = cpu_get_fpu_id();
  1125. if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
  1126. MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
  1127. if (c->fpu_id & MIPS_FPIR_3D)
  1128. c->ases |= MIPS_ASE_MIPS3D;
  1129. }
  1130. }
  1131. if (cpu_has_mips_r2) {
  1132. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1133. /* R2 has Performance Counter Interrupt indicator */
  1134. c->options |= MIPS_CPU_PCI;
  1135. }
  1136. else
  1137. c->srsets = 1;
  1138. if (cpu_has_msa) {
  1139. c->msa_id = cpu_get_msa_id();
  1140. WARN(c->msa_id & MSA_IR_WRPF,
  1141. "Vector register partitioning unimplemented!");
  1142. }
  1143. cpu_probe_vmbits(c);
  1144. #ifdef CONFIG_64BIT
  1145. if (cpu == 0)
  1146. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1147. #endif
  1148. }
  1149. void cpu_report(void)
  1150. {
  1151. struct cpuinfo_mips *c = &current_cpu_data;
  1152. pr_info("CPU%d revision is: %08x (%s)\n",
  1153. smp_processor_id(), c->processor_id, cpu_name_string());
  1154. if (c->options & MIPS_CPU_FPU)
  1155. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1156. if (cpu_has_msa)
  1157. pr_info("MSA revision is: %08x\n", c->msa_id);
  1158. }