sleep.h 4.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Copyright (c) 2010-2013, NVIDIA Corporation. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #ifndef __MACH_TEGRA_SLEEP_H
  17. #define __MACH_TEGRA_SLEEP_H
  18. #include "iomap.h"
  19. #define TEGRA_ARM_PERIF_VIRT (TEGRA_ARM_PERIF_BASE - IO_CPU_PHYS \
  20. + IO_CPU_VIRT)
  21. #define TEGRA_FLOW_CTRL_VIRT (TEGRA_FLOW_CTRL_BASE - IO_PPSB_PHYS \
  22. + IO_PPSB_VIRT)
  23. #define TEGRA_CLK_RESET_VIRT (TEGRA_CLK_RESET_BASE - IO_PPSB_PHYS \
  24. + IO_PPSB_VIRT)
  25. #define TEGRA_APB_MISC_VIRT (TEGRA_APB_MISC_BASE - IO_APB_PHYS \
  26. + IO_APB_VIRT)
  27. #define TEGRA_PMC_VIRT (TEGRA_PMC_BASE - IO_APB_PHYS + IO_APB_VIRT)
  28. /* PMC_SCRATCH37-39 and 41 are used for tegra_pen_lock and idle */
  29. #define PMC_SCRATCH37 0x130
  30. #define PMC_SCRATCH38 0x134
  31. #define PMC_SCRATCH39 0x138
  32. #define PMC_SCRATCH41 0x140
  33. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  34. #define CPU_RESETTABLE 2
  35. #define CPU_RESETTABLE_SOON 1
  36. #define CPU_NOT_RESETTABLE 0
  37. #endif
  38. /* flag of tegra_disable_clean_inv_dcache to do LoUIS or all */
  39. #define TEGRA_FLUSH_CACHE_LOUIS 0
  40. #define TEGRA_FLUSH_CACHE_ALL 1
  41. #ifdef __ASSEMBLY__
  42. /* waits until the microsecond counter (base) is > rn */
  43. .macro wait_until, rn, base, tmp
  44. add \rn, \rn, #1
  45. 1001: ldr \tmp, [\base]
  46. cmp \tmp, \rn
  47. bmi 1001b
  48. .endm
  49. /* returns the offset of the flow controller halt register for a cpu */
  50. .macro cpu_to_halt_reg rd, rcpu
  51. cmp \rcpu, #0
  52. subne \rd, \rcpu, #1
  53. movne \rd, \rd, lsl #3
  54. addne \rd, \rd, #0x14
  55. moveq \rd, #0
  56. .endm
  57. /* returns the offset of the flow controller csr register for a cpu */
  58. .macro cpu_to_csr_reg rd, rcpu
  59. cmp \rcpu, #0
  60. subne \rd, \rcpu, #1
  61. movne \rd, \rd, lsl #3
  62. addne \rd, \rd, #0x18
  63. moveq \rd, #8
  64. .endm
  65. /* returns the ID of the current processor */
  66. .macro cpu_id, rd
  67. mrc p15, 0, \rd, c0, c0, 5
  68. and \rd, \rd, #0xF
  69. .endm
  70. /* loads a 32-bit value into a register without a data access */
  71. .macro mov32, reg, val
  72. movw \reg, #:lower16:\val
  73. movt \reg, #:upper16:\val
  74. .endm
  75. /* Marco to check CPU part num */
  76. .macro check_cpu_part_num part_num, tmp1, tmp2
  77. mrc p15, 0, \tmp1, c0, c0, 0
  78. ubfx \tmp1, \tmp1, #4, #12
  79. mov32 \tmp2, \part_num
  80. cmp \tmp1, \tmp2
  81. .endm
  82. /* Macro to exit SMP coherency. */
  83. .macro exit_smp, tmp1, tmp2
  84. mrc p15, 0, \tmp1, c1, c0, 1 @ ACTLR
  85. bic \tmp1, \tmp1, #(1<<6) | (1<<0) @ clear ACTLR.SMP | ACTLR.FW
  86. mcr p15, 0, \tmp1, c1, c0, 1 @ ACTLR
  87. isb
  88. #ifdef CONFIG_HAVE_ARM_SCU
  89. check_cpu_part_num 0xc09, \tmp1, \tmp2
  90. mrceq p15, 0, \tmp1, c0, c0, 5
  91. andeq \tmp1, \tmp1, #0xF
  92. moveq \tmp1, \tmp1, lsl #2
  93. moveq \tmp2, #0xf
  94. moveq \tmp2, \tmp2, lsl \tmp1
  95. ldreq \tmp1, =(TEGRA_ARM_PERIF_VIRT + 0xC)
  96. streq \tmp2, [\tmp1] @ invalidate SCU tags for CPU
  97. dsb
  98. #endif
  99. .endm
  100. /* Macro to check Tegra revision */
  101. #define APB_MISC_GP_HIDREV 0x804
  102. .macro tegra_get_soc_id base, tmp1
  103. mov32 \tmp1, \base
  104. ldr \tmp1, [\tmp1, #APB_MISC_GP_HIDREV]
  105. and \tmp1, \tmp1, #0xff00
  106. mov \tmp1, \tmp1, lsr #8
  107. .endm
  108. #else
  109. void tegra_pen_lock(void);
  110. void tegra_pen_unlock(void);
  111. void tegra_resume(void);
  112. int tegra_sleep_cpu_finish(unsigned long);
  113. void tegra_disable_clean_inv_dcache(u32 flag);
  114. #ifdef CONFIG_HOTPLUG_CPU
  115. void tegra20_hotplug_shutdown(void);
  116. void tegra30_hotplug_shutdown(void);
  117. #endif
  118. void tegra20_cpu_shutdown(int cpu);
  119. int tegra20_cpu_is_resettable_soon(void);
  120. void tegra20_cpu_clear_resettable(void);
  121. #ifdef CONFIG_ARCH_TEGRA_2x_SOC
  122. void tegra20_cpu_set_resettable_soon(void);
  123. #else
  124. static inline void tegra20_cpu_set_resettable_soon(void) {}
  125. #endif
  126. int tegra20_sleep_cpu_secondary_finish(unsigned long);
  127. void tegra20_tear_down_cpu(void);
  128. int tegra30_sleep_cpu_secondary_finish(unsigned long);
  129. void tegra30_tear_down_cpu(void);
  130. #endif
  131. #endif