setup-r8a73a4.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316
  1. /*
  2. * r8a73a4 processor support
  3. *
  4. * Copyright (C) 2013 Renesas Solutions Corp.
  5. * Copyright (C) 2013 Magnus Damm
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; version 2 of the License.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * You should have received a copy of the GNU General Public License
  17. * along with this program; if not, write to the Free Software
  18. * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA 02110-1301 USA
  19. */
  20. #include <linux/irq.h>
  21. #include <linux/kernel.h>
  22. #include <linux/of_platform.h>
  23. #include <linux/platform_data/irq-renesas-irqc.h>
  24. #include <linux/serial_sci.h>
  25. #include <linux/sh_dma.h>
  26. #include <linux/sh_timer.h>
  27. #include <asm/mach/arch.h>
  28. #include "common.h"
  29. #include "dma-register.h"
  30. #include "irqs.h"
  31. #include "r8a73a4.h"
  32. static const struct resource pfc_resources[] = {
  33. DEFINE_RES_MEM(0xe6050000, 0x9000),
  34. };
  35. void __init r8a73a4_pinmux_init(void)
  36. {
  37. platform_device_register_simple("pfc-r8a73a4", -1, pfc_resources,
  38. ARRAY_SIZE(pfc_resources));
  39. }
  40. #define R8A73A4_SCIF(scif_type, _scscr, index, baseaddr, irq) \
  41. static struct plat_sci_port scif##index##_platform_data = { \
  42. .type = scif_type, \
  43. .flags = UPF_BOOT_AUTOCONF | UPF_IOREMAP, \
  44. .scscr = _scscr, \
  45. }; \
  46. \
  47. static struct resource scif##index##_resources[] = { \
  48. DEFINE_RES_MEM(baseaddr, 0x100), \
  49. DEFINE_RES_IRQ(irq), \
  50. }
  51. #define R8A73A4_SCIFA(index, baseaddr, irq) \
  52. R8A73A4_SCIF(PORT_SCIFA, SCSCR_RE | SCSCR_TE | SCSCR_CKE0, \
  53. index, baseaddr, irq)
  54. #define R8A73A4_SCIFB(index, baseaddr, irq) \
  55. R8A73A4_SCIF(PORT_SCIFB, SCSCR_RE | SCSCR_TE, \
  56. index, baseaddr, irq)
  57. R8A73A4_SCIFA(0, 0xe6c40000, gic_spi(144)); /* SCIFA0 */
  58. R8A73A4_SCIFA(1, 0xe6c50000, gic_spi(145)); /* SCIFA1 */
  59. R8A73A4_SCIFB(2, 0xe6c20000, gic_spi(148)); /* SCIFB0 */
  60. R8A73A4_SCIFB(3, 0xe6c30000, gic_spi(149)); /* SCIFB1 */
  61. R8A73A4_SCIFB(4, 0xe6ce0000, gic_spi(150)); /* SCIFB2 */
  62. R8A73A4_SCIFB(5, 0xe6cf0000, gic_spi(151)); /* SCIFB3 */
  63. #define r8a73a4_register_scif(index) \
  64. platform_device_register_resndata(NULL, "sh-sci", index, \
  65. scif##index##_resources, \
  66. ARRAY_SIZE(scif##index##_resources), \
  67. &scif##index##_platform_data, \
  68. sizeof(scif##index##_platform_data))
  69. static const struct renesas_irqc_config irqc0_data = {
  70. .irq_base = irq_pin(0), /* IRQ0 -> IRQ31 */
  71. };
  72. static const struct resource irqc0_resources[] = {
  73. DEFINE_RES_MEM(0xe61c0000, 0x200), /* IRQC Event Detector Block_0 */
  74. DEFINE_RES_IRQ(gic_spi(0)), /* IRQ0 */
  75. DEFINE_RES_IRQ(gic_spi(1)), /* IRQ1 */
  76. DEFINE_RES_IRQ(gic_spi(2)), /* IRQ2 */
  77. DEFINE_RES_IRQ(gic_spi(3)), /* IRQ3 */
  78. DEFINE_RES_IRQ(gic_spi(4)), /* IRQ4 */
  79. DEFINE_RES_IRQ(gic_spi(5)), /* IRQ5 */
  80. DEFINE_RES_IRQ(gic_spi(6)), /* IRQ6 */
  81. DEFINE_RES_IRQ(gic_spi(7)), /* IRQ7 */
  82. DEFINE_RES_IRQ(gic_spi(8)), /* IRQ8 */
  83. DEFINE_RES_IRQ(gic_spi(9)), /* IRQ9 */
  84. DEFINE_RES_IRQ(gic_spi(10)), /* IRQ10 */
  85. DEFINE_RES_IRQ(gic_spi(11)), /* IRQ11 */
  86. DEFINE_RES_IRQ(gic_spi(12)), /* IRQ12 */
  87. DEFINE_RES_IRQ(gic_spi(13)), /* IRQ13 */
  88. DEFINE_RES_IRQ(gic_spi(14)), /* IRQ14 */
  89. DEFINE_RES_IRQ(gic_spi(15)), /* IRQ15 */
  90. DEFINE_RES_IRQ(gic_spi(16)), /* IRQ16 */
  91. DEFINE_RES_IRQ(gic_spi(17)), /* IRQ17 */
  92. DEFINE_RES_IRQ(gic_spi(18)), /* IRQ18 */
  93. DEFINE_RES_IRQ(gic_spi(19)), /* IRQ19 */
  94. DEFINE_RES_IRQ(gic_spi(20)), /* IRQ20 */
  95. DEFINE_RES_IRQ(gic_spi(21)), /* IRQ21 */
  96. DEFINE_RES_IRQ(gic_spi(22)), /* IRQ22 */
  97. DEFINE_RES_IRQ(gic_spi(23)), /* IRQ23 */
  98. DEFINE_RES_IRQ(gic_spi(24)), /* IRQ24 */
  99. DEFINE_RES_IRQ(gic_spi(25)), /* IRQ25 */
  100. DEFINE_RES_IRQ(gic_spi(26)), /* IRQ26 */
  101. DEFINE_RES_IRQ(gic_spi(27)), /* IRQ27 */
  102. DEFINE_RES_IRQ(gic_spi(28)), /* IRQ28 */
  103. DEFINE_RES_IRQ(gic_spi(29)), /* IRQ29 */
  104. DEFINE_RES_IRQ(gic_spi(30)), /* IRQ30 */
  105. DEFINE_RES_IRQ(gic_spi(31)), /* IRQ31 */
  106. };
  107. static const struct renesas_irqc_config irqc1_data = {
  108. .irq_base = irq_pin(32), /* IRQ32 -> IRQ57 */
  109. };
  110. static const struct resource irqc1_resources[] = {
  111. DEFINE_RES_MEM(0xe61c0200, 0x200), /* IRQC Event Detector Block_1 */
  112. DEFINE_RES_IRQ(gic_spi(32)), /* IRQ32 */
  113. DEFINE_RES_IRQ(gic_spi(33)), /* IRQ33 */
  114. DEFINE_RES_IRQ(gic_spi(34)), /* IRQ34 */
  115. DEFINE_RES_IRQ(gic_spi(35)), /* IRQ35 */
  116. DEFINE_RES_IRQ(gic_spi(36)), /* IRQ36 */
  117. DEFINE_RES_IRQ(gic_spi(37)), /* IRQ37 */
  118. DEFINE_RES_IRQ(gic_spi(38)), /* IRQ38 */
  119. DEFINE_RES_IRQ(gic_spi(39)), /* IRQ39 */
  120. DEFINE_RES_IRQ(gic_spi(40)), /* IRQ40 */
  121. DEFINE_RES_IRQ(gic_spi(41)), /* IRQ41 */
  122. DEFINE_RES_IRQ(gic_spi(42)), /* IRQ42 */
  123. DEFINE_RES_IRQ(gic_spi(43)), /* IRQ43 */
  124. DEFINE_RES_IRQ(gic_spi(44)), /* IRQ44 */
  125. DEFINE_RES_IRQ(gic_spi(45)), /* IRQ45 */
  126. DEFINE_RES_IRQ(gic_spi(46)), /* IRQ46 */
  127. DEFINE_RES_IRQ(gic_spi(47)), /* IRQ47 */
  128. DEFINE_RES_IRQ(gic_spi(48)), /* IRQ48 */
  129. DEFINE_RES_IRQ(gic_spi(49)), /* IRQ49 */
  130. DEFINE_RES_IRQ(gic_spi(50)), /* IRQ50 */
  131. DEFINE_RES_IRQ(gic_spi(51)), /* IRQ51 */
  132. DEFINE_RES_IRQ(gic_spi(52)), /* IRQ52 */
  133. DEFINE_RES_IRQ(gic_spi(53)), /* IRQ53 */
  134. DEFINE_RES_IRQ(gic_spi(54)), /* IRQ54 */
  135. DEFINE_RES_IRQ(gic_spi(55)), /* IRQ55 */
  136. DEFINE_RES_IRQ(gic_spi(56)), /* IRQ56 */
  137. DEFINE_RES_IRQ(gic_spi(57)), /* IRQ57 */
  138. };
  139. #define r8a73a4_register_irqc(idx) \
  140. platform_device_register_resndata(NULL, "renesas_irqc", \
  141. idx, irqc##idx##_resources, \
  142. ARRAY_SIZE(irqc##idx##_resources), \
  143. &irqc##idx##_data, \
  144. sizeof(struct renesas_irqc_config))
  145. /* Thermal0 -> Thermal2 */
  146. static const struct resource thermal0_resources[] = {
  147. DEFINE_RES_MEM(0xe61f0000, 0x14),
  148. DEFINE_RES_MEM(0xe61f0100, 0x38),
  149. DEFINE_RES_MEM(0xe61f0200, 0x38),
  150. DEFINE_RES_MEM(0xe61f0300, 0x38),
  151. DEFINE_RES_IRQ(gic_spi(69)),
  152. };
  153. #define r8a73a4_register_thermal() \
  154. platform_device_register_simple("rcar_thermal", -1, \
  155. thermal0_resources, \
  156. ARRAY_SIZE(thermal0_resources))
  157. static struct sh_timer_config cmt1_platform_data = {
  158. .channels_mask = 0xff,
  159. };
  160. static struct resource cmt1_resources[] = {
  161. DEFINE_RES_MEM(0xe6130000, 0x1004),
  162. DEFINE_RES_IRQ(gic_spi(120)),
  163. };
  164. #define r8a7790_register_cmt(idx) \
  165. platform_device_register_resndata(NULL, "sh-cmt-48-gen2", \
  166. idx, cmt##idx##_resources, \
  167. ARRAY_SIZE(cmt##idx##_resources), \
  168. &cmt##idx##_platform_data, \
  169. sizeof(struct sh_timer_config))
  170. void __init r8a73a4_add_dt_devices(void)
  171. {
  172. r8a7790_register_cmt(1);
  173. }
  174. /* DMA */
  175. static const struct sh_dmae_slave_config dma_slaves[] = {
  176. {
  177. .slave_id = SHDMA_SLAVE_MMCIF0_TX,
  178. .addr = 0xee200034,
  179. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  180. .mid_rid = 0xd1,
  181. }, {
  182. .slave_id = SHDMA_SLAVE_MMCIF0_RX,
  183. .addr = 0xee200034,
  184. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  185. .mid_rid = 0xd2,
  186. }, {
  187. .slave_id = SHDMA_SLAVE_MMCIF1_TX,
  188. .addr = 0xee220034,
  189. .chcr = CHCR_TX(XMIT_SZ_32BIT),
  190. .mid_rid = 0xe1,
  191. }, {
  192. .slave_id = SHDMA_SLAVE_MMCIF1_RX,
  193. .addr = 0xee220034,
  194. .chcr = CHCR_RX(XMIT_SZ_32BIT),
  195. .mid_rid = 0xe2,
  196. },
  197. };
  198. #define DMAE_CHANNEL(a, b) \
  199. { \
  200. .offset = (a) - 0x20, \
  201. .dmars = (a) - 0x20 + 0x40, \
  202. .chclr_bit = (b), \
  203. .chclr_offset = 0x80 - 0x20, \
  204. }
  205. static const struct sh_dmae_channel dma_channels[] = {
  206. DMAE_CHANNEL(0x8000, 0),
  207. DMAE_CHANNEL(0x8080, 1),
  208. DMAE_CHANNEL(0x8100, 2),
  209. DMAE_CHANNEL(0x8180, 3),
  210. DMAE_CHANNEL(0x8200, 4),
  211. DMAE_CHANNEL(0x8280, 5),
  212. DMAE_CHANNEL(0x8300, 6),
  213. DMAE_CHANNEL(0x8380, 7),
  214. DMAE_CHANNEL(0x8400, 8),
  215. DMAE_CHANNEL(0x8480, 9),
  216. DMAE_CHANNEL(0x8500, 10),
  217. DMAE_CHANNEL(0x8580, 11),
  218. DMAE_CHANNEL(0x8600, 12),
  219. DMAE_CHANNEL(0x8680, 13),
  220. DMAE_CHANNEL(0x8700, 14),
  221. DMAE_CHANNEL(0x8780, 15),
  222. DMAE_CHANNEL(0x8800, 16),
  223. DMAE_CHANNEL(0x8880, 17),
  224. DMAE_CHANNEL(0x8900, 18),
  225. DMAE_CHANNEL(0x8980, 19),
  226. };
  227. static const struct sh_dmae_pdata dma_pdata = {
  228. .slave = dma_slaves,
  229. .slave_num = ARRAY_SIZE(dma_slaves),
  230. .channel = dma_channels,
  231. .channel_num = ARRAY_SIZE(dma_channels),
  232. .ts_low_shift = TS_LOW_SHIFT,
  233. .ts_low_mask = TS_LOW_BIT << TS_LOW_SHIFT,
  234. .ts_high_shift = TS_HI_SHIFT,
  235. .ts_high_mask = TS_HI_BIT << TS_HI_SHIFT,
  236. .ts_shift = dma_ts_shift,
  237. .ts_shift_num = ARRAY_SIZE(dma_ts_shift),
  238. .dmaor_init = DMAOR_DME,
  239. .chclr_present = 1,
  240. .chclr_bitwise = 1,
  241. };
  242. static struct resource dma_resources[] = {
  243. DEFINE_RES_MEM(0xe6700020, 0x89e0),
  244. DEFINE_RES_IRQ(gic_spi(220)),
  245. {
  246. /* IRQ for channels 0-19 */
  247. .start = gic_spi(200),
  248. .end = gic_spi(219),
  249. .flags = IORESOURCE_IRQ,
  250. },
  251. };
  252. #define r8a73a4_register_dmac() \
  253. platform_device_register_resndata(NULL, "sh-dma-engine", 0, \
  254. dma_resources, ARRAY_SIZE(dma_resources), \
  255. &dma_pdata, sizeof(dma_pdata))
  256. void __init r8a73a4_add_standard_devices(void)
  257. {
  258. r8a73a4_add_dt_devices();
  259. r8a73a4_register_scif(0);
  260. r8a73a4_register_scif(1);
  261. r8a73a4_register_scif(2);
  262. r8a73a4_register_scif(3);
  263. r8a73a4_register_scif(4);
  264. r8a73a4_register_scif(5);
  265. r8a73a4_register_irqc(0);
  266. r8a73a4_register_irqc(1);
  267. r8a73a4_register_thermal();
  268. r8a73a4_register_dmac();
  269. }
  270. void __init r8a73a4_init_early(void)
  271. {
  272. #ifndef CONFIG_ARM_ARCH_TIMER
  273. shmobile_setup_delay(1500, 2, 4); /* Cortex-A15 @ 1500MHz */
  274. #endif
  275. }
  276. #ifdef CONFIG_USE_OF
  277. static const char *r8a73a4_boards_compat_dt[] __initdata = {
  278. "renesas,r8a73a4",
  279. NULL,
  280. };
  281. DT_MACHINE_START(R8A73A4_DT, "Generic R8A73A4 (Flattened Device Tree)")
  282. .init_early = r8a73a4_init_early,
  283. .dt_compat = r8a73a4_boards_compat_dt,
  284. MACHINE_END
  285. #endif /* CONFIG_USE_OF */