board-mityomapl138.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583
  1. /*
  2. * Critical Link MityOMAP-L138 SoM
  3. *
  4. * Copyright (C) 2010 Critical Link LLC - http://www.criticallink.com
  5. *
  6. * This file is licensed under the terms of the GNU General Public License
  7. * version 2. This program is licensed "as is" without any warranty of
  8. * any kind, whether express or implied.
  9. */
  10. #include <linux/kernel.h>
  11. #include <linux/init.h>
  12. #include <linux/console.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/mtd/partitions.h>
  15. #include <linux/regulator/machine.h>
  16. #include <linux/i2c.h>
  17. #include <linux/platform_data/at24.h>
  18. #include <linux/etherdevice.h>
  19. #include <linux/spi/spi.h>
  20. #include <linux/spi/flash.h>
  21. #include <asm/io.h>
  22. #include <asm/mach-types.h>
  23. #include <asm/mach/arch.h>
  24. #include <mach/common.h>
  25. #include <mach/cp_intc.h>
  26. #include <mach/da8xx.h>
  27. #include <linux/platform_data/mtd-davinci.h>
  28. #include <linux/platform_data/mtd-davinci-aemif.h>
  29. #include <mach/mux.h>
  30. #include <linux/platform_data/spi-davinci.h>
  31. #define MITYOMAPL138_PHY_ID ""
  32. #define FACTORY_CONFIG_MAGIC 0x012C0138
  33. #define FACTORY_CONFIG_VERSION 0x00010001
  34. /* Data Held in On-Board I2C device */
  35. struct factory_config {
  36. u32 magic;
  37. u32 version;
  38. u8 mac[6];
  39. u32 fpga_type;
  40. u32 spare;
  41. u32 serialnumber;
  42. char partnum[32];
  43. };
  44. static struct factory_config factory_config;
  45. struct part_no_info {
  46. const char *part_no; /* part number string of interest */
  47. int max_freq; /* khz */
  48. };
  49. static struct part_no_info mityomapl138_pn_info[] = {
  50. {
  51. .part_no = "L138-C",
  52. .max_freq = 300000,
  53. },
  54. {
  55. .part_no = "L138-D",
  56. .max_freq = 375000,
  57. },
  58. {
  59. .part_no = "L138-F",
  60. .max_freq = 456000,
  61. },
  62. {
  63. .part_no = "1808-C",
  64. .max_freq = 300000,
  65. },
  66. {
  67. .part_no = "1808-D",
  68. .max_freq = 375000,
  69. },
  70. {
  71. .part_no = "1808-F",
  72. .max_freq = 456000,
  73. },
  74. {
  75. .part_no = "1810-D",
  76. .max_freq = 375000,
  77. },
  78. };
  79. #ifdef CONFIG_CPU_FREQ
  80. static void mityomapl138_cpufreq_init(const char *partnum)
  81. {
  82. int i, ret;
  83. for (i = 0; partnum && i < ARRAY_SIZE(mityomapl138_pn_info); i++) {
  84. /*
  85. * the part number has additional characters beyond what is
  86. * stored in the table. This information is not needed for
  87. * determining the speed grade, and would require several
  88. * more table entries. Only check the first N characters
  89. * for a match.
  90. */
  91. if (!strncmp(partnum, mityomapl138_pn_info[i].part_no,
  92. strlen(mityomapl138_pn_info[i].part_no))) {
  93. da850_max_speed = mityomapl138_pn_info[i].max_freq;
  94. break;
  95. }
  96. }
  97. ret = da850_register_cpufreq("pll0_sysclk3");
  98. if (ret)
  99. pr_warning("cpufreq registration failed: %d\n", ret);
  100. }
  101. #else
  102. static void mityomapl138_cpufreq_init(const char *partnum) { }
  103. #endif
  104. static void read_factory_config(struct memory_accessor *a, void *context)
  105. {
  106. int ret;
  107. const char *partnum = NULL;
  108. struct davinci_soc_info *soc_info = &davinci_soc_info;
  109. ret = a->read(a, (char *)&factory_config, 0, sizeof(factory_config));
  110. if (ret != sizeof(struct factory_config)) {
  111. pr_warning("MityOMAPL138: Read Factory Config Failed: %d\n",
  112. ret);
  113. goto bad_config;
  114. }
  115. if (factory_config.magic != FACTORY_CONFIG_MAGIC) {
  116. pr_warning("MityOMAPL138: Factory Config Magic Wrong (%X)\n",
  117. factory_config.magic);
  118. goto bad_config;
  119. }
  120. if (factory_config.version != FACTORY_CONFIG_VERSION) {
  121. pr_warning("MityOMAPL138: Factory Config Version Wrong (%X)\n",
  122. factory_config.version);
  123. goto bad_config;
  124. }
  125. pr_info("MityOMAPL138: Found MAC = %pM\n", factory_config.mac);
  126. if (is_valid_ether_addr(factory_config.mac))
  127. memcpy(soc_info->emac_pdata->mac_addr,
  128. factory_config.mac, ETH_ALEN);
  129. else
  130. pr_warning("MityOMAPL138: Invalid MAC found "
  131. "in factory config block\n");
  132. partnum = factory_config.partnum;
  133. pr_info("MityOMAPL138: Part Number = %s\n", partnum);
  134. bad_config:
  135. /* default maximum speed is valid for all platforms */
  136. mityomapl138_cpufreq_init(partnum);
  137. }
  138. static struct at24_platform_data mityomapl138_fd_chip = {
  139. .byte_len = 256,
  140. .page_size = 8,
  141. .flags = AT24_FLAG_READONLY | AT24_FLAG_IRUGO,
  142. .setup = read_factory_config,
  143. .context = NULL,
  144. };
  145. static struct davinci_i2c_platform_data mityomap_i2c_0_pdata = {
  146. .bus_freq = 100, /* kHz */
  147. .bus_delay = 0, /* usec */
  148. };
  149. /* TPS65023 voltage regulator support */
  150. /* 1.2V Core */
  151. static struct regulator_consumer_supply tps65023_dcdc1_consumers[] = {
  152. {
  153. .supply = "cvdd",
  154. },
  155. };
  156. /* 1.8V */
  157. static struct regulator_consumer_supply tps65023_dcdc2_consumers[] = {
  158. {
  159. .supply = "usb0_vdda18",
  160. },
  161. {
  162. .supply = "usb1_vdda18",
  163. },
  164. {
  165. .supply = "ddr_dvdd18",
  166. },
  167. {
  168. .supply = "sata_vddr",
  169. },
  170. };
  171. /* 1.2V */
  172. static struct regulator_consumer_supply tps65023_dcdc3_consumers[] = {
  173. {
  174. .supply = "sata_vdd",
  175. },
  176. {
  177. .supply = "usb_cvdd",
  178. },
  179. {
  180. .supply = "pll0_vdda",
  181. },
  182. {
  183. .supply = "pll1_vdda",
  184. },
  185. };
  186. /* 1.8V Aux LDO, not used */
  187. static struct regulator_consumer_supply tps65023_ldo1_consumers[] = {
  188. {
  189. .supply = "1.8v_aux",
  190. },
  191. };
  192. /* FPGA VCC Aux (2.5 or 3.3) LDO */
  193. static struct regulator_consumer_supply tps65023_ldo2_consumers[] = {
  194. {
  195. .supply = "vccaux",
  196. },
  197. };
  198. static struct regulator_init_data tps65023_regulator_data[] = {
  199. /* dcdc1 */
  200. {
  201. .constraints = {
  202. .min_uV = 1150000,
  203. .max_uV = 1350000,
  204. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  205. REGULATOR_CHANGE_STATUS,
  206. .boot_on = 1,
  207. },
  208. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc1_consumers),
  209. .consumer_supplies = tps65023_dcdc1_consumers,
  210. },
  211. /* dcdc2 */
  212. {
  213. .constraints = {
  214. .min_uV = 1800000,
  215. .max_uV = 1800000,
  216. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  217. .boot_on = 1,
  218. },
  219. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc2_consumers),
  220. .consumer_supplies = tps65023_dcdc2_consumers,
  221. },
  222. /* dcdc3 */
  223. {
  224. .constraints = {
  225. .min_uV = 1200000,
  226. .max_uV = 1200000,
  227. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  228. .boot_on = 1,
  229. },
  230. .num_consumer_supplies = ARRAY_SIZE(tps65023_dcdc3_consumers),
  231. .consumer_supplies = tps65023_dcdc3_consumers,
  232. },
  233. /* ldo1 */
  234. {
  235. .constraints = {
  236. .min_uV = 1800000,
  237. .max_uV = 1800000,
  238. .valid_ops_mask = REGULATOR_CHANGE_STATUS,
  239. .boot_on = 1,
  240. },
  241. .num_consumer_supplies = ARRAY_SIZE(tps65023_ldo1_consumers),
  242. .consumer_supplies = tps65023_ldo1_consumers,
  243. },
  244. /* ldo2 */
  245. {
  246. .constraints = {
  247. .min_uV = 2500000,
  248. .max_uV = 3300000,
  249. .valid_ops_mask = REGULATOR_CHANGE_VOLTAGE |
  250. REGULATOR_CHANGE_STATUS,
  251. .boot_on = 1,
  252. },
  253. .num_consumer_supplies = ARRAY_SIZE(tps65023_ldo2_consumers),
  254. .consumer_supplies = tps65023_ldo2_consumers,
  255. },
  256. };
  257. static struct i2c_board_info __initdata mityomap_tps65023_info[] = {
  258. {
  259. I2C_BOARD_INFO("tps65023", 0x48),
  260. .platform_data = &tps65023_regulator_data[0],
  261. },
  262. {
  263. I2C_BOARD_INFO("24c02", 0x50),
  264. .platform_data = &mityomapl138_fd_chip,
  265. },
  266. };
  267. static int __init pmic_tps65023_init(void)
  268. {
  269. return i2c_register_board_info(1, mityomap_tps65023_info,
  270. ARRAY_SIZE(mityomap_tps65023_info));
  271. }
  272. /*
  273. * SPI Devices:
  274. * SPI1_CS0: 8M Flash ST-M25P64-VME6G
  275. */
  276. static struct mtd_partition spi_flash_partitions[] = {
  277. [0] = {
  278. .name = "ubl",
  279. .offset = 0,
  280. .size = SZ_64K,
  281. .mask_flags = MTD_WRITEABLE,
  282. },
  283. [1] = {
  284. .name = "u-boot",
  285. .offset = MTDPART_OFS_APPEND,
  286. .size = SZ_512K,
  287. .mask_flags = MTD_WRITEABLE,
  288. },
  289. [2] = {
  290. .name = "u-boot-env",
  291. .offset = MTDPART_OFS_APPEND,
  292. .size = SZ_64K,
  293. .mask_flags = MTD_WRITEABLE,
  294. },
  295. [3] = {
  296. .name = "periph-config",
  297. .offset = MTDPART_OFS_APPEND,
  298. .size = SZ_64K,
  299. .mask_flags = MTD_WRITEABLE,
  300. },
  301. [4] = {
  302. .name = "reserved",
  303. .offset = MTDPART_OFS_APPEND,
  304. .size = SZ_256K + SZ_64K,
  305. },
  306. [5] = {
  307. .name = "kernel",
  308. .offset = MTDPART_OFS_APPEND,
  309. .size = SZ_2M + SZ_1M,
  310. },
  311. [6] = {
  312. .name = "fpga",
  313. .offset = MTDPART_OFS_APPEND,
  314. .size = SZ_2M,
  315. },
  316. [7] = {
  317. .name = "spare",
  318. .offset = MTDPART_OFS_APPEND,
  319. .size = MTDPART_SIZ_FULL,
  320. },
  321. };
  322. static struct flash_platform_data mityomapl138_spi_flash_data = {
  323. .name = "m25p80",
  324. .parts = spi_flash_partitions,
  325. .nr_parts = ARRAY_SIZE(spi_flash_partitions),
  326. .type = "m24p64",
  327. };
  328. static struct davinci_spi_config spi_eprom_config = {
  329. .io_type = SPI_IO_TYPE_DMA,
  330. .c2tdelay = 8,
  331. .t2cdelay = 8,
  332. };
  333. static struct spi_board_info mityomapl138_spi_flash_info[] = {
  334. {
  335. .modalias = "m25p80",
  336. .platform_data = &mityomapl138_spi_flash_data,
  337. .controller_data = &spi_eprom_config,
  338. .mode = SPI_MODE_0,
  339. .max_speed_hz = 30000000,
  340. .bus_num = 1,
  341. .chip_select = 0,
  342. },
  343. };
  344. /*
  345. * MityDSP-L138 includes a 256 MByte large-page NAND flash
  346. * (128K blocks).
  347. */
  348. static struct mtd_partition mityomapl138_nandflash_partition[] = {
  349. {
  350. .name = "rootfs",
  351. .offset = 0,
  352. .size = SZ_128M,
  353. .mask_flags = 0, /* MTD_WRITEABLE, */
  354. },
  355. {
  356. .name = "homefs",
  357. .offset = MTDPART_OFS_APPEND,
  358. .size = MTDPART_SIZ_FULL,
  359. .mask_flags = 0,
  360. },
  361. };
  362. static struct davinci_nand_pdata mityomapl138_nandflash_data = {
  363. .parts = mityomapl138_nandflash_partition,
  364. .nr_parts = ARRAY_SIZE(mityomapl138_nandflash_partition),
  365. .ecc_mode = NAND_ECC_HW,
  366. .bbt_options = NAND_BBT_USE_FLASH,
  367. .options = NAND_BUSWIDTH_16,
  368. .ecc_bits = 1, /* 4 bit mode is not supported with 16 bit NAND */
  369. };
  370. static struct resource mityomapl138_nandflash_resource[] = {
  371. {
  372. .start = DA8XX_AEMIF_CS3_BASE,
  373. .end = DA8XX_AEMIF_CS3_BASE + SZ_512K + 2 * SZ_1K - 1,
  374. .flags = IORESOURCE_MEM,
  375. },
  376. {
  377. .start = DA8XX_AEMIF_CTL_BASE,
  378. .end = DA8XX_AEMIF_CTL_BASE + SZ_32K - 1,
  379. .flags = IORESOURCE_MEM,
  380. },
  381. };
  382. static struct platform_device mityomapl138_nandflash_device = {
  383. .name = "davinci_nand",
  384. .id = 1,
  385. .dev = {
  386. .platform_data = &mityomapl138_nandflash_data,
  387. },
  388. .num_resources = ARRAY_SIZE(mityomapl138_nandflash_resource),
  389. .resource = mityomapl138_nandflash_resource,
  390. };
  391. static struct platform_device *mityomapl138_devices[] __initdata = {
  392. &mityomapl138_nandflash_device,
  393. };
  394. static void __init mityomapl138_setup_nand(void)
  395. {
  396. platform_add_devices(mityomapl138_devices,
  397. ARRAY_SIZE(mityomapl138_devices));
  398. if (davinci_aemif_setup(&mityomapl138_nandflash_device))
  399. pr_warn("%s: Cannot configure AEMIF.\n", __func__);
  400. }
  401. static const short mityomap_mii_pins[] = {
  402. DA850_MII_TXEN, DA850_MII_TXCLK, DA850_MII_COL, DA850_MII_TXD_3,
  403. DA850_MII_TXD_2, DA850_MII_TXD_1, DA850_MII_TXD_0, DA850_MII_RXER,
  404. DA850_MII_CRS, DA850_MII_RXCLK, DA850_MII_RXDV, DA850_MII_RXD_3,
  405. DA850_MII_RXD_2, DA850_MII_RXD_1, DA850_MII_RXD_0, DA850_MDIO_CLK,
  406. DA850_MDIO_D,
  407. -1
  408. };
  409. static const short mityomap_rmii_pins[] = {
  410. DA850_RMII_TXD_0, DA850_RMII_TXD_1, DA850_RMII_TXEN,
  411. DA850_RMII_CRS_DV, DA850_RMII_RXD_0, DA850_RMII_RXD_1,
  412. DA850_RMII_RXER, DA850_RMII_MHZ_50_CLK, DA850_MDIO_CLK,
  413. DA850_MDIO_D,
  414. -1
  415. };
  416. static void __init mityomapl138_config_emac(void)
  417. {
  418. void __iomem *cfg_chip3_base;
  419. int ret;
  420. u32 val;
  421. struct davinci_soc_info *soc_info = &davinci_soc_info;
  422. soc_info->emac_pdata->rmii_en = 0; /* hardcoded for now */
  423. cfg_chip3_base = DA8XX_SYSCFG0_VIRT(DA8XX_CFGCHIP3_REG);
  424. val = __raw_readl(cfg_chip3_base);
  425. if (soc_info->emac_pdata->rmii_en) {
  426. val |= BIT(8);
  427. ret = davinci_cfg_reg_list(mityomap_rmii_pins);
  428. pr_info("RMII PHY configured\n");
  429. } else {
  430. val &= ~BIT(8);
  431. ret = davinci_cfg_reg_list(mityomap_mii_pins);
  432. pr_info("MII PHY configured\n");
  433. }
  434. if (ret) {
  435. pr_warning("mii/rmii mux setup failed: %d\n", ret);
  436. return;
  437. }
  438. /* configure the CFGCHIP3 register for RMII or MII */
  439. __raw_writel(val, cfg_chip3_base);
  440. soc_info->emac_pdata->phy_id = MITYOMAPL138_PHY_ID;
  441. ret = da8xx_register_emac();
  442. if (ret)
  443. pr_warning("emac registration failed: %d\n", ret);
  444. }
  445. static struct davinci_pm_config da850_pm_pdata = {
  446. .sleepcount = 128,
  447. };
  448. static struct platform_device da850_pm_device = {
  449. .name = "pm-davinci",
  450. .dev = {
  451. .platform_data = &da850_pm_pdata,
  452. },
  453. .id = -1,
  454. };
  455. static void __init mityomapl138_init(void)
  456. {
  457. int ret;
  458. /* for now, no special EDMA channels are reserved */
  459. ret = da850_register_edma(NULL);
  460. if (ret)
  461. pr_warning("edma registration failed: %d\n", ret);
  462. ret = da8xx_register_watchdog();
  463. if (ret)
  464. pr_warning("watchdog registration failed: %d\n", ret);
  465. davinci_serial_init(da8xx_serial_device);
  466. ret = da8xx_register_i2c(0, &mityomap_i2c_0_pdata);
  467. if (ret)
  468. pr_warning("i2c0 registration failed: %d\n", ret);
  469. ret = pmic_tps65023_init();
  470. if (ret)
  471. pr_warning("TPS65023 PMIC init failed: %d\n", ret);
  472. mityomapl138_setup_nand();
  473. ret = spi_register_board_info(mityomapl138_spi_flash_info,
  474. ARRAY_SIZE(mityomapl138_spi_flash_info));
  475. if (ret)
  476. pr_warn("spi info registration failed: %d\n", ret);
  477. ret = da8xx_register_spi_bus(1,
  478. ARRAY_SIZE(mityomapl138_spi_flash_info));
  479. if (ret)
  480. pr_warning("spi 1 registration failed: %d\n", ret);
  481. mityomapl138_config_emac();
  482. ret = da8xx_register_rtc();
  483. if (ret)
  484. pr_warning("rtc setup failed: %d\n", ret);
  485. ret = da8xx_register_cpuidle();
  486. if (ret)
  487. pr_warning("cpuidle registration failed: %d\n", ret);
  488. ret = da850_register_pm(&da850_pm_device);
  489. if (ret)
  490. pr_warning("da850_evm_init: suspend registration failed: %d\n",
  491. ret);
  492. }
  493. #ifdef CONFIG_SERIAL_8250_CONSOLE
  494. static int __init mityomapl138_console_init(void)
  495. {
  496. if (!machine_is_mityomapl138())
  497. return 0;
  498. return add_preferred_console("ttyS", 1, "115200");
  499. }
  500. console_initcall(mityomapl138_console_init);
  501. #endif
  502. static void __init mityomapl138_map_io(void)
  503. {
  504. da850_init();
  505. }
  506. MACHINE_START(MITYOMAPL138, "MityDSP-L138/MityARM-1808")
  507. .atag_offset = 0x100,
  508. .map_io = mityomapl138_map_io,
  509. .init_irq = cp_intc_init,
  510. .init_time = davinci_timer_init,
  511. .init_machine = mityomapl138_init,
  512. .init_late = davinci_init_late,
  513. .dma_zone_size = SZ_128M,
  514. .restart = da8xx_restart,
  515. MACHINE_END