timer.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801
  1. /*
  2. * linux/arch/arm/mach-omap2/timer.c
  3. *
  4. * OMAP2 GP timer support.
  5. *
  6. * Copyright (C) 2009 Nokia Corporation
  7. *
  8. * Update to use new clocksource/clockevent layers
  9. * Author: Kevin Hilman, MontaVista Software, Inc. <source@mvista.com>
  10. * Copyright (C) 2007 MontaVista Software, Inc.
  11. *
  12. * Original driver:
  13. * Copyright (C) 2005 Nokia Corporation
  14. * Author: Paul Mundt <paul.mundt@nokia.com>
  15. * Juha Yrjölä <juha.yrjola@nokia.com>
  16. * OMAP Dual-mode timer framework support by Timo Teras
  17. *
  18. * Some parts based off of TI's 24xx code:
  19. *
  20. * Copyright (C) 2004-2009 Texas Instruments, Inc.
  21. *
  22. * Roughly modelled after the OMAP1 MPU timer code.
  23. * Added OMAP4 support - Santosh Shilimkar <santosh.shilimkar@ti.com>
  24. *
  25. * This file is subject to the terms and conditions of the GNU General Public
  26. * License. See the file "COPYING" in the main directory of this archive
  27. * for more details.
  28. */
  29. #include <linux/init.h>
  30. #include <linux/time.h>
  31. #include <linux/interrupt.h>
  32. #include <linux/err.h>
  33. #include <linux/clk.h>
  34. #include <linux/delay.h>
  35. #include <linux/irq.h>
  36. #include <linux/clocksource.h>
  37. #include <linux/clockchips.h>
  38. #include <linux/slab.h>
  39. #include <linux/of.h>
  40. #include <linux/of_address.h>
  41. #include <linux/of_irq.h>
  42. #include <linux/platform_device.h>
  43. #include <linux/platform_data/dmtimer-omap.h>
  44. #include <linux/sched_clock.h>
  45. #include <asm/mach/time.h>
  46. #include <asm/smp_twd.h>
  47. #include "omap_hwmod.h"
  48. #include "omap_device.h"
  49. #include <plat/counter-32k.h>
  50. #include <plat/dmtimer.h>
  51. #include "omap-pm.h"
  52. #include "soc.h"
  53. #include "common.h"
  54. #include "control.h"
  55. #include "powerdomain.h"
  56. #include "omap-secure.h"
  57. #define REALTIME_COUNTER_BASE 0x48243200
  58. #define INCREMENTER_NUMERATOR_OFFSET 0x10
  59. #define INCREMENTER_DENUMERATOR_RELOAD_OFFSET 0x14
  60. #define NUMERATOR_DENUMERATOR_MASK 0xfffff000
  61. /* Clockevent code */
  62. static struct omap_dm_timer clkev;
  63. static struct clock_event_device clockevent_gpt;
  64. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  65. static unsigned long arch_timer_freq;
  66. void set_cntfreq(void)
  67. {
  68. omap_smc1(OMAP5_DRA7_MON_SET_CNTFRQ_INDEX, arch_timer_freq);
  69. }
  70. #endif
  71. static irqreturn_t omap2_gp_timer_interrupt(int irq, void *dev_id)
  72. {
  73. struct clock_event_device *evt = &clockevent_gpt;
  74. __omap_dm_timer_write_status(&clkev, OMAP_TIMER_INT_OVERFLOW);
  75. evt->event_handler(evt);
  76. return IRQ_HANDLED;
  77. }
  78. static struct irqaction omap2_gp_timer_irq = {
  79. .name = "gp_timer",
  80. .flags = IRQF_TIMER | IRQF_IRQPOLL,
  81. .handler = omap2_gp_timer_interrupt,
  82. };
  83. static int omap2_gp_timer_set_next_event(unsigned long cycles,
  84. struct clock_event_device *evt)
  85. {
  86. __omap_dm_timer_load_start(&clkev, OMAP_TIMER_CTRL_ST,
  87. 0xffffffff - cycles, OMAP_TIMER_POSTED);
  88. return 0;
  89. }
  90. static void omap2_gp_timer_set_mode(enum clock_event_mode mode,
  91. struct clock_event_device *evt)
  92. {
  93. u32 period;
  94. __omap_dm_timer_stop(&clkev, OMAP_TIMER_POSTED, clkev.rate);
  95. switch (mode) {
  96. case CLOCK_EVT_MODE_PERIODIC:
  97. period = clkev.rate / HZ;
  98. period -= 1;
  99. /* Looks like we need to first set the load value separately */
  100. __omap_dm_timer_write(&clkev, OMAP_TIMER_LOAD_REG,
  101. 0xffffffff - period, OMAP_TIMER_POSTED);
  102. __omap_dm_timer_load_start(&clkev,
  103. OMAP_TIMER_CTRL_AR | OMAP_TIMER_CTRL_ST,
  104. 0xffffffff - period, OMAP_TIMER_POSTED);
  105. break;
  106. case CLOCK_EVT_MODE_ONESHOT:
  107. break;
  108. case CLOCK_EVT_MODE_UNUSED:
  109. case CLOCK_EVT_MODE_SHUTDOWN:
  110. case CLOCK_EVT_MODE_RESUME:
  111. break;
  112. }
  113. }
  114. static struct clock_event_device clockevent_gpt = {
  115. .features = CLOCK_EVT_FEAT_PERIODIC | CLOCK_EVT_FEAT_ONESHOT,
  116. .rating = 300,
  117. .set_next_event = omap2_gp_timer_set_next_event,
  118. .set_mode = omap2_gp_timer_set_mode,
  119. };
  120. static struct property device_disabled = {
  121. .name = "status",
  122. .length = sizeof("disabled"),
  123. .value = "disabled",
  124. };
  125. static const struct of_device_id omap_timer_match[] __initconst = {
  126. { .compatible = "ti,omap2420-timer", },
  127. { .compatible = "ti,omap3430-timer", },
  128. { .compatible = "ti,omap4430-timer", },
  129. { .compatible = "ti,omap5430-timer", },
  130. { .compatible = "ti,dm814-timer", },
  131. { .compatible = "ti,dm816-timer", },
  132. { .compatible = "ti,am335x-timer", },
  133. { .compatible = "ti,am335x-timer-1ms", },
  134. { }
  135. };
  136. /**
  137. * omap_get_timer_dt - get a timer using device-tree
  138. * @match - device-tree match structure for matching a device type
  139. * @property - optional timer property to match
  140. *
  141. * Helper function to get a timer during early boot using device-tree for use
  142. * as kernel system timer. Optionally, the property argument can be used to
  143. * select a timer with a specific property. Once a timer is found then mark
  144. * the timer node in device-tree as disabled, to prevent the kernel from
  145. * registering this timer as a platform device and so no one else can use it.
  146. */
  147. static struct device_node * __init omap_get_timer_dt(const struct of_device_id *match,
  148. const char *property)
  149. {
  150. struct device_node *np;
  151. for_each_matching_node(np, match) {
  152. if (!of_device_is_available(np))
  153. continue;
  154. if (property && !of_get_property(np, property, NULL))
  155. continue;
  156. if (!property && (of_get_property(np, "ti,timer-alwon", NULL) ||
  157. of_get_property(np, "ti,timer-dsp", NULL) ||
  158. of_get_property(np, "ti,timer-pwm", NULL) ||
  159. of_get_property(np, "ti,timer-secure", NULL)))
  160. continue;
  161. of_add_property(np, &device_disabled);
  162. return np;
  163. }
  164. return NULL;
  165. }
  166. /**
  167. * omap_dmtimer_init - initialisation function when device tree is used
  168. *
  169. * For secure OMAP3 devices, timers with device type "timer-secure" cannot
  170. * be used by the kernel as they are reserved. Therefore, to prevent the
  171. * kernel registering these devices remove them dynamically from the device
  172. * tree on boot.
  173. */
  174. static void __init omap_dmtimer_init(void)
  175. {
  176. struct device_node *np;
  177. if (!cpu_is_omap34xx())
  178. return;
  179. /* If we are a secure device, remove any secure timer nodes */
  180. if ((omap_type() != OMAP2_DEVICE_TYPE_GP)) {
  181. np = omap_get_timer_dt(omap_timer_match, "ti,timer-secure");
  182. if (np)
  183. of_node_put(np);
  184. }
  185. }
  186. /**
  187. * omap_dm_timer_get_errata - get errata flags for a timer
  188. *
  189. * Get the timer errata flags that are specific to the OMAP device being used.
  190. */
  191. static u32 __init omap_dm_timer_get_errata(void)
  192. {
  193. if (cpu_is_omap24xx())
  194. return 0;
  195. return OMAP_TIMER_ERRATA_I103_I767;
  196. }
  197. static int __init omap_dm_timer_init_one(struct omap_dm_timer *timer,
  198. const char *fck_source,
  199. const char *property,
  200. const char **timer_name,
  201. int posted)
  202. {
  203. char name[10]; /* 10 = sizeof("gptXX_Xck0") */
  204. const char *oh_name = NULL;
  205. struct device_node *np;
  206. struct omap_hwmod *oh;
  207. struct resource irq, mem;
  208. struct clk *src;
  209. int r = 0;
  210. if (of_have_populated_dt()) {
  211. np = omap_get_timer_dt(omap_timer_match, property);
  212. if (!np)
  213. return -ENODEV;
  214. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  215. if (!oh_name)
  216. return -ENODEV;
  217. timer->irq = irq_of_parse_and_map(np, 0);
  218. if (!timer->irq)
  219. return -ENXIO;
  220. timer->io_base = of_iomap(np, 0);
  221. of_node_put(np);
  222. } else {
  223. if (omap_dm_timer_reserve_systimer(timer->id))
  224. return -ENODEV;
  225. sprintf(name, "timer%d", timer->id);
  226. oh_name = name;
  227. }
  228. oh = omap_hwmod_lookup(oh_name);
  229. if (!oh)
  230. return -ENODEV;
  231. *timer_name = oh->name;
  232. if (!of_have_populated_dt()) {
  233. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_IRQ, NULL,
  234. &irq);
  235. if (r)
  236. return -ENXIO;
  237. timer->irq = irq.start;
  238. r = omap_hwmod_get_resource_byname(oh, IORESOURCE_MEM, NULL,
  239. &mem);
  240. if (r)
  241. return -ENXIO;
  242. /* Static mapping, never released */
  243. timer->io_base = ioremap(mem.start, mem.end - mem.start);
  244. }
  245. if (!timer->io_base)
  246. return -ENXIO;
  247. /* After the dmtimer is using hwmod these clocks won't be needed */
  248. timer->fclk = clk_get(NULL, omap_hwmod_get_main_clk(oh));
  249. if (IS_ERR(timer->fclk))
  250. return PTR_ERR(timer->fclk);
  251. src = clk_get(NULL, fck_source);
  252. if (IS_ERR(src))
  253. return PTR_ERR(src);
  254. r = clk_set_parent(timer->fclk, src);
  255. if (r < 0) {
  256. pr_warn("%s: %s cannot set source\n", __func__, oh->name);
  257. clk_put(src);
  258. return r;
  259. }
  260. clk_put(src);
  261. omap_hwmod_setup_one(oh_name);
  262. omap_hwmod_enable(oh);
  263. __omap_dm_timer_init_regs(timer);
  264. if (posted)
  265. __omap_dm_timer_enable_posted(timer);
  266. /* Check that the intended posted configuration matches the actual */
  267. if (posted != timer->posted)
  268. return -EINVAL;
  269. timer->rate = clk_get_rate(timer->fclk);
  270. timer->reserved = 1;
  271. return r;
  272. }
  273. static void __init omap2_gp_clockevent_init(int gptimer_id,
  274. const char *fck_source,
  275. const char *property)
  276. {
  277. int res;
  278. clkev.id = gptimer_id;
  279. clkev.errata = omap_dm_timer_get_errata();
  280. /*
  281. * For clock-event timers we never read the timer counter and
  282. * so we are not impacted by errata i103 and i767. Therefore,
  283. * we can safely ignore this errata for clock-event timers.
  284. */
  285. __omap_dm_timer_override_errata(&clkev, OMAP_TIMER_ERRATA_I103_I767);
  286. res = omap_dm_timer_init_one(&clkev, fck_source, property,
  287. &clockevent_gpt.name, OMAP_TIMER_POSTED);
  288. BUG_ON(res);
  289. omap2_gp_timer_irq.dev_id = &clkev;
  290. setup_irq(clkev.irq, &omap2_gp_timer_irq);
  291. __omap_dm_timer_int_enable(&clkev, OMAP_TIMER_INT_OVERFLOW);
  292. clockevent_gpt.cpumask = cpu_possible_mask;
  293. clockevent_gpt.irq = omap_dm_timer_get_irq(&clkev);
  294. clockevents_config_and_register(&clockevent_gpt, clkev.rate,
  295. 3, /* Timer internal resynch latency */
  296. 0xffffffff);
  297. pr_info("OMAP clockevent source: %s at %lu Hz\n", clockevent_gpt.name,
  298. clkev.rate);
  299. }
  300. /* Clocksource code */
  301. static struct omap_dm_timer clksrc;
  302. static bool use_gptimer_clksrc __initdata;
  303. /*
  304. * clocksource
  305. */
  306. static cycle_t clocksource_read_cycles(struct clocksource *cs)
  307. {
  308. return (cycle_t)__omap_dm_timer_read_counter(&clksrc,
  309. OMAP_TIMER_NONPOSTED);
  310. }
  311. static struct clocksource clocksource_gpt = {
  312. .rating = 300,
  313. .read = clocksource_read_cycles,
  314. .mask = CLOCKSOURCE_MASK(32),
  315. .flags = CLOCK_SOURCE_IS_CONTINUOUS,
  316. };
  317. static u64 notrace dmtimer_read_sched_clock(void)
  318. {
  319. if (clksrc.reserved)
  320. return __omap_dm_timer_read_counter(&clksrc,
  321. OMAP_TIMER_NONPOSTED);
  322. return 0;
  323. }
  324. static const struct of_device_id omap_counter_match[] __initconst = {
  325. { .compatible = "ti,omap-counter32k", },
  326. { }
  327. };
  328. /* Setup free-running counter for clocksource */
  329. static int __init __maybe_unused omap2_sync32k_clocksource_init(void)
  330. {
  331. int ret;
  332. struct device_node *np = NULL;
  333. struct omap_hwmod *oh;
  334. void __iomem *vbase;
  335. const char *oh_name = "counter_32k";
  336. /*
  337. * If device-tree is present, then search the DT blob
  338. * to see if the 32kHz counter is supported.
  339. */
  340. if (of_have_populated_dt()) {
  341. np = omap_get_timer_dt(omap_counter_match, NULL);
  342. if (!np)
  343. return -ENODEV;
  344. of_property_read_string_index(np, "ti,hwmods", 0, &oh_name);
  345. if (!oh_name)
  346. return -ENODEV;
  347. }
  348. /*
  349. * First check hwmod data is available for sync32k counter
  350. */
  351. oh = omap_hwmod_lookup(oh_name);
  352. if (!oh || oh->slaves_cnt == 0)
  353. return -ENODEV;
  354. omap_hwmod_setup_one(oh_name);
  355. if (np) {
  356. vbase = of_iomap(np, 0);
  357. of_node_put(np);
  358. } else {
  359. vbase = omap_hwmod_get_mpu_rt_va(oh);
  360. }
  361. if (!vbase) {
  362. pr_warn("%s: failed to get counter_32k resource\n", __func__);
  363. return -ENXIO;
  364. }
  365. ret = omap_hwmod_enable(oh);
  366. if (ret) {
  367. pr_warn("%s: failed to enable counter_32k module (%d)\n",
  368. __func__, ret);
  369. return ret;
  370. }
  371. ret = omap_init_clocksource_32k(vbase);
  372. if (ret) {
  373. pr_warn("%s: failed to initialize counter_32k as a clocksource (%d)\n",
  374. __func__, ret);
  375. omap_hwmod_idle(oh);
  376. }
  377. return ret;
  378. }
  379. static void __init omap2_gptimer_clocksource_init(int gptimer_id,
  380. const char *fck_source,
  381. const char *property)
  382. {
  383. int res;
  384. clksrc.id = gptimer_id;
  385. clksrc.errata = omap_dm_timer_get_errata();
  386. res = omap_dm_timer_init_one(&clksrc, fck_source, property,
  387. &clocksource_gpt.name,
  388. OMAP_TIMER_NONPOSTED);
  389. BUG_ON(res);
  390. __omap_dm_timer_load_start(&clksrc,
  391. OMAP_TIMER_CTRL_ST | OMAP_TIMER_CTRL_AR, 0,
  392. OMAP_TIMER_NONPOSTED);
  393. sched_clock_register(dmtimer_read_sched_clock, 32, clksrc.rate);
  394. if (clocksource_register_hz(&clocksource_gpt, clksrc.rate))
  395. pr_err("Could not register clocksource %s\n",
  396. clocksource_gpt.name);
  397. else
  398. pr_info("OMAP clocksource: %s at %lu Hz\n",
  399. clocksource_gpt.name, clksrc.rate);
  400. }
  401. #ifdef CONFIG_SOC_HAS_REALTIME_COUNTER
  402. /*
  403. * The realtime counter also called master counter, is a free-running
  404. * counter, which is related to real time. It produces the count used
  405. * by the CPU local timer peripherals in the MPU cluster. The timer counts
  406. * at a rate of 6.144 MHz. Because the device operates on different clocks
  407. * in different power modes, the master counter shifts operation between
  408. * clocks, adjusting the increment per clock in hardware accordingly to
  409. * maintain a constant count rate.
  410. */
  411. static void __init realtime_counter_init(void)
  412. {
  413. void __iomem *base;
  414. static struct clk *sys_clk;
  415. unsigned long rate;
  416. unsigned int reg;
  417. unsigned long long num, den;
  418. base = ioremap(REALTIME_COUNTER_BASE, SZ_32);
  419. if (!base) {
  420. pr_err("%s: ioremap failed\n", __func__);
  421. return;
  422. }
  423. sys_clk = clk_get(NULL, "sys_clkin");
  424. if (IS_ERR(sys_clk)) {
  425. pr_err("%s: failed to get system clock handle\n", __func__);
  426. iounmap(base);
  427. return;
  428. }
  429. rate = clk_get_rate(sys_clk);
  430. if (soc_is_dra7xx()) {
  431. /*
  432. * Errata i856 says the 32.768KHz crystal does not start at
  433. * power on, so the CPU falls back to an emulated 32KHz clock
  434. * based on sysclk / 610 instead. This causes the master counter
  435. * frequency to not be 6.144MHz but at sysclk / 610 * 375 / 2
  436. * (OR sysclk * 75 / 244)
  437. *
  438. * This affects at least the DRA7/AM572x 1.0, 1.1 revisions.
  439. * Of course any board built without a populated 32.768KHz
  440. * crystal would also need this fix even if the CPU is fixed
  441. * later.
  442. *
  443. * Either case can be detected by using the two speedselect bits
  444. * If they are not 0, then the 32.768KHz clock driving the
  445. * coarse counter that corrects the fine counter every time it
  446. * ticks is actually rate/610 rather than 32.768KHz and we
  447. * should compensate to avoid the 570ppm (at 20MHz, much worse
  448. * at other rates) too fast system time.
  449. */
  450. reg = omap_ctrl_readl(DRA7_CTRL_CORE_BOOTSTRAP);
  451. if (reg & DRA7_SPEEDSELECT_MASK) {
  452. num = 75;
  453. den = 244;
  454. goto sysclk1_based;
  455. }
  456. }
  457. /* Numerator/denumerator values refer TRM Realtime Counter section */
  458. switch (rate) {
  459. case 12000000:
  460. num = 64;
  461. den = 125;
  462. break;
  463. case 13000000:
  464. num = 768;
  465. den = 1625;
  466. break;
  467. case 19200000:
  468. num = 8;
  469. den = 25;
  470. break;
  471. case 20000000:
  472. num = 192;
  473. den = 625;
  474. break;
  475. case 26000000:
  476. num = 384;
  477. den = 1625;
  478. break;
  479. case 27000000:
  480. num = 256;
  481. den = 1125;
  482. break;
  483. case 38400000:
  484. default:
  485. /* Program it for 38.4 MHz */
  486. num = 4;
  487. den = 25;
  488. break;
  489. }
  490. sysclk1_based:
  491. /* Program numerator and denumerator registers */
  492. reg = readl_relaxed(base + INCREMENTER_NUMERATOR_OFFSET) &
  493. NUMERATOR_DENUMERATOR_MASK;
  494. reg |= num;
  495. writel_relaxed(reg, base + INCREMENTER_NUMERATOR_OFFSET);
  496. reg = readl_relaxed(base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET) &
  497. NUMERATOR_DENUMERATOR_MASK;
  498. reg |= den;
  499. writel_relaxed(reg, base + INCREMENTER_DENUMERATOR_RELOAD_OFFSET);
  500. arch_timer_freq = DIV_ROUND_UP_ULL(rate * num, den);
  501. set_cntfreq();
  502. iounmap(base);
  503. }
  504. #else
  505. static inline void __init realtime_counter_init(void)
  506. {}
  507. #endif
  508. #define OMAP_SYS_GP_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  509. clksrc_nr, clksrc_src, clksrc_prop) \
  510. void __init omap##name##_gptimer_timer_init(void) \
  511. { \
  512. omap_clk_init(); \
  513. omap_dmtimer_init(); \
  514. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  515. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  516. clksrc_prop); \
  517. }
  518. #define OMAP_SYS_32K_TIMER_INIT(name, clkev_nr, clkev_src, clkev_prop, \
  519. clksrc_nr, clksrc_src, clksrc_prop) \
  520. void __init omap##name##_sync32k_timer_init(void) \
  521. { \
  522. omap_clk_init(); \
  523. omap_dmtimer_init(); \
  524. omap2_gp_clockevent_init((clkev_nr), clkev_src, clkev_prop); \
  525. /* Enable the use of clocksource="gp_timer" kernel parameter */ \
  526. if (use_gptimer_clksrc) \
  527. omap2_gptimer_clocksource_init((clksrc_nr), clksrc_src, \
  528. clksrc_prop); \
  529. else \
  530. omap2_sync32k_clocksource_init(); \
  531. }
  532. #ifdef CONFIG_ARCH_OMAP2
  533. OMAP_SYS_32K_TIMER_INIT(2, 1, "timer_32k_ck", "ti,timer-alwon",
  534. 2, "timer_sys_ck", NULL);
  535. #endif /* CONFIG_ARCH_OMAP2 */
  536. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM43XX)
  537. OMAP_SYS_32K_TIMER_INIT(3, 1, "timer_32k_ck", "ti,timer-alwon",
  538. 2, "timer_sys_ck", NULL);
  539. OMAP_SYS_32K_TIMER_INIT(3_secure, 12, "secure_32k_fck", "ti,timer-secure",
  540. 2, "timer_sys_ck", NULL);
  541. #endif /* CONFIG_ARCH_OMAP3 */
  542. #if defined(CONFIG_ARCH_OMAP3) || defined(CONFIG_SOC_AM33XX) || \
  543. defined(CONFIG_SOC_AM43XX)
  544. OMAP_SYS_GP_TIMER_INIT(3, 2, "timer_sys_ck", NULL,
  545. 1, "timer_sys_ck", "ti,timer-alwon");
  546. #endif
  547. #if defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_SOC_OMAP5) || \
  548. defined(CONFIG_SOC_DRA7XX)
  549. static OMAP_SYS_32K_TIMER_INIT(4, 1, "timer_32k_ck", "ti,timer-alwon",
  550. 2, "sys_clkin_ck", NULL);
  551. #endif
  552. #ifdef CONFIG_ARCH_OMAP4
  553. #ifdef CONFIG_HAVE_ARM_TWD
  554. static DEFINE_TWD_LOCAL_TIMER(twd_local_timer, OMAP44XX_LOCAL_TWD_BASE, 29);
  555. void __init omap4_local_timer_init(void)
  556. {
  557. omap4_sync32k_timer_init();
  558. /* Local timers are not supprted on OMAP4430 ES1.0 */
  559. if (omap_rev() != OMAP4430_REV_ES1_0) {
  560. int err;
  561. if (of_have_populated_dt()) {
  562. clocksource_of_init();
  563. return;
  564. }
  565. err = twd_local_timer_register(&twd_local_timer);
  566. if (err)
  567. pr_err("twd_local_timer_register failed %d\n", err);
  568. }
  569. }
  570. #else
  571. void __init omap4_local_timer_init(void)
  572. {
  573. omap4_sync32k_timer_init();
  574. }
  575. #endif /* CONFIG_HAVE_ARM_TWD */
  576. #endif /* CONFIG_ARCH_OMAP4 */
  577. #if defined(CONFIG_SOC_OMAP5) || defined(CONFIG_SOC_DRA7XX)
  578. void __init omap5_realtime_timer_init(void)
  579. {
  580. omap4_sync32k_timer_init();
  581. realtime_counter_init();
  582. clocksource_of_init();
  583. }
  584. #endif /* CONFIG_SOC_OMAP5 || CONFIG_SOC_DRA7XX */
  585. /**
  586. * omap_timer_init - build and register timer device with an
  587. * associated timer hwmod
  588. * @oh: timer hwmod pointer to be used to build timer device
  589. * @user: parameter that can be passed from calling hwmod API
  590. *
  591. * Called by omap_hwmod_for_each_by_class to register each of the timer
  592. * devices present in the system. The number of timer devices is known
  593. * by parsing through the hwmod database for a given class name. At the
  594. * end of function call memory is allocated for timer device and it is
  595. * registered to the framework ready to be proved by the driver.
  596. */
  597. static int __init omap_timer_init(struct omap_hwmod *oh, void *unused)
  598. {
  599. int id;
  600. int ret = 0;
  601. char *name = "omap_timer";
  602. struct dmtimer_platform_data *pdata;
  603. struct platform_device *pdev;
  604. struct omap_timer_capability_dev_attr *timer_dev_attr;
  605. pr_debug("%s: %s\n", __func__, oh->name);
  606. /* on secure device, do not register secure timer */
  607. timer_dev_attr = oh->dev_attr;
  608. if (omap_type() != OMAP2_DEVICE_TYPE_GP && timer_dev_attr)
  609. if (timer_dev_attr->timer_capability == OMAP_TIMER_SECURE)
  610. return ret;
  611. pdata = kzalloc(sizeof(*pdata), GFP_KERNEL);
  612. if (!pdata) {
  613. pr_err("%s: No memory for [%s]\n", __func__, oh->name);
  614. return -ENOMEM;
  615. }
  616. /*
  617. * Extract the IDs from name field in hwmod database
  618. * and use the same for constructing ids' for the
  619. * timer devices. In a way, we are avoiding usage of
  620. * static variable witin the function to do the same.
  621. * CAUTION: We have to be careful and make sure the
  622. * name in hwmod database does not change in which case
  623. * we might either make corresponding change here or
  624. * switch back static variable mechanism.
  625. */
  626. sscanf(oh->name, "timer%2d", &id);
  627. if (timer_dev_attr)
  628. pdata->timer_capability = timer_dev_attr->timer_capability;
  629. pdata->timer_errata = omap_dm_timer_get_errata();
  630. pdata->get_context_loss_count = omap_pm_get_dev_context_loss_count;
  631. pdev = omap_device_build(name, id, oh, pdata, sizeof(*pdata));
  632. if (IS_ERR(pdev)) {
  633. pr_err("%s: Can't build omap_device for %s: %s.\n",
  634. __func__, name, oh->name);
  635. ret = -EINVAL;
  636. }
  637. kfree(pdata);
  638. return ret;
  639. }
  640. /**
  641. * omap2_dm_timer_init - top level regular device initialization
  642. *
  643. * Uses dedicated hwmod api to parse through hwmod database for
  644. * given class name and then build and register the timer device.
  645. */
  646. static int __init omap2_dm_timer_init(void)
  647. {
  648. int ret;
  649. /* If dtb is there, the devices will be created dynamically */
  650. if (of_have_populated_dt())
  651. return -ENODEV;
  652. ret = omap_hwmod_for_each_by_class("timer", omap_timer_init, NULL);
  653. if (unlikely(ret)) {
  654. pr_err("%s: device registration failed.\n", __func__);
  655. return -EINVAL;
  656. }
  657. return 0;
  658. }
  659. omap_arch_initcall(omap2_dm_timer_init);
  660. /**
  661. * omap2_override_clocksource - clocksource override with user configuration
  662. *
  663. * Allows user to override default clocksource, using kernel parameter
  664. * clocksource="gp_timer" (For all OMAP2PLUS architectures)
  665. *
  666. * Note that, here we are using same standard kernel parameter "clocksource=",
  667. * and not introducing any OMAP specific interface.
  668. */
  669. static int __init omap2_override_clocksource(char *str)
  670. {
  671. if (!str)
  672. return 0;
  673. /*
  674. * For OMAP architecture, we only have two options
  675. * - sync_32k (default)
  676. * - gp_timer (sys_clk based)
  677. */
  678. if (!strcmp(str, "gp_timer"))
  679. use_gptimer_clksrc = true;
  680. return 0;
  681. }
  682. early_param("clocksource", omap2_override_clocksource);