omap_hwmod.c 110 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907
  1. /*
  2. * omap_hwmod implementation for OMAP2/3/4
  3. *
  4. * Copyright (C) 2009-2011 Nokia Corporation
  5. * Copyright (C) 2011-2012 Texas Instruments, Inc.
  6. *
  7. * Paul Walmsley, Benoît Cousson, Kevin Hilman
  8. *
  9. * Created in collaboration with (alphabetical order): Thara Gopinath,
  10. * Tony Lindgren, Rajendra Nayak, Vikram Pandita, Sakari Poussa, Anand
  11. * Sawant, Santosh Shilimkar, Richard Woodruff
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License version 2 as
  15. * published by the Free Software Foundation.
  16. *
  17. * Introduction
  18. * ------------
  19. * One way to view an OMAP SoC is as a collection of largely unrelated
  20. * IP blocks connected by interconnects. The IP blocks include
  21. * devices such as ARM processors, audio serial interfaces, UARTs,
  22. * etc. Some of these devices, like the DSP, are created by TI;
  23. * others, like the SGX, largely originate from external vendors. In
  24. * TI's documentation, on-chip devices are referred to as "OMAP
  25. * modules." Some of these IP blocks are identical across several
  26. * OMAP versions. Others are revised frequently.
  27. *
  28. * These OMAP modules are tied together by various interconnects.
  29. * Most of the address and data flow between modules is via OCP-based
  30. * interconnects such as the L3 and L4 buses; but there are other
  31. * interconnects that distribute the hardware clock tree, handle idle
  32. * and reset signaling, supply power, and connect the modules to
  33. * various pads or balls on the OMAP package.
  34. *
  35. * OMAP hwmod provides a consistent way to describe the on-chip
  36. * hardware blocks and their integration into the rest of the chip.
  37. * This description can be automatically generated from the TI
  38. * hardware database. OMAP hwmod provides a standard, consistent API
  39. * to reset, enable, idle, and disable these hardware blocks. And
  40. * hwmod provides a way for other core code, such as the Linux device
  41. * code or the OMAP power management and address space mapping code,
  42. * to query the hardware database.
  43. *
  44. * Using hwmod
  45. * -----------
  46. * Drivers won't call hwmod functions directly. That is done by the
  47. * omap_device code, and in rare occasions, by custom integration code
  48. * in arch/arm/ *omap*. The omap_device code includes functions to
  49. * build a struct platform_device using omap_hwmod data, and that is
  50. * currently how hwmod data is communicated to drivers and to the
  51. * Linux driver model. Most drivers will call omap_hwmod functions only
  52. * indirectly, via pm_runtime*() functions.
  53. *
  54. * From a layering perspective, here is where the OMAP hwmod code
  55. * fits into the kernel software stack:
  56. *
  57. * +-------------------------------+
  58. * | Device driver code |
  59. * | (e.g., drivers/) |
  60. * +-------------------------------+
  61. * | Linux driver model |
  62. * | (platform_device / |
  63. * | platform_driver data/code) |
  64. * +-------------------------------+
  65. * | OMAP core-driver integration |
  66. * |(arch/arm/mach-omap2/devices.c)|
  67. * +-------------------------------+
  68. * | omap_device code |
  69. * | (../plat-omap/omap_device.c) |
  70. * +-------------------------------+
  71. * ----> | omap_hwmod code/data | <-----
  72. * | (../mach-omap2/omap_hwmod*) |
  73. * +-------------------------------+
  74. * | OMAP clock/PRCM/register fns |
  75. * | ({read,write}l_relaxed, clk*) |
  76. * +-------------------------------+
  77. *
  78. * Device drivers should not contain any OMAP-specific code or data in
  79. * them. They should only contain code to operate the IP block that
  80. * the driver is responsible for. This is because these IP blocks can
  81. * also appear in other SoCs, either from TI (such as DaVinci) or from
  82. * other manufacturers; and drivers should be reusable across other
  83. * platforms.
  84. *
  85. * The OMAP hwmod code also will attempt to reset and idle all on-chip
  86. * devices upon boot. The goal here is for the kernel to be
  87. * completely self-reliant and independent from bootloaders. This is
  88. * to ensure a repeatable configuration, both to ensure consistent
  89. * runtime behavior, and to make it easier for others to reproduce
  90. * bugs.
  91. *
  92. * OMAP module activity states
  93. * ---------------------------
  94. * The hwmod code considers modules to be in one of several activity
  95. * states. IP blocks start out in an UNKNOWN state, then once they
  96. * are registered via the hwmod code, proceed to the REGISTERED state.
  97. * Once their clock names are resolved to clock pointers, the module
  98. * enters the CLKS_INITED state; and finally, once the module has been
  99. * reset and the integration registers programmed, the INITIALIZED state
  100. * is entered. The hwmod code will then place the module into either
  101. * the IDLE state to save power, or in the case of a critical system
  102. * module, the ENABLED state.
  103. *
  104. * OMAP core integration code can then call omap_hwmod*() functions
  105. * directly to move the module between the IDLE, ENABLED, and DISABLED
  106. * states, as needed. This is done during both the PM idle loop, and
  107. * in the OMAP core integration code's implementation of the PM runtime
  108. * functions.
  109. *
  110. * References
  111. * ----------
  112. * This is a partial list.
  113. * - OMAP2420 Multimedia Processor Silicon Revision 2.1.1, 2.2 (SWPU064)
  114. * - OMAP2430 Multimedia Device POP Silicon Revision 2.1 (SWPU090)
  115. * - OMAP34xx Multimedia Device Silicon Revision 3.1 (SWPU108)
  116. * - OMAP4430 Multimedia Device Silicon Revision 1.0 (SWPU140)
  117. * - Open Core Protocol Specification 2.2
  118. *
  119. * To do:
  120. * - handle IO mapping
  121. * - bus throughput & module latency measurement code
  122. *
  123. * XXX add tests at the beginning of each function to ensure the hwmod is
  124. * in the appropriate state
  125. * XXX error return values should be checked to ensure that they are
  126. * appropriate
  127. */
  128. #undef DEBUG
  129. #include <linux/kernel.h>
  130. #include <linux/errno.h>
  131. #include <linux/io.h>
  132. #include <linux/clk-provider.h>
  133. #include <linux/delay.h>
  134. #include <linux/err.h>
  135. #include <linux/list.h>
  136. #include <linux/mutex.h>
  137. #include <linux/spinlock.h>
  138. #include <linux/slab.h>
  139. #include <linux/bootmem.h>
  140. #include <linux/cpu.h>
  141. #include <linux/of.h>
  142. #include <linux/of_address.h>
  143. #include <asm/system_misc.h>
  144. #include "clock.h"
  145. #include "omap_hwmod.h"
  146. #include "soc.h"
  147. #include "common.h"
  148. #include "clockdomain.h"
  149. #include "powerdomain.h"
  150. #include "cm2xxx.h"
  151. #include "cm3xxx.h"
  152. #include "cm33xx.h"
  153. #include "prm.h"
  154. #include "prm3xxx.h"
  155. #include "prm44xx.h"
  156. #include "prm33xx.h"
  157. #include "prminst44xx.h"
  158. #include "mux.h"
  159. #include "pm.h"
  160. /* Name of the OMAP hwmod for the MPU */
  161. #define MPU_INITIATOR_NAME "mpu"
  162. /*
  163. * Number of struct omap_hwmod_link records per struct
  164. * omap_hwmod_ocp_if record (master->slave and slave->master)
  165. */
  166. #define LINKS_PER_OCP_IF 2
  167. /*
  168. * Address offset (in bytes) between the reset control and the reset
  169. * status registers: 4 bytes on OMAP4
  170. */
  171. #define OMAP4_RST_CTRL_ST_OFFSET 4
  172. /**
  173. * struct omap_hwmod_soc_ops - fn ptrs for some SoC-specific operations
  174. * @enable_module: function to enable a module (via MODULEMODE)
  175. * @disable_module: function to disable a module (via MODULEMODE)
  176. *
  177. * XXX Eventually this functionality will be hidden inside the PRM/CM
  178. * device drivers. Until then, this should avoid huge blocks of cpu_is_*()
  179. * conditionals in this code.
  180. */
  181. struct omap_hwmod_soc_ops {
  182. void (*enable_module)(struct omap_hwmod *oh);
  183. int (*disable_module)(struct omap_hwmod *oh);
  184. int (*wait_target_ready)(struct omap_hwmod *oh);
  185. int (*assert_hardreset)(struct omap_hwmod *oh,
  186. struct omap_hwmod_rst_info *ohri);
  187. int (*deassert_hardreset)(struct omap_hwmod *oh,
  188. struct omap_hwmod_rst_info *ohri);
  189. int (*is_hardreset_asserted)(struct omap_hwmod *oh,
  190. struct omap_hwmod_rst_info *ohri);
  191. int (*init_clkdm)(struct omap_hwmod *oh);
  192. void (*update_context_lost)(struct omap_hwmod *oh);
  193. int (*get_context_lost)(struct omap_hwmod *oh);
  194. };
  195. /* soc_ops: adapts the omap_hwmod code to the currently-booted SoC */
  196. static struct omap_hwmod_soc_ops soc_ops;
  197. /* omap_hwmod_list contains all registered struct omap_hwmods */
  198. static LIST_HEAD(omap_hwmod_list);
  199. /* mpu_oh: used to add/remove MPU initiator from sleepdep list */
  200. static struct omap_hwmod *mpu_oh;
  201. /* io_chain_lock: used to serialize reconfigurations of the I/O chain */
  202. static DEFINE_SPINLOCK(io_chain_lock);
  203. /*
  204. * linkspace: ptr to a buffer that struct omap_hwmod_link records are
  205. * allocated from - used to reduce the number of small memory
  206. * allocations, which has a significant impact on performance
  207. */
  208. static struct omap_hwmod_link *linkspace;
  209. /*
  210. * free_ls, max_ls: array indexes into linkspace; representing the
  211. * next free struct omap_hwmod_link index, and the maximum number of
  212. * struct omap_hwmod_link records allocated (respectively)
  213. */
  214. static unsigned short free_ls, max_ls, ls_supp;
  215. /* inited: set to true once the hwmod code is initialized */
  216. static bool inited;
  217. /* Private functions */
  218. /**
  219. * _fetch_next_ocp_if - return the next OCP interface in a list
  220. * @p: ptr to a ptr to the list_head inside the ocp_if to return
  221. * @i: pointer to the index of the element pointed to by @p in the list
  222. *
  223. * Return a pointer to the struct omap_hwmod_ocp_if record
  224. * containing the struct list_head pointed to by @p, and increment
  225. * @p such that a future call to this routine will return the next
  226. * record.
  227. */
  228. static struct omap_hwmod_ocp_if *_fetch_next_ocp_if(struct list_head **p,
  229. int *i)
  230. {
  231. struct omap_hwmod_ocp_if *oi;
  232. oi = list_entry(*p, struct omap_hwmod_link, node)->ocp_if;
  233. *p = (*p)->next;
  234. *i = *i + 1;
  235. return oi;
  236. }
  237. /**
  238. * _update_sysc_cache - return the module OCP_SYSCONFIG register, keep copy
  239. * @oh: struct omap_hwmod *
  240. *
  241. * Load the current value of the hwmod OCP_SYSCONFIG register into the
  242. * struct omap_hwmod for later use. Returns -EINVAL if the hwmod has no
  243. * OCP_SYSCONFIG register or 0 upon success.
  244. */
  245. static int _update_sysc_cache(struct omap_hwmod *oh)
  246. {
  247. if (!oh->class->sysc) {
  248. WARN(1, "omap_hwmod: %s: cannot read OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  249. return -EINVAL;
  250. }
  251. /* XXX ensure module interface clock is up */
  252. oh->_sysc_cache = omap_hwmod_read(oh, oh->class->sysc->sysc_offs);
  253. if (!(oh->class->sysc->sysc_flags & SYSC_NO_CACHE))
  254. oh->_int_flags |= _HWMOD_SYSCONFIG_LOADED;
  255. return 0;
  256. }
  257. /**
  258. * _write_sysconfig - write a value to the module's OCP_SYSCONFIG register
  259. * @v: OCP_SYSCONFIG value to write
  260. * @oh: struct omap_hwmod *
  261. *
  262. * Write @v into the module class' OCP_SYSCONFIG register, if it has
  263. * one. No return value.
  264. */
  265. static void _write_sysconfig(u32 v, struct omap_hwmod *oh)
  266. {
  267. if (!oh->class->sysc) {
  268. WARN(1, "omap_hwmod: %s: cannot write OCP_SYSCONFIG: not defined on hwmod's class\n", oh->name);
  269. return;
  270. }
  271. /* XXX ensure module interface clock is up */
  272. /* Module might have lost context, always update cache and register */
  273. oh->_sysc_cache = v;
  274. omap_hwmod_write(v, oh, oh->class->sysc->sysc_offs);
  275. }
  276. /**
  277. * _set_master_standbymode: set the OCP_SYSCONFIG MIDLEMODE field in @v
  278. * @oh: struct omap_hwmod *
  279. * @standbymode: MIDLEMODE field bits
  280. * @v: pointer to register contents to modify
  281. *
  282. * Update the master standby mode bits in @v to be @standbymode for
  283. * the @oh hwmod. Does not write to the hardware. Returns -EINVAL
  284. * upon error or 0 upon success.
  285. */
  286. static int _set_master_standbymode(struct omap_hwmod *oh, u8 standbymode,
  287. u32 *v)
  288. {
  289. u32 mstandby_mask;
  290. u8 mstandby_shift;
  291. if (!oh->class->sysc ||
  292. !(oh->class->sysc->sysc_flags & SYSC_HAS_MIDLEMODE))
  293. return -EINVAL;
  294. if (!oh->class->sysc->sysc_fields) {
  295. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  296. return -EINVAL;
  297. }
  298. mstandby_shift = oh->class->sysc->sysc_fields->midle_shift;
  299. mstandby_mask = (0x3 << mstandby_shift);
  300. *v &= ~mstandby_mask;
  301. *v |= __ffs(standbymode) << mstandby_shift;
  302. return 0;
  303. }
  304. /**
  305. * _set_slave_idlemode: set the OCP_SYSCONFIG SIDLEMODE field in @v
  306. * @oh: struct omap_hwmod *
  307. * @idlemode: SIDLEMODE field bits
  308. * @v: pointer to register contents to modify
  309. *
  310. * Update the slave idle mode bits in @v to be @idlemode for the @oh
  311. * hwmod. Does not write to the hardware. Returns -EINVAL upon error
  312. * or 0 upon success.
  313. */
  314. static int _set_slave_idlemode(struct omap_hwmod *oh, u8 idlemode, u32 *v)
  315. {
  316. u32 sidle_mask;
  317. u8 sidle_shift;
  318. if (!oh->class->sysc ||
  319. !(oh->class->sysc->sysc_flags & SYSC_HAS_SIDLEMODE))
  320. return -EINVAL;
  321. if (!oh->class->sysc->sysc_fields) {
  322. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  323. return -EINVAL;
  324. }
  325. sidle_shift = oh->class->sysc->sysc_fields->sidle_shift;
  326. sidle_mask = (0x3 << sidle_shift);
  327. *v &= ~sidle_mask;
  328. *v |= __ffs(idlemode) << sidle_shift;
  329. return 0;
  330. }
  331. /**
  332. * _set_clockactivity: set OCP_SYSCONFIG.CLOCKACTIVITY bits in @v
  333. * @oh: struct omap_hwmod *
  334. * @clockact: CLOCKACTIVITY field bits
  335. * @v: pointer to register contents to modify
  336. *
  337. * Update the clockactivity mode bits in @v to be @clockact for the
  338. * @oh hwmod. Used for additional powersaving on some modules. Does
  339. * not write to the hardware. Returns -EINVAL upon error or 0 upon
  340. * success.
  341. */
  342. static int _set_clockactivity(struct omap_hwmod *oh, u8 clockact, u32 *v)
  343. {
  344. u32 clkact_mask;
  345. u8 clkact_shift;
  346. if (!oh->class->sysc ||
  347. !(oh->class->sysc->sysc_flags & SYSC_HAS_CLOCKACTIVITY))
  348. return -EINVAL;
  349. if (!oh->class->sysc->sysc_fields) {
  350. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  351. return -EINVAL;
  352. }
  353. clkact_shift = oh->class->sysc->sysc_fields->clkact_shift;
  354. clkact_mask = (0x3 << clkact_shift);
  355. *v &= ~clkact_mask;
  356. *v |= clockact << clkact_shift;
  357. return 0;
  358. }
  359. /**
  360. * _set_softreset: set OCP_SYSCONFIG.SOFTRESET bit in @v
  361. * @oh: struct omap_hwmod *
  362. * @v: pointer to register contents to modify
  363. *
  364. * Set the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  365. * error or 0 upon success.
  366. */
  367. static int _set_softreset(struct omap_hwmod *oh, u32 *v)
  368. {
  369. u32 softrst_mask;
  370. if (!oh->class->sysc ||
  371. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  372. return -EINVAL;
  373. if (!oh->class->sysc->sysc_fields) {
  374. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  375. return -EINVAL;
  376. }
  377. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  378. *v |= softrst_mask;
  379. return 0;
  380. }
  381. /**
  382. * _clear_softreset: clear OCP_SYSCONFIG.SOFTRESET bit in @v
  383. * @oh: struct omap_hwmod *
  384. * @v: pointer to register contents to modify
  385. *
  386. * Clear the SOFTRESET bit in @v for hwmod @oh. Returns -EINVAL upon
  387. * error or 0 upon success.
  388. */
  389. static int _clear_softreset(struct omap_hwmod *oh, u32 *v)
  390. {
  391. u32 softrst_mask;
  392. if (!oh->class->sysc ||
  393. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  394. return -EINVAL;
  395. if (!oh->class->sysc->sysc_fields) {
  396. WARN(1,
  397. "omap_hwmod: %s: sysc_fields absent for sysconfig class\n",
  398. oh->name);
  399. return -EINVAL;
  400. }
  401. softrst_mask = (0x1 << oh->class->sysc->sysc_fields->srst_shift);
  402. *v &= ~softrst_mask;
  403. return 0;
  404. }
  405. /**
  406. * _wait_softreset_complete - wait for an OCP softreset to complete
  407. * @oh: struct omap_hwmod * to wait on
  408. *
  409. * Wait until the IP block represented by @oh reports that its OCP
  410. * softreset is complete. This can be triggered by software (see
  411. * _ocp_softreset()) or by hardware upon returning from off-mode (one
  412. * example is HSMMC). Waits for up to MAX_MODULE_SOFTRESET_WAIT
  413. * microseconds. Returns the number of microseconds waited.
  414. */
  415. static int _wait_softreset_complete(struct omap_hwmod *oh)
  416. {
  417. struct omap_hwmod_class_sysconfig *sysc;
  418. u32 softrst_mask;
  419. int c = 0;
  420. sysc = oh->class->sysc;
  421. if (sysc->sysc_flags & SYSS_HAS_RESET_STATUS)
  422. omap_test_timeout((omap_hwmod_read(oh, sysc->syss_offs)
  423. & SYSS_RESETDONE_MASK),
  424. MAX_MODULE_SOFTRESET_WAIT, c);
  425. else if (sysc->sysc_flags & SYSC_HAS_RESET_STATUS) {
  426. softrst_mask = (0x1 << sysc->sysc_fields->srst_shift);
  427. omap_test_timeout(!(omap_hwmod_read(oh, sysc->sysc_offs)
  428. & softrst_mask),
  429. MAX_MODULE_SOFTRESET_WAIT, c);
  430. }
  431. return c;
  432. }
  433. /**
  434. * _set_dmadisable: set OCP_SYSCONFIG.DMADISABLE bit in @v
  435. * @oh: struct omap_hwmod *
  436. *
  437. * The DMADISABLE bit is a semi-automatic bit present in sysconfig register
  438. * of some modules. When the DMA must perform read/write accesses, the
  439. * DMADISABLE bit is cleared by the hardware. But when the DMA must stop
  440. * for power management, software must set the DMADISABLE bit back to 1.
  441. *
  442. * Set the DMADISABLE bit in @v for hwmod @oh. Returns -EINVAL upon
  443. * error or 0 upon success.
  444. */
  445. static int _set_dmadisable(struct omap_hwmod *oh)
  446. {
  447. u32 v;
  448. u32 dmadisable_mask;
  449. if (!oh->class->sysc ||
  450. !(oh->class->sysc->sysc_flags & SYSC_HAS_DMADISABLE))
  451. return -EINVAL;
  452. if (!oh->class->sysc->sysc_fields) {
  453. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  454. return -EINVAL;
  455. }
  456. /* clocks must be on for this operation */
  457. if (oh->_state != _HWMOD_STATE_ENABLED) {
  458. pr_warn("omap_hwmod: %s: dma can be disabled only from enabled state\n", oh->name);
  459. return -EINVAL;
  460. }
  461. pr_debug("omap_hwmod: %s: setting DMADISABLE\n", oh->name);
  462. v = oh->_sysc_cache;
  463. dmadisable_mask =
  464. (0x1 << oh->class->sysc->sysc_fields->dmadisable_shift);
  465. v |= dmadisable_mask;
  466. _write_sysconfig(v, oh);
  467. return 0;
  468. }
  469. /**
  470. * _set_module_autoidle: set the OCP_SYSCONFIG AUTOIDLE field in @v
  471. * @oh: struct omap_hwmod *
  472. * @autoidle: desired AUTOIDLE bitfield value (0 or 1)
  473. * @v: pointer to register contents to modify
  474. *
  475. * Update the module autoidle bit in @v to be @autoidle for the @oh
  476. * hwmod. The autoidle bit controls whether the module can gate
  477. * internal clocks automatically when it isn't doing anything; the
  478. * exact function of this bit varies on a per-module basis. This
  479. * function does not write to the hardware. Returns -EINVAL upon
  480. * error or 0 upon success.
  481. */
  482. static int _set_module_autoidle(struct omap_hwmod *oh, u8 autoidle,
  483. u32 *v)
  484. {
  485. u32 autoidle_mask;
  486. u8 autoidle_shift;
  487. if (!oh->class->sysc ||
  488. !(oh->class->sysc->sysc_flags & SYSC_HAS_AUTOIDLE))
  489. return -EINVAL;
  490. if (!oh->class->sysc->sysc_fields) {
  491. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  492. return -EINVAL;
  493. }
  494. autoidle_shift = oh->class->sysc->sysc_fields->autoidle_shift;
  495. autoidle_mask = (0x1 << autoidle_shift);
  496. *v &= ~autoidle_mask;
  497. *v |= autoidle << autoidle_shift;
  498. return 0;
  499. }
  500. /**
  501. * _set_idle_ioring_wakeup - enable/disable IO pad wakeup on hwmod idle for mux
  502. * @oh: struct omap_hwmod *
  503. * @set_wake: bool value indicating to set (true) or clear (false) wakeup enable
  504. *
  505. * Set or clear the I/O pad wakeup flag in the mux entries for the
  506. * hwmod @oh. This function changes the @oh->mux->pads_dynamic array
  507. * in memory. If the hwmod is currently idled, and the new idle
  508. * values don't match the previous ones, this function will also
  509. * update the SCM PADCTRL registers. Otherwise, if the hwmod is not
  510. * currently idled, this function won't touch the hardware: the new
  511. * mux settings are written to the SCM PADCTRL registers when the
  512. * hwmod is idled. No return value.
  513. */
  514. static void _set_idle_ioring_wakeup(struct omap_hwmod *oh, bool set_wake)
  515. {
  516. struct omap_device_pad *pad;
  517. bool change = false;
  518. u16 prev_idle;
  519. int j;
  520. if (!oh->mux || !oh->mux->enabled)
  521. return;
  522. for (j = 0; j < oh->mux->nr_pads_dynamic; j++) {
  523. pad = oh->mux->pads_dynamic[j];
  524. if (!(pad->flags & OMAP_DEVICE_PAD_WAKEUP))
  525. continue;
  526. prev_idle = pad->idle;
  527. if (set_wake)
  528. pad->idle |= OMAP_WAKEUP_EN;
  529. else
  530. pad->idle &= ~OMAP_WAKEUP_EN;
  531. if (prev_idle != pad->idle)
  532. change = true;
  533. }
  534. if (change && oh->_state == _HWMOD_STATE_IDLE)
  535. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  536. }
  537. /**
  538. * _enable_wakeup: set OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  539. * @oh: struct omap_hwmod *
  540. *
  541. * Allow the hardware module @oh to send wakeups. Returns -EINVAL
  542. * upon error or 0 upon success.
  543. */
  544. static int _enable_wakeup(struct omap_hwmod *oh, u32 *v)
  545. {
  546. if (!oh->class->sysc ||
  547. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  548. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  549. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  550. return -EINVAL;
  551. if (!oh->class->sysc->sysc_fields) {
  552. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  553. return -EINVAL;
  554. }
  555. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  556. *v |= 0x1 << oh->class->sysc->sysc_fields->enwkup_shift;
  557. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  558. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  559. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  560. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART_WKUP, v);
  561. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  562. return 0;
  563. }
  564. /**
  565. * _disable_wakeup: clear OCP_SYSCONFIG.ENAWAKEUP bit in the hardware
  566. * @oh: struct omap_hwmod *
  567. *
  568. * Prevent the hardware module @oh to send wakeups. Returns -EINVAL
  569. * upon error or 0 upon success.
  570. */
  571. static int _disable_wakeup(struct omap_hwmod *oh, u32 *v)
  572. {
  573. if (!oh->class->sysc ||
  574. !((oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP) ||
  575. (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP) ||
  576. (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)))
  577. return -EINVAL;
  578. if (!oh->class->sysc->sysc_fields) {
  579. WARN(1, "omap_hwmod: %s: offset struct for sysconfig not provided in class\n", oh->name);
  580. return -EINVAL;
  581. }
  582. if (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)
  583. *v &= ~(0x1 << oh->class->sysc->sysc_fields->enwkup_shift);
  584. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  585. _set_slave_idlemode(oh, HWMOD_IDLEMODE_SMART, v);
  586. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  587. _set_master_standbymode(oh, HWMOD_IDLEMODE_SMART, v);
  588. /* XXX test pwrdm_get_wken for this hwmod's subsystem */
  589. return 0;
  590. }
  591. static struct clockdomain *_get_clkdm(struct omap_hwmod *oh)
  592. {
  593. struct clk_hw_omap *clk;
  594. if (oh->clkdm) {
  595. return oh->clkdm;
  596. } else if (oh->_clk) {
  597. if (__clk_get_flags(oh->_clk) & CLK_IS_BASIC)
  598. return NULL;
  599. clk = to_clk_hw_omap(__clk_get_hw(oh->_clk));
  600. return clk->clkdm;
  601. }
  602. return NULL;
  603. }
  604. /**
  605. * _add_initiator_dep: prevent @oh from smart-idling while @init_oh is active
  606. * @oh: struct omap_hwmod *
  607. *
  608. * Prevent the hardware module @oh from entering idle while the
  609. * hardare module initiator @init_oh is active. Useful when a module
  610. * will be accessed by a particular initiator (e.g., if a module will
  611. * be accessed by the IVA, there should be a sleepdep between the IVA
  612. * initiator and the module). Only applies to modules in smart-idle
  613. * mode. If the clockdomain is marked as not needing autodeps, return
  614. * 0 without doing anything. Otherwise, returns -EINVAL upon error or
  615. * passes along clkdm_add_sleepdep() value upon success.
  616. */
  617. static int _add_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  618. {
  619. struct clockdomain *clkdm, *init_clkdm;
  620. clkdm = _get_clkdm(oh);
  621. init_clkdm = _get_clkdm(init_oh);
  622. if (!clkdm || !init_clkdm)
  623. return -EINVAL;
  624. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  625. return 0;
  626. return clkdm_add_sleepdep(clkdm, init_clkdm);
  627. }
  628. /**
  629. * _del_initiator_dep: allow @oh to smart-idle even if @init_oh is active
  630. * @oh: struct omap_hwmod *
  631. *
  632. * Allow the hardware module @oh to enter idle while the hardare
  633. * module initiator @init_oh is active. Useful when a module will not
  634. * be accessed by a particular initiator (e.g., if a module will not
  635. * be accessed by the IVA, there should be no sleepdep between the IVA
  636. * initiator and the module). Only applies to modules in smart-idle
  637. * mode. If the clockdomain is marked as not needing autodeps, return
  638. * 0 without doing anything. Returns -EINVAL upon error or passes
  639. * along clkdm_del_sleepdep() value upon success.
  640. */
  641. static int _del_initiator_dep(struct omap_hwmod *oh, struct omap_hwmod *init_oh)
  642. {
  643. struct clockdomain *clkdm, *init_clkdm;
  644. clkdm = _get_clkdm(oh);
  645. init_clkdm = _get_clkdm(init_oh);
  646. if (!clkdm || !init_clkdm)
  647. return -EINVAL;
  648. if (clkdm && clkdm->flags & CLKDM_NO_AUTODEPS)
  649. return 0;
  650. return clkdm_del_sleepdep(clkdm, init_clkdm);
  651. }
  652. /**
  653. * _init_main_clk - get a struct clk * for the the hwmod's main functional clk
  654. * @oh: struct omap_hwmod *
  655. *
  656. * Called from _init_clocks(). Populates the @oh _clk (main
  657. * functional clock pointer) if a main_clk is present. Returns 0 on
  658. * success or -EINVAL on error.
  659. */
  660. static int _init_main_clk(struct omap_hwmod *oh)
  661. {
  662. int ret = 0;
  663. if (!oh->main_clk)
  664. return 0;
  665. oh->_clk = clk_get(NULL, oh->main_clk);
  666. if (IS_ERR(oh->_clk)) {
  667. pr_warn("omap_hwmod: %s: cannot clk_get main_clk %s\n",
  668. oh->name, oh->main_clk);
  669. return -EINVAL;
  670. }
  671. /*
  672. * HACK: This needs a re-visit once clk_prepare() is implemented
  673. * to do something meaningful. Today its just a no-op.
  674. * If clk_prepare() is used at some point to do things like
  675. * voltage scaling etc, then this would have to be moved to
  676. * some point where subsystems like i2c and pmic become
  677. * available.
  678. */
  679. clk_prepare(oh->_clk);
  680. if (!_get_clkdm(oh))
  681. pr_debug("omap_hwmod: %s: missing clockdomain for %s.\n",
  682. oh->name, oh->main_clk);
  683. return ret;
  684. }
  685. /**
  686. * _init_interface_clks - get a struct clk * for the the hwmod's interface clks
  687. * @oh: struct omap_hwmod *
  688. *
  689. * Called from _init_clocks(). Populates the @oh OCP slave interface
  690. * clock pointers. Returns 0 on success or -EINVAL on error.
  691. */
  692. static int _init_interface_clks(struct omap_hwmod *oh)
  693. {
  694. struct omap_hwmod_ocp_if *os;
  695. struct list_head *p;
  696. struct clk *c;
  697. int i = 0;
  698. int ret = 0;
  699. p = oh->slave_ports.next;
  700. while (i < oh->slaves_cnt) {
  701. os = _fetch_next_ocp_if(&p, &i);
  702. if (!os->clk)
  703. continue;
  704. c = clk_get(NULL, os->clk);
  705. if (IS_ERR(c)) {
  706. pr_warn("omap_hwmod: %s: cannot clk_get interface_clk %s\n",
  707. oh->name, os->clk);
  708. ret = -EINVAL;
  709. continue;
  710. }
  711. os->_clk = c;
  712. /*
  713. * HACK: This needs a re-visit once clk_prepare() is implemented
  714. * to do something meaningful. Today its just a no-op.
  715. * If clk_prepare() is used at some point to do things like
  716. * voltage scaling etc, then this would have to be moved to
  717. * some point where subsystems like i2c and pmic become
  718. * available.
  719. */
  720. clk_prepare(os->_clk);
  721. }
  722. return ret;
  723. }
  724. /**
  725. * _init_opt_clk - get a struct clk * for the the hwmod's optional clocks
  726. * @oh: struct omap_hwmod *
  727. *
  728. * Called from _init_clocks(). Populates the @oh omap_hwmod_opt_clk
  729. * clock pointers. Returns 0 on success or -EINVAL on error.
  730. */
  731. static int _init_opt_clks(struct omap_hwmod *oh)
  732. {
  733. struct omap_hwmod_opt_clk *oc;
  734. struct clk *c;
  735. int i;
  736. int ret = 0;
  737. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++) {
  738. c = clk_get(NULL, oc->clk);
  739. if (IS_ERR(c)) {
  740. pr_warn("omap_hwmod: %s: cannot clk_get opt_clk %s\n",
  741. oh->name, oc->clk);
  742. ret = -EINVAL;
  743. continue;
  744. }
  745. oc->_clk = c;
  746. /*
  747. * HACK: This needs a re-visit once clk_prepare() is implemented
  748. * to do something meaningful. Today its just a no-op.
  749. * If clk_prepare() is used at some point to do things like
  750. * voltage scaling etc, then this would have to be moved to
  751. * some point where subsystems like i2c and pmic become
  752. * available.
  753. */
  754. clk_prepare(oc->_clk);
  755. }
  756. return ret;
  757. }
  758. /**
  759. * _enable_clocks - enable hwmod main clock and interface clocks
  760. * @oh: struct omap_hwmod *
  761. *
  762. * Enables all clocks necessary for register reads and writes to succeed
  763. * on the hwmod @oh. Returns 0.
  764. */
  765. static int _enable_clocks(struct omap_hwmod *oh)
  766. {
  767. struct omap_hwmod_ocp_if *os;
  768. struct list_head *p;
  769. int i = 0;
  770. pr_debug("omap_hwmod: %s: enabling clocks\n", oh->name);
  771. if (oh->_clk)
  772. clk_enable(oh->_clk);
  773. p = oh->slave_ports.next;
  774. while (i < oh->slaves_cnt) {
  775. os = _fetch_next_ocp_if(&p, &i);
  776. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  777. clk_enable(os->_clk);
  778. }
  779. /* The opt clocks are controlled by the device driver. */
  780. return 0;
  781. }
  782. /**
  783. * _disable_clocks - disable hwmod main clock and interface clocks
  784. * @oh: struct omap_hwmod *
  785. *
  786. * Disables the hwmod @oh main functional and interface clocks. Returns 0.
  787. */
  788. static int _disable_clocks(struct omap_hwmod *oh)
  789. {
  790. struct omap_hwmod_ocp_if *os;
  791. struct list_head *p;
  792. int i = 0;
  793. pr_debug("omap_hwmod: %s: disabling clocks\n", oh->name);
  794. if (oh->_clk)
  795. clk_disable(oh->_clk);
  796. p = oh->slave_ports.next;
  797. while (i < oh->slaves_cnt) {
  798. os = _fetch_next_ocp_if(&p, &i);
  799. if (os->_clk && (os->flags & OCPIF_SWSUP_IDLE))
  800. clk_disable(os->_clk);
  801. }
  802. /* The opt clocks are controlled by the device driver. */
  803. return 0;
  804. }
  805. static void _enable_optional_clocks(struct omap_hwmod *oh)
  806. {
  807. struct omap_hwmod_opt_clk *oc;
  808. int i;
  809. pr_debug("omap_hwmod: %s: enabling optional clocks\n", oh->name);
  810. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  811. if (oc->_clk) {
  812. pr_debug("omap_hwmod: enable %s:%s\n", oc->role,
  813. __clk_get_name(oc->_clk));
  814. clk_enable(oc->_clk);
  815. }
  816. }
  817. static void _disable_optional_clocks(struct omap_hwmod *oh)
  818. {
  819. struct omap_hwmod_opt_clk *oc;
  820. int i;
  821. pr_debug("omap_hwmod: %s: disabling optional clocks\n", oh->name);
  822. for (i = oh->opt_clks_cnt, oc = oh->opt_clks; i > 0; i--, oc++)
  823. if (oc->_clk) {
  824. pr_debug("omap_hwmod: disable %s:%s\n", oc->role,
  825. __clk_get_name(oc->_clk));
  826. clk_disable(oc->_clk);
  827. }
  828. }
  829. /**
  830. * _omap4_enable_module - enable CLKCTRL modulemode on OMAP4
  831. * @oh: struct omap_hwmod *
  832. *
  833. * Enables the PRCM module mode related to the hwmod @oh.
  834. * No return value.
  835. */
  836. static void _omap4_enable_module(struct omap_hwmod *oh)
  837. {
  838. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  839. return;
  840. pr_debug("omap_hwmod: %s: %s: %d\n",
  841. oh->name, __func__, oh->prcm.omap4.modulemode);
  842. omap_cm_module_enable(oh->prcm.omap4.modulemode,
  843. oh->clkdm->prcm_partition,
  844. oh->clkdm->cm_inst, oh->prcm.omap4.clkctrl_offs);
  845. }
  846. /**
  847. * _omap4_wait_target_disable - wait for a module to be disabled on OMAP4
  848. * @oh: struct omap_hwmod *
  849. *
  850. * Wait for a module @oh to enter slave idle. Returns 0 if the module
  851. * does not have an IDLEST bit or if the module successfully enters
  852. * slave idle; otherwise, pass along the return value of the
  853. * appropriate *_cm*_wait_module_idle() function.
  854. */
  855. static int _omap4_wait_target_disable(struct omap_hwmod *oh)
  856. {
  857. if (!oh)
  858. return -EINVAL;
  859. if (oh->_int_flags & _HWMOD_NO_MPU_PORT || !oh->clkdm)
  860. return 0;
  861. if (oh->flags & HWMOD_NO_IDLEST)
  862. return 0;
  863. return omap_cm_wait_module_idle(oh->clkdm->prcm_partition,
  864. oh->clkdm->cm_inst,
  865. oh->prcm.omap4.clkctrl_offs, 0);
  866. }
  867. /**
  868. * _count_mpu_irqs - count the number of MPU IRQ lines associated with @oh
  869. * @oh: struct omap_hwmod *oh
  870. *
  871. * Count and return the number of MPU IRQs associated with the hwmod
  872. * @oh. Used to allocate struct resource data. Returns 0 if @oh is
  873. * NULL.
  874. */
  875. static int _count_mpu_irqs(struct omap_hwmod *oh)
  876. {
  877. struct omap_hwmod_irq_info *ohii;
  878. int i = 0;
  879. if (!oh || !oh->mpu_irqs)
  880. return 0;
  881. do {
  882. ohii = &oh->mpu_irqs[i++];
  883. } while (ohii->irq != -1);
  884. return i-1;
  885. }
  886. /**
  887. * _count_sdma_reqs - count the number of SDMA request lines associated with @oh
  888. * @oh: struct omap_hwmod *oh
  889. *
  890. * Count and return the number of SDMA request lines associated with
  891. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  892. * if @oh is NULL.
  893. */
  894. static int _count_sdma_reqs(struct omap_hwmod *oh)
  895. {
  896. struct omap_hwmod_dma_info *ohdi;
  897. int i = 0;
  898. if (!oh || !oh->sdma_reqs)
  899. return 0;
  900. do {
  901. ohdi = &oh->sdma_reqs[i++];
  902. } while (ohdi->dma_req != -1);
  903. return i-1;
  904. }
  905. /**
  906. * _count_ocp_if_addr_spaces - count the number of address space entries for @oh
  907. * @oh: struct omap_hwmod *oh
  908. *
  909. * Count and return the number of address space ranges associated with
  910. * the hwmod @oh. Used to allocate struct resource data. Returns 0
  911. * if @oh is NULL.
  912. */
  913. static int _count_ocp_if_addr_spaces(struct omap_hwmod_ocp_if *os)
  914. {
  915. struct omap_hwmod_addr_space *mem;
  916. int i = 0;
  917. if (!os || !os->addr)
  918. return 0;
  919. do {
  920. mem = &os->addr[i++];
  921. } while (mem->pa_start != mem->pa_end);
  922. return i-1;
  923. }
  924. /**
  925. * _get_mpu_irq_by_name - fetch MPU interrupt line number by name
  926. * @oh: struct omap_hwmod * to operate on
  927. * @name: pointer to the name of the MPU interrupt number to fetch (optional)
  928. * @irq: pointer to an unsigned int to store the MPU IRQ number to
  929. *
  930. * Retrieve a MPU hardware IRQ line number named by @name associated
  931. * with the IP block pointed to by @oh. The IRQ number will be filled
  932. * into the address pointed to by @dma. When @name is non-null, the
  933. * IRQ line number associated with the named entry will be returned.
  934. * If @name is null, the first matching entry will be returned. Data
  935. * order is not meaningful in hwmod data, so callers are strongly
  936. * encouraged to use a non-null @name whenever possible to avoid
  937. * unpredictable effects if hwmod data is later added that causes data
  938. * ordering to change. Returns 0 upon success or a negative error
  939. * code upon error.
  940. */
  941. static int _get_mpu_irq_by_name(struct omap_hwmod *oh, const char *name,
  942. unsigned int *irq)
  943. {
  944. int i;
  945. bool found = false;
  946. if (!oh->mpu_irqs)
  947. return -ENOENT;
  948. i = 0;
  949. while (oh->mpu_irqs[i].irq != -1) {
  950. if (name == oh->mpu_irqs[i].name ||
  951. !strcmp(name, oh->mpu_irqs[i].name)) {
  952. found = true;
  953. break;
  954. }
  955. i++;
  956. }
  957. if (!found)
  958. return -ENOENT;
  959. *irq = oh->mpu_irqs[i].irq;
  960. return 0;
  961. }
  962. /**
  963. * _get_sdma_req_by_name - fetch SDMA request line ID by name
  964. * @oh: struct omap_hwmod * to operate on
  965. * @name: pointer to the name of the SDMA request line to fetch (optional)
  966. * @dma: pointer to an unsigned int to store the request line ID to
  967. *
  968. * Retrieve an SDMA request line ID named by @name on the IP block
  969. * pointed to by @oh. The ID will be filled into the address pointed
  970. * to by @dma. When @name is non-null, the request line ID associated
  971. * with the named entry will be returned. If @name is null, the first
  972. * matching entry will be returned. Data order is not meaningful in
  973. * hwmod data, so callers are strongly encouraged to use a non-null
  974. * @name whenever possible to avoid unpredictable effects if hwmod
  975. * data is later added that causes data ordering to change. Returns 0
  976. * upon success or a negative error code upon error.
  977. */
  978. static int _get_sdma_req_by_name(struct omap_hwmod *oh, const char *name,
  979. unsigned int *dma)
  980. {
  981. int i;
  982. bool found = false;
  983. if (!oh->sdma_reqs)
  984. return -ENOENT;
  985. i = 0;
  986. while (oh->sdma_reqs[i].dma_req != -1) {
  987. if (name == oh->sdma_reqs[i].name ||
  988. !strcmp(name, oh->sdma_reqs[i].name)) {
  989. found = true;
  990. break;
  991. }
  992. i++;
  993. }
  994. if (!found)
  995. return -ENOENT;
  996. *dma = oh->sdma_reqs[i].dma_req;
  997. return 0;
  998. }
  999. /**
  1000. * _get_addr_space_by_name - fetch address space start & end by name
  1001. * @oh: struct omap_hwmod * to operate on
  1002. * @name: pointer to the name of the address space to fetch (optional)
  1003. * @pa_start: pointer to a u32 to store the starting address to
  1004. * @pa_end: pointer to a u32 to store the ending address to
  1005. *
  1006. * Retrieve address space start and end addresses for the IP block
  1007. * pointed to by @oh. The data will be filled into the addresses
  1008. * pointed to by @pa_start and @pa_end. When @name is non-null, the
  1009. * address space data associated with the named entry will be
  1010. * returned. If @name is null, the first matching entry will be
  1011. * returned. Data order is not meaningful in hwmod data, so callers
  1012. * are strongly encouraged to use a non-null @name whenever possible
  1013. * to avoid unpredictable effects if hwmod data is later added that
  1014. * causes data ordering to change. Returns 0 upon success or a
  1015. * negative error code upon error.
  1016. */
  1017. static int _get_addr_space_by_name(struct omap_hwmod *oh, const char *name,
  1018. u32 *pa_start, u32 *pa_end)
  1019. {
  1020. int i, j;
  1021. struct omap_hwmod_ocp_if *os;
  1022. struct list_head *p = NULL;
  1023. bool found = false;
  1024. p = oh->slave_ports.next;
  1025. i = 0;
  1026. while (i < oh->slaves_cnt) {
  1027. os = _fetch_next_ocp_if(&p, &i);
  1028. if (!os->addr)
  1029. return -ENOENT;
  1030. j = 0;
  1031. while (os->addr[j].pa_start != os->addr[j].pa_end) {
  1032. if (name == os->addr[j].name ||
  1033. !strcmp(name, os->addr[j].name)) {
  1034. found = true;
  1035. break;
  1036. }
  1037. j++;
  1038. }
  1039. if (found)
  1040. break;
  1041. }
  1042. if (!found)
  1043. return -ENOENT;
  1044. *pa_start = os->addr[j].pa_start;
  1045. *pa_end = os->addr[j].pa_end;
  1046. return 0;
  1047. }
  1048. /**
  1049. * _save_mpu_port_index - find and save the index to @oh's MPU port
  1050. * @oh: struct omap_hwmod *
  1051. *
  1052. * Determines the array index of the OCP slave port that the MPU uses
  1053. * to address the device, and saves it into the struct omap_hwmod.
  1054. * Intended to be called during hwmod registration only. No return
  1055. * value.
  1056. */
  1057. static void __init _save_mpu_port_index(struct omap_hwmod *oh)
  1058. {
  1059. struct omap_hwmod_ocp_if *os = NULL;
  1060. struct list_head *p;
  1061. int i = 0;
  1062. if (!oh)
  1063. return;
  1064. oh->_int_flags |= _HWMOD_NO_MPU_PORT;
  1065. p = oh->slave_ports.next;
  1066. while (i < oh->slaves_cnt) {
  1067. os = _fetch_next_ocp_if(&p, &i);
  1068. if (os->user & OCP_USER_MPU) {
  1069. oh->_mpu_port = os;
  1070. oh->_int_flags &= ~_HWMOD_NO_MPU_PORT;
  1071. break;
  1072. }
  1073. }
  1074. return;
  1075. }
  1076. /**
  1077. * _find_mpu_rt_port - return omap_hwmod_ocp_if accessible by the MPU
  1078. * @oh: struct omap_hwmod *
  1079. *
  1080. * Given a pointer to a struct omap_hwmod record @oh, return a pointer
  1081. * to the struct omap_hwmod_ocp_if record that is used by the MPU to
  1082. * communicate with the IP block. This interface need not be directly
  1083. * connected to the MPU (and almost certainly is not), but is directly
  1084. * connected to the IP block represented by @oh. Returns a pointer
  1085. * to the struct omap_hwmod_ocp_if * upon success, or returns NULL upon
  1086. * error or if there does not appear to be a path from the MPU to this
  1087. * IP block.
  1088. */
  1089. static struct omap_hwmod_ocp_if *_find_mpu_rt_port(struct omap_hwmod *oh)
  1090. {
  1091. if (!oh || oh->_int_flags & _HWMOD_NO_MPU_PORT || oh->slaves_cnt == 0)
  1092. return NULL;
  1093. return oh->_mpu_port;
  1094. };
  1095. /**
  1096. * _find_mpu_rt_addr_space - return MPU register target address space for @oh
  1097. * @oh: struct omap_hwmod *
  1098. *
  1099. * Returns a pointer to the struct omap_hwmod_addr_space record representing
  1100. * the register target MPU address space; or returns NULL upon error.
  1101. */
  1102. static struct omap_hwmod_addr_space * __init _find_mpu_rt_addr_space(struct omap_hwmod *oh)
  1103. {
  1104. struct omap_hwmod_ocp_if *os;
  1105. struct omap_hwmod_addr_space *mem;
  1106. int found = 0, i = 0;
  1107. os = _find_mpu_rt_port(oh);
  1108. if (!os || !os->addr)
  1109. return NULL;
  1110. do {
  1111. mem = &os->addr[i++];
  1112. if (mem->flags & ADDR_TYPE_RT)
  1113. found = 1;
  1114. } while (!found && mem->pa_start != mem->pa_end);
  1115. return (found) ? mem : NULL;
  1116. }
  1117. /**
  1118. * _enable_sysc - try to bring a module out of idle via OCP_SYSCONFIG
  1119. * @oh: struct omap_hwmod *
  1120. *
  1121. * Ensure that the OCP_SYSCONFIG register for the IP block represented
  1122. * by @oh is set to indicate to the PRCM that the IP block is active.
  1123. * Usually this means placing the module into smart-idle mode and
  1124. * smart-standby, but if there is a bug in the automatic idle handling
  1125. * for the IP block, it may need to be placed into the force-idle or
  1126. * no-idle variants of these modes. No return value.
  1127. */
  1128. static void _enable_sysc(struct omap_hwmod *oh)
  1129. {
  1130. u8 idlemode, sf;
  1131. u32 v;
  1132. bool clkdm_act;
  1133. struct clockdomain *clkdm;
  1134. if (!oh->class->sysc)
  1135. return;
  1136. /*
  1137. * Wait until reset has completed, this is needed as the IP
  1138. * block is reset automatically by hardware in some cases
  1139. * (off-mode for example), and the drivers require the
  1140. * IP to be ready when they access it
  1141. */
  1142. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1143. _enable_optional_clocks(oh);
  1144. _wait_softreset_complete(oh);
  1145. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1146. _disable_optional_clocks(oh);
  1147. v = oh->_sysc_cache;
  1148. sf = oh->class->sysc->sysc_flags;
  1149. clkdm = _get_clkdm(oh);
  1150. if (sf & SYSC_HAS_SIDLEMODE) {
  1151. if (oh->flags & HWMOD_SWSUP_SIDLE ||
  1152. oh->flags & HWMOD_SWSUP_SIDLE_ACT) {
  1153. idlemode = HWMOD_IDLEMODE_NO;
  1154. } else {
  1155. if (sf & SYSC_HAS_ENAWAKEUP)
  1156. _enable_wakeup(oh, &v);
  1157. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1158. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1159. else
  1160. idlemode = HWMOD_IDLEMODE_SMART;
  1161. }
  1162. /*
  1163. * This is special handling for some IPs like
  1164. * 32k sync timer. Force them to idle!
  1165. */
  1166. clkdm_act = (clkdm && clkdm->flags & CLKDM_ACTIVE_WITH_MPU);
  1167. if (clkdm_act && !(oh->class->sysc->idlemodes &
  1168. (SIDLE_SMART | SIDLE_SMART_WKUP)))
  1169. idlemode = HWMOD_IDLEMODE_FORCE;
  1170. _set_slave_idlemode(oh, idlemode, &v);
  1171. }
  1172. if (sf & SYSC_HAS_MIDLEMODE) {
  1173. if (oh->flags & HWMOD_FORCE_MSTANDBY) {
  1174. idlemode = HWMOD_IDLEMODE_FORCE;
  1175. } else if (oh->flags & HWMOD_SWSUP_MSTANDBY) {
  1176. idlemode = HWMOD_IDLEMODE_NO;
  1177. } else {
  1178. if (sf & SYSC_HAS_ENAWAKEUP)
  1179. _enable_wakeup(oh, &v);
  1180. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1181. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1182. else
  1183. idlemode = HWMOD_IDLEMODE_SMART;
  1184. }
  1185. _set_master_standbymode(oh, idlemode, &v);
  1186. }
  1187. /*
  1188. * XXX The clock framework should handle this, by
  1189. * calling into this code. But this must wait until the
  1190. * clock structures are tagged with omap_hwmod entries
  1191. */
  1192. if ((oh->flags & HWMOD_SET_DEFAULT_CLOCKACT) &&
  1193. (sf & SYSC_HAS_CLOCKACTIVITY))
  1194. _set_clockactivity(oh, oh->class->sysc->clockact, &v);
  1195. /* If the cached value is the same as the new value, skip the write */
  1196. if (oh->_sysc_cache != v)
  1197. _write_sysconfig(v, oh);
  1198. /*
  1199. * Set the autoidle bit only after setting the smartidle bit
  1200. * Setting this will not have any impact on the other modules.
  1201. */
  1202. if (sf & SYSC_HAS_AUTOIDLE) {
  1203. idlemode = (oh->flags & HWMOD_NO_OCP_AUTOIDLE) ?
  1204. 0 : 1;
  1205. _set_module_autoidle(oh, idlemode, &v);
  1206. _write_sysconfig(v, oh);
  1207. }
  1208. }
  1209. /**
  1210. * _idle_sysc - try to put a module into idle via OCP_SYSCONFIG
  1211. * @oh: struct omap_hwmod *
  1212. *
  1213. * If module is marked as SWSUP_SIDLE, force the module into slave
  1214. * idle; otherwise, configure it for smart-idle. If module is marked
  1215. * as SWSUP_MSUSPEND, force the module into master standby; otherwise,
  1216. * configure it for smart-standby. No return value.
  1217. */
  1218. static void _idle_sysc(struct omap_hwmod *oh)
  1219. {
  1220. u8 idlemode, sf;
  1221. u32 v;
  1222. if (!oh->class->sysc)
  1223. return;
  1224. v = oh->_sysc_cache;
  1225. sf = oh->class->sysc->sysc_flags;
  1226. if (sf & SYSC_HAS_SIDLEMODE) {
  1227. if (oh->flags & HWMOD_SWSUP_SIDLE) {
  1228. idlemode = HWMOD_IDLEMODE_FORCE;
  1229. } else {
  1230. if (sf & SYSC_HAS_ENAWAKEUP)
  1231. _enable_wakeup(oh, &v);
  1232. if (oh->class->sysc->idlemodes & SIDLE_SMART_WKUP)
  1233. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1234. else
  1235. idlemode = HWMOD_IDLEMODE_SMART;
  1236. }
  1237. _set_slave_idlemode(oh, idlemode, &v);
  1238. }
  1239. if (sf & SYSC_HAS_MIDLEMODE) {
  1240. if ((oh->flags & HWMOD_SWSUP_MSTANDBY) ||
  1241. (oh->flags & HWMOD_FORCE_MSTANDBY)) {
  1242. idlemode = HWMOD_IDLEMODE_FORCE;
  1243. } else {
  1244. if (sf & SYSC_HAS_ENAWAKEUP)
  1245. _enable_wakeup(oh, &v);
  1246. if (oh->class->sysc->idlemodes & MSTANDBY_SMART_WKUP)
  1247. idlemode = HWMOD_IDLEMODE_SMART_WKUP;
  1248. else
  1249. idlemode = HWMOD_IDLEMODE_SMART;
  1250. }
  1251. _set_master_standbymode(oh, idlemode, &v);
  1252. }
  1253. _write_sysconfig(v, oh);
  1254. }
  1255. /**
  1256. * _shutdown_sysc - force a module into idle via OCP_SYSCONFIG
  1257. * @oh: struct omap_hwmod *
  1258. *
  1259. * Force the module into slave idle and master suspend. No return
  1260. * value.
  1261. */
  1262. static void _shutdown_sysc(struct omap_hwmod *oh)
  1263. {
  1264. u32 v;
  1265. u8 sf;
  1266. if (!oh->class->sysc)
  1267. return;
  1268. v = oh->_sysc_cache;
  1269. sf = oh->class->sysc->sysc_flags;
  1270. if (sf & SYSC_HAS_SIDLEMODE)
  1271. _set_slave_idlemode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1272. if (sf & SYSC_HAS_MIDLEMODE)
  1273. _set_master_standbymode(oh, HWMOD_IDLEMODE_FORCE, &v);
  1274. if (sf & SYSC_HAS_AUTOIDLE)
  1275. _set_module_autoidle(oh, 1, &v);
  1276. _write_sysconfig(v, oh);
  1277. }
  1278. /**
  1279. * _lookup - find an omap_hwmod by name
  1280. * @name: find an omap_hwmod by name
  1281. *
  1282. * Return a pointer to an omap_hwmod by name, or NULL if not found.
  1283. */
  1284. static struct omap_hwmod *_lookup(const char *name)
  1285. {
  1286. struct omap_hwmod *oh, *temp_oh;
  1287. oh = NULL;
  1288. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  1289. if (!strcmp(name, temp_oh->name)) {
  1290. oh = temp_oh;
  1291. break;
  1292. }
  1293. }
  1294. return oh;
  1295. }
  1296. /**
  1297. * _init_clkdm - look up a clockdomain name, store pointer in omap_hwmod
  1298. * @oh: struct omap_hwmod *
  1299. *
  1300. * Convert a clockdomain name stored in a struct omap_hwmod into a
  1301. * clockdomain pointer, and save it into the struct omap_hwmod.
  1302. * Return -EINVAL if the clkdm_name lookup failed.
  1303. */
  1304. static int _init_clkdm(struct omap_hwmod *oh)
  1305. {
  1306. if (!oh->clkdm_name) {
  1307. pr_debug("omap_hwmod: %s: missing clockdomain\n", oh->name);
  1308. return 0;
  1309. }
  1310. oh->clkdm = clkdm_lookup(oh->clkdm_name);
  1311. if (!oh->clkdm) {
  1312. pr_warn("omap_hwmod: %s: could not associate to clkdm %s\n",
  1313. oh->name, oh->clkdm_name);
  1314. return 0;
  1315. }
  1316. pr_debug("omap_hwmod: %s: associated to clkdm %s\n",
  1317. oh->name, oh->clkdm_name);
  1318. return 0;
  1319. }
  1320. /**
  1321. * _init_clocks - clk_get() all clocks associated with this hwmod. Retrieve as
  1322. * well the clockdomain.
  1323. * @oh: struct omap_hwmod *
  1324. * @data: not used; pass NULL
  1325. *
  1326. * Called by omap_hwmod_setup_*() (after omap2_clk_init()).
  1327. * Resolves all clock names embedded in the hwmod. Returns 0 on
  1328. * success, or a negative error code on failure.
  1329. */
  1330. static int _init_clocks(struct omap_hwmod *oh, void *data)
  1331. {
  1332. int ret = 0;
  1333. if (oh->_state != _HWMOD_STATE_REGISTERED)
  1334. return 0;
  1335. pr_debug("omap_hwmod: %s: looking up clocks\n", oh->name);
  1336. if (soc_ops.init_clkdm)
  1337. ret |= soc_ops.init_clkdm(oh);
  1338. ret |= _init_main_clk(oh);
  1339. ret |= _init_interface_clks(oh);
  1340. ret |= _init_opt_clks(oh);
  1341. if (!ret)
  1342. oh->_state = _HWMOD_STATE_CLKS_INITED;
  1343. else
  1344. pr_warn("omap_hwmod: %s: cannot _init_clocks\n", oh->name);
  1345. return ret;
  1346. }
  1347. /**
  1348. * _lookup_hardreset - fill register bit info for this hwmod/reset line
  1349. * @oh: struct omap_hwmod *
  1350. * @name: name of the reset line in the context of this hwmod
  1351. * @ohri: struct omap_hwmod_rst_info * that this function will fill in
  1352. *
  1353. * Return the bit position of the reset line that match the
  1354. * input name. Return -ENOENT if not found.
  1355. */
  1356. static int _lookup_hardreset(struct omap_hwmod *oh, const char *name,
  1357. struct omap_hwmod_rst_info *ohri)
  1358. {
  1359. int i;
  1360. for (i = 0; i < oh->rst_lines_cnt; i++) {
  1361. const char *rst_line = oh->rst_lines[i].name;
  1362. if (!strcmp(rst_line, name)) {
  1363. ohri->rst_shift = oh->rst_lines[i].rst_shift;
  1364. ohri->st_shift = oh->rst_lines[i].st_shift;
  1365. pr_debug("omap_hwmod: %s: %s: %s: rst %d st %d\n",
  1366. oh->name, __func__, rst_line, ohri->rst_shift,
  1367. ohri->st_shift);
  1368. return 0;
  1369. }
  1370. }
  1371. return -ENOENT;
  1372. }
  1373. /**
  1374. * _assert_hardreset - assert the HW reset line of submodules
  1375. * contained in the hwmod module.
  1376. * @oh: struct omap_hwmod *
  1377. * @name: name of the reset line to lookup and assert
  1378. *
  1379. * Some IP like dsp, ipu or iva contain processor that require an HW
  1380. * reset line to be assert / deassert in order to enable fully the IP.
  1381. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1382. * asserting the hardreset line on the currently-booted SoC, or passes
  1383. * along the return value from _lookup_hardreset() or the SoC's
  1384. * assert_hardreset code.
  1385. */
  1386. static int _assert_hardreset(struct omap_hwmod *oh, const char *name)
  1387. {
  1388. struct omap_hwmod_rst_info ohri;
  1389. int ret = -EINVAL;
  1390. if (!oh)
  1391. return -EINVAL;
  1392. if (!soc_ops.assert_hardreset)
  1393. return -ENOSYS;
  1394. ret = _lookup_hardreset(oh, name, &ohri);
  1395. if (ret < 0)
  1396. return ret;
  1397. ret = soc_ops.assert_hardreset(oh, &ohri);
  1398. return ret;
  1399. }
  1400. /**
  1401. * _deassert_hardreset - deassert the HW reset line of submodules contained
  1402. * in the hwmod module.
  1403. * @oh: struct omap_hwmod *
  1404. * @name: name of the reset line to look up and deassert
  1405. *
  1406. * Some IP like dsp, ipu or iva contain processor that require an HW
  1407. * reset line to be assert / deassert in order to enable fully the IP.
  1408. * Returns -EINVAL if @oh is null, -ENOSYS if we have no way of
  1409. * deasserting the hardreset line on the currently-booted SoC, or passes
  1410. * along the return value from _lookup_hardreset() or the SoC's
  1411. * deassert_hardreset code.
  1412. */
  1413. static int _deassert_hardreset(struct omap_hwmod *oh, const char *name)
  1414. {
  1415. struct omap_hwmod_rst_info ohri;
  1416. int ret = -EINVAL;
  1417. int hwsup = 0;
  1418. if (!oh)
  1419. return -EINVAL;
  1420. if (!soc_ops.deassert_hardreset)
  1421. return -ENOSYS;
  1422. ret = _lookup_hardreset(oh, name, &ohri);
  1423. if (ret < 0)
  1424. return ret;
  1425. if (oh->clkdm) {
  1426. /*
  1427. * A clockdomain must be in SW_SUP otherwise reset
  1428. * might not be completed. The clockdomain can be set
  1429. * in HW_AUTO only when the module become ready.
  1430. */
  1431. hwsup = clkdm_in_hwsup(oh->clkdm);
  1432. ret = clkdm_hwmod_enable(oh->clkdm, oh);
  1433. if (ret) {
  1434. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1435. oh->name, oh->clkdm->name, ret);
  1436. return ret;
  1437. }
  1438. }
  1439. _enable_clocks(oh);
  1440. if (soc_ops.enable_module)
  1441. soc_ops.enable_module(oh);
  1442. ret = soc_ops.deassert_hardreset(oh, &ohri);
  1443. if (soc_ops.disable_module)
  1444. soc_ops.disable_module(oh);
  1445. _disable_clocks(oh);
  1446. if (ret == -EBUSY)
  1447. pr_warn("omap_hwmod: %s: failed to hardreset\n", oh->name);
  1448. if (oh->clkdm) {
  1449. /*
  1450. * Set the clockdomain to HW_AUTO, assuming that the
  1451. * previous state was HW_AUTO.
  1452. */
  1453. if (hwsup)
  1454. clkdm_allow_idle(oh->clkdm);
  1455. clkdm_hwmod_disable(oh->clkdm, oh);
  1456. }
  1457. return ret;
  1458. }
  1459. /**
  1460. * _read_hardreset - read the HW reset line state of submodules
  1461. * contained in the hwmod module
  1462. * @oh: struct omap_hwmod *
  1463. * @name: name of the reset line to look up and read
  1464. *
  1465. * Return the state of the reset line. Returns -EINVAL if @oh is
  1466. * null, -ENOSYS if we have no way of reading the hardreset line
  1467. * status on the currently-booted SoC, or passes along the return
  1468. * value from _lookup_hardreset() or the SoC's is_hardreset_asserted
  1469. * code.
  1470. */
  1471. static int _read_hardreset(struct omap_hwmod *oh, const char *name)
  1472. {
  1473. struct omap_hwmod_rst_info ohri;
  1474. int ret = -EINVAL;
  1475. if (!oh)
  1476. return -EINVAL;
  1477. if (!soc_ops.is_hardreset_asserted)
  1478. return -ENOSYS;
  1479. ret = _lookup_hardreset(oh, name, &ohri);
  1480. if (ret < 0)
  1481. return ret;
  1482. return soc_ops.is_hardreset_asserted(oh, &ohri);
  1483. }
  1484. /**
  1485. * _are_all_hardreset_lines_asserted - return true if the @oh is hard-reset
  1486. * @oh: struct omap_hwmod *
  1487. *
  1488. * If all hardreset lines associated with @oh are asserted, then return true.
  1489. * Otherwise, if part of @oh is out hardreset or if no hardreset lines
  1490. * associated with @oh are asserted, then return false.
  1491. * This function is used to avoid executing some parts of the IP block
  1492. * enable/disable sequence if its hardreset line is set.
  1493. */
  1494. static bool _are_all_hardreset_lines_asserted(struct omap_hwmod *oh)
  1495. {
  1496. int i, rst_cnt = 0;
  1497. if (oh->rst_lines_cnt == 0)
  1498. return false;
  1499. for (i = 0; i < oh->rst_lines_cnt; i++)
  1500. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1501. rst_cnt++;
  1502. if (oh->rst_lines_cnt == rst_cnt)
  1503. return true;
  1504. return false;
  1505. }
  1506. /**
  1507. * _are_any_hardreset_lines_asserted - return true if any part of @oh is
  1508. * hard-reset
  1509. * @oh: struct omap_hwmod *
  1510. *
  1511. * If any hardreset lines associated with @oh are asserted, then
  1512. * return true. Otherwise, if no hardreset lines associated with @oh
  1513. * are asserted, or if @oh has no hardreset lines, then return false.
  1514. * This function is used to avoid executing some parts of the IP block
  1515. * enable/disable sequence if any hardreset line is set.
  1516. */
  1517. static bool _are_any_hardreset_lines_asserted(struct omap_hwmod *oh)
  1518. {
  1519. int rst_cnt = 0;
  1520. int i;
  1521. for (i = 0; i < oh->rst_lines_cnt && rst_cnt == 0; i++)
  1522. if (_read_hardreset(oh, oh->rst_lines[i].name) > 0)
  1523. rst_cnt++;
  1524. return (rst_cnt) ? true : false;
  1525. }
  1526. /**
  1527. * _omap4_disable_module - enable CLKCTRL modulemode on OMAP4
  1528. * @oh: struct omap_hwmod *
  1529. *
  1530. * Disable the PRCM module mode related to the hwmod @oh.
  1531. * Return EINVAL if the modulemode is not supported and 0 in case of success.
  1532. */
  1533. static int _omap4_disable_module(struct omap_hwmod *oh)
  1534. {
  1535. int v;
  1536. if (!oh->clkdm || !oh->prcm.omap4.modulemode)
  1537. return -EINVAL;
  1538. /*
  1539. * Since integration code might still be doing something, only
  1540. * disable if all lines are under hardreset.
  1541. */
  1542. if (_are_any_hardreset_lines_asserted(oh))
  1543. return 0;
  1544. pr_debug("omap_hwmod: %s: %s\n", oh->name, __func__);
  1545. omap_cm_module_disable(oh->clkdm->prcm_partition, oh->clkdm->cm_inst,
  1546. oh->prcm.omap4.clkctrl_offs);
  1547. v = _omap4_wait_target_disable(oh);
  1548. if (v)
  1549. pr_warn("omap_hwmod: %s: _wait_target_disable failed\n",
  1550. oh->name);
  1551. return 0;
  1552. }
  1553. /**
  1554. * _ocp_softreset - reset an omap_hwmod via the OCP_SYSCONFIG bit
  1555. * @oh: struct omap_hwmod *
  1556. *
  1557. * Resets an omap_hwmod @oh via the OCP_SYSCONFIG bit. hwmod must be
  1558. * enabled for this to work. Returns -ENOENT if the hwmod cannot be
  1559. * reset this way, -EINVAL if the hwmod is in the wrong state,
  1560. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1561. *
  1562. * In OMAP3 a specific SYSSTATUS register is used to get the reset status.
  1563. * Starting in OMAP4, some IPs do not have SYSSTATUS registers and instead
  1564. * use the SYSCONFIG softreset bit to provide the status.
  1565. *
  1566. * Note that some IP like McBSP do have reset control but don't have
  1567. * reset status.
  1568. */
  1569. static int _ocp_softreset(struct omap_hwmod *oh)
  1570. {
  1571. u32 v;
  1572. int c = 0;
  1573. int ret = 0;
  1574. if (!oh->class->sysc ||
  1575. !(oh->class->sysc->sysc_flags & SYSC_HAS_SOFTRESET))
  1576. return -ENOENT;
  1577. /* clocks must be on for this operation */
  1578. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1579. pr_warn("omap_hwmod: %s: reset can only be entered from enabled state\n",
  1580. oh->name);
  1581. return -EINVAL;
  1582. }
  1583. /* For some modules, all optionnal clocks need to be enabled as well */
  1584. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1585. _enable_optional_clocks(oh);
  1586. pr_debug("omap_hwmod: %s: resetting via OCP SOFTRESET\n", oh->name);
  1587. v = oh->_sysc_cache;
  1588. ret = _set_softreset(oh, &v);
  1589. if (ret)
  1590. goto dis_opt_clks;
  1591. _write_sysconfig(v, oh);
  1592. if (oh->class->sysc->srst_udelay)
  1593. udelay(oh->class->sysc->srst_udelay);
  1594. c = _wait_softreset_complete(oh);
  1595. if (c == MAX_MODULE_SOFTRESET_WAIT) {
  1596. pr_warn("omap_hwmod: %s: softreset failed (waited %d usec)\n",
  1597. oh->name, MAX_MODULE_SOFTRESET_WAIT);
  1598. ret = -ETIMEDOUT;
  1599. goto dis_opt_clks;
  1600. } else {
  1601. pr_debug("omap_hwmod: %s: softreset in %d usec\n", oh->name, c);
  1602. }
  1603. ret = _clear_softreset(oh, &v);
  1604. if (ret)
  1605. goto dis_opt_clks;
  1606. _write_sysconfig(v, oh);
  1607. /*
  1608. * XXX add _HWMOD_STATE_WEDGED for modules that don't come back from
  1609. * _wait_target_ready() or _reset()
  1610. */
  1611. dis_opt_clks:
  1612. if (oh->flags & HWMOD_CONTROL_OPT_CLKS_IN_RESET)
  1613. _disable_optional_clocks(oh);
  1614. return ret;
  1615. }
  1616. /**
  1617. * _reset - reset an omap_hwmod
  1618. * @oh: struct omap_hwmod *
  1619. *
  1620. * Resets an omap_hwmod @oh. If the module has a custom reset
  1621. * function pointer defined, then call it to reset the IP block, and
  1622. * pass along its return value to the caller. Otherwise, if the IP
  1623. * block has an OCP_SYSCONFIG register with a SOFTRESET bitfield
  1624. * associated with it, call a function to reset the IP block via that
  1625. * method, and pass along the return value to the caller. Finally, if
  1626. * the IP block has some hardreset lines associated with it, assert
  1627. * all of those, but do _not_ deassert them. (This is because driver
  1628. * authors have expressed an apparent requirement to control the
  1629. * deassertion of the hardreset lines themselves.)
  1630. *
  1631. * The default software reset mechanism for most OMAP IP blocks is
  1632. * triggered via the OCP_SYSCONFIG.SOFTRESET bit. However, some
  1633. * hwmods cannot be reset via this method. Some are not targets and
  1634. * therefore have no OCP header registers to access. Others (like the
  1635. * IVA) have idiosyncratic reset sequences. So for these relatively
  1636. * rare cases, custom reset code can be supplied in the struct
  1637. * omap_hwmod_class .reset function pointer.
  1638. *
  1639. * _set_dmadisable() is called to set the DMADISABLE bit so that it
  1640. * does not prevent idling of the system. This is necessary for cases
  1641. * where ROMCODE/BOOTLOADER uses dma and transfers control to the
  1642. * kernel without disabling dma.
  1643. *
  1644. * Passes along the return value from either _ocp_softreset() or the
  1645. * custom reset function - these must return -EINVAL if the hwmod
  1646. * cannot be reset this way or if the hwmod is in the wrong state,
  1647. * -ETIMEDOUT if the module did not reset in time, or 0 upon success.
  1648. */
  1649. static int _reset(struct omap_hwmod *oh)
  1650. {
  1651. int i, r;
  1652. pr_debug("omap_hwmod: %s: resetting\n", oh->name);
  1653. if (oh->class->reset) {
  1654. r = oh->class->reset(oh);
  1655. } else {
  1656. if (oh->rst_lines_cnt > 0) {
  1657. for (i = 0; i < oh->rst_lines_cnt; i++)
  1658. _assert_hardreset(oh, oh->rst_lines[i].name);
  1659. return 0;
  1660. } else {
  1661. r = _ocp_softreset(oh);
  1662. if (r == -ENOENT)
  1663. r = 0;
  1664. }
  1665. }
  1666. _set_dmadisable(oh);
  1667. /*
  1668. * OCP_SYSCONFIG bits need to be reprogrammed after a
  1669. * softreset. The _enable() function should be split to avoid
  1670. * the rewrite of the OCP_SYSCONFIG register.
  1671. */
  1672. if (oh->class->sysc) {
  1673. _update_sysc_cache(oh);
  1674. _enable_sysc(oh);
  1675. }
  1676. return r;
  1677. }
  1678. /**
  1679. * _reconfigure_io_chain - clear any I/O chain wakeups and reconfigure chain
  1680. *
  1681. * Call the appropriate PRM function to clear any logged I/O chain
  1682. * wakeups and to reconfigure the chain. This apparently needs to be
  1683. * done upon every mux change. Since hwmods can be concurrently
  1684. * enabled and idled, hold a spinlock around the I/O chain
  1685. * reconfiguration sequence. No return value.
  1686. *
  1687. * XXX When the PRM code is moved to drivers, this function can be removed,
  1688. * as the PRM infrastructure should abstract this.
  1689. */
  1690. static void _reconfigure_io_chain(void)
  1691. {
  1692. unsigned long flags;
  1693. spin_lock_irqsave(&io_chain_lock, flags);
  1694. omap_prm_reconfigure_io_chain();
  1695. spin_unlock_irqrestore(&io_chain_lock, flags);
  1696. }
  1697. /**
  1698. * _omap4_update_context_lost - increment hwmod context loss counter if
  1699. * hwmod context was lost, and clear hardware context loss reg
  1700. * @oh: hwmod to check for context loss
  1701. *
  1702. * If the PRCM indicates that the hwmod @oh lost context, increment
  1703. * our in-memory context loss counter, and clear the RM_*_CONTEXT
  1704. * bits. No return value.
  1705. */
  1706. static void _omap4_update_context_lost(struct omap_hwmod *oh)
  1707. {
  1708. if (oh->prcm.omap4.flags & HWMOD_OMAP4_NO_CONTEXT_LOSS_BIT)
  1709. return;
  1710. if (!prm_was_any_context_lost_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1711. oh->clkdm->pwrdm.ptr->prcm_offs,
  1712. oh->prcm.omap4.context_offs))
  1713. return;
  1714. oh->prcm.omap4.context_lost_counter++;
  1715. prm_clear_context_loss_flags_old(oh->clkdm->pwrdm.ptr->prcm_partition,
  1716. oh->clkdm->pwrdm.ptr->prcm_offs,
  1717. oh->prcm.omap4.context_offs);
  1718. }
  1719. /**
  1720. * _omap4_get_context_lost - get context loss counter for a hwmod
  1721. * @oh: hwmod to get context loss counter for
  1722. *
  1723. * Returns the in-memory context loss counter for a hwmod.
  1724. */
  1725. static int _omap4_get_context_lost(struct omap_hwmod *oh)
  1726. {
  1727. return oh->prcm.omap4.context_lost_counter;
  1728. }
  1729. /**
  1730. * _enable_preprogram - Pre-program an IP block during the _enable() process
  1731. * @oh: struct omap_hwmod *
  1732. *
  1733. * Some IP blocks (such as AESS) require some additional programming
  1734. * after enable before they can enter idle. If a function pointer to
  1735. * do so is present in the hwmod data, then call it and pass along the
  1736. * return value; otherwise, return 0.
  1737. */
  1738. static int _enable_preprogram(struct omap_hwmod *oh)
  1739. {
  1740. if (!oh->class->enable_preprogram)
  1741. return 0;
  1742. return oh->class->enable_preprogram(oh);
  1743. }
  1744. /**
  1745. * _enable - enable an omap_hwmod
  1746. * @oh: struct omap_hwmod *
  1747. *
  1748. * Enables an omap_hwmod @oh such that the MPU can access the hwmod's
  1749. * register target. Returns -EINVAL if the hwmod is in the wrong
  1750. * state or passes along the return value of _wait_target_ready().
  1751. */
  1752. static int _enable(struct omap_hwmod *oh)
  1753. {
  1754. int r;
  1755. int hwsup = 0;
  1756. pr_debug("omap_hwmod: %s: enabling\n", oh->name);
  1757. /*
  1758. * hwmods with HWMOD_INIT_NO_IDLE flag set are left in enabled
  1759. * state at init. Now that someone is really trying to enable
  1760. * them, just ensure that the hwmod mux is set.
  1761. */
  1762. if (oh->_int_flags & _HWMOD_SKIP_ENABLE) {
  1763. /*
  1764. * If the caller has mux data populated, do the mux'ing
  1765. * which wouldn't have been done as part of the _enable()
  1766. * done during setup.
  1767. */
  1768. if (oh->mux)
  1769. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1770. oh->_int_flags &= ~_HWMOD_SKIP_ENABLE;
  1771. return 0;
  1772. }
  1773. if (oh->_state != _HWMOD_STATE_INITIALIZED &&
  1774. oh->_state != _HWMOD_STATE_IDLE &&
  1775. oh->_state != _HWMOD_STATE_DISABLED) {
  1776. WARN(1, "omap_hwmod: %s: enabled state can only be entered from initialized, idle, or disabled state\n",
  1777. oh->name);
  1778. return -EINVAL;
  1779. }
  1780. /*
  1781. * If an IP block contains HW reset lines and all of them are
  1782. * asserted, we let integration code associated with that
  1783. * block handle the enable. We've received very little
  1784. * information on what those driver authors need, and until
  1785. * detailed information is provided and the driver code is
  1786. * posted to the public lists, this is probably the best we
  1787. * can do.
  1788. */
  1789. if (_are_all_hardreset_lines_asserted(oh))
  1790. return 0;
  1791. /* Mux pins for device runtime if populated */
  1792. if (oh->mux && (!oh->mux->enabled ||
  1793. ((oh->_state == _HWMOD_STATE_IDLE) &&
  1794. oh->mux->pads_dynamic))) {
  1795. omap_hwmod_mux(oh->mux, _HWMOD_STATE_ENABLED);
  1796. _reconfigure_io_chain();
  1797. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1798. _reconfigure_io_chain();
  1799. }
  1800. _add_initiator_dep(oh, mpu_oh);
  1801. if (oh->clkdm) {
  1802. /*
  1803. * A clockdomain must be in SW_SUP before enabling
  1804. * completely the module. The clockdomain can be set
  1805. * in HW_AUTO only when the module become ready.
  1806. */
  1807. hwsup = clkdm_in_hwsup(oh->clkdm) &&
  1808. !clkdm_missing_idle_reporting(oh->clkdm);
  1809. r = clkdm_hwmod_enable(oh->clkdm, oh);
  1810. if (r) {
  1811. WARN(1, "omap_hwmod: %s: could not enable clockdomain %s: %d\n",
  1812. oh->name, oh->clkdm->name, r);
  1813. return r;
  1814. }
  1815. }
  1816. _enable_clocks(oh);
  1817. if (soc_ops.enable_module)
  1818. soc_ops.enable_module(oh);
  1819. if (oh->flags & HWMOD_BLOCK_WFI)
  1820. cpu_idle_poll_ctrl(true);
  1821. if (soc_ops.update_context_lost)
  1822. soc_ops.update_context_lost(oh);
  1823. r = (soc_ops.wait_target_ready) ? soc_ops.wait_target_ready(oh) :
  1824. -EINVAL;
  1825. if (!r) {
  1826. /*
  1827. * Set the clockdomain to HW_AUTO only if the target is ready,
  1828. * assuming that the previous state was HW_AUTO
  1829. */
  1830. if (oh->clkdm && hwsup)
  1831. clkdm_allow_idle(oh->clkdm);
  1832. oh->_state = _HWMOD_STATE_ENABLED;
  1833. /* Access the sysconfig only if the target is ready */
  1834. if (oh->class->sysc) {
  1835. if (!(oh->_int_flags & _HWMOD_SYSCONFIG_LOADED))
  1836. _update_sysc_cache(oh);
  1837. _enable_sysc(oh);
  1838. }
  1839. r = _enable_preprogram(oh);
  1840. } else {
  1841. if (soc_ops.disable_module)
  1842. soc_ops.disable_module(oh);
  1843. _disable_clocks(oh);
  1844. pr_err("omap_hwmod: %s: _wait_target_ready failed: %d\n",
  1845. oh->name, r);
  1846. if (oh->clkdm)
  1847. clkdm_hwmod_disable(oh->clkdm, oh);
  1848. }
  1849. return r;
  1850. }
  1851. /**
  1852. * _idle - idle an omap_hwmod
  1853. * @oh: struct omap_hwmod *
  1854. *
  1855. * Idles an omap_hwmod @oh. This should be called once the hwmod has
  1856. * no further work. Returns -EINVAL if the hwmod is in the wrong
  1857. * state or returns 0.
  1858. */
  1859. static int _idle(struct omap_hwmod *oh)
  1860. {
  1861. pr_debug("omap_hwmod: %s: idling\n", oh->name);
  1862. if (oh->_state != _HWMOD_STATE_ENABLED) {
  1863. WARN(1, "omap_hwmod: %s: idle state can only be entered from enabled state\n",
  1864. oh->name);
  1865. return -EINVAL;
  1866. }
  1867. if (_are_all_hardreset_lines_asserted(oh))
  1868. return 0;
  1869. if (oh->class->sysc)
  1870. _idle_sysc(oh);
  1871. _del_initiator_dep(oh, mpu_oh);
  1872. if (oh->flags & HWMOD_BLOCK_WFI)
  1873. cpu_idle_poll_ctrl(false);
  1874. if (soc_ops.disable_module)
  1875. soc_ops.disable_module(oh);
  1876. /*
  1877. * The module must be in idle mode before disabling any parents
  1878. * clocks. Otherwise, the parent clock might be disabled before
  1879. * the module transition is done, and thus will prevent the
  1880. * transition to complete properly.
  1881. */
  1882. _disable_clocks(oh);
  1883. if (oh->clkdm)
  1884. clkdm_hwmod_disable(oh->clkdm, oh);
  1885. /* Mux pins for device idle if populated */
  1886. if (oh->mux && oh->mux->pads_dynamic) {
  1887. omap_hwmod_mux(oh->mux, _HWMOD_STATE_IDLE);
  1888. _reconfigure_io_chain();
  1889. } else if (oh->flags & HWMOD_RECONFIG_IO_CHAIN) {
  1890. _reconfigure_io_chain();
  1891. }
  1892. oh->_state = _HWMOD_STATE_IDLE;
  1893. return 0;
  1894. }
  1895. /**
  1896. * _shutdown - shutdown an omap_hwmod
  1897. * @oh: struct omap_hwmod *
  1898. *
  1899. * Shut down an omap_hwmod @oh. This should be called when the driver
  1900. * used for the hwmod is removed or unloaded or if the driver is not
  1901. * used by the system. Returns -EINVAL if the hwmod is in the wrong
  1902. * state or returns 0.
  1903. */
  1904. static int _shutdown(struct omap_hwmod *oh)
  1905. {
  1906. int ret, i;
  1907. u8 prev_state;
  1908. if (oh->_state != _HWMOD_STATE_IDLE &&
  1909. oh->_state != _HWMOD_STATE_ENABLED) {
  1910. WARN(1, "omap_hwmod: %s: disabled state can only be entered from idle, or enabled state\n",
  1911. oh->name);
  1912. return -EINVAL;
  1913. }
  1914. if (_are_all_hardreset_lines_asserted(oh))
  1915. return 0;
  1916. pr_debug("omap_hwmod: %s: disabling\n", oh->name);
  1917. if (oh->class->pre_shutdown) {
  1918. prev_state = oh->_state;
  1919. if (oh->_state == _HWMOD_STATE_IDLE)
  1920. _enable(oh);
  1921. ret = oh->class->pre_shutdown(oh);
  1922. if (ret) {
  1923. if (prev_state == _HWMOD_STATE_IDLE)
  1924. _idle(oh);
  1925. return ret;
  1926. }
  1927. }
  1928. if (oh->class->sysc) {
  1929. if (oh->_state == _HWMOD_STATE_IDLE)
  1930. _enable(oh);
  1931. _shutdown_sysc(oh);
  1932. }
  1933. /* clocks and deps are already disabled in idle */
  1934. if (oh->_state == _HWMOD_STATE_ENABLED) {
  1935. _del_initiator_dep(oh, mpu_oh);
  1936. /* XXX what about the other system initiators here? dma, dsp */
  1937. if (oh->flags & HWMOD_BLOCK_WFI)
  1938. cpu_idle_poll_ctrl(false);
  1939. if (soc_ops.disable_module)
  1940. soc_ops.disable_module(oh);
  1941. _disable_clocks(oh);
  1942. if (oh->clkdm)
  1943. clkdm_hwmod_disable(oh->clkdm, oh);
  1944. }
  1945. /* XXX Should this code also force-disable the optional clocks? */
  1946. for (i = 0; i < oh->rst_lines_cnt; i++)
  1947. _assert_hardreset(oh, oh->rst_lines[i].name);
  1948. /* Mux pins to safe mode or use populated off mode values */
  1949. if (oh->mux)
  1950. omap_hwmod_mux(oh->mux, _HWMOD_STATE_DISABLED);
  1951. oh->_state = _HWMOD_STATE_DISABLED;
  1952. return 0;
  1953. }
  1954. static int of_dev_find_hwmod(struct device_node *np,
  1955. struct omap_hwmod *oh)
  1956. {
  1957. int count, i, res;
  1958. const char *p;
  1959. count = of_property_count_strings(np, "ti,hwmods");
  1960. if (count < 1)
  1961. return -ENODEV;
  1962. for (i = 0; i < count; i++) {
  1963. res = of_property_read_string_index(np, "ti,hwmods",
  1964. i, &p);
  1965. if (res)
  1966. continue;
  1967. if (!strcmp(p, oh->name)) {
  1968. pr_debug("omap_hwmod: dt %s[%i] uses hwmod %s\n",
  1969. np->name, i, oh->name);
  1970. return i;
  1971. }
  1972. }
  1973. return -ENODEV;
  1974. }
  1975. /**
  1976. * of_dev_hwmod_lookup - look up needed hwmod from dt blob
  1977. * @np: struct device_node *
  1978. * @oh: struct omap_hwmod *
  1979. * @index: index of the entry found
  1980. * @found: struct device_node * found or NULL
  1981. *
  1982. * Parse the dt blob and find out needed hwmod. Recursive function is
  1983. * implemented to take care hierarchical dt blob parsing.
  1984. * Return: Returns 0 on success, -ENODEV when not found.
  1985. */
  1986. static int of_dev_hwmod_lookup(struct device_node *np,
  1987. struct omap_hwmod *oh,
  1988. int *index,
  1989. struct device_node **found)
  1990. {
  1991. struct device_node *np0 = NULL;
  1992. int res;
  1993. res = of_dev_find_hwmod(np, oh);
  1994. if (res >= 0) {
  1995. *found = np;
  1996. *index = res;
  1997. return 0;
  1998. }
  1999. for_each_child_of_node(np, np0) {
  2000. struct device_node *fc;
  2001. int i;
  2002. res = of_dev_hwmod_lookup(np0, oh, &i, &fc);
  2003. if (res == 0) {
  2004. *found = fc;
  2005. *index = i;
  2006. return 0;
  2007. }
  2008. }
  2009. *found = NULL;
  2010. *index = 0;
  2011. return -ENODEV;
  2012. }
  2013. /**
  2014. * _init_mpu_rt_base - populate the virtual address for a hwmod
  2015. * @oh: struct omap_hwmod * to locate the virtual address
  2016. * @data: (unused, caller should pass NULL)
  2017. * @index: index of the reg entry iospace in device tree
  2018. * @np: struct device_node * of the IP block's device node in the DT data
  2019. *
  2020. * Cache the virtual address used by the MPU to access this IP block's
  2021. * registers. This address is needed early so the OCP registers that
  2022. * are part of the device's address space can be ioremapped properly.
  2023. *
  2024. * Returns 0 on success, -EINVAL if an invalid hwmod is passed, and
  2025. * -ENXIO on absent or invalid register target address space.
  2026. */
  2027. static int __init _init_mpu_rt_base(struct omap_hwmod *oh, void *data,
  2028. int index, struct device_node *np)
  2029. {
  2030. struct omap_hwmod_addr_space *mem;
  2031. void __iomem *va_start = NULL;
  2032. if (!oh)
  2033. return -EINVAL;
  2034. _save_mpu_port_index(oh);
  2035. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  2036. return -ENXIO;
  2037. mem = _find_mpu_rt_addr_space(oh);
  2038. if (!mem) {
  2039. pr_debug("omap_hwmod: %s: no MPU register target found\n",
  2040. oh->name);
  2041. /* Extract the IO space from device tree blob */
  2042. if (!np)
  2043. return -ENXIO;
  2044. va_start = of_iomap(np, index + oh->mpu_rt_idx);
  2045. } else {
  2046. va_start = ioremap(mem->pa_start, mem->pa_end - mem->pa_start);
  2047. }
  2048. if (!va_start) {
  2049. if (mem)
  2050. pr_err("omap_hwmod: %s: Could not ioremap\n", oh->name);
  2051. else
  2052. pr_err("omap_hwmod: %s: Missing dt reg%i for %s\n",
  2053. oh->name, index, np->full_name);
  2054. return -ENXIO;
  2055. }
  2056. pr_debug("omap_hwmod: %s: MPU register target at va %p\n",
  2057. oh->name, va_start);
  2058. oh->_mpu_rt_va = va_start;
  2059. return 0;
  2060. }
  2061. /**
  2062. * _init - initialize internal data for the hwmod @oh
  2063. * @oh: struct omap_hwmod *
  2064. * @n: (unused)
  2065. *
  2066. * Look up the clocks and the address space used by the MPU to access
  2067. * registers belonging to the hwmod @oh. @oh must already be
  2068. * registered at this point. This is the first of two phases for
  2069. * hwmod initialization. Code called here does not touch any hardware
  2070. * registers, it simply prepares internal data structures. Returns 0
  2071. * upon success or if the hwmod isn't registered or if the hwmod's
  2072. * address space is not defined, or -EINVAL upon failure.
  2073. */
  2074. static int __init _init(struct omap_hwmod *oh, void *data)
  2075. {
  2076. int r, index;
  2077. struct device_node *np = NULL;
  2078. if (oh->_state != _HWMOD_STATE_REGISTERED)
  2079. return 0;
  2080. if (of_have_populated_dt()) {
  2081. struct device_node *bus;
  2082. bus = of_find_node_by_name(NULL, "ocp");
  2083. if (!bus)
  2084. return -ENODEV;
  2085. r = of_dev_hwmod_lookup(bus, oh, &index, &np);
  2086. if (r)
  2087. pr_debug("omap_hwmod: %s missing dt data\n", oh->name);
  2088. else if (np && index)
  2089. pr_warn("omap_hwmod: %s using broken dt data from %s\n",
  2090. oh->name, np->name);
  2091. }
  2092. if (oh->class->sysc) {
  2093. r = _init_mpu_rt_base(oh, NULL, index, np);
  2094. if (r < 0) {
  2095. WARN(1, "omap_hwmod: %s: doesn't have mpu register target base\n",
  2096. oh->name);
  2097. return 0;
  2098. }
  2099. }
  2100. r = _init_clocks(oh, NULL);
  2101. if (r < 0) {
  2102. WARN(1, "omap_hwmod: %s: couldn't init clocks\n", oh->name);
  2103. return -EINVAL;
  2104. }
  2105. if (np) {
  2106. if (of_find_property(np, "ti,no-reset-on-init", NULL))
  2107. oh->flags |= HWMOD_INIT_NO_RESET;
  2108. if (of_find_property(np, "ti,no-idle-on-init", NULL))
  2109. oh->flags |= HWMOD_INIT_NO_IDLE;
  2110. }
  2111. oh->_state = _HWMOD_STATE_INITIALIZED;
  2112. return 0;
  2113. }
  2114. /**
  2115. * _setup_iclk_autoidle - configure an IP block's interface clocks
  2116. * @oh: struct omap_hwmod *
  2117. *
  2118. * Set up the module's interface clocks. XXX This function is still mostly
  2119. * a stub; implementing this properly requires iclk autoidle usecounting in
  2120. * the clock code. No return value.
  2121. */
  2122. static void __init _setup_iclk_autoidle(struct omap_hwmod *oh)
  2123. {
  2124. struct omap_hwmod_ocp_if *os;
  2125. struct list_head *p;
  2126. int i = 0;
  2127. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2128. return;
  2129. p = oh->slave_ports.next;
  2130. while (i < oh->slaves_cnt) {
  2131. os = _fetch_next_ocp_if(&p, &i);
  2132. if (!os->_clk)
  2133. continue;
  2134. if (os->flags & OCPIF_SWSUP_IDLE) {
  2135. /* XXX omap_iclk_deny_idle(c); */
  2136. } else {
  2137. /* XXX omap_iclk_allow_idle(c); */
  2138. clk_enable(os->_clk);
  2139. }
  2140. }
  2141. return;
  2142. }
  2143. /**
  2144. * _setup_reset - reset an IP block during the setup process
  2145. * @oh: struct omap_hwmod *
  2146. *
  2147. * Reset the IP block corresponding to the hwmod @oh during the setup
  2148. * process. The IP block is first enabled so it can be successfully
  2149. * reset. Returns 0 upon success or a negative error code upon
  2150. * failure.
  2151. */
  2152. static int __init _setup_reset(struct omap_hwmod *oh)
  2153. {
  2154. int r;
  2155. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2156. return -EINVAL;
  2157. if (oh->flags & HWMOD_EXT_OPT_MAIN_CLK)
  2158. return -EPERM;
  2159. if (oh->rst_lines_cnt == 0) {
  2160. r = _enable(oh);
  2161. if (r) {
  2162. pr_warn("omap_hwmod: %s: cannot be enabled for reset (%d)\n",
  2163. oh->name, oh->_state);
  2164. return -EINVAL;
  2165. }
  2166. }
  2167. if (!(oh->flags & HWMOD_INIT_NO_RESET))
  2168. r = _reset(oh);
  2169. return r;
  2170. }
  2171. /**
  2172. * _setup_postsetup - transition to the appropriate state after _setup
  2173. * @oh: struct omap_hwmod *
  2174. *
  2175. * Place an IP block represented by @oh into a "post-setup" state --
  2176. * either IDLE, ENABLED, or DISABLED. ("post-setup" simply means that
  2177. * this function is called at the end of _setup().) The postsetup
  2178. * state for an IP block can be changed by calling
  2179. * omap_hwmod_enter_postsetup_state() early in the boot process,
  2180. * before one of the omap_hwmod_setup*() functions are called for the
  2181. * IP block.
  2182. *
  2183. * The IP block stays in this state until a PM runtime-based driver is
  2184. * loaded for that IP block. A post-setup state of IDLE is
  2185. * appropriate for almost all IP blocks with runtime PM-enabled
  2186. * drivers, since those drivers are able to enable the IP block. A
  2187. * post-setup state of ENABLED is appropriate for kernels with PM
  2188. * runtime disabled. The DISABLED state is appropriate for unusual IP
  2189. * blocks such as the MPU WDTIMER on kernels without WDTIMER drivers
  2190. * included, since the WDTIMER starts running on reset and will reset
  2191. * the MPU if left active.
  2192. *
  2193. * This post-setup mechanism is deprecated. Once all of the OMAP
  2194. * drivers have been converted to use PM runtime, and all of the IP
  2195. * block data and interconnect data is available to the hwmod code, it
  2196. * should be possible to replace this mechanism with a "lazy reset"
  2197. * arrangement. In a "lazy reset" setup, each IP block is enabled
  2198. * when the driver first probes, then all remaining IP blocks without
  2199. * drivers are either shut down or enabled after the drivers have
  2200. * loaded. However, this cannot take place until the above
  2201. * preconditions have been met, since otherwise the late reset code
  2202. * has no way of knowing which IP blocks are in use by drivers, and
  2203. * which ones are unused.
  2204. *
  2205. * No return value.
  2206. */
  2207. static void __init _setup_postsetup(struct omap_hwmod *oh)
  2208. {
  2209. u8 postsetup_state;
  2210. if (oh->rst_lines_cnt > 0)
  2211. return;
  2212. postsetup_state = oh->_postsetup_state;
  2213. if (postsetup_state == _HWMOD_STATE_UNKNOWN)
  2214. postsetup_state = _HWMOD_STATE_ENABLED;
  2215. /*
  2216. * XXX HWMOD_INIT_NO_IDLE does not belong in hwmod data -
  2217. * it should be set by the core code as a runtime flag during startup
  2218. */
  2219. if ((oh->flags & HWMOD_INIT_NO_IDLE) &&
  2220. (postsetup_state == _HWMOD_STATE_IDLE)) {
  2221. oh->_int_flags |= _HWMOD_SKIP_ENABLE;
  2222. postsetup_state = _HWMOD_STATE_ENABLED;
  2223. }
  2224. if (postsetup_state == _HWMOD_STATE_IDLE)
  2225. _idle(oh);
  2226. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2227. _shutdown(oh);
  2228. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2229. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2230. oh->name, postsetup_state);
  2231. return;
  2232. }
  2233. /**
  2234. * _setup - prepare IP block hardware for use
  2235. * @oh: struct omap_hwmod *
  2236. * @n: (unused, pass NULL)
  2237. *
  2238. * Configure the IP block represented by @oh. This may include
  2239. * enabling the IP block, resetting it, and placing it into a
  2240. * post-setup state, depending on the type of IP block and applicable
  2241. * flags. IP blocks are reset to prevent any previous configuration
  2242. * by the bootloader or previous operating system from interfering
  2243. * with power management or other parts of the system. The reset can
  2244. * be avoided; see omap_hwmod_no_setup_reset(). This is the second of
  2245. * two phases for hwmod initialization. Code called here generally
  2246. * affects the IP block hardware, or system integration hardware
  2247. * associated with the IP block. Returns 0.
  2248. */
  2249. static int __init _setup(struct omap_hwmod *oh, void *data)
  2250. {
  2251. if (oh->_state != _HWMOD_STATE_INITIALIZED)
  2252. return 0;
  2253. if (oh->parent_hwmod) {
  2254. int r;
  2255. r = _enable(oh->parent_hwmod);
  2256. WARN(r, "hwmod: %s: setup: failed to enable parent hwmod %s\n",
  2257. oh->name, oh->parent_hwmod->name);
  2258. }
  2259. _setup_iclk_autoidle(oh);
  2260. if (!_setup_reset(oh))
  2261. _setup_postsetup(oh);
  2262. if (oh->parent_hwmod) {
  2263. u8 postsetup_state;
  2264. postsetup_state = oh->parent_hwmod->_postsetup_state;
  2265. if (postsetup_state == _HWMOD_STATE_IDLE)
  2266. _idle(oh->parent_hwmod);
  2267. else if (postsetup_state == _HWMOD_STATE_DISABLED)
  2268. _shutdown(oh->parent_hwmod);
  2269. else if (postsetup_state != _HWMOD_STATE_ENABLED)
  2270. WARN(1, "hwmod: %s: unknown postsetup state %d! defaulting to enabled\n",
  2271. oh->parent_hwmod->name, postsetup_state);
  2272. }
  2273. return 0;
  2274. }
  2275. /**
  2276. * _register - register a struct omap_hwmod
  2277. * @oh: struct omap_hwmod *
  2278. *
  2279. * Registers the omap_hwmod @oh. Returns -EEXIST if an omap_hwmod
  2280. * already has been registered by the same name; -EINVAL if the
  2281. * omap_hwmod is in the wrong state, if @oh is NULL, if the
  2282. * omap_hwmod's class field is NULL; if the omap_hwmod is missing a
  2283. * name, or if the omap_hwmod's class is missing a name; or 0 upon
  2284. * success.
  2285. *
  2286. * XXX The data should be copied into bootmem, so the original data
  2287. * should be marked __initdata and freed after init. This would allow
  2288. * unneeded omap_hwmods to be freed on multi-OMAP configurations. Note
  2289. * that the copy process would be relatively complex due to the large number
  2290. * of substructures.
  2291. */
  2292. static int __init _register(struct omap_hwmod *oh)
  2293. {
  2294. if (!oh || !oh->name || !oh->class || !oh->class->name ||
  2295. (oh->_state != _HWMOD_STATE_UNKNOWN))
  2296. return -EINVAL;
  2297. pr_debug("omap_hwmod: %s: registering\n", oh->name);
  2298. if (_lookup(oh->name))
  2299. return -EEXIST;
  2300. list_add_tail(&oh->node, &omap_hwmod_list);
  2301. INIT_LIST_HEAD(&oh->master_ports);
  2302. INIT_LIST_HEAD(&oh->slave_ports);
  2303. spin_lock_init(&oh->_lock);
  2304. lockdep_set_class(&oh->_lock, &oh->hwmod_key);
  2305. oh->_state = _HWMOD_STATE_REGISTERED;
  2306. /*
  2307. * XXX Rather than doing a strcmp(), this should test a flag
  2308. * set in the hwmod data, inserted by the autogenerator code.
  2309. */
  2310. if (!strcmp(oh->name, MPU_INITIATOR_NAME))
  2311. mpu_oh = oh;
  2312. return 0;
  2313. }
  2314. /**
  2315. * _alloc_links - return allocated memory for hwmod links
  2316. * @ml: pointer to a struct omap_hwmod_link * for the master link
  2317. * @sl: pointer to a struct omap_hwmod_link * for the slave link
  2318. *
  2319. * Return pointers to two struct omap_hwmod_link records, via the
  2320. * addresses pointed to by @ml and @sl. Will first attempt to return
  2321. * memory allocated as part of a large initial block, but if that has
  2322. * been exhausted, will allocate memory itself. Since ideally this
  2323. * second allocation path will never occur, the number of these
  2324. * 'supplemental' allocations will be logged when debugging is
  2325. * enabled. Returns 0.
  2326. */
  2327. static int __init _alloc_links(struct omap_hwmod_link **ml,
  2328. struct omap_hwmod_link **sl)
  2329. {
  2330. unsigned int sz;
  2331. if ((free_ls + LINKS_PER_OCP_IF) <= max_ls) {
  2332. *ml = &linkspace[free_ls++];
  2333. *sl = &linkspace[free_ls++];
  2334. return 0;
  2335. }
  2336. sz = sizeof(struct omap_hwmod_link) * LINKS_PER_OCP_IF;
  2337. *sl = NULL;
  2338. *ml = memblock_virt_alloc(sz, 0);
  2339. *sl = (void *)(*ml) + sizeof(struct omap_hwmod_link);
  2340. ls_supp++;
  2341. pr_debug("omap_hwmod: supplemental link allocations needed: %d\n",
  2342. ls_supp * LINKS_PER_OCP_IF);
  2343. return 0;
  2344. };
  2345. /**
  2346. * _add_link - add an interconnect between two IP blocks
  2347. * @oi: pointer to a struct omap_hwmod_ocp_if record
  2348. *
  2349. * Add struct omap_hwmod_link records connecting the master IP block
  2350. * specified in @oi->master to @oi, and connecting the slave IP block
  2351. * specified in @oi->slave to @oi. This code is assumed to run before
  2352. * preemption or SMP has been enabled, thus avoiding the need for
  2353. * locking in this code. Changes to this assumption will require
  2354. * additional locking. Returns 0.
  2355. */
  2356. static int __init _add_link(struct omap_hwmod_ocp_if *oi)
  2357. {
  2358. struct omap_hwmod_link *ml, *sl;
  2359. pr_debug("omap_hwmod: %s -> %s: adding link\n", oi->master->name,
  2360. oi->slave->name);
  2361. _alloc_links(&ml, &sl);
  2362. ml->ocp_if = oi;
  2363. list_add(&ml->node, &oi->master->master_ports);
  2364. oi->master->masters_cnt++;
  2365. sl->ocp_if = oi;
  2366. list_add(&sl->node, &oi->slave->slave_ports);
  2367. oi->slave->slaves_cnt++;
  2368. return 0;
  2369. }
  2370. /**
  2371. * _register_link - register a struct omap_hwmod_ocp_if
  2372. * @oi: struct omap_hwmod_ocp_if *
  2373. *
  2374. * Registers the omap_hwmod_ocp_if record @oi. Returns -EEXIST if it
  2375. * has already been registered; -EINVAL if @oi is NULL or if the
  2376. * record pointed to by @oi is missing required fields; or 0 upon
  2377. * success.
  2378. *
  2379. * XXX The data should be copied into bootmem, so the original data
  2380. * should be marked __initdata and freed after init. This would allow
  2381. * unneeded omap_hwmods to be freed on multi-OMAP configurations.
  2382. */
  2383. static int __init _register_link(struct omap_hwmod_ocp_if *oi)
  2384. {
  2385. if (!oi || !oi->master || !oi->slave || !oi->user)
  2386. return -EINVAL;
  2387. if (oi->_int_flags & _OCPIF_INT_FLAGS_REGISTERED)
  2388. return -EEXIST;
  2389. pr_debug("omap_hwmod: registering link from %s to %s\n",
  2390. oi->master->name, oi->slave->name);
  2391. /*
  2392. * Register the connected hwmods, if they haven't been
  2393. * registered already
  2394. */
  2395. if (oi->master->_state != _HWMOD_STATE_REGISTERED)
  2396. _register(oi->master);
  2397. if (oi->slave->_state != _HWMOD_STATE_REGISTERED)
  2398. _register(oi->slave);
  2399. _add_link(oi);
  2400. oi->_int_flags |= _OCPIF_INT_FLAGS_REGISTERED;
  2401. return 0;
  2402. }
  2403. /**
  2404. * _alloc_linkspace - allocate large block of hwmod links
  2405. * @ois: pointer to an array of struct omap_hwmod_ocp_if records to count
  2406. *
  2407. * Allocate a large block of struct omap_hwmod_link records. This
  2408. * improves boot time significantly by avoiding the need to allocate
  2409. * individual records one by one. If the number of records to
  2410. * allocate in the block hasn't been manually specified, this function
  2411. * will count the number of struct omap_hwmod_ocp_if records in @ois
  2412. * and use that to determine the allocation size. For SoC families
  2413. * that require multiple list registrations, such as OMAP3xxx, this
  2414. * estimation process isn't optimal, so manual estimation is advised
  2415. * in those cases. Returns -EEXIST if the allocation has already occurred
  2416. * or 0 upon success.
  2417. */
  2418. static int __init _alloc_linkspace(struct omap_hwmod_ocp_if **ois)
  2419. {
  2420. unsigned int i = 0;
  2421. unsigned int sz;
  2422. if (linkspace) {
  2423. WARN(1, "linkspace already allocated\n");
  2424. return -EEXIST;
  2425. }
  2426. if (max_ls == 0)
  2427. while (ois[i++])
  2428. max_ls += LINKS_PER_OCP_IF;
  2429. sz = sizeof(struct omap_hwmod_link) * max_ls;
  2430. pr_debug("omap_hwmod: %s: allocating %d byte linkspace (%d links)\n",
  2431. __func__, sz, max_ls);
  2432. linkspace = memblock_virt_alloc(sz, 0);
  2433. return 0;
  2434. }
  2435. /* Static functions intended only for use in soc_ops field function pointers */
  2436. /**
  2437. * _omap2xxx_3xxx_wait_target_ready - wait for a module to leave slave idle
  2438. * @oh: struct omap_hwmod *
  2439. *
  2440. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2441. * does not have an IDLEST bit or if the module successfully leaves
  2442. * slave idle; otherwise, pass along the return value of the
  2443. * appropriate *_cm*_wait_module_ready() function.
  2444. */
  2445. static int _omap2xxx_3xxx_wait_target_ready(struct omap_hwmod *oh)
  2446. {
  2447. if (!oh)
  2448. return -EINVAL;
  2449. if (oh->flags & HWMOD_NO_IDLEST)
  2450. return 0;
  2451. if (!_find_mpu_rt_port(oh))
  2452. return 0;
  2453. /* XXX check module SIDLEMODE, hardreset status, enabled clocks */
  2454. return omap_cm_wait_module_ready(0, oh->prcm.omap2.module_offs,
  2455. oh->prcm.omap2.idlest_reg_id,
  2456. oh->prcm.omap2.idlest_idle_bit);
  2457. }
  2458. /**
  2459. * _omap4_wait_target_ready - wait for a module to leave slave idle
  2460. * @oh: struct omap_hwmod *
  2461. *
  2462. * Wait for a module @oh to leave slave idle. Returns 0 if the module
  2463. * does not have an IDLEST bit or if the module successfully leaves
  2464. * slave idle; otherwise, pass along the return value of the
  2465. * appropriate *_cm*_wait_module_ready() function.
  2466. */
  2467. static int _omap4_wait_target_ready(struct omap_hwmod *oh)
  2468. {
  2469. if (!oh)
  2470. return -EINVAL;
  2471. if (oh->flags & HWMOD_NO_IDLEST || !oh->clkdm)
  2472. return 0;
  2473. if (!_find_mpu_rt_port(oh))
  2474. return 0;
  2475. /* XXX check module SIDLEMODE, hardreset status */
  2476. return omap_cm_wait_module_ready(oh->clkdm->prcm_partition,
  2477. oh->clkdm->cm_inst,
  2478. oh->prcm.omap4.clkctrl_offs, 0);
  2479. }
  2480. /**
  2481. * _omap2_assert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2482. * @oh: struct omap_hwmod * to assert hardreset
  2483. * @ohri: hardreset line data
  2484. *
  2485. * Call omap2_prm_assert_hardreset() with parameters extracted from
  2486. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2487. * use as an soc_ops function pointer. Passes along the return value
  2488. * from omap2_prm_assert_hardreset(). XXX This function is scheduled
  2489. * for removal when the PRM code is moved into drivers/.
  2490. */
  2491. static int _omap2_assert_hardreset(struct omap_hwmod *oh,
  2492. struct omap_hwmod_rst_info *ohri)
  2493. {
  2494. return omap_prm_assert_hardreset(ohri->rst_shift, 0,
  2495. oh->prcm.omap2.module_offs, 0);
  2496. }
  2497. /**
  2498. * _omap2_deassert_hardreset - call OMAP2 PRM hardreset fn with hwmod args
  2499. * @oh: struct omap_hwmod * to deassert hardreset
  2500. * @ohri: hardreset line data
  2501. *
  2502. * Call omap2_prm_deassert_hardreset() with parameters extracted from
  2503. * the hwmod @oh and the hardreset line data @ohri. Only intended for
  2504. * use as an soc_ops function pointer. Passes along the return value
  2505. * from omap2_prm_deassert_hardreset(). XXX This function is
  2506. * scheduled for removal when the PRM code is moved into drivers/.
  2507. */
  2508. static int _omap2_deassert_hardreset(struct omap_hwmod *oh,
  2509. struct omap_hwmod_rst_info *ohri)
  2510. {
  2511. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift, 0,
  2512. oh->prcm.omap2.module_offs, 0, 0);
  2513. }
  2514. /**
  2515. * _omap2_is_hardreset_asserted - call OMAP2 PRM hardreset fn with hwmod args
  2516. * @oh: struct omap_hwmod * to test hardreset
  2517. * @ohri: hardreset line data
  2518. *
  2519. * Call omap2_prm_is_hardreset_asserted() with parameters extracted
  2520. * from the hwmod @oh and the hardreset line data @ohri. Only
  2521. * intended for use as an soc_ops function pointer. Passes along the
  2522. * return value from omap2_prm_is_hardreset_asserted(). XXX This
  2523. * function is scheduled for removal when the PRM code is moved into
  2524. * drivers/.
  2525. */
  2526. static int _omap2_is_hardreset_asserted(struct omap_hwmod *oh,
  2527. struct omap_hwmod_rst_info *ohri)
  2528. {
  2529. return omap_prm_is_hardreset_asserted(ohri->st_shift, 0,
  2530. oh->prcm.omap2.module_offs, 0);
  2531. }
  2532. /**
  2533. * _omap4_assert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2534. * @oh: struct omap_hwmod * to assert hardreset
  2535. * @ohri: hardreset line data
  2536. *
  2537. * Call omap4_prminst_assert_hardreset() with parameters extracted
  2538. * from the hwmod @oh and the hardreset line data @ohri. Only
  2539. * intended for use as an soc_ops function pointer. Passes along the
  2540. * return value from omap4_prminst_assert_hardreset(). XXX This
  2541. * function is scheduled for removal when the PRM code is moved into
  2542. * drivers/.
  2543. */
  2544. static int _omap4_assert_hardreset(struct omap_hwmod *oh,
  2545. struct omap_hwmod_rst_info *ohri)
  2546. {
  2547. if (!oh->clkdm)
  2548. return -EINVAL;
  2549. return omap_prm_assert_hardreset(ohri->rst_shift,
  2550. oh->clkdm->pwrdm.ptr->prcm_partition,
  2551. oh->clkdm->pwrdm.ptr->prcm_offs,
  2552. oh->prcm.omap4.rstctrl_offs);
  2553. }
  2554. /**
  2555. * _omap4_deassert_hardreset - call OMAP4 PRM hardreset fn with hwmod args
  2556. * @oh: struct omap_hwmod * to deassert hardreset
  2557. * @ohri: hardreset line data
  2558. *
  2559. * Call omap4_prminst_deassert_hardreset() with parameters extracted
  2560. * from the hwmod @oh and the hardreset line data @ohri. Only
  2561. * intended for use as an soc_ops function pointer. Passes along the
  2562. * return value from omap4_prminst_deassert_hardreset(). XXX This
  2563. * function is scheduled for removal when the PRM code is moved into
  2564. * drivers/.
  2565. */
  2566. static int _omap4_deassert_hardreset(struct omap_hwmod *oh,
  2567. struct omap_hwmod_rst_info *ohri)
  2568. {
  2569. if (!oh->clkdm)
  2570. return -EINVAL;
  2571. if (ohri->st_shift)
  2572. pr_err("omap_hwmod: %s: %s: hwmod data error: OMAP4 does not support st_shift\n",
  2573. oh->name, ohri->name);
  2574. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->rst_shift,
  2575. oh->clkdm->pwrdm.ptr->prcm_partition,
  2576. oh->clkdm->pwrdm.ptr->prcm_offs,
  2577. oh->prcm.omap4.rstctrl_offs,
  2578. oh->prcm.omap4.rstctrl_offs +
  2579. OMAP4_RST_CTRL_ST_OFFSET);
  2580. }
  2581. /**
  2582. * _omap4_is_hardreset_asserted - call OMAP4 PRM hardreset fn with hwmod args
  2583. * @oh: struct omap_hwmod * to test hardreset
  2584. * @ohri: hardreset line data
  2585. *
  2586. * Call omap4_prminst_is_hardreset_asserted() with parameters
  2587. * extracted from the hwmod @oh and the hardreset line data @ohri.
  2588. * Only intended for use as an soc_ops function pointer. Passes along
  2589. * the return value from omap4_prminst_is_hardreset_asserted(). XXX
  2590. * This function is scheduled for removal when the PRM code is moved
  2591. * into drivers/.
  2592. */
  2593. static int _omap4_is_hardreset_asserted(struct omap_hwmod *oh,
  2594. struct omap_hwmod_rst_info *ohri)
  2595. {
  2596. if (!oh->clkdm)
  2597. return -EINVAL;
  2598. return omap_prm_is_hardreset_asserted(ohri->rst_shift,
  2599. oh->clkdm->pwrdm.ptr->
  2600. prcm_partition,
  2601. oh->clkdm->pwrdm.ptr->prcm_offs,
  2602. oh->prcm.omap4.rstctrl_offs);
  2603. }
  2604. /**
  2605. * _am33xx_deassert_hardreset - call AM33XX PRM hardreset fn with hwmod args
  2606. * @oh: struct omap_hwmod * to deassert hardreset
  2607. * @ohri: hardreset line data
  2608. *
  2609. * Call am33xx_prminst_deassert_hardreset() with parameters extracted
  2610. * from the hwmod @oh and the hardreset line data @ohri. Only
  2611. * intended for use as an soc_ops function pointer. Passes along the
  2612. * return value from am33xx_prminst_deassert_hardreset(). XXX This
  2613. * function is scheduled for removal when the PRM code is moved into
  2614. * drivers/.
  2615. */
  2616. static int _am33xx_deassert_hardreset(struct omap_hwmod *oh,
  2617. struct omap_hwmod_rst_info *ohri)
  2618. {
  2619. return omap_prm_deassert_hardreset(ohri->rst_shift, ohri->st_shift,
  2620. oh->clkdm->pwrdm.ptr->prcm_partition,
  2621. oh->clkdm->pwrdm.ptr->prcm_offs,
  2622. oh->prcm.omap4.rstctrl_offs,
  2623. oh->prcm.omap4.rstst_offs);
  2624. }
  2625. /* Public functions */
  2626. u32 omap_hwmod_read(struct omap_hwmod *oh, u16 reg_offs)
  2627. {
  2628. if (oh->flags & HWMOD_16BIT_REG)
  2629. return readw_relaxed(oh->_mpu_rt_va + reg_offs);
  2630. else
  2631. return readl_relaxed(oh->_mpu_rt_va + reg_offs);
  2632. }
  2633. void omap_hwmod_write(u32 v, struct omap_hwmod *oh, u16 reg_offs)
  2634. {
  2635. if (oh->flags & HWMOD_16BIT_REG)
  2636. writew_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2637. else
  2638. writel_relaxed(v, oh->_mpu_rt_va + reg_offs);
  2639. }
  2640. /**
  2641. * omap_hwmod_softreset - reset a module via SYSCONFIG.SOFTRESET bit
  2642. * @oh: struct omap_hwmod *
  2643. *
  2644. * This is a public function exposed to drivers. Some drivers may need to do
  2645. * some settings before and after resetting the device. Those drivers after
  2646. * doing the necessary settings could use this function to start a reset by
  2647. * setting the SYSCONFIG.SOFTRESET bit.
  2648. */
  2649. int omap_hwmod_softreset(struct omap_hwmod *oh)
  2650. {
  2651. u32 v;
  2652. int ret;
  2653. if (!oh || !(oh->_sysc_cache))
  2654. return -EINVAL;
  2655. v = oh->_sysc_cache;
  2656. ret = _set_softreset(oh, &v);
  2657. if (ret)
  2658. goto error;
  2659. _write_sysconfig(v, oh);
  2660. ret = _clear_softreset(oh, &v);
  2661. if (ret)
  2662. goto error;
  2663. _write_sysconfig(v, oh);
  2664. error:
  2665. return ret;
  2666. }
  2667. /**
  2668. * omap_hwmod_lookup - look up a registered omap_hwmod by name
  2669. * @name: name of the omap_hwmod to look up
  2670. *
  2671. * Given a @name of an omap_hwmod, return a pointer to the registered
  2672. * struct omap_hwmod *, or NULL upon error.
  2673. */
  2674. struct omap_hwmod *omap_hwmod_lookup(const char *name)
  2675. {
  2676. struct omap_hwmod *oh;
  2677. if (!name)
  2678. return NULL;
  2679. oh = _lookup(name);
  2680. return oh;
  2681. }
  2682. /**
  2683. * omap_hwmod_for_each - call function for each registered omap_hwmod
  2684. * @fn: pointer to a callback function
  2685. * @data: void * data to pass to callback function
  2686. *
  2687. * Call @fn for each registered omap_hwmod, passing @data to each
  2688. * function. @fn must return 0 for success or any other value for
  2689. * failure. If @fn returns non-zero, the iteration across omap_hwmods
  2690. * will stop and the non-zero return value will be passed to the
  2691. * caller of omap_hwmod_for_each(). @fn is called with
  2692. * omap_hwmod_for_each() held.
  2693. */
  2694. int omap_hwmod_for_each(int (*fn)(struct omap_hwmod *oh, void *data),
  2695. void *data)
  2696. {
  2697. struct omap_hwmod *temp_oh;
  2698. int ret = 0;
  2699. if (!fn)
  2700. return -EINVAL;
  2701. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  2702. ret = (*fn)(temp_oh, data);
  2703. if (ret)
  2704. break;
  2705. }
  2706. return ret;
  2707. }
  2708. /**
  2709. * omap_hwmod_register_links - register an array of hwmod links
  2710. * @ois: pointer to an array of omap_hwmod_ocp_if to register
  2711. *
  2712. * Intended to be called early in boot before the clock framework is
  2713. * initialized. If @ois is not null, will register all omap_hwmods
  2714. * listed in @ois that are valid for this chip. Returns -EINVAL if
  2715. * omap_hwmod_init() hasn't been called before calling this function,
  2716. * -ENOMEM if the link memory area can't be allocated, or 0 upon
  2717. * success.
  2718. */
  2719. int __init omap_hwmod_register_links(struct omap_hwmod_ocp_if **ois)
  2720. {
  2721. int r, i;
  2722. if (!inited)
  2723. return -EINVAL;
  2724. if (!ois)
  2725. return 0;
  2726. if (ois[0] == NULL) /* Empty list */
  2727. return 0;
  2728. if (!linkspace) {
  2729. if (_alloc_linkspace(ois)) {
  2730. pr_err("omap_hwmod: could not allocate link space\n");
  2731. return -ENOMEM;
  2732. }
  2733. }
  2734. i = 0;
  2735. do {
  2736. r = _register_link(ois[i]);
  2737. WARN(r && r != -EEXIST,
  2738. "omap_hwmod: _register_link(%s -> %s) returned %d\n",
  2739. ois[i]->master->name, ois[i]->slave->name, r);
  2740. } while (ois[++i]);
  2741. return 0;
  2742. }
  2743. /**
  2744. * _ensure_mpu_hwmod_is_setup - ensure the MPU SS hwmod is init'ed and set up
  2745. * @oh: pointer to the hwmod currently being set up (usually not the MPU)
  2746. *
  2747. * If the hwmod data corresponding to the MPU subsystem IP block
  2748. * hasn't been initialized and set up yet, do so now. This must be
  2749. * done first since sleep dependencies may be added from other hwmods
  2750. * to the MPU. Intended to be called only by omap_hwmod_setup*(). No
  2751. * return value.
  2752. */
  2753. static void __init _ensure_mpu_hwmod_is_setup(struct omap_hwmod *oh)
  2754. {
  2755. if (!mpu_oh || mpu_oh->_state == _HWMOD_STATE_UNKNOWN)
  2756. pr_err("omap_hwmod: %s: MPU initiator hwmod %s not yet registered\n",
  2757. __func__, MPU_INITIATOR_NAME);
  2758. else if (mpu_oh->_state == _HWMOD_STATE_REGISTERED && oh != mpu_oh)
  2759. omap_hwmod_setup_one(MPU_INITIATOR_NAME);
  2760. }
  2761. /**
  2762. * omap_hwmod_setup_one - set up a single hwmod
  2763. * @oh_name: const char * name of the already-registered hwmod to set up
  2764. *
  2765. * Initialize and set up a single hwmod. Intended to be used for a
  2766. * small number of early devices, such as the timer IP blocks used for
  2767. * the scheduler clock. Must be called after omap2_clk_init().
  2768. * Resolves the struct clk names to struct clk pointers for each
  2769. * registered omap_hwmod. Also calls _setup() on each hwmod. Returns
  2770. * -EINVAL upon error or 0 upon success.
  2771. */
  2772. int __init omap_hwmod_setup_one(const char *oh_name)
  2773. {
  2774. struct omap_hwmod *oh;
  2775. pr_debug("omap_hwmod: %s: %s\n", oh_name, __func__);
  2776. oh = _lookup(oh_name);
  2777. if (!oh) {
  2778. WARN(1, "omap_hwmod: %s: hwmod not yet registered\n", oh_name);
  2779. return -EINVAL;
  2780. }
  2781. _ensure_mpu_hwmod_is_setup(oh);
  2782. _init(oh, NULL);
  2783. _setup(oh, NULL);
  2784. return 0;
  2785. }
  2786. /**
  2787. * omap_hwmod_setup_all - set up all registered IP blocks
  2788. *
  2789. * Initialize and set up all IP blocks registered with the hwmod code.
  2790. * Must be called after omap2_clk_init(). Resolves the struct clk
  2791. * names to struct clk pointers for each registered omap_hwmod. Also
  2792. * calls _setup() on each hwmod. Returns 0 upon success.
  2793. */
  2794. static int __init omap_hwmod_setup_all(void)
  2795. {
  2796. _ensure_mpu_hwmod_is_setup(NULL);
  2797. omap_hwmod_for_each(_init, NULL);
  2798. omap_hwmod_for_each(_setup, NULL);
  2799. return 0;
  2800. }
  2801. omap_core_initcall(omap_hwmod_setup_all);
  2802. /**
  2803. * omap_hwmod_enable - enable an omap_hwmod
  2804. * @oh: struct omap_hwmod *
  2805. *
  2806. * Enable an omap_hwmod @oh. Intended to be called by omap_device_enable().
  2807. * Returns -EINVAL on error or passes along the return value from _enable().
  2808. */
  2809. int omap_hwmod_enable(struct omap_hwmod *oh)
  2810. {
  2811. int r;
  2812. unsigned long flags;
  2813. if (!oh)
  2814. return -EINVAL;
  2815. spin_lock_irqsave(&oh->_lock, flags);
  2816. r = _enable(oh);
  2817. spin_unlock_irqrestore(&oh->_lock, flags);
  2818. return r;
  2819. }
  2820. /**
  2821. * omap_hwmod_idle - idle an omap_hwmod
  2822. * @oh: struct omap_hwmod *
  2823. *
  2824. * Idle an omap_hwmod @oh. Intended to be called by omap_device_idle().
  2825. * Returns -EINVAL on error or passes along the return value from _idle().
  2826. */
  2827. int omap_hwmod_idle(struct omap_hwmod *oh)
  2828. {
  2829. unsigned long flags;
  2830. if (!oh)
  2831. return -EINVAL;
  2832. spin_lock_irqsave(&oh->_lock, flags);
  2833. _idle(oh);
  2834. spin_unlock_irqrestore(&oh->_lock, flags);
  2835. return 0;
  2836. }
  2837. /**
  2838. * omap_hwmod_shutdown - shutdown an omap_hwmod
  2839. * @oh: struct omap_hwmod *
  2840. *
  2841. * Shutdown an omap_hwmod @oh. Intended to be called by
  2842. * omap_device_shutdown(). Returns -EINVAL on error or passes along
  2843. * the return value from _shutdown().
  2844. */
  2845. int omap_hwmod_shutdown(struct omap_hwmod *oh)
  2846. {
  2847. unsigned long flags;
  2848. if (!oh)
  2849. return -EINVAL;
  2850. spin_lock_irqsave(&oh->_lock, flags);
  2851. _shutdown(oh);
  2852. spin_unlock_irqrestore(&oh->_lock, flags);
  2853. return 0;
  2854. }
  2855. /*
  2856. * IP block data retrieval functions
  2857. */
  2858. /**
  2859. * omap_hwmod_count_resources - count number of struct resources needed by hwmod
  2860. * @oh: struct omap_hwmod *
  2861. * @flags: Type of resources to include when counting (IRQ/DMA/MEM)
  2862. *
  2863. * Count the number of struct resource array elements necessary to
  2864. * contain omap_hwmod @oh resources. Intended to be called by code
  2865. * that registers omap_devices. Intended to be used to determine the
  2866. * size of a dynamically-allocated struct resource array, before
  2867. * calling omap_hwmod_fill_resources(). Returns the number of struct
  2868. * resource array elements needed.
  2869. *
  2870. * XXX This code is not optimized. It could attempt to merge adjacent
  2871. * resource IDs.
  2872. *
  2873. */
  2874. int omap_hwmod_count_resources(struct omap_hwmod *oh, unsigned long flags)
  2875. {
  2876. int ret = 0;
  2877. if (flags & IORESOURCE_IRQ)
  2878. ret += _count_mpu_irqs(oh);
  2879. if (flags & IORESOURCE_DMA)
  2880. ret += _count_sdma_reqs(oh);
  2881. if (flags & IORESOURCE_MEM) {
  2882. int i = 0;
  2883. struct omap_hwmod_ocp_if *os;
  2884. struct list_head *p = oh->slave_ports.next;
  2885. while (i < oh->slaves_cnt) {
  2886. os = _fetch_next_ocp_if(&p, &i);
  2887. ret += _count_ocp_if_addr_spaces(os);
  2888. }
  2889. }
  2890. return ret;
  2891. }
  2892. /**
  2893. * omap_hwmod_fill_resources - fill struct resource array with hwmod data
  2894. * @oh: struct omap_hwmod *
  2895. * @res: pointer to the first element of an array of struct resource to fill
  2896. *
  2897. * Fill the struct resource array @res with resource data from the
  2898. * omap_hwmod @oh. Intended to be called by code that registers
  2899. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2900. * number of array elements filled.
  2901. */
  2902. int omap_hwmod_fill_resources(struct omap_hwmod *oh, struct resource *res)
  2903. {
  2904. struct omap_hwmod_ocp_if *os;
  2905. struct list_head *p;
  2906. int i, j, mpu_irqs_cnt, sdma_reqs_cnt, addr_cnt;
  2907. int r = 0;
  2908. /* For each IRQ, DMA, memory area, fill in array.*/
  2909. mpu_irqs_cnt = _count_mpu_irqs(oh);
  2910. for (i = 0; i < mpu_irqs_cnt; i++) {
  2911. unsigned int irq;
  2912. if (oh->xlate_irq)
  2913. irq = oh->xlate_irq((oh->mpu_irqs + i)->irq);
  2914. else
  2915. irq = (oh->mpu_irqs + i)->irq;
  2916. (res + r)->name = (oh->mpu_irqs + i)->name;
  2917. (res + r)->start = irq;
  2918. (res + r)->end = irq;
  2919. (res + r)->flags = IORESOURCE_IRQ;
  2920. r++;
  2921. }
  2922. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2923. for (i = 0; i < sdma_reqs_cnt; i++) {
  2924. (res + r)->name = (oh->sdma_reqs + i)->name;
  2925. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2926. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2927. (res + r)->flags = IORESOURCE_DMA;
  2928. r++;
  2929. }
  2930. p = oh->slave_ports.next;
  2931. i = 0;
  2932. while (i < oh->slaves_cnt) {
  2933. os = _fetch_next_ocp_if(&p, &i);
  2934. addr_cnt = _count_ocp_if_addr_spaces(os);
  2935. for (j = 0; j < addr_cnt; j++) {
  2936. (res + r)->name = (os->addr + j)->name;
  2937. (res + r)->start = (os->addr + j)->pa_start;
  2938. (res + r)->end = (os->addr + j)->pa_end;
  2939. (res + r)->flags = IORESOURCE_MEM;
  2940. r++;
  2941. }
  2942. }
  2943. return r;
  2944. }
  2945. /**
  2946. * omap_hwmod_fill_dma_resources - fill struct resource array with dma data
  2947. * @oh: struct omap_hwmod *
  2948. * @res: pointer to the array of struct resource to fill
  2949. *
  2950. * Fill the struct resource array @res with dma resource data from the
  2951. * omap_hwmod @oh. Intended to be called by code that registers
  2952. * omap_devices. See also omap_hwmod_count_resources(). Returns the
  2953. * number of array elements filled.
  2954. */
  2955. int omap_hwmod_fill_dma_resources(struct omap_hwmod *oh, struct resource *res)
  2956. {
  2957. int i, sdma_reqs_cnt;
  2958. int r = 0;
  2959. sdma_reqs_cnt = _count_sdma_reqs(oh);
  2960. for (i = 0; i < sdma_reqs_cnt; i++) {
  2961. (res + r)->name = (oh->sdma_reqs + i)->name;
  2962. (res + r)->start = (oh->sdma_reqs + i)->dma_req;
  2963. (res + r)->end = (oh->sdma_reqs + i)->dma_req;
  2964. (res + r)->flags = IORESOURCE_DMA;
  2965. r++;
  2966. }
  2967. return r;
  2968. }
  2969. /**
  2970. * omap_hwmod_get_resource_byname - fetch IP block integration data by name
  2971. * @oh: struct omap_hwmod * to operate on
  2972. * @type: one of the IORESOURCE_* constants from include/linux/ioport.h
  2973. * @name: pointer to the name of the data to fetch (optional)
  2974. * @rsrc: pointer to a struct resource, allocated by the caller
  2975. *
  2976. * Retrieve MPU IRQ, SDMA request line, or address space start/end
  2977. * data for the IP block pointed to by @oh. The data will be filled
  2978. * into a struct resource record pointed to by @rsrc. The struct
  2979. * resource must be allocated by the caller. When @name is non-null,
  2980. * the data associated with the matching entry in the IRQ/SDMA/address
  2981. * space hwmod data arrays will be returned. If @name is null, the
  2982. * first array entry will be returned. Data order is not meaningful
  2983. * in hwmod data, so callers are strongly encouraged to use a non-null
  2984. * @name whenever possible to avoid unpredictable effects if hwmod
  2985. * data is later added that causes data ordering to change. This
  2986. * function is only intended for use by OMAP core code. Device
  2987. * drivers should not call this function - the appropriate bus-related
  2988. * data accessor functions should be used instead. Returns 0 upon
  2989. * success or a negative error code upon error.
  2990. */
  2991. int omap_hwmod_get_resource_byname(struct omap_hwmod *oh, unsigned int type,
  2992. const char *name, struct resource *rsrc)
  2993. {
  2994. int r;
  2995. unsigned int irq, dma;
  2996. u32 pa_start, pa_end;
  2997. if (!oh || !rsrc)
  2998. return -EINVAL;
  2999. if (type == IORESOURCE_IRQ) {
  3000. r = _get_mpu_irq_by_name(oh, name, &irq);
  3001. if (r)
  3002. return r;
  3003. rsrc->start = irq;
  3004. rsrc->end = irq;
  3005. } else if (type == IORESOURCE_DMA) {
  3006. r = _get_sdma_req_by_name(oh, name, &dma);
  3007. if (r)
  3008. return r;
  3009. rsrc->start = dma;
  3010. rsrc->end = dma;
  3011. } else if (type == IORESOURCE_MEM) {
  3012. r = _get_addr_space_by_name(oh, name, &pa_start, &pa_end);
  3013. if (r)
  3014. return r;
  3015. rsrc->start = pa_start;
  3016. rsrc->end = pa_end;
  3017. } else {
  3018. return -EINVAL;
  3019. }
  3020. rsrc->flags = type;
  3021. rsrc->name = name;
  3022. return 0;
  3023. }
  3024. /**
  3025. * omap_hwmod_get_pwrdm - return pointer to this module's main powerdomain
  3026. * @oh: struct omap_hwmod *
  3027. *
  3028. * Return the powerdomain pointer associated with the OMAP module
  3029. * @oh's main clock. If @oh does not have a main clk, return the
  3030. * powerdomain associated with the interface clock associated with the
  3031. * module's MPU port. (XXX Perhaps this should use the SDMA port
  3032. * instead?) Returns NULL on error, or a struct powerdomain * on
  3033. * success.
  3034. */
  3035. struct powerdomain *omap_hwmod_get_pwrdm(struct omap_hwmod *oh)
  3036. {
  3037. struct clk *c;
  3038. struct omap_hwmod_ocp_if *oi;
  3039. struct clockdomain *clkdm;
  3040. struct clk_hw_omap *clk;
  3041. if (!oh)
  3042. return NULL;
  3043. if (oh->clkdm)
  3044. return oh->clkdm->pwrdm.ptr;
  3045. if (oh->_clk) {
  3046. c = oh->_clk;
  3047. } else {
  3048. oi = _find_mpu_rt_port(oh);
  3049. if (!oi)
  3050. return NULL;
  3051. c = oi->_clk;
  3052. }
  3053. clk = to_clk_hw_omap(__clk_get_hw(c));
  3054. clkdm = clk->clkdm;
  3055. if (!clkdm)
  3056. return NULL;
  3057. return clkdm->pwrdm.ptr;
  3058. }
  3059. /**
  3060. * omap_hwmod_get_mpu_rt_va - return the module's base address (for the MPU)
  3061. * @oh: struct omap_hwmod *
  3062. *
  3063. * Returns the virtual address corresponding to the beginning of the
  3064. * module's register target, in the address range that is intended to
  3065. * be used by the MPU. Returns the virtual address upon success or NULL
  3066. * upon error.
  3067. */
  3068. void __iomem *omap_hwmod_get_mpu_rt_va(struct omap_hwmod *oh)
  3069. {
  3070. if (!oh)
  3071. return NULL;
  3072. if (oh->_int_flags & _HWMOD_NO_MPU_PORT)
  3073. return NULL;
  3074. if (oh->_state == _HWMOD_STATE_UNKNOWN)
  3075. return NULL;
  3076. return oh->_mpu_rt_va;
  3077. }
  3078. /*
  3079. * XXX what about functions for drivers to save/restore ocp_sysconfig
  3080. * for context save/restore operations?
  3081. */
  3082. /**
  3083. * omap_hwmod_enable_wakeup - allow device to wake up the system
  3084. * @oh: struct omap_hwmod *
  3085. *
  3086. * Sets the module OCP socket ENAWAKEUP bit to allow the module to
  3087. * send wakeups to the PRCM, and enable I/O ring wakeup events for
  3088. * this IP block if it has dynamic mux entries. Eventually this
  3089. * should set PRCM wakeup registers to cause the PRCM to receive
  3090. * wakeup events from the module. Does not set any wakeup routing
  3091. * registers beyond this point - if the module is to wake up any other
  3092. * module or subsystem, that must be set separately. Called by
  3093. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3094. */
  3095. int omap_hwmod_enable_wakeup(struct omap_hwmod *oh)
  3096. {
  3097. unsigned long flags;
  3098. u32 v;
  3099. spin_lock_irqsave(&oh->_lock, flags);
  3100. if (oh->class->sysc &&
  3101. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3102. v = oh->_sysc_cache;
  3103. _enable_wakeup(oh, &v);
  3104. _write_sysconfig(v, oh);
  3105. }
  3106. _set_idle_ioring_wakeup(oh, true);
  3107. spin_unlock_irqrestore(&oh->_lock, flags);
  3108. return 0;
  3109. }
  3110. /**
  3111. * omap_hwmod_disable_wakeup - prevent device from waking the system
  3112. * @oh: struct omap_hwmod *
  3113. *
  3114. * Clears the module OCP socket ENAWAKEUP bit to prevent the module
  3115. * from sending wakeups to the PRCM, and disable I/O ring wakeup
  3116. * events for this IP block if it has dynamic mux entries. Eventually
  3117. * this should clear PRCM wakeup registers to cause the PRCM to ignore
  3118. * wakeup events from the module. Does not set any wakeup routing
  3119. * registers beyond this point - if the module is to wake up any other
  3120. * module or subsystem, that must be set separately. Called by
  3121. * omap_device code. Returns -EINVAL on error or 0 upon success.
  3122. */
  3123. int omap_hwmod_disable_wakeup(struct omap_hwmod *oh)
  3124. {
  3125. unsigned long flags;
  3126. u32 v;
  3127. spin_lock_irqsave(&oh->_lock, flags);
  3128. if (oh->class->sysc &&
  3129. (oh->class->sysc->sysc_flags & SYSC_HAS_ENAWAKEUP)) {
  3130. v = oh->_sysc_cache;
  3131. _disable_wakeup(oh, &v);
  3132. _write_sysconfig(v, oh);
  3133. }
  3134. _set_idle_ioring_wakeup(oh, false);
  3135. spin_unlock_irqrestore(&oh->_lock, flags);
  3136. return 0;
  3137. }
  3138. /**
  3139. * omap_hwmod_assert_hardreset - assert the HW reset line of submodules
  3140. * contained in the hwmod module.
  3141. * @oh: struct omap_hwmod *
  3142. * @name: name of the reset line to lookup and assert
  3143. *
  3144. * Some IP like dsp, ipu or iva contain processor that require
  3145. * an HW reset line to be assert / deassert in order to enable fully
  3146. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3147. * yet supported on this OMAP; otherwise, passes along the return value
  3148. * from _assert_hardreset().
  3149. */
  3150. int omap_hwmod_assert_hardreset(struct omap_hwmod *oh, const char *name)
  3151. {
  3152. int ret;
  3153. unsigned long flags;
  3154. if (!oh)
  3155. return -EINVAL;
  3156. spin_lock_irqsave(&oh->_lock, flags);
  3157. ret = _assert_hardreset(oh, name);
  3158. spin_unlock_irqrestore(&oh->_lock, flags);
  3159. return ret;
  3160. }
  3161. /**
  3162. * omap_hwmod_deassert_hardreset - deassert the HW reset line of submodules
  3163. * contained in the hwmod module.
  3164. * @oh: struct omap_hwmod *
  3165. * @name: name of the reset line to look up and deassert
  3166. *
  3167. * Some IP like dsp, ipu or iva contain processor that require
  3168. * an HW reset line to be assert / deassert in order to enable fully
  3169. * the IP. Returns -EINVAL if @oh is null or if the operation is not
  3170. * yet supported on this OMAP; otherwise, passes along the return value
  3171. * from _deassert_hardreset().
  3172. */
  3173. int omap_hwmod_deassert_hardreset(struct omap_hwmod *oh, const char *name)
  3174. {
  3175. int ret;
  3176. unsigned long flags;
  3177. if (!oh)
  3178. return -EINVAL;
  3179. spin_lock_irqsave(&oh->_lock, flags);
  3180. ret = _deassert_hardreset(oh, name);
  3181. spin_unlock_irqrestore(&oh->_lock, flags);
  3182. return ret;
  3183. }
  3184. /**
  3185. * omap_hwmod_for_each_by_class - call @fn for each hwmod of class @classname
  3186. * @classname: struct omap_hwmod_class name to search for
  3187. * @fn: callback function pointer to call for each hwmod in class @classname
  3188. * @user: arbitrary context data to pass to the callback function
  3189. *
  3190. * For each omap_hwmod of class @classname, call @fn.
  3191. * If the callback function returns something other than
  3192. * zero, the iterator is terminated, and the callback function's return
  3193. * value is passed back to the caller. Returns 0 upon success, -EINVAL
  3194. * if @classname or @fn are NULL, or passes back the error code from @fn.
  3195. */
  3196. int omap_hwmod_for_each_by_class(const char *classname,
  3197. int (*fn)(struct omap_hwmod *oh,
  3198. void *user),
  3199. void *user)
  3200. {
  3201. struct omap_hwmod *temp_oh;
  3202. int ret = 0;
  3203. if (!classname || !fn)
  3204. return -EINVAL;
  3205. pr_debug("omap_hwmod: %s: looking for modules of class %s\n",
  3206. __func__, classname);
  3207. list_for_each_entry(temp_oh, &omap_hwmod_list, node) {
  3208. if (!strcmp(temp_oh->class->name, classname)) {
  3209. pr_debug("omap_hwmod: %s: %s: calling callback fn\n",
  3210. __func__, temp_oh->name);
  3211. ret = (*fn)(temp_oh, user);
  3212. if (ret)
  3213. break;
  3214. }
  3215. }
  3216. if (ret)
  3217. pr_debug("omap_hwmod: %s: iterator terminated early: %d\n",
  3218. __func__, ret);
  3219. return ret;
  3220. }
  3221. /**
  3222. * omap_hwmod_set_postsetup_state - set the post-_setup() state for this hwmod
  3223. * @oh: struct omap_hwmod *
  3224. * @state: state that _setup() should leave the hwmod in
  3225. *
  3226. * Sets the hwmod state that @oh will enter at the end of _setup()
  3227. * (called by omap_hwmod_setup_*()). See also the documentation
  3228. * for _setup_postsetup(), above. Returns 0 upon success or
  3229. * -EINVAL if there is a problem with the arguments or if the hwmod is
  3230. * in the wrong state.
  3231. */
  3232. int omap_hwmod_set_postsetup_state(struct omap_hwmod *oh, u8 state)
  3233. {
  3234. int ret;
  3235. unsigned long flags;
  3236. if (!oh)
  3237. return -EINVAL;
  3238. if (state != _HWMOD_STATE_DISABLED &&
  3239. state != _HWMOD_STATE_ENABLED &&
  3240. state != _HWMOD_STATE_IDLE)
  3241. return -EINVAL;
  3242. spin_lock_irqsave(&oh->_lock, flags);
  3243. if (oh->_state != _HWMOD_STATE_REGISTERED) {
  3244. ret = -EINVAL;
  3245. goto ohsps_unlock;
  3246. }
  3247. oh->_postsetup_state = state;
  3248. ret = 0;
  3249. ohsps_unlock:
  3250. spin_unlock_irqrestore(&oh->_lock, flags);
  3251. return ret;
  3252. }
  3253. /**
  3254. * omap_hwmod_get_context_loss_count - get lost context count
  3255. * @oh: struct omap_hwmod *
  3256. *
  3257. * Returns the context loss count of associated @oh
  3258. * upon success, or zero if no context loss data is available.
  3259. *
  3260. * On OMAP4, this queries the per-hwmod context loss register,
  3261. * assuming one exists. If not, or on OMAP2/3, this queries the
  3262. * enclosing powerdomain context loss count.
  3263. */
  3264. int omap_hwmod_get_context_loss_count(struct omap_hwmod *oh)
  3265. {
  3266. struct powerdomain *pwrdm;
  3267. int ret = 0;
  3268. if (soc_ops.get_context_lost)
  3269. return soc_ops.get_context_lost(oh);
  3270. pwrdm = omap_hwmod_get_pwrdm(oh);
  3271. if (pwrdm)
  3272. ret = pwrdm_get_context_loss_count(pwrdm);
  3273. return ret;
  3274. }
  3275. /**
  3276. * omap_hwmod_init - initialize the hwmod code
  3277. *
  3278. * Sets up some function pointers needed by the hwmod code to operate on the
  3279. * currently-booted SoC. Intended to be called once during kernel init
  3280. * before any hwmods are registered. No return value.
  3281. */
  3282. void __init omap_hwmod_init(void)
  3283. {
  3284. if (cpu_is_omap24xx()) {
  3285. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3286. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3287. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3288. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3289. } else if (cpu_is_omap34xx()) {
  3290. soc_ops.wait_target_ready = _omap2xxx_3xxx_wait_target_ready;
  3291. soc_ops.assert_hardreset = _omap2_assert_hardreset;
  3292. soc_ops.deassert_hardreset = _omap2_deassert_hardreset;
  3293. soc_ops.is_hardreset_asserted = _omap2_is_hardreset_asserted;
  3294. soc_ops.init_clkdm = _init_clkdm;
  3295. } else if (cpu_is_omap44xx() || soc_is_omap54xx() || soc_is_dra7xx()) {
  3296. soc_ops.enable_module = _omap4_enable_module;
  3297. soc_ops.disable_module = _omap4_disable_module;
  3298. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3299. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3300. soc_ops.deassert_hardreset = _omap4_deassert_hardreset;
  3301. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3302. soc_ops.init_clkdm = _init_clkdm;
  3303. soc_ops.update_context_lost = _omap4_update_context_lost;
  3304. soc_ops.get_context_lost = _omap4_get_context_lost;
  3305. } else if (cpu_is_ti816x() || soc_is_am33xx() || soc_is_am43xx()) {
  3306. soc_ops.enable_module = _omap4_enable_module;
  3307. soc_ops.disable_module = _omap4_disable_module;
  3308. soc_ops.wait_target_ready = _omap4_wait_target_ready;
  3309. soc_ops.assert_hardreset = _omap4_assert_hardreset;
  3310. soc_ops.deassert_hardreset = _am33xx_deassert_hardreset;
  3311. soc_ops.is_hardreset_asserted = _omap4_is_hardreset_asserted;
  3312. soc_ops.init_clkdm = _init_clkdm;
  3313. } else {
  3314. WARN(1, "omap_hwmod: unknown SoC type\n");
  3315. }
  3316. inited = true;
  3317. }
  3318. /**
  3319. * omap_hwmod_get_main_clk - get pointer to main clock name
  3320. * @oh: struct omap_hwmod *
  3321. *
  3322. * Returns the main clock name assocated with @oh upon success,
  3323. * or NULL if @oh is NULL.
  3324. */
  3325. const char *omap_hwmod_get_main_clk(struct omap_hwmod *oh)
  3326. {
  3327. if (!oh)
  3328. return NULL;
  3329. return oh->main_clk;
  3330. }