amdgpu_dm.c 135 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: AMD
  23. *
  24. */
  25. #include "dm_services_types.h"
  26. #include "dc.h"
  27. #include "dc/inc/core_types.h"
  28. #include "vid.h"
  29. #include "amdgpu.h"
  30. #include "amdgpu_display.h"
  31. #include "atom.h"
  32. #include "amdgpu_dm.h"
  33. #include "amdgpu_pm.h"
  34. #include "amd_shared.h"
  35. #include "amdgpu_dm_irq.h"
  36. #include "dm_helpers.h"
  37. #include "dm_services_types.h"
  38. #include "amdgpu_dm_mst_types.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #include <linux/module.h>
  41. #include <linux/moduleparam.h>
  42. #include <linux/version.h>
  43. #include <linux/types.h>
  44. #include <drm/drmP.h>
  45. #include <drm/drm_atomic.h>
  46. #include <drm/drm_atomic_helper.h>
  47. #include <drm/drm_dp_mst_helper.h>
  48. #include <drm/drm_fb_helper.h>
  49. #include <drm/drm_edid.h>
  50. #include "modules/inc/mod_freesync.h"
  51. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  52. #include "ivsrcid/irqsrcs_dcn_1_0.h"
  53. #include "dcn/dcn_1_0_offset.h"
  54. #include "dcn/dcn_1_0_sh_mask.h"
  55. #include "soc15ip.h"
  56. #include "soc15_common.h"
  57. #endif
  58. #include "modules/inc/mod_freesync.h"
  59. #include "i2caux_interface.h"
  60. /* basic init/fini API */
  61. static int amdgpu_dm_init(struct amdgpu_device *adev);
  62. static void amdgpu_dm_fini(struct amdgpu_device *adev);
  63. /* initializes drm_device display related structures, based on the information
  64. * provided by DAL. The drm strcutures are: drm_crtc, drm_connector,
  65. * drm_encoder, drm_mode_config
  66. *
  67. * Returns 0 on success
  68. */
  69. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev);
  70. /* removes and deallocates the drm structures, created by the above function */
  71. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm);
  72. static void
  73. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector);
  74. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  75. struct amdgpu_plane *aplane,
  76. unsigned long possible_crtcs);
  77. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  78. struct drm_plane *plane,
  79. uint32_t link_index);
  80. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  81. struct amdgpu_dm_connector *amdgpu_dm_connector,
  82. uint32_t link_index,
  83. struct amdgpu_encoder *amdgpu_encoder);
  84. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  85. struct amdgpu_encoder *aencoder,
  86. uint32_t link_index);
  87. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector);
  88. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  89. struct drm_atomic_state *state,
  90. bool nonblock);
  91. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state);
  92. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  93. struct drm_atomic_state *state);
  94. static const enum drm_plane_type dm_plane_type_default[AMDGPU_MAX_PLANES] = {
  95. DRM_PLANE_TYPE_PRIMARY,
  96. DRM_PLANE_TYPE_PRIMARY,
  97. DRM_PLANE_TYPE_PRIMARY,
  98. DRM_PLANE_TYPE_PRIMARY,
  99. DRM_PLANE_TYPE_PRIMARY,
  100. DRM_PLANE_TYPE_PRIMARY,
  101. };
  102. static const enum drm_plane_type dm_plane_type_carizzo[AMDGPU_MAX_PLANES] = {
  103. DRM_PLANE_TYPE_PRIMARY,
  104. DRM_PLANE_TYPE_PRIMARY,
  105. DRM_PLANE_TYPE_PRIMARY,
  106. DRM_PLANE_TYPE_OVERLAY,/* YUV Capable Underlay */
  107. };
  108. static const enum drm_plane_type dm_plane_type_stoney[AMDGPU_MAX_PLANES] = {
  109. DRM_PLANE_TYPE_PRIMARY,
  110. DRM_PLANE_TYPE_PRIMARY,
  111. DRM_PLANE_TYPE_OVERLAY, /* YUV Capable Underlay */
  112. };
  113. /*
  114. * dm_vblank_get_counter
  115. *
  116. * @brief
  117. * Get counter for number of vertical blanks
  118. *
  119. * @param
  120. * struct amdgpu_device *adev - [in] desired amdgpu device
  121. * int disp_idx - [in] which CRTC to get the counter from
  122. *
  123. * @return
  124. * Counter for vertical blanks
  125. */
  126. static u32 dm_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  127. {
  128. if (crtc >= adev->mode_info.num_crtc)
  129. return 0;
  130. else {
  131. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  132. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  133. acrtc->base.state);
  134. if (acrtc_state->stream == NULL) {
  135. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  136. crtc);
  137. return 0;
  138. }
  139. return dc_stream_get_vblank_counter(acrtc_state->stream);
  140. }
  141. }
  142. static int dm_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  143. u32 *vbl, u32 *position)
  144. {
  145. uint32_t v_blank_start, v_blank_end, h_position, v_position;
  146. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  147. return -EINVAL;
  148. else {
  149. struct amdgpu_crtc *acrtc = adev->mode_info.crtcs[crtc];
  150. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(
  151. acrtc->base.state);
  152. if (acrtc_state->stream == NULL) {
  153. DRM_ERROR("dc_stream_state is NULL for crtc '%d'!\n",
  154. crtc);
  155. return 0;
  156. }
  157. /*
  158. * TODO rework base driver to use values directly.
  159. * for now parse it back into reg-format
  160. */
  161. dc_stream_get_scanoutpos(acrtc_state->stream,
  162. &v_blank_start,
  163. &v_blank_end,
  164. &h_position,
  165. &v_position);
  166. *position = v_position | (h_position << 16);
  167. *vbl = v_blank_start | (v_blank_end << 16);
  168. }
  169. return 0;
  170. }
  171. static bool dm_is_idle(void *handle)
  172. {
  173. /* XXX todo */
  174. return true;
  175. }
  176. static int dm_wait_for_idle(void *handle)
  177. {
  178. /* XXX todo */
  179. return 0;
  180. }
  181. static bool dm_check_soft_reset(void *handle)
  182. {
  183. return false;
  184. }
  185. static int dm_soft_reset(void *handle)
  186. {
  187. /* XXX todo */
  188. return 0;
  189. }
  190. static struct amdgpu_crtc *
  191. get_crtc_by_otg_inst(struct amdgpu_device *adev,
  192. int otg_inst)
  193. {
  194. struct drm_device *dev = adev->ddev;
  195. struct drm_crtc *crtc;
  196. struct amdgpu_crtc *amdgpu_crtc;
  197. /*
  198. * following if is check inherited from both functions where this one is
  199. * used now. Need to be checked why it could happen.
  200. */
  201. if (otg_inst == -1) {
  202. WARN_ON(1);
  203. return adev->mode_info.crtcs[0];
  204. }
  205. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  206. amdgpu_crtc = to_amdgpu_crtc(crtc);
  207. if (amdgpu_crtc->otg_inst == otg_inst)
  208. return amdgpu_crtc;
  209. }
  210. return NULL;
  211. }
  212. static void dm_pflip_high_irq(void *interrupt_params)
  213. {
  214. struct amdgpu_crtc *amdgpu_crtc;
  215. struct common_irq_params *irq_params = interrupt_params;
  216. struct amdgpu_device *adev = irq_params->adev;
  217. unsigned long flags;
  218. amdgpu_crtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_PFLIP);
  219. /* IRQ could occur when in initial stage */
  220. /*TODO work and BO cleanup */
  221. if (amdgpu_crtc == NULL) {
  222. DRM_DEBUG_DRIVER("CRTC is null, returning.\n");
  223. return;
  224. }
  225. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  226. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED){
  227. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d !=AMDGPU_FLIP_SUBMITTED(%d) on crtc:%d[%p] \n",
  228. amdgpu_crtc->pflip_status,
  229. AMDGPU_FLIP_SUBMITTED,
  230. amdgpu_crtc->crtc_id,
  231. amdgpu_crtc);
  232. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  233. return;
  234. }
  235. /* wakeup usersapce */
  236. if (amdgpu_crtc->event) {
  237. /* Update to correct count/ts if racing with vblank irq */
  238. drm_crtc_accurate_vblank_count(&amdgpu_crtc->base);
  239. drm_crtc_send_vblank_event(&amdgpu_crtc->base, amdgpu_crtc->event);
  240. /* page flip completed. clean up */
  241. amdgpu_crtc->event = NULL;
  242. } else
  243. WARN_ON(1);
  244. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  245. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  246. DRM_DEBUG_DRIVER("%s - crtc :%d[%p], pflip_stat:AMDGPU_FLIP_NONE\n",
  247. __func__, amdgpu_crtc->crtc_id, amdgpu_crtc);
  248. drm_crtc_vblank_put(&amdgpu_crtc->base);
  249. }
  250. static void dm_crtc_high_irq(void *interrupt_params)
  251. {
  252. struct common_irq_params *irq_params = interrupt_params;
  253. struct amdgpu_device *adev = irq_params->adev;
  254. uint8_t crtc_index = 0;
  255. struct amdgpu_crtc *acrtc;
  256. acrtc = get_crtc_by_otg_inst(adev, irq_params->irq_src - IRQ_TYPE_VBLANK);
  257. if (acrtc)
  258. crtc_index = acrtc->crtc_id;
  259. drm_handle_vblank(adev->ddev, crtc_index);
  260. }
  261. static int dm_set_clockgating_state(void *handle,
  262. enum amd_clockgating_state state)
  263. {
  264. return 0;
  265. }
  266. static int dm_set_powergating_state(void *handle,
  267. enum amd_powergating_state state)
  268. {
  269. return 0;
  270. }
  271. /* Prototypes of private functions */
  272. static int dm_early_init(void* handle);
  273. static void hotplug_notify_work_func(struct work_struct *work)
  274. {
  275. struct amdgpu_display_manager *dm = container_of(work, struct amdgpu_display_manager, mst_hotplug_work);
  276. struct drm_device *dev = dm->ddev;
  277. drm_kms_helper_hotplug_event(dev);
  278. }
  279. #if defined(CONFIG_DRM_AMD_DC_FBC)
  280. #include "dal_asic_id.h"
  281. /* Allocate memory for FBC compressed data */
  282. /* TODO: Dynamic allocation */
  283. #define AMDGPU_FBC_SIZE (3840 * 2160 * 4)
  284. static void amdgpu_dm_initialize_fbc(struct amdgpu_device *adev)
  285. {
  286. int r;
  287. struct dm_comressor_info *compressor = &adev->dm.compressor;
  288. if (!compressor->bo_ptr) {
  289. r = amdgpu_bo_create_kernel(adev, AMDGPU_FBC_SIZE, PAGE_SIZE,
  290. AMDGPU_GEM_DOMAIN_VRAM, &compressor->bo_ptr,
  291. &compressor->gpu_addr, &compressor->cpu_addr);
  292. if (r)
  293. DRM_ERROR("DM: Failed to initialize fbc\n");
  294. }
  295. }
  296. #endif
  297. /* Init display KMS
  298. *
  299. * Returns 0 on success
  300. */
  301. static int amdgpu_dm_init(struct amdgpu_device *adev)
  302. {
  303. struct dc_init_data init_data;
  304. adev->dm.ddev = adev->ddev;
  305. adev->dm.adev = adev;
  306. /* Zero all the fields */
  307. memset(&init_data, 0, sizeof(init_data));
  308. /* initialize DAL's lock (for SYNC context use) */
  309. spin_lock_init(&adev->dm.dal_lock);
  310. /* initialize DAL's mutex */
  311. mutex_init(&adev->dm.dal_mutex);
  312. if(amdgpu_dm_irq_init(adev)) {
  313. DRM_ERROR("amdgpu: failed to initialize DM IRQ support.\n");
  314. goto error;
  315. }
  316. init_data.asic_id.chip_family = adev->family;
  317. init_data.asic_id.pci_revision_id = adev->rev_id;
  318. init_data.asic_id.hw_internal_rev = adev->external_rev_id;
  319. init_data.asic_id.vram_width = adev->mc.vram_width;
  320. /* TODO: initialize init_data.asic_id.vram_type here!!!! */
  321. init_data.asic_id.atombios_base_address =
  322. adev->mode_info.atom_context->bios;
  323. init_data.driver = adev;
  324. adev->dm.cgs_device = amdgpu_cgs_create_device(adev);
  325. if (!adev->dm.cgs_device) {
  326. DRM_ERROR("amdgpu: failed to create cgs device.\n");
  327. goto error;
  328. }
  329. init_data.cgs_device = adev->dm.cgs_device;
  330. adev->dm.dal = NULL;
  331. init_data.dce_environment = DCE_ENV_PRODUCTION_DRV;
  332. if (amdgpu_dc_log)
  333. init_data.log_mask = DC_DEFAULT_LOG_MASK;
  334. else
  335. init_data.log_mask = DC_MIN_LOG_MASK;
  336. #if defined(CONFIG_DRM_AMD_DC_FBC)
  337. if (adev->family == FAMILY_CZ)
  338. amdgpu_dm_initialize_fbc(adev);
  339. init_data.fbc_gpu_addr = adev->dm.compressor.gpu_addr;
  340. #endif
  341. /* Display Core create. */
  342. adev->dm.dc = dc_create(&init_data);
  343. if (adev->dm.dc) {
  344. DRM_INFO("Display Core initialized with v%s!\n", DC_VER);
  345. } else {
  346. DRM_INFO("Display Core failed to initialize with v%s!\n", DC_VER);
  347. goto error;
  348. }
  349. INIT_WORK(&adev->dm.mst_hotplug_work, hotplug_notify_work_func);
  350. adev->dm.freesync_module = mod_freesync_create(adev->dm.dc);
  351. if (!adev->dm.freesync_module) {
  352. DRM_ERROR(
  353. "amdgpu: failed to initialize freesync_module.\n");
  354. } else
  355. DRM_DEBUG_DRIVER("amdgpu: freesync_module init done %p.\n",
  356. adev->dm.freesync_module);
  357. if (amdgpu_dm_initialize_drm_device(adev)) {
  358. DRM_ERROR(
  359. "amdgpu: failed to initialize sw for display support.\n");
  360. goto error;
  361. }
  362. /* Update the actual used number of crtc */
  363. adev->mode_info.num_crtc = adev->dm.display_indexes_num;
  364. /* TODO: Add_display_info? */
  365. /* TODO use dynamic cursor width */
  366. adev->ddev->mode_config.cursor_width = adev->dm.dc->caps.max_cursor_size;
  367. adev->ddev->mode_config.cursor_height = adev->dm.dc->caps.max_cursor_size;
  368. if (drm_vblank_init(adev->ddev, adev->dm.display_indexes_num)) {
  369. DRM_ERROR(
  370. "amdgpu: failed to initialize sw for display support.\n");
  371. goto error;
  372. }
  373. DRM_DEBUG_DRIVER("KMS initialized.\n");
  374. return 0;
  375. error:
  376. amdgpu_dm_fini(adev);
  377. return -1;
  378. }
  379. static void amdgpu_dm_fini(struct amdgpu_device *adev)
  380. {
  381. amdgpu_dm_destroy_drm_device(&adev->dm);
  382. /*
  383. * TODO: pageflip, vlank interrupt
  384. *
  385. * amdgpu_dm_irq_fini(adev);
  386. */
  387. if (adev->dm.cgs_device) {
  388. amdgpu_cgs_destroy_device(adev->dm.cgs_device);
  389. adev->dm.cgs_device = NULL;
  390. }
  391. if (adev->dm.freesync_module) {
  392. mod_freesync_destroy(adev->dm.freesync_module);
  393. adev->dm.freesync_module = NULL;
  394. }
  395. /* DC Destroy TODO: Replace destroy DAL */
  396. if (adev->dm.dc)
  397. dc_destroy(&adev->dm.dc);
  398. return;
  399. }
  400. static int dm_sw_init(void *handle)
  401. {
  402. return 0;
  403. }
  404. static int dm_sw_fini(void *handle)
  405. {
  406. return 0;
  407. }
  408. static int detect_mst_link_for_all_connectors(struct drm_device *dev)
  409. {
  410. struct amdgpu_dm_connector *aconnector;
  411. struct drm_connector *connector;
  412. int ret = 0;
  413. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  414. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  415. aconnector = to_amdgpu_dm_connector(connector);
  416. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  417. aconnector->mst_mgr.aux) {
  418. DRM_DEBUG_DRIVER("DM_MST: starting TM on aconnector: %p [id: %d]\n",
  419. aconnector, aconnector->base.base.id);
  420. ret = drm_dp_mst_topology_mgr_set_mst(&aconnector->mst_mgr, true);
  421. if (ret < 0) {
  422. DRM_ERROR("DM_MST: Failed to start MST\n");
  423. ((struct dc_link *)aconnector->dc_link)->type = dc_connection_single;
  424. return ret;
  425. }
  426. }
  427. }
  428. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  429. return ret;
  430. }
  431. static int dm_late_init(void *handle)
  432. {
  433. struct drm_device *dev = ((struct amdgpu_device *)handle)->ddev;
  434. return detect_mst_link_for_all_connectors(dev);
  435. }
  436. static void s3_handle_mst(struct drm_device *dev, bool suspend)
  437. {
  438. struct amdgpu_dm_connector *aconnector;
  439. struct drm_connector *connector;
  440. drm_modeset_lock(&dev->mode_config.connection_mutex, NULL);
  441. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  442. aconnector = to_amdgpu_dm_connector(connector);
  443. if (aconnector->dc_link->type == dc_connection_mst_branch &&
  444. !aconnector->mst_port) {
  445. if (suspend)
  446. drm_dp_mst_topology_mgr_suspend(&aconnector->mst_mgr);
  447. else
  448. drm_dp_mst_topology_mgr_resume(&aconnector->mst_mgr);
  449. }
  450. }
  451. drm_modeset_unlock(&dev->mode_config.connection_mutex);
  452. }
  453. static int dm_hw_init(void *handle)
  454. {
  455. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  456. /* Create DAL display manager */
  457. amdgpu_dm_init(adev);
  458. amdgpu_dm_hpd_init(adev);
  459. return 0;
  460. }
  461. static int dm_hw_fini(void *handle)
  462. {
  463. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  464. amdgpu_dm_hpd_fini(adev);
  465. amdgpu_dm_irq_fini(adev);
  466. amdgpu_dm_fini(adev);
  467. return 0;
  468. }
  469. static int dm_suspend(void *handle)
  470. {
  471. struct amdgpu_device *adev = handle;
  472. struct amdgpu_display_manager *dm = &adev->dm;
  473. int ret = 0;
  474. s3_handle_mst(adev->ddev, true);
  475. amdgpu_dm_irq_suspend(adev);
  476. WARN_ON(adev->dm.cached_state);
  477. adev->dm.cached_state = drm_atomic_helper_suspend(adev->ddev);
  478. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D3);
  479. return ret;
  480. }
  481. static struct amdgpu_dm_connector *
  482. amdgpu_dm_find_first_crtc_matching_connector(struct drm_atomic_state *state,
  483. struct drm_crtc *crtc)
  484. {
  485. uint32_t i;
  486. struct drm_connector_state *new_con_state;
  487. struct drm_connector *connector;
  488. struct drm_crtc *crtc_from_state;
  489. for_each_new_connector_in_state(state, connector, new_con_state, i) {
  490. crtc_from_state = new_con_state->crtc;
  491. if (crtc_from_state == crtc)
  492. return to_amdgpu_dm_connector(connector);
  493. }
  494. return NULL;
  495. }
  496. static int dm_resume(void *handle)
  497. {
  498. struct amdgpu_device *adev = handle;
  499. struct amdgpu_display_manager *dm = &adev->dm;
  500. int ret = 0;
  501. /* power on hardware */
  502. dc_set_power_state(dm->dc, DC_ACPI_CM_POWER_STATE_D0);
  503. ret = amdgpu_dm_display_resume(adev);
  504. return ret;
  505. }
  506. int amdgpu_dm_display_resume(struct amdgpu_device *adev)
  507. {
  508. struct drm_device *ddev = adev->ddev;
  509. struct amdgpu_display_manager *dm = &adev->dm;
  510. struct amdgpu_dm_connector *aconnector;
  511. struct drm_connector *connector;
  512. struct drm_crtc *crtc;
  513. struct drm_crtc_state *new_crtc_state;
  514. struct dm_crtc_state *dm_new_crtc_state;
  515. struct drm_plane *plane;
  516. struct drm_plane_state *new_plane_state;
  517. struct dm_plane_state *dm_new_plane_state;
  518. int ret = 0;
  519. int i;
  520. /* program HPD filter */
  521. dc_resume(dm->dc);
  522. /* On resume we need to rewrite the MSTM control bits to enamble MST*/
  523. s3_handle_mst(ddev, false);
  524. /*
  525. * early enable HPD Rx IRQ, should be done before set mode as short
  526. * pulse interrupts are used for MST
  527. */
  528. amdgpu_dm_irq_resume_early(adev);
  529. /* Do detection*/
  530. list_for_each_entry(connector,
  531. &ddev->mode_config.connector_list, head) {
  532. aconnector = to_amdgpu_dm_connector(connector);
  533. /*
  534. * this is the case when traversing through already created
  535. * MST connectors, should be skipped
  536. */
  537. if (aconnector->mst_port)
  538. continue;
  539. mutex_lock(&aconnector->hpd_lock);
  540. dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD);
  541. if (aconnector->fake_enable && aconnector->dc_link->local_sink)
  542. aconnector->fake_enable = false;
  543. aconnector->dc_sink = NULL;
  544. amdgpu_dm_update_connector_after_detect(aconnector);
  545. mutex_unlock(&aconnector->hpd_lock);
  546. }
  547. /* Force mode set in atomic comit */
  548. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i)
  549. new_crtc_state->active_changed = true;
  550. /*
  551. * atomic_check is expected to create the dc states. We need to release
  552. * them here, since they were duplicated as part of the suspend
  553. * procedure.
  554. */
  555. for_each_new_crtc_in_state(adev->dm.cached_state, crtc, new_crtc_state, i) {
  556. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  557. if (dm_new_crtc_state->stream) {
  558. WARN_ON(kref_read(&dm_new_crtc_state->stream->refcount) > 1);
  559. dc_stream_release(dm_new_crtc_state->stream);
  560. dm_new_crtc_state->stream = NULL;
  561. }
  562. }
  563. for_each_new_plane_in_state(adev->dm.cached_state, plane, new_plane_state, i) {
  564. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  565. if (dm_new_plane_state->dc_state) {
  566. WARN_ON(kref_read(&dm_new_plane_state->dc_state->refcount) > 1);
  567. dc_plane_state_release(dm_new_plane_state->dc_state);
  568. dm_new_plane_state->dc_state = NULL;
  569. }
  570. }
  571. ret = drm_atomic_helper_resume(ddev, adev->dm.cached_state);
  572. adev->dm.cached_state = NULL;
  573. amdgpu_dm_irq_resume_late(adev);
  574. return ret;
  575. }
  576. static const struct amd_ip_funcs amdgpu_dm_funcs = {
  577. .name = "dm",
  578. .early_init = dm_early_init,
  579. .late_init = dm_late_init,
  580. .sw_init = dm_sw_init,
  581. .sw_fini = dm_sw_fini,
  582. .hw_init = dm_hw_init,
  583. .hw_fini = dm_hw_fini,
  584. .suspend = dm_suspend,
  585. .resume = dm_resume,
  586. .is_idle = dm_is_idle,
  587. .wait_for_idle = dm_wait_for_idle,
  588. .check_soft_reset = dm_check_soft_reset,
  589. .soft_reset = dm_soft_reset,
  590. .set_clockgating_state = dm_set_clockgating_state,
  591. .set_powergating_state = dm_set_powergating_state,
  592. };
  593. const struct amdgpu_ip_block_version dm_ip_block =
  594. {
  595. .type = AMD_IP_BLOCK_TYPE_DCE,
  596. .major = 1,
  597. .minor = 0,
  598. .rev = 0,
  599. .funcs = &amdgpu_dm_funcs,
  600. };
  601. static struct drm_atomic_state *
  602. dm_atomic_state_alloc(struct drm_device *dev)
  603. {
  604. struct dm_atomic_state *state = kzalloc(sizeof(*state), GFP_KERNEL);
  605. if (!state)
  606. return NULL;
  607. if (drm_atomic_state_init(dev, &state->base) < 0)
  608. goto fail;
  609. return &state->base;
  610. fail:
  611. kfree(state);
  612. return NULL;
  613. }
  614. static void
  615. dm_atomic_state_clear(struct drm_atomic_state *state)
  616. {
  617. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  618. if (dm_state->context) {
  619. dc_release_state(dm_state->context);
  620. dm_state->context = NULL;
  621. }
  622. drm_atomic_state_default_clear(state);
  623. }
  624. static void
  625. dm_atomic_state_alloc_free(struct drm_atomic_state *state)
  626. {
  627. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  628. drm_atomic_state_default_release(state);
  629. kfree(dm_state);
  630. }
  631. static const struct drm_mode_config_funcs amdgpu_dm_mode_funcs = {
  632. .fb_create = amdgpu_user_framebuffer_create,
  633. .output_poll_changed = drm_fb_helper_output_poll_changed,
  634. .atomic_check = amdgpu_dm_atomic_check,
  635. .atomic_commit = amdgpu_dm_atomic_commit,
  636. .atomic_state_alloc = dm_atomic_state_alloc,
  637. .atomic_state_clear = dm_atomic_state_clear,
  638. .atomic_state_free = dm_atomic_state_alloc_free
  639. };
  640. static struct drm_mode_config_helper_funcs amdgpu_dm_mode_config_helperfuncs = {
  641. .atomic_commit_tail = amdgpu_dm_atomic_commit_tail
  642. };
  643. static void
  644. amdgpu_dm_update_connector_after_detect(struct amdgpu_dm_connector *aconnector)
  645. {
  646. struct drm_connector *connector = &aconnector->base;
  647. struct drm_device *dev = connector->dev;
  648. struct dc_sink *sink;
  649. /* MST handled by drm_mst framework */
  650. if (aconnector->mst_mgr.mst_state == true)
  651. return;
  652. sink = aconnector->dc_link->local_sink;
  653. /* Edid mgmt connector gets first update only in mode_valid hook and then
  654. * the connector sink is set to either fake or physical sink depends on link status.
  655. * don't do it here if u are during boot
  656. */
  657. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED
  658. && aconnector->dc_em_sink) {
  659. /* For S3 resume with headless use eml_sink to fake stream
  660. * because on resume connecotr->sink is set ti NULL
  661. */
  662. mutex_lock(&dev->mode_config.mutex);
  663. if (sink) {
  664. if (aconnector->dc_sink) {
  665. amdgpu_dm_remove_sink_from_freesync_module(
  666. connector);
  667. /* retain and release bellow are used for
  668. * bump up refcount for sink because the link don't point
  669. * to it anymore after disconnect so on next crtc to connector
  670. * reshuffle by UMD we will get into unwanted dc_sink release
  671. */
  672. if (aconnector->dc_sink != aconnector->dc_em_sink)
  673. dc_sink_release(aconnector->dc_sink);
  674. }
  675. aconnector->dc_sink = sink;
  676. amdgpu_dm_add_sink_to_freesync_module(
  677. connector, aconnector->edid);
  678. } else {
  679. amdgpu_dm_remove_sink_from_freesync_module(connector);
  680. if (!aconnector->dc_sink)
  681. aconnector->dc_sink = aconnector->dc_em_sink;
  682. else if (aconnector->dc_sink != aconnector->dc_em_sink)
  683. dc_sink_retain(aconnector->dc_sink);
  684. }
  685. mutex_unlock(&dev->mode_config.mutex);
  686. return;
  687. }
  688. /*
  689. * TODO: temporary guard to look for proper fix
  690. * if this sink is MST sink, we should not do anything
  691. */
  692. if (sink && sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT_MST)
  693. return;
  694. if (aconnector->dc_sink == sink) {
  695. /* We got a DP short pulse (Link Loss, DP CTS, etc...).
  696. * Do nothing!! */
  697. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: dc_sink didn't change.\n",
  698. aconnector->connector_id);
  699. return;
  700. }
  701. DRM_DEBUG_DRIVER("DCHPD: connector_id=%d: Old sink=%p New sink=%p\n",
  702. aconnector->connector_id, aconnector->dc_sink, sink);
  703. mutex_lock(&dev->mode_config.mutex);
  704. /* 1. Update status of the drm connector
  705. * 2. Send an event and let userspace tell us what to do */
  706. if (sink) {
  707. /* TODO: check if we still need the S3 mode update workaround.
  708. * If yes, put it here. */
  709. if (aconnector->dc_sink)
  710. amdgpu_dm_remove_sink_from_freesync_module(
  711. connector);
  712. aconnector->dc_sink = sink;
  713. if (sink->dc_edid.length == 0) {
  714. aconnector->edid = NULL;
  715. } else {
  716. aconnector->edid =
  717. (struct edid *) sink->dc_edid.raw_edid;
  718. drm_mode_connector_update_edid_property(connector,
  719. aconnector->edid);
  720. }
  721. amdgpu_dm_add_sink_to_freesync_module(connector, aconnector->edid);
  722. } else {
  723. amdgpu_dm_remove_sink_from_freesync_module(connector);
  724. drm_mode_connector_update_edid_property(connector, NULL);
  725. aconnector->num_modes = 0;
  726. aconnector->dc_sink = NULL;
  727. }
  728. mutex_unlock(&dev->mode_config.mutex);
  729. }
  730. static void handle_hpd_irq(void *param)
  731. {
  732. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  733. struct drm_connector *connector = &aconnector->base;
  734. struct drm_device *dev = connector->dev;
  735. /* In case of failure or MST no need to update connector status or notify the OS
  736. * since (for MST case) MST does this in it's own context.
  737. */
  738. mutex_lock(&aconnector->hpd_lock);
  739. if (aconnector->fake_enable)
  740. aconnector->fake_enable = false;
  741. if (dc_link_detect(aconnector->dc_link, DETECT_REASON_HPD)) {
  742. amdgpu_dm_update_connector_after_detect(aconnector);
  743. drm_modeset_lock_all(dev);
  744. dm_restore_drm_connector_state(dev, connector);
  745. drm_modeset_unlock_all(dev);
  746. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED)
  747. drm_kms_helper_hotplug_event(dev);
  748. }
  749. mutex_unlock(&aconnector->hpd_lock);
  750. }
  751. static void dm_handle_hpd_rx_irq(struct amdgpu_dm_connector *aconnector)
  752. {
  753. uint8_t esi[DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI] = { 0 };
  754. uint8_t dret;
  755. bool new_irq_handled = false;
  756. int dpcd_addr;
  757. int dpcd_bytes_to_read;
  758. const int max_process_count = 30;
  759. int process_count = 0;
  760. const struct dc_link_status *link_status = dc_link_get_status(aconnector->dc_link);
  761. if (link_status->dpcd_caps->dpcd_rev.raw < 0x12) {
  762. dpcd_bytes_to_read = DP_LANE0_1_STATUS - DP_SINK_COUNT;
  763. /* DPCD 0x200 - 0x201 for downstream IRQ */
  764. dpcd_addr = DP_SINK_COUNT;
  765. } else {
  766. dpcd_bytes_to_read = DP_PSR_ERROR_STATUS - DP_SINK_COUNT_ESI;
  767. /* DPCD 0x2002 - 0x2005 for downstream IRQ */
  768. dpcd_addr = DP_SINK_COUNT_ESI;
  769. }
  770. dret = drm_dp_dpcd_read(
  771. &aconnector->dm_dp_aux.aux,
  772. dpcd_addr,
  773. esi,
  774. dpcd_bytes_to_read);
  775. while (dret == dpcd_bytes_to_read &&
  776. process_count < max_process_count) {
  777. uint8_t retry;
  778. dret = 0;
  779. process_count++;
  780. DRM_DEBUG_DRIVER("ESI %02x %02x %02x\n", esi[0], esi[1], esi[2]);
  781. /* handle HPD short pulse irq */
  782. if (aconnector->mst_mgr.mst_state)
  783. drm_dp_mst_hpd_irq(
  784. &aconnector->mst_mgr,
  785. esi,
  786. &new_irq_handled);
  787. if (new_irq_handled) {
  788. /* ACK at DPCD to notify down stream */
  789. const int ack_dpcd_bytes_to_write =
  790. dpcd_bytes_to_read - 1;
  791. for (retry = 0; retry < 3; retry++) {
  792. uint8_t wret;
  793. wret = drm_dp_dpcd_write(
  794. &aconnector->dm_dp_aux.aux,
  795. dpcd_addr + 1,
  796. &esi[1],
  797. ack_dpcd_bytes_to_write);
  798. if (wret == ack_dpcd_bytes_to_write)
  799. break;
  800. }
  801. /* check if there is new irq to be handle */
  802. dret = drm_dp_dpcd_read(
  803. &aconnector->dm_dp_aux.aux,
  804. dpcd_addr,
  805. esi,
  806. dpcd_bytes_to_read);
  807. new_irq_handled = false;
  808. } else {
  809. break;
  810. }
  811. }
  812. if (process_count == max_process_count)
  813. DRM_DEBUG_DRIVER("Loop exceeded max iterations\n");
  814. }
  815. static void handle_hpd_rx_irq(void *param)
  816. {
  817. struct amdgpu_dm_connector *aconnector = (struct amdgpu_dm_connector *)param;
  818. struct drm_connector *connector = &aconnector->base;
  819. struct drm_device *dev = connector->dev;
  820. struct dc_link *dc_link = aconnector->dc_link;
  821. bool is_mst_root_connector = aconnector->mst_mgr.mst_state;
  822. /* TODO:Temporary add mutex to protect hpd interrupt not have a gpio
  823. * conflict, after implement i2c helper, this mutex should be
  824. * retired.
  825. */
  826. if (dc_link->type != dc_connection_mst_branch)
  827. mutex_lock(&aconnector->hpd_lock);
  828. if (dc_link_handle_hpd_rx_irq(dc_link, NULL) &&
  829. !is_mst_root_connector) {
  830. /* Downstream Port status changed. */
  831. if (dc_link_detect(dc_link, DETECT_REASON_HPDRX)) {
  832. if (aconnector->fake_enable)
  833. aconnector->fake_enable = false;
  834. amdgpu_dm_update_connector_after_detect(aconnector);
  835. drm_modeset_lock_all(dev);
  836. dm_restore_drm_connector_state(dev, connector);
  837. drm_modeset_unlock_all(dev);
  838. drm_kms_helper_hotplug_event(dev);
  839. }
  840. }
  841. if ((dc_link->cur_link_settings.lane_count != LANE_COUNT_UNKNOWN) ||
  842. (dc_link->type == dc_connection_mst_branch))
  843. dm_handle_hpd_rx_irq(aconnector);
  844. if (dc_link->type != dc_connection_mst_branch)
  845. mutex_unlock(&aconnector->hpd_lock);
  846. }
  847. static void register_hpd_handlers(struct amdgpu_device *adev)
  848. {
  849. struct drm_device *dev = adev->ddev;
  850. struct drm_connector *connector;
  851. struct amdgpu_dm_connector *aconnector;
  852. const struct dc_link *dc_link;
  853. struct dc_interrupt_params int_params = {0};
  854. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  855. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  856. list_for_each_entry(connector,
  857. &dev->mode_config.connector_list, head) {
  858. aconnector = to_amdgpu_dm_connector(connector);
  859. dc_link = aconnector->dc_link;
  860. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd) {
  861. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  862. int_params.irq_source = dc_link->irq_source_hpd;
  863. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  864. handle_hpd_irq,
  865. (void *) aconnector);
  866. }
  867. if (DC_IRQ_SOURCE_INVALID != dc_link->irq_source_hpd_rx) {
  868. /* Also register for DP short pulse (hpd_rx). */
  869. int_params.int_context = INTERRUPT_LOW_IRQ_CONTEXT;
  870. int_params.irq_source = dc_link->irq_source_hpd_rx;
  871. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  872. handle_hpd_rx_irq,
  873. (void *) aconnector);
  874. }
  875. }
  876. }
  877. /* Register IRQ sources and initialize IRQ callbacks */
  878. static int dce110_register_irq_handlers(struct amdgpu_device *adev)
  879. {
  880. struct dc *dc = adev->dm.dc;
  881. struct common_irq_params *c_irq_params;
  882. struct dc_interrupt_params int_params = {0};
  883. int r;
  884. int i;
  885. unsigned client_id = AMDGPU_IH_CLIENTID_LEGACY;
  886. if (adev->asic_type == CHIP_VEGA10 ||
  887. adev->asic_type == CHIP_RAVEN)
  888. client_id = AMDGPU_IH_CLIENTID_DCE;
  889. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  890. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  891. /* Actions of amdgpu_irq_add_id():
  892. * 1. Register a set() function with base driver.
  893. * Base driver will call set() function to enable/disable an
  894. * interrupt in DC hardware.
  895. * 2. Register amdgpu_dm_irq_handler().
  896. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  897. * coming from DC hardware.
  898. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  899. * for acknowledging and handling. */
  900. /* Use VBLANK interrupt */
  901. for (i = VISLANDS30_IV_SRCID_D1_VERTICAL_INTERRUPT0; i <= VISLANDS30_IV_SRCID_D6_VERTICAL_INTERRUPT0; i++) {
  902. r = amdgpu_irq_add_id(adev, client_id, i, &adev->crtc_irq);
  903. if (r) {
  904. DRM_ERROR("Failed to add crtc irq id!\n");
  905. return r;
  906. }
  907. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  908. int_params.irq_source =
  909. dc_interrupt_to_irq_source(dc, i, 0);
  910. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  911. c_irq_params->adev = adev;
  912. c_irq_params->irq_src = int_params.irq_source;
  913. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  914. dm_crtc_high_irq, c_irq_params);
  915. }
  916. /* Use GRPH_PFLIP interrupt */
  917. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP;
  918. i <= VISLANDS30_IV_SRCID_D6_GRPH_PFLIP; i += 2) {
  919. r = amdgpu_irq_add_id(adev, client_id, i, &adev->pageflip_irq);
  920. if (r) {
  921. DRM_ERROR("Failed to add page flip irq id!\n");
  922. return r;
  923. }
  924. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  925. int_params.irq_source =
  926. dc_interrupt_to_irq_source(dc, i, 0);
  927. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  928. c_irq_params->adev = adev;
  929. c_irq_params->irq_src = int_params.irq_source;
  930. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  931. dm_pflip_high_irq, c_irq_params);
  932. }
  933. /* HPD */
  934. r = amdgpu_irq_add_id(adev, client_id,
  935. VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  936. if (r) {
  937. DRM_ERROR("Failed to add hpd irq id!\n");
  938. return r;
  939. }
  940. register_hpd_handlers(adev);
  941. return 0;
  942. }
  943. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  944. /* Register IRQ sources and initialize IRQ callbacks */
  945. static int dcn10_register_irq_handlers(struct amdgpu_device *adev)
  946. {
  947. struct dc *dc = adev->dm.dc;
  948. struct common_irq_params *c_irq_params;
  949. struct dc_interrupt_params int_params = {0};
  950. int r;
  951. int i;
  952. int_params.requested_polarity = INTERRUPT_POLARITY_DEFAULT;
  953. int_params.current_polarity = INTERRUPT_POLARITY_DEFAULT;
  954. /* Actions of amdgpu_irq_add_id():
  955. * 1. Register a set() function with base driver.
  956. * Base driver will call set() function to enable/disable an
  957. * interrupt in DC hardware.
  958. * 2. Register amdgpu_dm_irq_handler().
  959. * Base driver will call amdgpu_dm_irq_handler() for ALL interrupts
  960. * coming from DC hardware.
  961. * amdgpu_dm_irq_handler() will re-direct the interrupt to DC
  962. * for acknowledging and handling.
  963. * */
  964. /* Use VSTARTUP interrupt */
  965. for (i = DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP;
  966. i <= DCN_1_0__SRCID__DC_D1_OTG_VSTARTUP + adev->mode_info.num_crtc - 1;
  967. i++) {
  968. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->crtc_irq);
  969. if (r) {
  970. DRM_ERROR("Failed to add crtc irq id!\n");
  971. return r;
  972. }
  973. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  974. int_params.irq_source =
  975. dc_interrupt_to_irq_source(dc, i, 0);
  976. c_irq_params = &adev->dm.vblank_params[int_params.irq_source - DC_IRQ_SOURCE_VBLANK1];
  977. c_irq_params->adev = adev;
  978. c_irq_params->irq_src = int_params.irq_source;
  979. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  980. dm_crtc_high_irq, c_irq_params);
  981. }
  982. /* Use GRPH_PFLIP interrupt */
  983. for (i = DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT;
  984. i <= DCN_1_0__SRCID__HUBP0_FLIP_INTERRUPT + adev->mode_info.num_crtc - 1;
  985. i++) {
  986. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, i, &adev->pageflip_irq);
  987. if (r) {
  988. DRM_ERROR("Failed to add page flip irq id!\n");
  989. return r;
  990. }
  991. int_params.int_context = INTERRUPT_HIGH_IRQ_CONTEXT;
  992. int_params.irq_source =
  993. dc_interrupt_to_irq_source(dc, i, 0);
  994. c_irq_params = &adev->dm.pflip_params[int_params.irq_source - DC_IRQ_SOURCE_PFLIP_FIRST];
  995. c_irq_params->adev = adev;
  996. c_irq_params->irq_src = int_params.irq_source;
  997. amdgpu_dm_irq_register_interrupt(adev, &int_params,
  998. dm_pflip_high_irq, c_irq_params);
  999. }
  1000. /* HPD */
  1001. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_DCE, DCN_1_0__SRCID__DC_HPD1_INT,
  1002. &adev->hpd_irq);
  1003. if (r) {
  1004. DRM_ERROR("Failed to add hpd irq id!\n");
  1005. return r;
  1006. }
  1007. register_hpd_handlers(adev);
  1008. return 0;
  1009. }
  1010. #endif
  1011. static int amdgpu_dm_mode_config_init(struct amdgpu_device *adev)
  1012. {
  1013. int r;
  1014. adev->mode_info.mode_config_initialized = true;
  1015. adev->ddev->mode_config.funcs = (void *)&amdgpu_dm_mode_funcs;
  1016. adev->ddev->mode_config.helper_private = &amdgpu_dm_mode_config_helperfuncs;
  1017. adev->ddev->mode_config.max_width = 16384;
  1018. adev->ddev->mode_config.max_height = 16384;
  1019. adev->ddev->mode_config.preferred_depth = 24;
  1020. adev->ddev->mode_config.prefer_shadow = 1;
  1021. /* indicate support of immediate flip */
  1022. adev->ddev->mode_config.async_page_flip = true;
  1023. adev->ddev->mode_config.fb_base = adev->mc.aper_base;
  1024. r = amdgpu_modeset_create_props(adev);
  1025. if (r)
  1026. return r;
  1027. return 0;
  1028. }
  1029. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  1030. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  1031. static int amdgpu_dm_backlight_update_status(struct backlight_device *bd)
  1032. {
  1033. struct amdgpu_display_manager *dm = bl_get_data(bd);
  1034. if (dc_link_set_backlight_level(dm->backlight_link,
  1035. bd->props.brightness, 0, 0))
  1036. return 0;
  1037. else
  1038. return 1;
  1039. }
  1040. static int amdgpu_dm_backlight_get_brightness(struct backlight_device *bd)
  1041. {
  1042. return bd->props.brightness;
  1043. }
  1044. static const struct backlight_ops amdgpu_dm_backlight_ops = {
  1045. .get_brightness = amdgpu_dm_backlight_get_brightness,
  1046. .update_status = amdgpu_dm_backlight_update_status,
  1047. };
  1048. static void
  1049. amdgpu_dm_register_backlight_device(struct amdgpu_display_manager *dm)
  1050. {
  1051. char bl_name[16];
  1052. struct backlight_properties props = { 0 };
  1053. props.max_brightness = AMDGPU_MAX_BL_LEVEL;
  1054. props.type = BACKLIGHT_RAW;
  1055. snprintf(bl_name, sizeof(bl_name), "amdgpu_bl%d",
  1056. dm->adev->ddev->primary->index);
  1057. dm->backlight_dev = backlight_device_register(bl_name,
  1058. dm->adev->ddev->dev,
  1059. dm,
  1060. &amdgpu_dm_backlight_ops,
  1061. &props);
  1062. if (IS_ERR(dm->backlight_dev))
  1063. DRM_ERROR("DM: Backlight registration failed!\n");
  1064. else
  1065. DRM_DEBUG_DRIVER("DM: Registered Backlight device: %s\n", bl_name);
  1066. }
  1067. #endif
  1068. /* In this architecture, the association
  1069. * connector -> encoder -> crtc
  1070. * id not really requried. The crtc and connector will hold the
  1071. * display_index as an abstraction to use with DAL component
  1072. *
  1073. * Returns 0 on success
  1074. */
  1075. static int amdgpu_dm_initialize_drm_device(struct amdgpu_device *adev)
  1076. {
  1077. struct amdgpu_display_manager *dm = &adev->dm;
  1078. uint32_t i;
  1079. struct amdgpu_dm_connector *aconnector = NULL;
  1080. struct amdgpu_encoder *aencoder = NULL;
  1081. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  1082. uint32_t link_cnt;
  1083. unsigned long possible_crtcs;
  1084. link_cnt = dm->dc->caps.max_links;
  1085. if (amdgpu_dm_mode_config_init(dm->adev)) {
  1086. DRM_ERROR("DM: Failed to initialize mode config\n");
  1087. return -1;
  1088. }
  1089. for (i = 0; i < dm->dc->caps.max_planes; i++) {
  1090. struct amdgpu_plane *plane;
  1091. plane = kzalloc(sizeof(struct amdgpu_plane), GFP_KERNEL);
  1092. mode_info->planes[i] = plane;
  1093. if (!plane) {
  1094. DRM_ERROR("KMS: Failed to allocate plane\n");
  1095. goto fail;
  1096. }
  1097. plane->base.type = mode_info->plane_type[i];
  1098. /*
  1099. * HACK: IGT tests expect that each plane can only have one
  1100. * one possible CRTC. For now, set one CRTC for each
  1101. * plane that is not an underlay, but still allow multiple
  1102. * CRTCs for underlay planes.
  1103. */
  1104. possible_crtcs = 1 << i;
  1105. if (i >= dm->dc->caps.max_streams)
  1106. possible_crtcs = 0xff;
  1107. if (amdgpu_dm_plane_init(dm, mode_info->planes[i], possible_crtcs)) {
  1108. DRM_ERROR("KMS: Failed to initialize plane\n");
  1109. goto fail;
  1110. }
  1111. }
  1112. for (i = 0; i < dm->dc->caps.max_streams; i++)
  1113. if (amdgpu_dm_crtc_init(dm, &mode_info->planes[i]->base, i)) {
  1114. DRM_ERROR("KMS: Failed to initialize crtc\n");
  1115. goto fail;
  1116. }
  1117. dm->display_indexes_num = dm->dc->caps.max_streams;
  1118. /* loops over all connectors on the board */
  1119. for (i = 0; i < link_cnt; i++) {
  1120. if (i > AMDGPU_DM_MAX_DISPLAY_INDEX) {
  1121. DRM_ERROR(
  1122. "KMS: Cannot support more than %d display indexes\n",
  1123. AMDGPU_DM_MAX_DISPLAY_INDEX);
  1124. continue;
  1125. }
  1126. aconnector = kzalloc(sizeof(*aconnector), GFP_KERNEL);
  1127. if (!aconnector)
  1128. goto fail;
  1129. aencoder = kzalloc(sizeof(*aencoder), GFP_KERNEL);
  1130. if (!aencoder)
  1131. goto fail;
  1132. if (amdgpu_dm_encoder_init(dm->ddev, aencoder, i)) {
  1133. DRM_ERROR("KMS: Failed to initialize encoder\n");
  1134. goto fail;
  1135. }
  1136. if (amdgpu_dm_connector_init(dm, aconnector, i, aencoder)) {
  1137. DRM_ERROR("KMS: Failed to initialize connector\n");
  1138. goto fail;
  1139. }
  1140. if (dc_link_detect(dc_get_link_at_index(dm->dc, i),
  1141. DETECT_REASON_BOOT))
  1142. amdgpu_dm_update_connector_after_detect(aconnector);
  1143. }
  1144. /* Software is initialized. Now we can register interrupt handlers. */
  1145. switch (adev->asic_type) {
  1146. case CHIP_BONAIRE:
  1147. case CHIP_HAWAII:
  1148. case CHIP_KAVERI:
  1149. case CHIP_KABINI:
  1150. case CHIP_MULLINS:
  1151. case CHIP_TONGA:
  1152. case CHIP_FIJI:
  1153. case CHIP_CARRIZO:
  1154. case CHIP_STONEY:
  1155. case CHIP_POLARIS11:
  1156. case CHIP_POLARIS10:
  1157. case CHIP_POLARIS12:
  1158. case CHIP_VEGA10:
  1159. if (dce110_register_irq_handlers(dm->adev)) {
  1160. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1161. goto fail;
  1162. }
  1163. break;
  1164. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1165. case CHIP_RAVEN:
  1166. if (dcn10_register_irq_handlers(dm->adev)) {
  1167. DRM_ERROR("DM: Failed to initialize IRQ\n");
  1168. goto fail;
  1169. }
  1170. /*
  1171. * Temporary disable until pplib/smu interaction is implemented
  1172. */
  1173. dm->dc->debug.disable_stutter = true;
  1174. break;
  1175. #endif
  1176. default:
  1177. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1178. goto fail;
  1179. }
  1180. return 0;
  1181. fail:
  1182. kfree(aencoder);
  1183. kfree(aconnector);
  1184. for (i = 0; i < dm->dc->caps.max_planes; i++)
  1185. kfree(mode_info->planes[i]);
  1186. return -1;
  1187. }
  1188. static void amdgpu_dm_destroy_drm_device(struct amdgpu_display_manager *dm)
  1189. {
  1190. drm_mode_config_cleanup(dm->ddev);
  1191. return;
  1192. }
  1193. /******************************************************************************
  1194. * amdgpu_display_funcs functions
  1195. *****************************************************************************/
  1196. /**
  1197. * dm_bandwidth_update - program display watermarks
  1198. *
  1199. * @adev: amdgpu_device pointer
  1200. *
  1201. * Calculate and program the display watermarks and line buffer allocation.
  1202. */
  1203. static void dm_bandwidth_update(struct amdgpu_device *adev)
  1204. {
  1205. /* TODO: implement later */
  1206. }
  1207. static void dm_set_backlight_level(struct amdgpu_encoder *amdgpu_encoder,
  1208. u8 level)
  1209. {
  1210. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1211. }
  1212. static u8 dm_get_backlight_level(struct amdgpu_encoder *amdgpu_encoder)
  1213. {
  1214. /* TODO: translate amdgpu_encoder to display_index and call DAL */
  1215. return 0;
  1216. }
  1217. static int amdgpu_notify_freesync(struct drm_device *dev, void *data,
  1218. struct drm_file *filp)
  1219. {
  1220. struct mod_freesync_params freesync_params;
  1221. uint8_t num_streams;
  1222. uint8_t i;
  1223. struct amdgpu_device *adev = dev->dev_private;
  1224. int r = 0;
  1225. /* Get freesync enable flag from DRM */
  1226. num_streams = dc_get_current_stream_count(adev->dm.dc);
  1227. for (i = 0; i < num_streams; i++) {
  1228. struct dc_stream_state *stream;
  1229. stream = dc_get_stream_at_index(adev->dm.dc, i);
  1230. mod_freesync_update_state(adev->dm.freesync_module,
  1231. &stream, 1, &freesync_params);
  1232. }
  1233. return r;
  1234. }
  1235. static const struct amdgpu_display_funcs dm_display_funcs = {
  1236. .bandwidth_update = dm_bandwidth_update, /* called unconditionally */
  1237. .vblank_get_counter = dm_vblank_get_counter,/* called unconditionally */
  1238. .vblank_wait = NULL,
  1239. .backlight_set_level =
  1240. dm_set_backlight_level,/* called unconditionally */
  1241. .backlight_get_level =
  1242. dm_get_backlight_level,/* called unconditionally */
  1243. .hpd_sense = NULL,/* called unconditionally */
  1244. .hpd_set_polarity = NULL, /* called unconditionally */
  1245. .hpd_get_gpio_reg = NULL, /* VBIOS parsing. DAL does it. */
  1246. .page_flip_get_scanoutpos =
  1247. dm_crtc_get_scanoutpos,/* called unconditionally */
  1248. .add_encoder = NULL, /* VBIOS parsing. DAL does it. */
  1249. .add_connector = NULL, /* VBIOS parsing. DAL does it. */
  1250. .notify_freesync = amdgpu_notify_freesync,
  1251. };
  1252. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1253. static ssize_t s3_debug_store(struct device *device,
  1254. struct device_attribute *attr,
  1255. const char *buf,
  1256. size_t count)
  1257. {
  1258. int ret;
  1259. int s3_state;
  1260. struct pci_dev *pdev = to_pci_dev(device);
  1261. struct drm_device *drm_dev = pci_get_drvdata(pdev);
  1262. struct amdgpu_device *adev = drm_dev->dev_private;
  1263. ret = kstrtoint(buf, 0, &s3_state);
  1264. if (ret == 0) {
  1265. if (s3_state) {
  1266. dm_resume(adev);
  1267. amdgpu_dm_display_resume(adev);
  1268. drm_kms_helper_hotplug_event(adev->ddev);
  1269. } else
  1270. dm_suspend(adev);
  1271. }
  1272. return ret == 0 ? count : 0;
  1273. }
  1274. DEVICE_ATTR_WO(s3_debug);
  1275. #endif
  1276. static int dm_early_init(void *handle)
  1277. {
  1278. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1279. adev->ddev->driver->driver_features |= DRIVER_ATOMIC;
  1280. switch (adev->asic_type) {
  1281. case CHIP_BONAIRE:
  1282. case CHIP_HAWAII:
  1283. adev->mode_info.num_crtc = 6;
  1284. adev->mode_info.num_hpd = 6;
  1285. adev->mode_info.num_dig = 6;
  1286. adev->mode_info.plane_type = dm_plane_type_default;
  1287. break;
  1288. case CHIP_KAVERI:
  1289. adev->mode_info.num_crtc = 4;
  1290. adev->mode_info.num_hpd = 6;
  1291. adev->mode_info.num_dig = 7;
  1292. adev->mode_info.plane_type = dm_plane_type_default;
  1293. break;
  1294. case CHIP_KABINI:
  1295. case CHIP_MULLINS:
  1296. adev->mode_info.num_crtc = 2;
  1297. adev->mode_info.num_hpd = 6;
  1298. adev->mode_info.num_dig = 6;
  1299. adev->mode_info.plane_type = dm_plane_type_default;
  1300. break;
  1301. case CHIP_FIJI:
  1302. case CHIP_TONGA:
  1303. adev->mode_info.num_crtc = 6;
  1304. adev->mode_info.num_hpd = 6;
  1305. adev->mode_info.num_dig = 7;
  1306. adev->mode_info.plane_type = dm_plane_type_default;
  1307. break;
  1308. case CHIP_CARRIZO:
  1309. adev->mode_info.num_crtc = 3;
  1310. adev->mode_info.num_hpd = 6;
  1311. adev->mode_info.num_dig = 9;
  1312. adev->mode_info.plane_type = dm_plane_type_carizzo;
  1313. break;
  1314. case CHIP_STONEY:
  1315. adev->mode_info.num_crtc = 2;
  1316. adev->mode_info.num_hpd = 6;
  1317. adev->mode_info.num_dig = 9;
  1318. adev->mode_info.plane_type = dm_plane_type_stoney;
  1319. break;
  1320. case CHIP_POLARIS11:
  1321. case CHIP_POLARIS12:
  1322. adev->mode_info.num_crtc = 5;
  1323. adev->mode_info.num_hpd = 5;
  1324. adev->mode_info.num_dig = 5;
  1325. adev->mode_info.plane_type = dm_plane_type_default;
  1326. break;
  1327. case CHIP_POLARIS10:
  1328. adev->mode_info.num_crtc = 6;
  1329. adev->mode_info.num_hpd = 6;
  1330. adev->mode_info.num_dig = 6;
  1331. adev->mode_info.plane_type = dm_plane_type_default;
  1332. break;
  1333. case CHIP_VEGA10:
  1334. adev->mode_info.num_crtc = 6;
  1335. adev->mode_info.num_hpd = 6;
  1336. adev->mode_info.num_dig = 6;
  1337. adev->mode_info.plane_type = dm_plane_type_default;
  1338. break;
  1339. #if defined(CONFIG_DRM_AMD_DC_DCN1_0)
  1340. case CHIP_RAVEN:
  1341. adev->mode_info.num_crtc = 4;
  1342. adev->mode_info.num_hpd = 4;
  1343. adev->mode_info.num_dig = 4;
  1344. adev->mode_info.plane_type = dm_plane_type_default;
  1345. break;
  1346. #endif
  1347. default:
  1348. DRM_ERROR("Usupported ASIC type: 0x%X\n", adev->asic_type);
  1349. return -EINVAL;
  1350. }
  1351. amdgpu_dm_set_irq_funcs(adev);
  1352. if (adev->mode_info.funcs == NULL)
  1353. adev->mode_info.funcs = &dm_display_funcs;
  1354. /* Note: Do NOT change adev->audio_endpt_rreg and
  1355. * adev->audio_endpt_wreg because they are initialised in
  1356. * amdgpu_device_init() */
  1357. #if defined(CONFIG_DEBUG_KERNEL_DC)
  1358. device_create_file(
  1359. adev->ddev->dev,
  1360. &dev_attr_s3_debug);
  1361. #endif
  1362. return 0;
  1363. }
  1364. static bool modeset_required(struct drm_crtc_state *crtc_state,
  1365. struct dc_stream_state *new_stream,
  1366. struct dc_stream_state *old_stream)
  1367. {
  1368. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1369. return false;
  1370. if (!crtc_state->enable)
  1371. return false;
  1372. return crtc_state->active;
  1373. }
  1374. static bool modereset_required(struct drm_crtc_state *crtc_state)
  1375. {
  1376. if (!drm_atomic_crtc_needs_modeset(crtc_state))
  1377. return false;
  1378. return !crtc_state->enable || !crtc_state->active;
  1379. }
  1380. static void amdgpu_dm_encoder_destroy(struct drm_encoder *encoder)
  1381. {
  1382. drm_encoder_cleanup(encoder);
  1383. kfree(encoder);
  1384. }
  1385. static const struct drm_encoder_funcs amdgpu_dm_encoder_funcs = {
  1386. .destroy = amdgpu_dm_encoder_destroy,
  1387. };
  1388. static bool fill_rects_from_plane_state(const struct drm_plane_state *state,
  1389. struct dc_plane_state *plane_state)
  1390. {
  1391. plane_state->src_rect.x = state->src_x >> 16;
  1392. plane_state->src_rect.y = state->src_y >> 16;
  1393. /*we ignore for now mantissa and do not to deal with floating pixels :(*/
  1394. plane_state->src_rect.width = state->src_w >> 16;
  1395. if (plane_state->src_rect.width == 0)
  1396. return false;
  1397. plane_state->src_rect.height = state->src_h >> 16;
  1398. if (plane_state->src_rect.height == 0)
  1399. return false;
  1400. plane_state->dst_rect.x = state->crtc_x;
  1401. plane_state->dst_rect.y = state->crtc_y;
  1402. if (state->crtc_w == 0)
  1403. return false;
  1404. plane_state->dst_rect.width = state->crtc_w;
  1405. if (state->crtc_h == 0)
  1406. return false;
  1407. plane_state->dst_rect.height = state->crtc_h;
  1408. plane_state->clip_rect = plane_state->dst_rect;
  1409. switch (state->rotation & DRM_MODE_ROTATE_MASK) {
  1410. case DRM_MODE_ROTATE_0:
  1411. plane_state->rotation = ROTATION_ANGLE_0;
  1412. break;
  1413. case DRM_MODE_ROTATE_90:
  1414. plane_state->rotation = ROTATION_ANGLE_90;
  1415. break;
  1416. case DRM_MODE_ROTATE_180:
  1417. plane_state->rotation = ROTATION_ANGLE_180;
  1418. break;
  1419. case DRM_MODE_ROTATE_270:
  1420. plane_state->rotation = ROTATION_ANGLE_270;
  1421. break;
  1422. default:
  1423. plane_state->rotation = ROTATION_ANGLE_0;
  1424. break;
  1425. }
  1426. return true;
  1427. }
  1428. static int get_fb_info(const struct amdgpu_framebuffer *amdgpu_fb,
  1429. uint64_t *tiling_flags)
  1430. {
  1431. struct amdgpu_bo *rbo = gem_to_amdgpu_bo(amdgpu_fb->obj);
  1432. int r = amdgpu_bo_reserve(rbo, false);
  1433. if (unlikely(r)) {
  1434. // Don't show error msg. when return -ERESTARTSYS
  1435. if (r != -ERESTARTSYS)
  1436. DRM_ERROR("Unable to reserve buffer: %d\n", r);
  1437. return r;
  1438. }
  1439. if (tiling_flags)
  1440. amdgpu_bo_get_tiling_flags(rbo, tiling_flags);
  1441. amdgpu_bo_unreserve(rbo);
  1442. return r;
  1443. }
  1444. static int fill_plane_attributes_from_fb(struct amdgpu_device *adev,
  1445. struct dc_plane_state *plane_state,
  1446. const struct amdgpu_framebuffer *amdgpu_fb)
  1447. {
  1448. uint64_t tiling_flags;
  1449. unsigned int awidth;
  1450. const struct drm_framebuffer *fb = &amdgpu_fb->base;
  1451. int ret = 0;
  1452. struct drm_format_name_buf format_name;
  1453. ret = get_fb_info(
  1454. amdgpu_fb,
  1455. &tiling_flags);
  1456. if (ret)
  1457. return ret;
  1458. switch (fb->format->format) {
  1459. case DRM_FORMAT_C8:
  1460. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_PALETA_256_COLORS;
  1461. break;
  1462. case DRM_FORMAT_RGB565:
  1463. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_RGB565;
  1464. break;
  1465. case DRM_FORMAT_XRGB8888:
  1466. case DRM_FORMAT_ARGB8888:
  1467. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB8888;
  1468. break;
  1469. case DRM_FORMAT_XRGB2101010:
  1470. case DRM_FORMAT_ARGB2101010:
  1471. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ARGB2101010;
  1472. break;
  1473. case DRM_FORMAT_XBGR2101010:
  1474. case DRM_FORMAT_ABGR2101010:
  1475. plane_state->format = SURFACE_PIXEL_FORMAT_GRPH_ABGR2101010;
  1476. break;
  1477. case DRM_FORMAT_NV21:
  1478. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCbCr;
  1479. break;
  1480. case DRM_FORMAT_NV12:
  1481. plane_state->format = SURFACE_PIXEL_FORMAT_VIDEO_420_YCrCb;
  1482. break;
  1483. default:
  1484. DRM_ERROR("Unsupported screen format %s\n",
  1485. drm_get_format_name(fb->format->format, &format_name));
  1486. return -EINVAL;
  1487. }
  1488. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  1489. plane_state->address.type = PLN_ADDR_TYPE_GRAPHICS;
  1490. plane_state->plane_size.grph.surface_size.x = 0;
  1491. plane_state->plane_size.grph.surface_size.y = 0;
  1492. plane_state->plane_size.grph.surface_size.width = fb->width;
  1493. plane_state->plane_size.grph.surface_size.height = fb->height;
  1494. plane_state->plane_size.grph.surface_pitch =
  1495. fb->pitches[0] / fb->format->cpp[0];
  1496. /* TODO: unhardcode */
  1497. plane_state->color_space = COLOR_SPACE_SRGB;
  1498. } else {
  1499. awidth = ALIGN(fb->width, 64);
  1500. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  1501. plane_state->plane_size.video.luma_size.x = 0;
  1502. plane_state->plane_size.video.luma_size.y = 0;
  1503. plane_state->plane_size.video.luma_size.width = awidth;
  1504. plane_state->plane_size.video.luma_size.height = fb->height;
  1505. /* TODO: unhardcode */
  1506. plane_state->plane_size.video.luma_pitch = awidth;
  1507. plane_state->plane_size.video.chroma_size.x = 0;
  1508. plane_state->plane_size.video.chroma_size.y = 0;
  1509. plane_state->plane_size.video.chroma_size.width = awidth;
  1510. plane_state->plane_size.video.chroma_size.height = fb->height;
  1511. plane_state->plane_size.video.chroma_pitch = awidth / 2;
  1512. /* TODO: unhardcode */
  1513. plane_state->color_space = COLOR_SPACE_YCBCR709;
  1514. }
  1515. memset(&plane_state->tiling_info, 0, sizeof(plane_state->tiling_info));
  1516. /* Fill GFX8 params */
  1517. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == DC_ARRAY_2D_TILED_THIN1) {
  1518. unsigned int bankw, bankh, mtaspect, tile_split, num_banks;
  1519. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1520. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1521. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1522. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1523. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1524. /* XXX fix me for VI */
  1525. plane_state->tiling_info.gfx8.num_banks = num_banks;
  1526. plane_state->tiling_info.gfx8.array_mode =
  1527. DC_ARRAY_2D_TILED_THIN1;
  1528. plane_state->tiling_info.gfx8.tile_split = tile_split;
  1529. plane_state->tiling_info.gfx8.bank_width = bankw;
  1530. plane_state->tiling_info.gfx8.bank_height = bankh;
  1531. plane_state->tiling_info.gfx8.tile_aspect = mtaspect;
  1532. plane_state->tiling_info.gfx8.tile_mode =
  1533. DC_ADDR_SURF_MICRO_TILING_DISPLAY;
  1534. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE)
  1535. == DC_ARRAY_1D_TILED_THIN1) {
  1536. plane_state->tiling_info.gfx8.array_mode = DC_ARRAY_1D_TILED_THIN1;
  1537. }
  1538. plane_state->tiling_info.gfx8.pipe_config =
  1539. AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1540. if (adev->asic_type == CHIP_VEGA10 ||
  1541. adev->asic_type == CHIP_RAVEN) {
  1542. /* Fill GFX9 params */
  1543. plane_state->tiling_info.gfx9.num_pipes =
  1544. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1545. plane_state->tiling_info.gfx9.num_banks =
  1546. adev->gfx.config.gb_addr_config_fields.num_banks;
  1547. plane_state->tiling_info.gfx9.pipe_interleave =
  1548. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size;
  1549. plane_state->tiling_info.gfx9.num_shader_engines =
  1550. adev->gfx.config.gb_addr_config_fields.num_se;
  1551. plane_state->tiling_info.gfx9.max_compressed_frags =
  1552. adev->gfx.config.gb_addr_config_fields.max_compress_frags;
  1553. plane_state->tiling_info.gfx9.num_rb_per_se =
  1554. adev->gfx.config.gb_addr_config_fields.num_rb_per_se;
  1555. plane_state->tiling_info.gfx9.swizzle =
  1556. AMDGPU_TILING_GET(tiling_flags, SWIZZLE_MODE);
  1557. plane_state->tiling_info.gfx9.shaderEnable = 1;
  1558. }
  1559. plane_state->visible = true;
  1560. plane_state->scaling_quality.h_taps_c = 0;
  1561. plane_state->scaling_quality.v_taps_c = 0;
  1562. /* is this needed? is plane_state zeroed at allocation? */
  1563. plane_state->scaling_quality.h_taps = 0;
  1564. plane_state->scaling_quality.v_taps = 0;
  1565. plane_state->stereo_format = PLANE_STEREO_FORMAT_NONE;
  1566. return ret;
  1567. }
  1568. static void fill_gamma_from_crtc_state(const struct drm_crtc_state *crtc_state,
  1569. struct dc_plane_state *plane_state)
  1570. {
  1571. int i;
  1572. struct dc_gamma *gamma;
  1573. struct drm_color_lut *lut =
  1574. (struct drm_color_lut *) crtc_state->gamma_lut->data;
  1575. gamma = dc_create_gamma();
  1576. if (gamma == NULL) {
  1577. WARN_ON(1);
  1578. return;
  1579. }
  1580. gamma->type = GAMMA_RGB_256;
  1581. gamma->num_entries = GAMMA_RGB_256_ENTRIES;
  1582. for (i = 0; i < GAMMA_RGB_256_ENTRIES; i++) {
  1583. gamma->entries.red[i] = dal_fixed31_32_from_int(lut[i].red);
  1584. gamma->entries.green[i] = dal_fixed31_32_from_int(lut[i].green);
  1585. gamma->entries.blue[i] = dal_fixed31_32_from_int(lut[i].blue);
  1586. }
  1587. plane_state->gamma_correction = gamma;
  1588. }
  1589. static int fill_plane_attributes(struct amdgpu_device *adev,
  1590. struct dc_plane_state *dc_plane_state,
  1591. struct drm_plane_state *plane_state,
  1592. struct drm_crtc_state *crtc_state)
  1593. {
  1594. const struct amdgpu_framebuffer *amdgpu_fb =
  1595. to_amdgpu_framebuffer(plane_state->fb);
  1596. const struct drm_crtc *crtc = plane_state->crtc;
  1597. struct dc_transfer_func *input_tf;
  1598. int ret = 0;
  1599. if (!fill_rects_from_plane_state(plane_state, dc_plane_state))
  1600. return -EINVAL;
  1601. ret = fill_plane_attributes_from_fb(
  1602. crtc->dev->dev_private,
  1603. dc_plane_state,
  1604. amdgpu_fb);
  1605. if (ret)
  1606. return ret;
  1607. input_tf = dc_create_transfer_func();
  1608. if (input_tf == NULL)
  1609. return -ENOMEM;
  1610. input_tf->type = TF_TYPE_PREDEFINED;
  1611. input_tf->tf = TRANSFER_FUNCTION_SRGB;
  1612. dc_plane_state->in_transfer_func = input_tf;
  1613. /* In case of gamma set, update gamma value */
  1614. if (crtc_state->gamma_lut)
  1615. fill_gamma_from_crtc_state(crtc_state, dc_plane_state);
  1616. return ret;
  1617. }
  1618. /*****************************************************************************/
  1619. static void update_stream_scaling_settings(const struct drm_display_mode *mode,
  1620. const struct dm_connector_state *dm_state,
  1621. struct dc_stream_state *stream)
  1622. {
  1623. enum amdgpu_rmx_type rmx_type;
  1624. struct rect src = { 0 }; /* viewport in composition space*/
  1625. struct rect dst = { 0 }; /* stream addressable area */
  1626. /* no mode. nothing to be done */
  1627. if (!mode)
  1628. return;
  1629. /* Full screen scaling by default */
  1630. src.width = mode->hdisplay;
  1631. src.height = mode->vdisplay;
  1632. dst.width = stream->timing.h_addressable;
  1633. dst.height = stream->timing.v_addressable;
  1634. if (dm_state) {
  1635. rmx_type = dm_state->scaling;
  1636. if (rmx_type == RMX_ASPECT || rmx_type == RMX_OFF) {
  1637. if (src.width * dst.height <
  1638. src.height * dst.width) {
  1639. /* height needs less upscaling/more downscaling */
  1640. dst.width = src.width *
  1641. dst.height / src.height;
  1642. } else {
  1643. /* width needs less upscaling/more downscaling */
  1644. dst.height = src.height *
  1645. dst.width / src.width;
  1646. }
  1647. } else if (rmx_type == RMX_CENTER) {
  1648. dst = src;
  1649. }
  1650. dst.x = (stream->timing.h_addressable - dst.width) / 2;
  1651. dst.y = (stream->timing.v_addressable - dst.height) / 2;
  1652. if (dm_state->underscan_enable) {
  1653. dst.x += dm_state->underscan_hborder / 2;
  1654. dst.y += dm_state->underscan_vborder / 2;
  1655. dst.width -= dm_state->underscan_hborder;
  1656. dst.height -= dm_state->underscan_vborder;
  1657. }
  1658. }
  1659. stream->src = src;
  1660. stream->dst = dst;
  1661. DRM_DEBUG_DRIVER("Destination Rectangle x:%d y:%d width:%d height:%d\n",
  1662. dst.x, dst.y, dst.width, dst.height);
  1663. }
  1664. static enum dc_color_depth
  1665. convert_color_depth_from_display_info(const struct drm_connector *connector)
  1666. {
  1667. uint32_t bpc = connector->display_info.bpc;
  1668. /* Limited color depth to 8bit
  1669. * TODO: Still need to handle deep color
  1670. */
  1671. if (bpc > 8)
  1672. bpc = 8;
  1673. switch (bpc) {
  1674. case 0:
  1675. /* Temporary Work around, DRM don't parse color depth for
  1676. * EDID revision before 1.4
  1677. * TODO: Fix edid parsing
  1678. */
  1679. return COLOR_DEPTH_888;
  1680. case 6:
  1681. return COLOR_DEPTH_666;
  1682. case 8:
  1683. return COLOR_DEPTH_888;
  1684. case 10:
  1685. return COLOR_DEPTH_101010;
  1686. case 12:
  1687. return COLOR_DEPTH_121212;
  1688. case 14:
  1689. return COLOR_DEPTH_141414;
  1690. case 16:
  1691. return COLOR_DEPTH_161616;
  1692. default:
  1693. return COLOR_DEPTH_UNDEFINED;
  1694. }
  1695. }
  1696. static enum dc_aspect_ratio
  1697. get_aspect_ratio(const struct drm_display_mode *mode_in)
  1698. {
  1699. int32_t width = mode_in->crtc_hdisplay * 9;
  1700. int32_t height = mode_in->crtc_vdisplay * 16;
  1701. if ((width - height) < 10 && (width - height) > -10)
  1702. return ASPECT_RATIO_16_9;
  1703. else
  1704. return ASPECT_RATIO_4_3;
  1705. }
  1706. static enum dc_color_space
  1707. get_output_color_space(const struct dc_crtc_timing *dc_crtc_timing)
  1708. {
  1709. enum dc_color_space color_space = COLOR_SPACE_SRGB;
  1710. switch (dc_crtc_timing->pixel_encoding) {
  1711. case PIXEL_ENCODING_YCBCR422:
  1712. case PIXEL_ENCODING_YCBCR444:
  1713. case PIXEL_ENCODING_YCBCR420:
  1714. {
  1715. /*
  1716. * 27030khz is the separation point between HDTV and SDTV
  1717. * according to HDMI spec, we use YCbCr709 and YCbCr601
  1718. * respectively
  1719. */
  1720. if (dc_crtc_timing->pix_clk_khz > 27030) {
  1721. if (dc_crtc_timing->flags.Y_ONLY)
  1722. color_space =
  1723. COLOR_SPACE_YCBCR709_LIMITED;
  1724. else
  1725. color_space = COLOR_SPACE_YCBCR709;
  1726. } else {
  1727. if (dc_crtc_timing->flags.Y_ONLY)
  1728. color_space =
  1729. COLOR_SPACE_YCBCR601_LIMITED;
  1730. else
  1731. color_space = COLOR_SPACE_YCBCR601;
  1732. }
  1733. }
  1734. break;
  1735. case PIXEL_ENCODING_RGB:
  1736. color_space = COLOR_SPACE_SRGB;
  1737. break;
  1738. default:
  1739. WARN_ON(1);
  1740. break;
  1741. }
  1742. return color_space;
  1743. }
  1744. /*****************************************************************************/
  1745. static void
  1746. fill_stream_properties_from_drm_display_mode(struct dc_stream_state *stream,
  1747. const struct drm_display_mode *mode_in,
  1748. const struct drm_connector *connector)
  1749. {
  1750. struct dc_crtc_timing *timing_out = &stream->timing;
  1751. struct dc_transfer_func *tf = dc_create_transfer_func();
  1752. memset(timing_out, 0, sizeof(struct dc_crtc_timing));
  1753. timing_out->h_border_left = 0;
  1754. timing_out->h_border_right = 0;
  1755. timing_out->v_border_top = 0;
  1756. timing_out->v_border_bottom = 0;
  1757. /* TODO: un-hardcode */
  1758. if ((connector->display_info.color_formats & DRM_COLOR_FORMAT_YCRCB444)
  1759. && stream->sink->sink_signal == SIGNAL_TYPE_HDMI_TYPE_A)
  1760. timing_out->pixel_encoding = PIXEL_ENCODING_YCBCR444;
  1761. else
  1762. timing_out->pixel_encoding = PIXEL_ENCODING_RGB;
  1763. timing_out->timing_3d_format = TIMING_3D_FORMAT_NONE;
  1764. timing_out->display_color_depth = convert_color_depth_from_display_info(
  1765. connector);
  1766. timing_out->scan_type = SCANNING_TYPE_NODATA;
  1767. timing_out->hdmi_vic = 0;
  1768. timing_out->vic = drm_match_cea_mode(mode_in);
  1769. timing_out->h_addressable = mode_in->crtc_hdisplay;
  1770. timing_out->h_total = mode_in->crtc_htotal;
  1771. timing_out->h_sync_width =
  1772. mode_in->crtc_hsync_end - mode_in->crtc_hsync_start;
  1773. timing_out->h_front_porch =
  1774. mode_in->crtc_hsync_start - mode_in->crtc_hdisplay;
  1775. timing_out->v_total = mode_in->crtc_vtotal;
  1776. timing_out->v_addressable = mode_in->crtc_vdisplay;
  1777. timing_out->v_front_porch =
  1778. mode_in->crtc_vsync_start - mode_in->crtc_vdisplay;
  1779. timing_out->v_sync_width =
  1780. mode_in->crtc_vsync_end - mode_in->crtc_vsync_start;
  1781. timing_out->pix_clk_khz = mode_in->crtc_clock;
  1782. timing_out->aspect_ratio = get_aspect_ratio(mode_in);
  1783. if (mode_in->flags & DRM_MODE_FLAG_PHSYNC)
  1784. timing_out->flags.HSYNC_POSITIVE_POLARITY = 1;
  1785. if (mode_in->flags & DRM_MODE_FLAG_PVSYNC)
  1786. timing_out->flags.VSYNC_POSITIVE_POLARITY = 1;
  1787. stream->output_color_space = get_output_color_space(timing_out);
  1788. tf->type = TF_TYPE_PREDEFINED;
  1789. tf->tf = TRANSFER_FUNCTION_SRGB;
  1790. stream->out_transfer_func = tf;
  1791. }
  1792. static void fill_audio_info(struct audio_info *audio_info,
  1793. const struct drm_connector *drm_connector,
  1794. const struct dc_sink *dc_sink)
  1795. {
  1796. int i = 0;
  1797. int cea_revision = 0;
  1798. const struct dc_edid_caps *edid_caps = &dc_sink->edid_caps;
  1799. audio_info->manufacture_id = edid_caps->manufacturer_id;
  1800. audio_info->product_id = edid_caps->product_id;
  1801. cea_revision = drm_connector->display_info.cea_rev;
  1802. strncpy(audio_info->display_name,
  1803. edid_caps->display_name,
  1804. AUDIO_INFO_DISPLAY_NAME_SIZE_IN_CHARS - 1);
  1805. if (cea_revision >= 3) {
  1806. audio_info->mode_count = edid_caps->audio_mode_count;
  1807. for (i = 0; i < audio_info->mode_count; ++i) {
  1808. audio_info->modes[i].format_code =
  1809. (enum audio_format_code)
  1810. (edid_caps->audio_modes[i].format_code);
  1811. audio_info->modes[i].channel_count =
  1812. edid_caps->audio_modes[i].channel_count;
  1813. audio_info->modes[i].sample_rates.all =
  1814. edid_caps->audio_modes[i].sample_rate;
  1815. audio_info->modes[i].sample_size =
  1816. edid_caps->audio_modes[i].sample_size;
  1817. }
  1818. }
  1819. audio_info->flags.all = edid_caps->speaker_flags;
  1820. /* TODO: We only check for the progressive mode, check for interlace mode too */
  1821. if (drm_connector->latency_present[0]) {
  1822. audio_info->video_latency = drm_connector->video_latency[0];
  1823. audio_info->audio_latency = drm_connector->audio_latency[0];
  1824. }
  1825. /* TODO: For DP, video and audio latency should be calculated from DPCD caps */
  1826. }
  1827. static void
  1828. copy_crtc_timing_for_drm_display_mode(const struct drm_display_mode *src_mode,
  1829. struct drm_display_mode *dst_mode)
  1830. {
  1831. dst_mode->crtc_hdisplay = src_mode->crtc_hdisplay;
  1832. dst_mode->crtc_vdisplay = src_mode->crtc_vdisplay;
  1833. dst_mode->crtc_clock = src_mode->crtc_clock;
  1834. dst_mode->crtc_hblank_start = src_mode->crtc_hblank_start;
  1835. dst_mode->crtc_hblank_end = src_mode->crtc_hblank_end;
  1836. dst_mode->crtc_hsync_start = src_mode->crtc_hsync_start;
  1837. dst_mode->crtc_hsync_end = src_mode->crtc_hsync_end;
  1838. dst_mode->crtc_htotal = src_mode->crtc_htotal;
  1839. dst_mode->crtc_hskew = src_mode->crtc_hskew;
  1840. dst_mode->crtc_vblank_start = src_mode->crtc_vblank_start;
  1841. dst_mode->crtc_vblank_end = src_mode->crtc_vblank_end;
  1842. dst_mode->crtc_vsync_start = src_mode->crtc_vsync_start;
  1843. dst_mode->crtc_vsync_end = src_mode->crtc_vsync_end;
  1844. dst_mode->crtc_vtotal = src_mode->crtc_vtotal;
  1845. }
  1846. static void
  1847. decide_crtc_timing_for_drm_display_mode(struct drm_display_mode *drm_mode,
  1848. const struct drm_display_mode *native_mode,
  1849. bool scale_enabled)
  1850. {
  1851. if (scale_enabled) {
  1852. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1853. } else if (native_mode->clock == drm_mode->clock &&
  1854. native_mode->htotal == drm_mode->htotal &&
  1855. native_mode->vtotal == drm_mode->vtotal) {
  1856. copy_crtc_timing_for_drm_display_mode(native_mode, drm_mode);
  1857. } else {
  1858. /* no scaling nor amdgpu inserted, no need to patch */
  1859. }
  1860. }
  1861. static int create_fake_sink(struct amdgpu_dm_connector *aconnector)
  1862. {
  1863. struct dc_sink *sink = NULL;
  1864. struct dc_sink_init_data sink_init_data = { 0 };
  1865. sink_init_data.link = aconnector->dc_link;
  1866. sink_init_data.sink_signal = aconnector->dc_link->connector_signal;
  1867. sink = dc_sink_create(&sink_init_data);
  1868. if (!sink) {
  1869. DRM_ERROR("Failed to create sink!\n");
  1870. return -ENOMEM;
  1871. }
  1872. sink->sink_signal = SIGNAL_TYPE_VIRTUAL;
  1873. aconnector->fake_enable = true;
  1874. aconnector->dc_sink = sink;
  1875. aconnector->dc_link->local_sink = sink;
  1876. return 0;
  1877. }
  1878. static void set_multisync_trigger_params(
  1879. struct dc_stream_state *stream)
  1880. {
  1881. if (stream->triggered_crtc_reset.enabled) {
  1882. stream->triggered_crtc_reset.event = CRTC_EVENT_VSYNC_RISING;
  1883. stream->triggered_crtc_reset.delay = TRIGGER_DELAY_NEXT_LINE;
  1884. }
  1885. }
  1886. static void set_master_stream(struct dc_stream_state *stream_set[],
  1887. int stream_count)
  1888. {
  1889. int j, highest_rfr = 0, master_stream = 0;
  1890. for (j = 0; j < stream_count; j++) {
  1891. if (stream_set[j] && stream_set[j]->triggered_crtc_reset.enabled) {
  1892. int refresh_rate = 0;
  1893. refresh_rate = (stream_set[j]->timing.pix_clk_khz*1000)/
  1894. (stream_set[j]->timing.h_total*stream_set[j]->timing.v_total);
  1895. if (refresh_rate > highest_rfr) {
  1896. highest_rfr = refresh_rate;
  1897. master_stream = j;
  1898. }
  1899. }
  1900. }
  1901. for (j = 0; j < stream_count; j++) {
  1902. if (stream_set[j] && j != master_stream)
  1903. stream_set[j]->triggered_crtc_reset.event_source = stream_set[master_stream];
  1904. }
  1905. }
  1906. static void dm_enable_per_frame_crtc_master_sync(struct dc_state *context)
  1907. {
  1908. int i = 0;
  1909. if (context->stream_count < 2)
  1910. return;
  1911. for (i = 0; i < context->stream_count ; i++) {
  1912. if (!context->streams[i])
  1913. continue;
  1914. /* TODO: add a function to read AMD VSDB bits and will set
  1915. * crtc_sync_master.multi_sync_enabled flag
  1916. * For now its set to false
  1917. */
  1918. set_multisync_trigger_params(context->streams[i]);
  1919. }
  1920. set_master_stream(context->streams, context->stream_count);
  1921. }
  1922. static struct dc_stream_state *
  1923. create_stream_for_sink(struct amdgpu_dm_connector *aconnector,
  1924. const struct drm_display_mode *drm_mode,
  1925. const struct dm_connector_state *dm_state)
  1926. {
  1927. struct drm_display_mode *preferred_mode = NULL;
  1928. struct drm_connector *drm_connector;
  1929. struct dc_stream_state *stream = NULL;
  1930. struct drm_display_mode mode = *drm_mode;
  1931. bool native_mode_found = false;
  1932. if (aconnector == NULL) {
  1933. DRM_ERROR("aconnector is NULL!\n");
  1934. return stream;
  1935. }
  1936. drm_connector = &aconnector->base;
  1937. if (!aconnector->dc_sink) {
  1938. /*
  1939. * Create dc_sink when necessary to MST
  1940. * Don't apply fake_sink to MST
  1941. */
  1942. if (aconnector->mst_port) {
  1943. dm_dp_mst_dc_sink_create(drm_connector);
  1944. return stream;
  1945. }
  1946. if (create_fake_sink(aconnector))
  1947. return stream;
  1948. }
  1949. stream = dc_create_stream_for_sink(aconnector->dc_sink);
  1950. if (stream == NULL) {
  1951. DRM_ERROR("Failed to create stream for sink!\n");
  1952. return stream;
  1953. }
  1954. list_for_each_entry(preferred_mode, &aconnector->base.modes, head) {
  1955. /* Search for preferred mode */
  1956. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED) {
  1957. native_mode_found = true;
  1958. break;
  1959. }
  1960. }
  1961. if (!native_mode_found)
  1962. preferred_mode = list_first_entry_or_null(
  1963. &aconnector->base.modes,
  1964. struct drm_display_mode,
  1965. head);
  1966. if (preferred_mode == NULL) {
  1967. /* This may not be an error, the use case is when we we have no
  1968. * usermode calls to reset and set mode upon hotplug. In this
  1969. * case, we call set mode ourselves to restore the previous mode
  1970. * and the modelist may not be filled in in time.
  1971. */
  1972. DRM_DEBUG_DRIVER("No preferred mode found\n");
  1973. } else {
  1974. decide_crtc_timing_for_drm_display_mode(
  1975. &mode, preferred_mode,
  1976. dm_state ? (dm_state->scaling != RMX_OFF) : false);
  1977. }
  1978. if (!dm_state)
  1979. drm_mode_set_crtcinfo(&mode, 0);
  1980. fill_stream_properties_from_drm_display_mode(stream,
  1981. &mode, &aconnector->base);
  1982. update_stream_scaling_settings(&mode, dm_state, stream);
  1983. fill_audio_info(
  1984. &stream->audio_info,
  1985. drm_connector,
  1986. aconnector->dc_sink);
  1987. update_stream_signal(stream);
  1988. return stream;
  1989. }
  1990. static void amdgpu_dm_crtc_destroy(struct drm_crtc *crtc)
  1991. {
  1992. drm_crtc_cleanup(crtc);
  1993. kfree(crtc);
  1994. }
  1995. static void dm_crtc_destroy_state(struct drm_crtc *crtc,
  1996. struct drm_crtc_state *state)
  1997. {
  1998. struct dm_crtc_state *cur = to_dm_crtc_state(state);
  1999. /* TODO Destroy dc_stream objects are stream object is flattened */
  2000. if (cur->stream)
  2001. dc_stream_release(cur->stream);
  2002. __drm_atomic_helper_crtc_destroy_state(state);
  2003. kfree(state);
  2004. }
  2005. static void dm_crtc_reset_state(struct drm_crtc *crtc)
  2006. {
  2007. struct dm_crtc_state *state;
  2008. if (crtc->state)
  2009. dm_crtc_destroy_state(crtc, crtc->state);
  2010. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2011. if (WARN_ON(!state))
  2012. return;
  2013. crtc->state = &state->base;
  2014. crtc->state->crtc = crtc;
  2015. }
  2016. static struct drm_crtc_state *
  2017. dm_crtc_duplicate_state(struct drm_crtc *crtc)
  2018. {
  2019. struct dm_crtc_state *state, *cur;
  2020. cur = to_dm_crtc_state(crtc->state);
  2021. if (WARN_ON(!crtc->state))
  2022. return NULL;
  2023. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2024. if (!state)
  2025. return NULL;
  2026. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  2027. if (cur->stream) {
  2028. state->stream = cur->stream;
  2029. dc_stream_retain(state->stream);
  2030. }
  2031. /* TODO Duplicate dc_stream after objects are stream object is flattened */
  2032. return &state->base;
  2033. }
  2034. static inline int dm_set_vblank(struct drm_crtc *crtc, bool enable)
  2035. {
  2036. enum dc_irq_source irq_source;
  2037. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  2038. struct amdgpu_device *adev = crtc->dev->dev_private;
  2039. irq_source = IRQ_TYPE_VBLANK + acrtc->otg_inst;
  2040. return dc_interrupt_set(adev->dm.dc, irq_source, enable) ? 0 : -EBUSY;
  2041. }
  2042. static int dm_enable_vblank(struct drm_crtc *crtc)
  2043. {
  2044. return dm_set_vblank(crtc, true);
  2045. }
  2046. static void dm_disable_vblank(struct drm_crtc *crtc)
  2047. {
  2048. dm_set_vblank(crtc, false);
  2049. }
  2050. /* Implemented only the options currently availible for the driver */
  2051. static const struct drm_crtc_funcs amdgpu_dm_crtc_funcs = {
  2052. .reset = dm_crtc_reset_state,
  2053. .destroy = amdgpu_dm_crtc_destroy,
  2054. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  2055. .set_config = drm_atomic_helper_set_config,
  2056. .page_flip = drm_atomic_helper_page_flip,
  2057. .atomic_duplicate_state = dm_crtc_duplicate_state,
  2058. .atomic_destroy_state = dm_crtc_destroy_state,
  2059. .enable_vblank = dm_enable_vblank,
  2060. .disable_vblank = dm_disable_vblank,
  2061. };
  2062. static enum drm_connector_status
  2063. amdgpu_dm_connector_detect(struct drm_connector *connector, bool force)
  2064. {
  2065. bool connected;
  2066. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2067. /* Notes:
  2068. * 1. This interface is NOT called in context of HPD irq.
  2069. * 2. This interface *is called* in context of user-mode ioctl. Which
  2070. * makes it a bad place for *any* MST-related activit. */
  2071. if (aconnector->base.force == DRM_FORCE_UNSPECIFIED &&
  2072. !aconnector->fake_enable)
  2073. connected = (aconnector->dc_sink != NULL);
  2074. else
  2075. connected = (aconnector->base.force == DRM_FORCE_ON);
  2076. return (connected ? connector_status_connected :
  2077. connector_status_disconnected);
  2078. }
  2079. int amdgpu_dm_connector_atomic_set_property(struct drm_connector *connector,
  2080. struct drm_connector_state *connector_state,
  2081. struct drm_property *property,
  2082. uint64_t val)
  2083. {
  2084. struct drm_device *dev = connector->dev;
  2085. struct amdgpu_device *adev = dev->dev_private;
  2086. struct dm_connector_state *dm_old_state =
  2087. to_dm_connector_state(connector->state);
  2088. struct dm_connector_state *dm_new_state =
  2089. to_dm_connector_state(connector_state);
  2090. int ret = -EINVAL;
  2091. if (property == dev->mode_config.scaling_mode_property) {
  2092. enum amdgpu_rmx_type rmx_type;
  2093. switch (val) {
  2094. case DRM_MODE_SCALE_CENTER:
  2095. rmx_type = RMX_CENTER;
  2096. break;
  2097. case DRM_MODE_SCALE_ASPECT:
  2098. rmx_type = RMX_ASPECT;
  2099. break;
  2100. case DRM_MODE_SCALE_FULLSCREEN:
  2101. rmx_type = RMX_FULL;
  2102. break;
  2103. case DRM_MODE_SCALE_NONE:
  2104. default:
  2105. rmx_type = RMX_OFF;
  2106. break;
  2107. }
  2108. if (dm_old_state->scaling == rmx_type)
  2109. return 0;
  2110. dm_new_state->scaling = rmx_type;
  2111. ret = 0;
  2112. } else if (property == adev->mode_info.underscan_hborder_property) {
  2113. dm_new_state->underscan_hborder = val;
  2114. ret = 0;
  2115. } else if (property == adev->mode_info.underscan_vborder_property) {
  2116. dm_new_state->underscan_vborder = val;
  2117. ret = 0;
  2118. } else if (property == adev->mode_info.underscan_property) {
  2119. dm_new_state->underscan_enable = val;
  2120. ret = 0;
  2121. }
  2122. return ret;
  2123. }
  2124. int amdgpu_dm_connector_atomic_get_property(struct drm_connector *connector,
  2125. const struct drm_connector_state *state,
  2126. struct drm_property *property,
  2127. uint64_t *val)
  2128. {
  2129. struct drm_device *dev = connector->dev;
  2130. struct amdgpu_device *adev = dev->dev_private;
  2131. struct dm_connector_state *dm_state =
  2132. to_dm_connector_state(state);
  2133. int ret = -EINVAL;
  2134. if (property == dev->mode_config.scaling_mode_property) {
  2135. switch (dm_state->scaling) {
  2136. case RMX_CENTER:
  2137. *val = DRM_MODE_SCALE_CENTER;
  2138. break;
  2139. case RMX_ASPECT:
  2140. *val = DRM_MODE_SCALE_ASPECT;
  2141. break;
  2142. case RMX_FULL:
  2143. *val = DRM_MODE_SCALE_FULLSCREEN;
  2144. break;
  2145. case RMX_OFF:
  2146. default:
  2147. *val = DRM_MODE_SCALE_NONE;
  2148. break;
  2149. }
  2150. ret = 0;
  2151. } else if (property == adev->mode_info.underscan_hborder_property) {
  2152. *val = dm_state->underscan_hborder;
  2153. ret = 0;
  2154. } else if (property == adev->mode_info.underscan_vborder_property) {
  2155. *val = dm_state->underscan_vborder;
  2156. ret = 0;
  2157. } else if (property == adev->mode_info.underscan_property) {
  2158. *val = dm_state->underscan_enable;
  2159. ret = 0;
  2160. }
  2161. return ret;
  2162. }
  2163. static void amdgpu_dm_connector_destroy(struct drm_connector *connector)
  2164. {
  2165. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2166. const struct dc_link *link = aconnector->dc_link;
  2167. struct amdgpu_device *adev = connector->dev->dev_private;
  2168. struct amdgpu_display_manager *dm = &adev->dm;
  2169. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2170. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2171. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2172. amdgpu_dm_register_backlight_device(dm);
  2173. if (dm->backlight_dev) {
  2174. backlight_device_unregister(dm->backlight_dev);
  2175. dm->backlight_dev = NULL;
  2176. }
  2177. }
  2178. #endif
  2179. drm_connector_unregister(connector);
  2180. drm_connector_cleanup(connector);
  2181. kfree(connector);
  2182. }
  2183. void amdgpu_dm_connector_funcs_reset(struct drm_connector *connector)
  2184. {
  2185. struct dm_connector_state *state =
  2186. to_dm_connector_state(connector->state);
  2187. kfree(state);
  2188. state = kzalloc(sizeof(*state), GFP_KERNEL);
  2189. if (state) {
  2190. state->scaling = RMX_OFF;
  2191. state->underscan_enable = false;
  2192. state->underscan_hborder = 0;
  2193. state->underscan_vborder = 0;
  2194. connector->state = &state->base;
  2195. connector->state->connector = connector;
  2196. }
  2197. }
  2198. struct drm_connector_state *
  2199. amdgpu_dm_connector_atomic_duplicate_state(struct drm_connector *connector)
  2200. {
  2201. struct dm_connector_state *state =
  2202. to_dm_connector_state(connector->state);
  2203. struct dm_connector_state *new_state =
  2204. kmemdup(state, sizeof(*state), GFP_KERNEL);
  2205. if (new_state) {
  2206. __drm_atomic_helper_connector_duplicate_state(connector,
  2207. &new_state->base);
  2208. return &new_state->base;
  2209. }
  2210. return NULL;
  2211. }
  2212. static const struct drm_connector_funcs amdgpu_dm_connector_funcs = {
  2213. .reset = amdgpu_dm_connector_funcs_reset,
  2214. .detect = amdgpu_dm_connector_detect,
  2215. .fill_modes = drm_helper_probe_single_connector_modes,
  2216. .destroy = amdgpu_dm_connector_destroy,
  2217. .atomic_duplicate_state = amdgpu_dm_connector_atomic_duplicate_state,
  2218. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  2219. .atomic_set_property = amdgpu_dm_connector_atomic_set_property,
  2220. .atomic_get_property = amdgpu_dm_connector_atomic_get_property
  2221. };
  2222. static struct drm_encoder *best_encoder(struct drm_connector *connector)
  2223. {
  2224. int enc_id = connector->encoder_ids[0];
  2225. struct drm_mode_object *obj;
  2226. struct drm_encoder *encoder;
  2227. DRM_DEBUG_DRIVER("Finding the best encoder\n");
  2228. /* pick the encoder ids */
  2229. if (enc_id) {
  2230. obj = drm_mode_object_find(connector->dev, NULL, enc_id, DRM_MODE_OBJECT_ENCODER);
  2231. if (!obj) {
  2232. DRM_ERROR("Couldn't find a matching encoder for our connector\n");
  2233. return NULL;
  2234. }
  2235. encoder = obj_to_encoder(obj);
  2236. return encoder;
  2237. }
  2238. DRM_ERROR("No encoder id\n");
  2239. return NULL;
  2240. }
  2241. static int get_modes(struct drm_connector *connector)
  2242. {
  2243. return amdgpu_dm_connector_get_modes(connector);
  2244. }
  2245. static void create_eml_sink(struct amdgpu_dm_connector *aconnector)
  2246. {
  2247. struct dc_sink_init_data init_params = {
  2248. .link = aconnector->dc_link,
  2249. .sink_signal = SIGNAL_TYPE_VIRTUAL
  2250. };
  2251. struct edid *edid;
  2252. if (!aconnector->base.edid_blob_ptr) {
  2253. DRM_ERROR("No EDID firmware found on connector: %s ,forcing to OFF!\n",
  2254. aconnector->base.name);
  2255. aconnector->base.force = DRM_FORCE_OFF;
  2256. aconnector->base.override_edid = false;
  2257. return;
  2258. }
  2259. edid = (struct edid *) aconnector->base.edid_blob_ptr->data;
  2260. aconnector->edid = edid;
  2261. aconnector->dc_em_sink = dc_link_add_remote_sink(
  2262. aconnector->dc_link,
  2263. (uint8_t *)edid,
  2264. (edid->extensions + 1) * EDID_LENGTH,
  2265. &init_params);
  2266. if (aconnector->base.force == DRM_FORCE_ON)
  2267. aconnector->dc_sink = aconnector->dc_link->local_sink ?
  2268. aconnector->dc_link->local_sink :
  2269. aconnector->dc_em_sink;
  2270. }
  2271. static void handle_edid_mgmt(struct amdgpu_dm_connector *aconnector)
  2272. {
  2273. struct dc_link *link = (struct dc_link *)aconnector->dc_link;
  2274. /* In case of headless boot with force on for DP managed connector
  2275. * Those settings have to be != 0 to get initial modeset
  2276. */
  2277. if (link->connector_signal == SIGNAL_TYPE_DISPLAY_PORT) {
  2278. link->verified_link_cap.lane_count = LANE_COUNT_FOUR;
  2279. link->verified_link_cap.link_rate = LINK_RATE_HIGH2;
  2280. }
  2281. aconnector->base.override_edid = true;
  2282. create_eml_sink(aconnector);
  2283. }
  2284. int amdgpu_dm_connector_mode_valid(struct drm_connector *connector,
  2285. struct drm_display_mode *mode)
  2286. {
  2287. int result = MODE_ERROR;
  2288. struct dc_sink *dc_sink;
  2289. struct amdgpu_device *adev = connector->dev->dev_private;
  2290. /* TODO: Unhardcode stream count */
  2291. struct dc_stream_state *stream;
  2292. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  2293. if ((mode->flags & DRM_MODE_FLAG_INTERLACE) ||
  2294. (mode->flags & DRM_MODE_FLAG_DBLSCAN))
  2295. return result;
  2296. /* Only run this the first time mode_valid is called to initilialize
  2297. * EDID mgmt
  2298. */
  2299. if (aconnector->base.force != DRM_FORCE_UNSPECIFIED &&
  2300. !aconnector->dc_em_sink)
  2301. handle_edid_mgmt(aconnector);
  2302. dc_sink = to_amdgpu_dm_connector(connector)->dc_sink;
  2303. if (dc_sink == NULL) {
  2304. DRM_ERROR("dc_sink is NULL!\n");
  2305. goto fail;
  2306. }
  2307. stream = create_stream_for_sink(aconnector, mode, NULL);
  2308. if (stream == NULL) {
  2309. DRM_ERROR("Failed to create stream for sink!\n");
  2310. goto fail;
  2311. }
  2312. drm_mode_set_crtcinfo(mode, 0);
  2313. fill_stream_properties_from_drm_display_mode(stream, mode, connector);
  2314. stream->src.width = mode->hdisplay;
  2315. stream->src.height = mode->vdisplay;
  2316. stream->dst = stream->src;
  2317. if (dc_validate_stream(adev->dm.dc, stream) == DC_OK)
  2318. result = MODE_OK;
  2319. dc_stream_release(stream);
  2320. fail:
  2321. /* TODO: error handling*/
  2322. return result;
  2323. }
  2324. static const struct drm_connector_helper_funcs
  2325. amdgpu_dm_connector_helper_funcs = {
  2326. /*
  2327. * If hotplug a second bigger display in FB Con mode, bigger resolution
  2328. * modes will be filtered by drm_mode_validate_size(), and those modes
  2329. * is missing after user start lightdm. So we need to renew modes list.
  2330. * in get_modes call back, not just return the modes count
  2331. */
  2332. .get_modes = get_modes,
  2333. .mode_valid = amdgpu_dm_connector_mode_valid,
  2334. .best_encoder = best_encoder
  2335. };
  2336. static void dm_crtc_helper_disable(struct drm_crtc *crtc)
  2337. {
  2338. }
  2339. static int dm_crtc_helper_atomic_check(struct drm_crtc *crtc,
  2340. struct drm_crtc_state *state)
  2341. {
  2342. struct amdgpu_device *adev = crtc->dev->dev_private;
  2343. struct dc *dc = adev->dm.dc;
  2344. struct dm_crtc_state *dm_crtc_state = to_dm_crtc_state(state);
  2345. int ret = -EINVAL;
  2346. if (unlikely(!dm_crtc_state->stream &&
  2347. modeset_required(state, NULL, dm_crtc_state->stream))) {
  2348. WARN_ON(1);
  2349. return ret;
  2350. }
  2351. /* In some use cases, like reset, no stream is attached */
  2352. if (!dm_crtc_state->stream)
  2353. return 0;
  2354. if (dc_validate_stream(dc, dm_crtc_state->stream) == DC_OK)
  2355. return 0;
  2356. return ret;
  2357. }
  2358. static bool dm_crtc_helper_mode_fixup(struct drm_crtc *crtc,
  2359. const struct drm_display_mode *mode,
  2360. struct drm_display_mode *adjusted_mode)
  2361. {
  2362. return true;
  2363. }
  2364. static const struct drm_crtc_helper_funcs amdgpu_dm_crtc_helper_funcs = {
  2365. .disable = dm_crtc_helper_disable,
  2366. .atomic_check = dm_crtc_helper_atomic_check,
  2367. .mode_fixup = dm_crtc_helper_mode_fixup
  2368. };
  2369. static void dm_encoder_helper_disable(struct drm_encoder *encoder)
  2370. {
  2371. }
  2372. static int dm_encoder_helper_atomic_check(struct drm_encoder *encoder,
  2373. struct drm_crtc_state *crtc_state,
  2374. struct drm_connector_state *conn_state)
  2375. {
  2376. return 0;
  2377. }
  2378. const struct drm_encoder_helper_funcs amdgpu_dm_encoder_helper_funcs = {
  2379. .disable = dm_encoder_helper_disable,
  2380. .atomic_check = dm_encoder_helper_atomic_check
  2381. };
  2382. static void dm_drm_plane_reset(struct drm_plane *plane)
  2383. {
  2384. struct dm_plane_state *amdgpu_state = NULL;
  2385. if (plane->state)
  2386. plane->funcs->atomic_destroy_state(plane, plane->state);
  2387. amdgpu_state = kzalloc(sizeof(*amdgpu_state), GFP_KERNEL);
  2388. WARN_ON(amdgpu_state == NULL);
  2389. if (amdgpu_state) {
  2390. plane->state = &amdgpu_state->base;
  2391. plane->state->plane = plane;
  2392. plane->state->rotation = DRM_MODE_ROTATE_0;
  2393. }
  2394. }
  2395. static struct drm_plane_state *
  2396. dm_drm_plane_duplicate_state(struct drm_plane *plane)
  2397. {
  2398. struct dm_plane_state *dm_plane_state, *old_dm_plane_state;
  2399. old_dm_plane_state = to_dm_plane_state(plane->state);
  2400. dm_plane_state = kzalloc(sizeof(*dm_plane_state), GFP_KERNEL);
  2401. if (!dm_plane_state)
  2402. return NULL;
  2403. __drm_atomic_helper_plane_duplicate_state(plane, &dm_plane_state->base);
  2404. if (old_dm_plane_state->dc_state) {
  2405. dm_plane_state->dc_state = old_dm_plane_state->dc_state;
  2406. dc_plane_state_retain(dm_plane_state->dc_state);
  2407. }
  2408. return &dm_plane_state->base;
  2409. }
  2410. void dm_drm_plane_destroy_state(struct drm_plane *plane,
  2411. struct drm_plane_state *state)
  2412. {
  2413. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2414. if (dm_plane_state->dc_state)
  2415. dc_plane_state_release(dm_plane_state->dc_state);
  2416. drm_atomic_helper_plane_destroy_state(plane, state);
  2417. }
  2418. static const struct drm_plane_funcs dm_plane_funcs = {
  2419. .update_plane = drm_atomic_helper_update_plane,
  2420. .disable_plane = drm_atomic_helper_disable_plane,
  2421. .destroy = drm_plane_cleanup,
  2422. .reset = dm_drm_plane_reset,
  2423. .atomic_duplicate_state = dm_drm_plane_duplicate_state,
  2424. .atomic_destroy_state = dm_drm_plane_destroy_state,
  2425. };
  2426. static int dm_plane_helper_prepare_fb(struct drm_plane *plane,
  2427. struct drm_plane_state *new_state)
  2428. {
  2429. struct amdgpu_framebuffer *afb;
  2430. struct drm_gem_object *obj;
  2431. struct amdgpu_bo *rbo;
  2432. uint64_t chroma_addr = 0;
  2433. int r;
  2434. struct dm_plane_state *dm_plane_state_new, *dm_plane_state_old;
  2435. unsigned int awidth;
  2436. dm_plane_state_old = to_dm_plane_state(plane->state);
  2437. dm_plane_state_new = to_dm_plane_state(new_state);
  2438. if (!new_state->fb) {
  2439. DRM_DEBUG_DRIVER("No FB bound\n");
  2440. return 0;
  2441. }
  2442. afb = to_amdgpu_framebuffer(new_state->fb);
  2443. obj = afb->obj;
  2444. rbo = gem_to_amdgpu_bo(obj);
  2445. r = amdgpu_bo_reserve(rbo, false);
  2446. if (unlikely(r != 0))
  2447. return r;
  2448. r = amdgpu_bo_pin(rbo, AMDGPU_GEM_DOMAIN_VRAM, &afb->address);
  2449. amdgpu_bo_unreserve(rbo);
  2450. if (unlikely(r != 0)) {
  2451. if (r != -ERESTARTSYS)
  2452. DRM_ERROR("Failed to pin framebuffer with error %d\n", r);
  2453. return r;
  2454. }
  2455. amdgpu_bo_ref(rbo);
  2456. if (dm_plane_state_new->dc_state &&
  2457. dm_plane_state_old->dc_state != dm_plane_state_new->dc_state) {
  2458. struct dc_plane_state *plane_state = dm_plane_state_new->dc_state;
  2459. if (plane_state->format < SURFACE_PIXEL_FORMAT_VIDEO_BEGIN) {
  2460. plane_state->address.grph.addr.low_part = lower_32_bits(afb->address);
  2461. plane_state->address.grph.addr.high_part = upper_32_bits(afb->address);
  2462. } else {
  2463. awidth = ALIGN(new_state->fb->width, 64);
  2464. plane_state->address.type = PLN_ADDR_TYPE_VIDEO_PROGRESSIVE;
  2465. plane_state->address.video_progressive.luma_addr.low_part
  2466. = lower_32_bits(afb->address);
  2467. plane_state->address.video_progressive.luma_addr.high_part
  2468. = upper_32_bits(afb->address);
  2469. chroma_addr = afb->address + (u64)awidth * new_state->fb->height;
  2470. plane_state->address.video_progressive.chroma_addr.low_part
  2471. = lower_32_bits(chroma_addr);
  2472. plane_state->address.video_progressive.chroma_addr.high_part
  2473. = upper_32_bits(chroma_addr);
  2474. }
  2475. }
  2476. /* It's a hack for s3 since in 4.9 kernel filter out cursor buffer
  2477. * prepare and cleanup in drm_atomic_helper_prepare_planes
  2478. * and drm_atomic_helper_cleanup_planes because fb doens't in s3.
  2479. * IN 4.10 kernel this code should be removed and amdgpu_device_suspend
  2480. * code touching fram buffers should be avoided for DC.
  2481. */
  2482. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  2483. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(new_state->crtc);
  2484. acrtc->cursor_bo = obj;
  2485. }
  2486. return 0;
  2487. }
  2488. static void dm_plane_helper_cleanup_fb(struct drm_plane *plane,
  2489. struct drm_plane_state *old_state)
  2490. {
  2491. struct amdgpu_bo *rbo;
  2492. struct amdgpu_framebuffer *afb;
  2493. int r;
  2494. if (!old_state->fb)
  2495. return;
  2496. afb = to_amdgpu_framebuffer(old_state->fb);
  2497. rbo = gem_to_amdgpu_bo(afb->obj);
  2498. r = amdgpu_bo_reserve(rbo, false);
  2499. if (unlikely(r)) {
  2500. DRM_ERROR("failed to reserve rbo before unpin\n");
  2501. return;
  2502. }
  2503. amdgpu_bo_unpin(rbo);
  2504. amdgpu_bo_unreserve(rbo);
  2505. amdgpu_bo_unref(&rbo);
  2506. }
  2507. static int dm_plane_atomic_check(struct drm_plane *plane,
  2508. struct drm_plane_state *state)
  2509. {
  2510. struct amdgpu_device *adev = plane->dev->dev_private;
  2511. struct dc *dc = adev->dm.dc;
  2512. struct dm_plane_state *dm_plane_state = to_dm_plane_state(state);
  2513. if (!dm_plane_state->dc_state)
  2514. return 0;
  2515. if (!fill_rects_from_plane_state(state, dm_plane_state->dc_state))
  2516. return -EINVAL;
  2517. if (dc_validate_plane(dc, dm_plane_state->dc_state) == DC_OK)
  2518. return 0;
  2519. return -EINVAL;
  2520. }
  2521. static const struct drm_plane_helper_funcs dm_plane_helper_funcs = {
  2522. .prepare_fb = dm_plane_helper_prepare_fb,
  2523. .cleanup_fb = dm_plane_helper_cleanup_fb,
  2524. .atomic_check = dm_plane_atomic_check,
  2525. };
  2526. /*
  2527. * TODO: these are currently initialized to rgb formats only.
  2528. * For future use cases we should either initialize them dynamically based on
  2529. * plane capabilities, or initialize this array to all formats, so internal drm
  2530. * check will succeed, and let DC to implement proper check
  2531. */
  2532. static const uint32_t rgb_formats[] = {
  2533. DRM_FORMAT_RGB888,
  2534. DRM_FORMAT_XRGB8888,
  2535. DRM_FORMAT_ARGB8888,
  2536. DRM_FORMAT_RGBA8888,
  2537. DRM_FORMAT_XRGB2101010,
  2538. DRM_FORMAT_XBGR2101010,
  2539. DRM_FORMAT_ARGB2101010,
  2540. DRM_FORMAT_ABGR2101010,
  2541. };
  2542. static const uint32_t yuv_formats[] = {
  2543. DRM_FORMAT_NV12,
  2544. DRM_FORMAT_NV21,
  2545. };
  2546. static const u32 cursor_formats[] = {
  2547. DRM_FORMAT_ARGB8888
  2548. };
  2549. static int amdgpu_dm_plane_init(struct amdgpu_display_manager *dm,
  2550. struct amdgpu_plane *aplane,
  2551. unsigned long possible_crtcs)
  2552. {
  2553. int res = -EPERM;
  2554. switch (aplane->base.type) {
  2555. case DRM_PLANE_TYPE_PRIMARY:
  2556. aplane->base.format_default = true;
  2557. res = drm_universal_plane_init(
  2558. dm->adev->ddev,
  2559. &aplane->base,
  2560. possible_crtcs,
  2561. &dm_plane_funcs,
  2562. rgb_formats,
  2563. ARRAY_SIZE(rgb_formats),
  2564. NULL, aplane->base.type, NULL);
  2565. break;
  2566. case DRM_PLANE_TYPE_OVERLAY:
  2567. res = drm_universal_plane_init(
  2568. dm->adev->ddev,
  2569. &aplane->base,
  2570. possible_crtcs,
  2571. &dm_plane_funcs,
  2572. yuv_formats,
  2573. ARRAY_SIZE(yuv_formats),
  2574. NULL, aplane->base.type, NULL);
  2575. break;
  2576. case DRM_PLANE_TYPE_CURSOR:
  2577. res = drm_universal_plane_init(
  2578. dm->adev->ddev,
  2579. &aplane->base,
  2580. possible_crtcs,
  2581. &dm_plane_funcs,
  2582. cursor_formats,
  2583. ARRAY_SIZE(cursor_formats),
  2584. NULL, aplane->base.type, NULL);
  2585. break;
  2586. }
  2587. drm_plane_helper_add(&aplane->base, &dm_plane_helper_funcs);
  2588. /* Create (reset) the plane state */
  2589. if (aplane->base.funcs->reset)
  2590. aplane->base.funcs->reset(&aplane->base);
  2591. return res;
  2592. }
  2593. static int amdgpu_dm_crtc_init(struct amdgpu_display_manager *dm,
  2594. struct drm_plane *plane,
  2595. uint32_t crtc_index)
  2596. {
  2597. struct amdgpu_crtc *acrtc = NULL;
  2598. struct amdgpu_plane *cursor_plane;
  2599. int res = -ENOMEM;
  2600. cursor_plane = kzalloc(sizeof(*cursor_plane), GFP_KERNEL);
  2601. if (!cursor_plane)
  2602. goto fail;
  2603. cursor_plane->base.type = DRM_PLANE_TYPE_CURSOR;
  2604. res = amdgpu_dm_plane_init(dm, cursor_plane, 0);
  2605. acrtc = kzalloc(sizeof(struct amdgpu_crtc), GFP_KERNEL);
  2606. if (!acrtc)
  2607. goto fail;
  2608. res = drm_crtc_init_with_planes(
  2609. dm->ddev,
  2610. &acrtc->base,
  2611. plane,
  2612. &cursor_plane->base,
  2613. &amdgpu_dm_crtc_funcs, NULL);
  2614. if (res)
  2615. goto fail;
  2616. drm_crtc_helper_add(&acrtc->base, &amdgpu_dm_crtc_helper_funcs);
  2617. /* Create (reset) the plane state */
  2618. if (acrtc->base.funcs->reset)
  2619. acrtc->base.funcs->reset(&acrtc->base);
  2620. acrtc->max_cursor_width = dm->adev->dm.dc->caps.max_cursor_size;
  2621. acrtc->max_cursor_height = dm->adev->dm.dc->caps.max_cursor_size;
  2622. acrtc->crtc_id = crtc_index;
  2623. acrtc->base.enabled = false;
  2624. dm->adev->mode_info.crtcs[crtc_index] = acrtc;
  2625. drm_mode_crtc_set_gamma_size(&acrtc->base, 256);
  2626. return 0;
  2627. fail:
  2628. kfree(acrtc);
  2629. kfree(cursor_plane);
  2630. return res;
  2631. }
  2632. static int to_drm_connector_type(enum signal_type st)
  2633. {
  2634. switch (st) {
  2635. case SIGNAL_TYPE_HDMI_TYPE_A:
  2636. return DRM_MODE_CONNECTOR_HDMIA;
  2637. case SIGNAL_TYPE_EDP:
  2638. return DRM_MODE_CONNECTOR_eDP;
  2639. case SIGNAL_TYPE_RGB:
  2640. return DRM_MODE_CONNECTOR_VGA;
  2641. case SIGNAL_TYPE_DISPLAY_PORT:
  2642. case SIGNAL_TYPE_DISPLAY_PORT_MST:
  2643. return DRM_MODE_CONNECTOR_DisplayPort;
  2644. case SIGNAL_TYPE_DVI_DUAL_LINK:
  2645. case SIGNAL_TYPE_DVI_SINGLE_LINK:
  2646. return DRM_MODE_CONNECTOR_DVID;
  2647. case SIGNAL_TYPE_VIRTUAL:
  2648. return DRM_MODE_CONNECTOR_VIRTUAL;
  2649. default:
  2650. return DRM_MODE_CONNECTOR_Unknown;
  2651. }
  2652. }
  2653. static void amdgpu_dm_get_native_mode(struct drm_connector *connector)
  2654. {
  2655. const struct drm_connector_helper_funcs *helper =
  2656. connector->helper_private;
  2657. struct drm_encoder *encoder;
  2658. struct amdgpu_encoder *amdgpu_encoder;
  2659. encoder = helper->best_encoder(connector);
  2660. if (encoder == NULL)
  2661. return;
  2662. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2663. amdgpu_encoder->native_mode.clock = 0;
  2664. if (!list_empty(&connector->probed_modes)) {
  2665. struct drm_display_mode *preferred_mode = NULL;
  2666. list_for_each_entry(preferred_mode,
  2667. &connector->probed_modes,
  2668. head) {
  2669. if (preferred_mode->type & DRM_MODE_TYPE_PREFERRED)
  2670. amdgpu_encoder->native_mode = *preferred_mode;
  2671. break;
  2672. }
  2673. }
  2674. }
  2675. static struct drm_display_mode *
  2676. amdgpu_dm_create_common_mode(struct drm_encoder *encoder,
  2677. char *name,
  2678. int hdisplay, int vdisplay)
  2679. {
  2680. struct drm_device *dev = encoder->dev;
  2681. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2682. struct drm_display_mode *mode = NULL;
  2683. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2684. mode = drm_mode_duplicate(dev, native_mode);
  2685. if (mode == NULL)
  2686. return NULL;
  2687. mode->hdisplay = hdisplay;
  2688. mode->vdisplay = vdisplay;
  2689. mode->type &= ~DRM_MODE_TYPE_PREFERRED;
  2690. strncpy(mode->name, name, DRM_DISPLAY_MODE_LEN);
  2691. return mode;
  2692. }
  2693. static void amdgpu_dm_connector_add_common_modes(struct drm_encoder *encoder,
  2694. struct drm_connector *connector)
  2695. {
  2696. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2697. struct drm_display_mode *mode = NULL;
  2698. struct drm_display_mode *native_mode = &amdgpu_encoder->native_mode;
  2699. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2700. to_amdgpu_dm_connector(connector);
  2701. int i;
  2702. int n;
  2703. struct mode_size {
  2704. char name[DRM_DISPLAY_MODE_LEN];
  2705. int w;
  2706. int h;
  2707. } common_modes[] = {
  2708. { "640x480", 640, 480},
  2709. { "800x600", 800, 600},
  2710. { "1024x768", 1024, 768},
  2711. { "1280x720", 1280, 720},
  2712. { "1280x800", 1280, 800},
  2713. {"1280x1024", 1280, 1024},
  2714. { "1440x900", 1440, 900},
  2715. {"1680x1050", 1680, 1050},
  2716. {"1600x1200", 1600, 1200},
  2717. {"1920x1080", 1920, 1080},
  2718. {"1920x1200", 1920, 1200}
  2719. };
  2720. n = ARRAY_SIZE(common_modes);
  2721. for (i = 0; i < n; i++) {
  2722. struct drm_display_mode *curmode = NULL;
  2723. bool mode_existed = false;
  2724. if (common_modes[i].w > native_mode->hdisplay ||
  2725. common_modes[i].h > native_mode->vdisplay ||
  2726. (common_modes[i].w == native_mode->hdisplay &&
  2727. common_modes[i].h == native_mode->vdisplay))
  2728. continue;
  2729. list_for_each_entry(curmode, &connector->probed_modes, head) {
  2730. if (common_modes[i].w == curmode->hdisplay &&
  2731. common_modes[i].h == curmode->vdisplay) {
  2732. mode_existed = true;
  2733. break;
  2734. }
  2735. }
  2736. if (mode_existed)
  2737. continue;
  2738. mode = amdgpu_dm_create_common_mode(encoder,
  2739. common_modes[i].name, common_modes[i].w,
  2740. common_modes[i].h);
  2741. drm_mode_probed_add(connector, mode);
  2742. amdgpu_dm_connector->num_modes++;
  2743. }
  2744. }
  2745. static void amdgpu_dm_connector_ddc_get_modes(struct drm_connector *connector,
  2746. struct edid *edid)
  2747. {
  2748. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2749. to_amdgpu_dm_connector(connector);
  2750. if (edid) {
  2751. /* empty probed_modes */
  2752. INIT_LIST_HEAD(&connector->probed_modes);
  2753. amdgpu_dm_connector->num_modes =
  2754. drm_add_edid_modes(connector, edid);
  2755. amdgpu_dm_get_native_mode(connector);
  2756. } else {
  2757. amdgpu_dm_connector->num_modes = 0;
  2758. }
  2759. }
  2760. static int amdgpu_dm_connector_get_modes(struct drm_connector *connector)
  2761. {
  2762. const struct drm_connector_helper_funcs *helper =
  2763. connector->helper_private;
  2764. struct amdgpu_dm_connector *amdgpu_dm_connector =
  2765. to_amdgpu_dm_connector(connector);
  2766. struct drm_encoder *encoder;
  2767. struct edid *edid = amdgpu_dm_connector->edid;
  2768. encoder = helper->best_encoder(connector);
  2769. amdgpu_dm_connector_ddc_get_modes(connector, edid);
  2770. amdgpu_dm_connector_add_common_modes(encoder, connector);
  2771. return amdgpu_dm_connector->num_modes;
  2772. }
  2773. void amdgpu_dm_connector_init_helper(struct amdgpu_display_manager *dm,
  2774. struct amdgpu_dm_connector *aconnector,
  2775. int connector_type,
  2776. struct dc_link *link,
  2777. int link_index)
  2778. {
  2779. struct amdgpu_device *adev = dm->ddev->dev_private;
  2780. aconnector->connector_id = link_index;
  2781. aconnector->dc_link = link;
  2782. aconnector->base.interlace_allowed = false;
  2783. aconnector->base.doublescan_allowed = false;
  2784. aconnector->base.stereo_allowed = false;
  2785. aconnector->base.dpms = DRM_MODE_DPMS_OFF;
  2786. aconnector->hpd.hpd = AMDGPU_HPD_NONE; /* not used */
  2787. mutex_init(&aconnector->hpd_lock);
  2788. /* configure support HPD hot plug connector_>polled default value is 0
  2789. * which means HPD hot plug not supported
  2790. */
  2791. switch (connector_type) {
  2792. case DRM_MODE_CONNECTOR_HDMIA:
  2793. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2794. break;
  2795. case DRM_MODE_CONNECTOR_DisplayPort:
  2796. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2797. break;
  2798. case DRM_MODE_CONNECTOR_DVID:
  2799. aconnector->base.polled = DRM_CONNECTOR_POLL_HPD;
  2800. break;
  2801. default:
  2802. break;
  2803. }
  2804. drm_object_attach_property(&aconnector->base.base,
  2805. dm->ddev->mode_config.scaling_mode_property,
  2806. DRM_MODE_SCALE_NONE);
  2807. drm_object_attach_property(&aconnector->base.base,
  2808. adev->mode_info.underscan_property,
  2809. UNDERSCAN_OFF);
  2810. drm_object_attach_property(&aconnector->base.base,
  2811. adev->mode_info.underscan_hborder_property,
  2812. 0);
  2813. drm_object_attach_property(&aconnector->base.base,
  2814. adev->mode_info.underscan_vborder_property,
  2815. 0);
  2816. }
  2817. static int amdgpu_dm_i2c_xfer(struct i2c_adapter *i2c_adap,
  2818. struct i2c_msg *msgs, int num)
  2819. {
  2820. struct amdgpu_i2c_adapter *i2c = i2c_get_adapdata(i2c_adap);
  2821. struct ddc_service *ddc_service = i2c->ddc_service;
  2822. struct i2c_command cmd;
  2823. int i;
  2824. int result = -EIO;
  2825. cmd.payloads = kcalloc(num, sizeof(struct i2c_payload), GFP_KERNEL);
  2826. if (!cmd.payloads)
  2827. return result;
  2828. cmd.number_of_payloads = num;
  2829. cmd.engine = I2C_COMMAND_ENGINE_DEFAULT;
  2830. cmd.speed = 100;
  2831. for (i = 0; i < num; i++) {
  2832. cmd.payloads[i].write = !(msgs[i].flags & I2C_M_RD);
  2833. cmd.payloads[i].address = msgs[i].addr;
  2834. cmd.payloads[i].length = msgs[i].len;
  2835. cmd.payloads[i].data = msgs[i].buf;
  2836. }
  2837. if (dal_i2caux_submit_i2c_command(
  2838. ddc_service->ctx->i2caux,
  2839. ddc_service->ddc_pin,
  2840. &cmd))
  2841. result = num;
  2842. kfree(cmd.payloads);
  2843. return result;
  2844. }
  2845. static u32 amdgpu_dm_i2c_func(struct i2c_adapter *adap)
  2846. {
  2847. return I2C_FUNC_I2C | I2C_FUNC_SMBUS_EMUL;
  2848. }
  2849. static const struct i2c_algorithm amdgpu_dm_i2c_algo = {
  2850. .master_xfer = amdgpu_dm_i2c_xfer,
  2851. .functionality = amdgpu_dm_i2c_func,
  2852. };
  2853. static struct amdgpu_i2c_adapter *
  2854. create_i2c(struct ddc_service *ddc_service,
  2855. int link_index,
  2856. int *res)
  2857. {
  2858. struct amdgpu_device *adev = ddc_service->ctx->driver_context;
  2859. struct amdgpu_i2c_adapter *i2c;
  2860. i2c = kzalloc(sizeof(struct amdgpu_i2c_adapter), GFP_KERNEL);
  2861. if (!i2c)
  2862. return NULL;
  2863. i2c->base.owner = THIS_MODULE;
  2864. i2c->base.class = I2C_CLASS_DDC;
  2865. i2c->base.dev.parent = &adev->pdev->dev;
  2866. i2c->base.algo = &amdgpu_dm_i2c_algo;
  2867. snprintf(i2c->base.name, sizeof(i2c->base.name), "AMDGPU DM i2c hw bus %d", link_index);
  2868. i2c_set_adapdata(&i2c->base, i2c);
  2869. i2c->ddc_service = ddc_service;
  2870. return i2c;
  2871. }
  2872. /* Note: this function assumes that dc_link_detect() was called for the
  2873. * dc_link which will be represented by this aconnector.
  2874. */
  2875. static int amdgpu_dm_connector_init(struct amdgpu_display_manager *dm,
  2876. struct amdgpu_dm_connector *aconnector,
  2877. uint32_t link_index,
  2878. struct amdgpu_encoder *aencoder)
  2879. {
  2880. int res = 0;
  2881. int connector_type;
  2882. struct dc *dc = dm->dc;
  2883. struct dc_link *link = dc_get_link_at_index(dc, link_index);
  2884. struct amdgpu_i2c_adapter *i2c;
  2885. link->priv = aconnector;
  2886. DRM_DEBUG_DRIVER("%s()\n", __func__);
  2887. i2c = create_i2c(link->ddc, link->link_index, &res);
  2888. if (!i2c) {
  2889. DRM_ERROR("Failed to create i2c adapter data\n");
  2890. return -ENOMEM;
  2891. }
  2892. aconnector->i2c = i2c;
  2893. res = i2c_add_adapter(&i2c->base);
  2894. if (res) {
  2895. DRM_ERROR("Failed to register hw i2c %d\n", link->link_index);
  2896. goto out_free;
  2897. }
  2898. connector_type = to_drm_connector_type(link->connector_signal);
  2899. res = drm_connector_init(
  2900. dm->ddev,
  2901. &aconnector->base,
  2902. &amdgpu_dm_connector_funcs,
  2903. connector_type);
  2904. if (res) {
  2905. DRM_ERROR("connector_init failed\n");
  2906. aconnector->connector_id = -1;
  2907. goto out_free;
  2908. }
  2909. drm_connector_helper_add(
  2910. &aconnector->base,
  2911. &amdgpu_dm_connector_helper_funcs);
  2912. if (aconnector->base.funcs->reset)
  2913. aconnector->base.funcs->reset(&aconnector->base);
  2914. amdgpu_dm_connector_init_helper(
  2915. dm,
  2916. aconnector,
  2917. connector_type,
  2918. link,
  2919. link_index);
  2920. drm_mode_connector_attach_encoder(
  2921. &aconnector->base, &aencoder->base);
  2922. drm_connector_register(&aconnector->base);
  2923. if (connector_type == DRM_MODE_CONNECTOR_DisplayPort
  2924. || connector_type == DRM_MODE_CONNECTOR_eDP)
  2925. amdgpu_dm_initialize_dp_connector(dm, aconnector);
  2926. #if defined(CONFIG_BACKLIGHT_CLASS_DEVICE) ||\
  2927. defined(CONFIG_BACKLIGHT_CLASS_DEVICE_MODULE)
  2928. /* NOTE: this currently will create backlight device even if a panel
  2929. * is not connected to the eDP/LVDS connector.
  2930. *
  2931. * This is less than ideal but we don't have sink information at this
  2932. * stage since detection happens after. We can't do detection earlier
  2933. * since MST detection needs connectors to be created first.
  2934. */
  2935. if (link->connector_signal & (SIGNAL_TYPE_EDP | SIGNAL_TYPE_LVDS)) {
  2936. /* Event if registration failed, we should continue with
  2937. * DM initialization because not having a backlight control
  2938. * is better then a black screen.
  2939. */
  2940. amdgpu_dm_register_backlight_device(dm);
  2941. if (dm->backlight_dev)
  2942. dm->backlight_link = link;
  2943. }
  2944. #endif
  2945. out_free:
  2946. if (res) {
  2947. kfree(i2c);
  2948. aconnector->i2c = NULL;
  2949. }
  2950. return res;
  2951. }
  2952. int amdgpu_dm_get_encoder_crtc_mask(struct amdgpu_device *adev)
  2953. {
  2954. switch (adev->mode_info.num_crtc) {
  2955. case 1:
  2956. return 0x1;
  2957. case 2:
  2958. return 0x3;
  2959. case 3:
  2960. return 0x7;
  2961. case 4:
  2962. return 0xf;
  2963. case 5:
  2964. return 0x1f;
  2965. case 6:
  2966. default:
  2967. return 0x3f;
  2968. }
  2969. }
  2970. static int amdgpu_dm_encoder_init(struct drm_device *dev,
  2971. struct amdgpu_encoder *aencoder,
  2972. uint32_t link_index)
  2973. {
  2974. struct amdgpu_device *adev = dev->dev_private;
  2975. int res = drm_encoder_init(dev,
  2976. &aencoder->base,
  2977. &amdgpu_dm_encoder_funcs,
  2978. DRM_MODE_ENCODER_TMDS,
  2979. NULL);
  2980. aencoder->base.possible_crtcs = amdgpu_dm_get_encoder_crtc_mask(adev);
  2981. if (!res)
  2982. aencoder->encoder_id = link_index;
  2983. else
  2984. aencoder->encoder_id = -1;
  2985. drm_encoder_helper_add(&aencoder->base, &amdgpu_dm_encoder_helper_funcs);
  2986. return res;
  2987. }
  2988. static void manage_dm_interrupts(struct amdgpu_device *adev,
  2989. struct amdgpu_crtc *acrtc,
  2990. bool enable)
  2991. {
  2992. /*
  2993. * this is not correct translation but will work as soon as VBLANK
  2994. * constant is the same as PFLIP
  2995. */
  2996. int irq_type =
  2997. amdgpu_crtc_idx_to_irq_type(
  2998. adev,
  2999. acrtc->crtc_id);
  3000. if (enable) {
  3001. drm_crtc_vblank_on(&acrtc->base);
  3002. amdgpu_irq_get(
  3003. adev,
  3004. &adev->pageflip_irq,
  3005. irq_type);
  3006. } else {
  3007. amdgpu_irq_put(
  3008. adev,
  3009. &adev->pageflip_irq,
  3010. irq_type);
  3011. drm_crtc_vblank_off(&acrtc->base);
  3012. }
  3013. }
  3014. static bool
  3015. is_scaling_state_different(const struct dm_connector_state *dm_state,
  3016. const struct dm_connector_state *old_dm_state)
  3017. {
  3018. if (dm_state->scaling != old_dm_state->scaling)
  3019. return true;
  3020. if (!dm_state->underscan_enable && old_dm_state->underscan_enable) {
  3021. if (old_dm_state->underscan_hborder != 0 && old_dm_state->underscan_vborder != 0)
  3022. return true;
  3023. } else if (dm_state->underscan_enable && !old_dm_state->underscan_enable) {
  3024. if (dm_state->underscan_hborder != 0 && dm_state->underscan_vborder != 0)
  3025. return true;
  3026. } else if (dm_state->underscan_hborder != old_dm_state->underscan_hborder ||
  3027. dm_state->underscan_vborder != old_dm_state->underscan_vborder)
  3028. return true;
  3029. return false;
  3030. }
  3031. static void remove_stream(struct amdgpu_device *adev,
  3032. struct amdgpu_crtc *acrtc,
  3033. struct dc_stream_state *stream)
  3034. {
  3035. /* this is the update mode case */
  3036. if (adev->dm.freesync_module)
  3037. mod_freesync_remove_stream(adev->dm.freesync_module, stream);
  3038. acrtc->otg_inst = -1;
  3039. acrtc->enabled = false;
  3040. }
  3041. static int get_cursor_position(struct drm_plane *plane, struct drm_crtc *crtc,
  3042. struct dc_cursor_position *position)
  3043. {
  3044. struct amdgpu_crtc *amdgpu_crtc = amdgpu_crtc = to_amdgpu_crtc(crtc);
  3045. int x, y;
  3046. int xorigin = 0, yorigin = 0;
  3047. if (!crtc || !plane->state->fb) {
  3048. position->enable = false;
  3049. position->x = 0;
  3050. position->y = 0;
  3051. return 0;
  3052. }
  3053. if ((plane->state->crtc_w > amdgpu_crtc->max_cursor_width) ||
  3054. (plane->state->crtc_h > amdgpu_crtc->max_cursor_height)) {
  3055. DRM_ERROR("%s: bad cursor width or height %d x %d\n",
  3056. __func__,
  3057. plane->state->crtc_w,
  3058. plane->state->crtc_h);
  3059. return -EINVAL;
  3060. }
  3061. x = plane->state->crtc_x;
  3062. y = plane->state->crtc_y;
  3063. /* avivo cursor are offset into the total surface */
  3064. x += crtc->primary->state->src_x >> 16;
  3065. y += crtc->primary->state->src_y >> 16;
  3066. if (x < 0) {
  3067. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  3068. x = 0;
  3069. }
  3070. if (y < 0) {
  3071. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  3072. y = 0;
  3073. }
  3074. position->enable = true;
  3075. position->x = x;
  3076. position->y = y;
  3077. position->x_hotspot = xorigin;
  3078. position->y_hotspot = yorigin;
  3079. return 0;
  3080. }
  3081. static void handle_cursor_update(struct drm_plane *plane,
  3082. struct drm_plane_state *old_plane_state)
  3083. {
  3084. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(plane->state->fb);
  3085. struct drm_crtc *crtc = afb ? plane->state->crtc : old_plane_state->crtc;
  3086. struct dm_crtc_state *crtc_state = crtc ? to_dm_crtc_state(crtc->state) : NULL;
  3087. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  3088. uint64_t address = afb ? afb->address : 0;
  3089. struct dc_cursor_position position;
  3090. struct dc_cursor_attributes attributes;
  3091. int ret;
  3092. if (!plane->state->fb && !old_plane_state->fb)
  3093. return;
  3094. DRM_DEBUG_DRIVER("%s: crtc_id=%d with size %d to %d\n",
  3095. __func__,
  3096. amdgpu_crtc->crtc_id,
  3097. plane->state->crtc_w,
  3098. plane->state->crtc_h);
  3099. ret = get_cursor_position(plane, crtc, &position);
  3100. if (ret)
  3101. return;
  3102. if (!position.enable) {
  3103. /* turn off cursor */
  3104. if (crtc_state && crtc_state->stream)
  3105. dc_stream_set_cursor_position(crtc_state->stream,
  3106. &position);
  3107. return;
  3108. }
  3109. amdgpu_crtc->cursor_width = plane->state->crtc_w;
  3110. amdgpu_crtc->cursor_height = plane->state->crtc_h;
  3111. attributes.address.high_part = upper_32_bits(address);
  3112. attributes.address.low_part = lower_32_bits(address);
  3113. attributes.width = plane->state->crtc_w;
  3114. attributes.height = plane->state->crtc_h;
  3115. attributes.color_format = CURSOR_MODE_COLOR_PRE_MULTIPLIED_ALPHA;
  3116. attributes.rotation_angle = 0;
  3117. attributes.attribute_flags.value = 0;
  3118. attributes.pitch = attributes.width;
  3119. if (crtc_state->stream) {
  3120. if (!dc_stream_set_cursor_attributes(crtc_state->stream,
  3121. &attributes))
  3122. DRM_ERROR("DC failed to set cursor attributes\n");
  3123. if (!dc_stream_set_cursor_position(crtc_state->stream,
  3124. &position))
  3125. DRM_ERROR("DC failed to set cursor position\n");
  3126. }
  3127. }
  3128. static void prepare_flip_isr(struct amdgpu_crtc *acrtc)
  3129. {
  3130. assert_spin_locked(&acrtc->base.dev->event_lock);
  3131. WARN_ON(acrtc->event);
  3132. acrtc->event = acrtc->base.state->event;
  3133. /* Set the flip status */
  3134. acrtc->pflip_status = AMDGPU_FLIP_SUBMITTED;
  3135. /* Mark this event as consumed */
  3136. acrtc->base.state->event = NULL;
  3137. DRM_DEBUG_DRIVER("crtc:%d, pflip_stat:AMDGPU_FLIP_SUBMITTED\n",
  3138. acrtc->crtc_id);
  3139. }
  3140. /*
  3141. * Executes flip
  3142. *
  3143. * Waits on all BO's fences and for proper vblank count
  3144. */
  3145. static void amdgpu_dm_do_flip(struct drm_crtc *crtc,
  3146. struct drm_framebuffer *fb,
  3147. uint32_t target,
  3148. struct dc_state *state)
  3149. {
  3150. unsigned long flags;
  3151. uint32_t target_vblank;
  3152. int r, vpos, hpos;
  3153. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3154. struct amdgpu_framebuffer *afb = to_amdgpu_framebuffer(fb);
  3155. struct amdgpu_bo *abo = gem_to_amdgpu_bo(afb->obj);
  3156. struct amdgpu_device *adev = crtc->dev->dev_private;
  3157. bool async_flip = (crtc->state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC) != 0;
  3158. struct dc_flip_addrs addr = { {0} };
  3159. /* TODO eliminate or rename surface_update */
  3160. struct dc_surface_update surface_updates[1] = { {0} };
  3161. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(crtc->state);
  3162. /* Prepare wait for target vblank early - before the fence-waits */
  3163. target_vblank = target - drm_crtc_vblank_count(crtc) +
  3164. amdgpu_get_vblank_counter_kms(crtc->dev, acrtc->crtc_id);
  3165. /* TODO This might fail and hence better not used, wait
  3166. * explicitly on fences instead
  3167. * and in general should be called for
  3168. * blocking commit to as per framework helpers
  3169. */
  3170. r = amdgpu_bo_reserve(abo, true);
  3171. if (unlikely(r != 0)) {
  3172. DRM_ERROR("failed to reserve buffer before flip\n");
  3173. WARN_ON(1);
  3174. }
  3175. /* Wait for all fences on this FB */
  3176. WARN_ON(reservation_object_wait_timeout_rcu(abo->tbo.resv, true, false,
  3177. MAX_SCHEDULE_TIMEOUT) < 0);
  3178. amdgpu_bo_unreserve(abo);
  3179. /* Wait until we're out of the vertical blank period before the one
  3180. * targeted by the flip
  3181. */
  3182. while ((acrtc->enabled &&
  3183. (amdgpu_get_crtc_scanoutpos(adev->ddev, acrtc->crtc_id, 0,
  3184. &vpos, &hpos, NULL, NULL,
  3185. &crtc->hwmode)
  3186. & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK)) ==
  3187. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_IN_VBLANK) &&
  3188. (int)(target_vblank -
  3189. amdgpu_get_vblank_counter_kms(adev->ddev, acrtc->crtc_id)) > 0)) {
  3190. usleep_range(1000, 1100);
  3191. }
  3192. /* Flip */
  3193. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3194. /* update crtc fb */
  3195. crtc->primary->fb = fb;
  3196. WARN_ON(acrtc->pflip_status != AMDGPU_FLIP_NONE);
  3197. WARN_ON(!acrtc_state->stream);
  3198. addr.address.grph.addr.low_part = lower_32_bits(afb->address);
  3199. addr.address.grph.addr.high_part = upper_32_bits(afb->address);
  3200. addr.flip_immediate = async_flip;
  3201. if (acrtc->base.state->event)
  3202. prepare_flip_isr(acrtc);
  3203. surface_updates->surface = dc_stream_get_status(acrtc_state->stream)->plane_states[0];
  3204. surface_updates->flip_addr = &addr;
  3205. dc_commit_updates_for_stream(adev->dm.dc,
  3206. surface_updates,
  3207. 1,
  3208. acrtc_state->stream,
  3209. NULL,
  3210. &surface_updates->surface,
  3211. state);
  3212. DRM_DEBUG_DRIVER("%s Flipping to hi: 0x%x, low: 0x%x \n",
  3213. __func__,
  3214. addr.address.grph.addr.high_part,
  3215. addr.address.grph.addr.low_part);
  3216. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3217. }
  3218. static void amdgpu_dm_commit_planes(struct drm_atomic_state *state,
  3219. struct drm_device *dev,
  3220. struct amdgpu_display_manager *dm,
  3221. struct drm_crtc *pcrtc,
  3222. bool *wait_for_vblank)
  3223. {
  3224. uint32_t i;
  3225. struct drm_plane *plane;
  3226. struct drm_plane_state *old_plane_state, *new_plane_state;
  3227. struct dc_stream_state *dc_stream_attach;
  3228. struct dc_plane_state *plane_states_constructed[MAX_SURFACES];
  3229. struct amdgpu_crtc *acrtc_attach = to_amdgpu_crtc(pcrtc);
  3230. struct drm_crtc_state *new_pcrtc_state =
  3231. drm_atomic_get_new_crtc_state(state, pcrtc);
  3232. struct dm_crtc_state *acrtc_state = to_dm_crtc_state(new_pcrtc_state);
  3233. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3234. int planes_count = 0;
  3235. unsigned long flags;
  3236. /* update planes when needed */
  3237. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3238. struct drm_crtc *crtc = new_plane_state->crtc;
  3239. struct drm_crtc_state *new_crtc_state;
  3240. struct drm_framebuffer *fb = new_plane_state->fb;
  3241. bool pflip_needed;
  3242. struct dm_plane_state *dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3243. if (plane->type == DRM_PLANE_TYPE_CURSOR) {
  3244. handle_cursor_update(plane, old_plane_state);
  3245. continue;
  3246. }
  3247. if (!fb || !crtc || pcrtc != crtc)
  3248. continue;
  3249. new_crtc_state = drm_atomic_get_new_crtc_state(state, crtc);
  3250. if (!new_crtc_state->active)
  3251. continue;
  3252. pflip_needed = !state->allow_modeset;
  3253. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  3254. if (acrtc_attach->pflip_status != AMDGPU_FLIP_NONE) {
  3255. DRM_ERROR("%s: acrtc %d, already busy\n",
  3256. __func__,
  3257. acrtc_attach->crtc_id);
  3258. /* In commit tail framework this cannot happen */
  3259. WARN_ON(1);
  3260. }
  3261. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  3262. if (!pflip_needed) {
  3263. WARN_ON(!dm_new_plane_state->dc_state);
  3264. plane_states_constructed[planes_count] = dm_new_plane_state->dc_state;
  3265. dc_stream_attach = acrtc_state->stream;
  3266. planes_count++;
  3267. } else if (new_crtc_state->planes_changed) {
  3268. /* Assume even ONE crtc with immediate flip means
  3269. * entire can't wait for VBLANK
  3270. * TODO Check if it's correct
  3271. */
  3272. *wait_for_vblank =
  3273. new_pcrtc_state->pageflip_flags & DRM_MODE_PAGE_FLIP_ASYNC ?
  3274. false : true;
  3275. /* TODO: Needs rework for multiplane flip */
  3276. if (plane->type == DRM_PLANE_TYPE_PRIMARY)
  3277. drm_crtc_vblank_get(crtc);
  3278. amdgpu_dm_do_flip(
  3279. crtc,
  3280. fb,
  3281. drm_crtc_vblank_count(crtc) + *wait_for_vblank,
  3282. dm_state->context);
  3283. }
  3284. }
  3285. if (planes_count) {
  3286. unsigned long flags;
  3287. if (new_pcrtc_state->event) {
  3288. drm_crtc_vblank_get(pcrtc);
  3289. spin_lock_irqsave(&pcrtc->dev->event_lock, flags);
  3290. prepare_flip_isr(acrtc_attach);
  3291. spin_unlock_irqrestore(&pcrtc->dev->event_lock, flags);
  3292. }
  3293. if (false == dc_commit_planes_to_stream(dm->dc,
  3294. plane_states_constructed,
  3295. planes_count,
  3296. dc_stream_attach,
  3297. dm_state->context))
  3298. dm_error("%s: Failed to attach plane!\n", __func__);
  3299. } else {
  3300. /*TODO BUG Here should go disable planes on CRTC. */
  3301. }
  3302. }
  3303. /**
  3304. * amdgpu_dm_crtc_copy_transient_flags - copy mirrored flags from DRM to DC
  3305. * @crtc_state: the DRM CRTC state
  3306. * @stream_state: the DC stream state.
  3307. *
  3308. * Copy the mirrored transient state flags from DRM, to DC. It is used to bring
  3309. * a dc_stream_state's flags in sync with a drm_crtc_state's flags.
  3310. */
  3311. static void amdgpu_dm_crtc_copy_transient_flags(struct drm_crtc_state *crtc_state,
  3312. struct dc_stream_state *stream_state)
  3313. {
  3314. stream_state->mode_changed = crtc_state->mode_changed;
  3315. }
  3316. static int amdgpu_dm_atomic_commit(struct drm_device *dev,
  3317. struct drm_atomic_state *state,
  3318. bool nonblock)
  3319. {
  3320. struct drm_crtc *crtc;
  3321. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3322. struct amdgpu_device *adev = dev->dev_private;
  3323. int i;
  3324. /*
  3325. * We evade vblanks and pflips on crtc that
  3326. * should be changed. We do it here to flush & disable
  3327. * interrupts before drm_swap_state is called in drm_atomic_helper_commit
  3328. * it will update crtc->dm_crtc_state->stream pointer which is used in
  3329. * the ISRs.
  3330. */
  3331. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3332. struct dm_crtc_state *dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3333. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3334. if (drm_atomic_crtc_needs_modeset(new_crtc_state) && dm_old_crtc_state->stream)
  3335. manage_dm_interrupts(adev, acrtc, false);
  3336. }
  3337. /* Add check here for SoC's that support hardware cursor plane, to
  3338. * unset legacy_cursor_update */
  3339. return drm_atomic_helper_commit(dev, state, nonblock);
  3340. /*TODO Handle EINTR, reenable IRQ*/
  3341. }
  3342. static void amdgpu_dm_atomic_commit_tail(struct drm_atomic_state *state)
  3343. {
  3344. struct drm_device *dev = state->dev;
  3345. struct amdgpu_device *adev = dev->dev_private;
  3346. struct amdgpu_display_manager *dm = &adev->dm;
  3347. struct dm_atomic_state *dm_state;
  3348. uint32_t i, j;
  3349. struct drm_crtc *crtc;
  3350. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3351. unsigned long flags;
  3352. bool wait_for_vblank = true;
  3353. struct drm_connector *connector;
  3354. struct drm_connector_state *old_con_state, *new_con_state;
  3355. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3356. drm_atomic_helper_update_legacy_modeset_state(dev, state);
  3357. dm_state = to_dm_atomic_state(state);
  3358. /* update changed items */
  3359. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3360. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3361. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3362. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3363. DRM_DEBUG_DRIVER(
  3364. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3365. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3366. "connectors_changed:%d\n",
  3367. acrtc->crtc_id,
  3368. new_crtc_state->enable,
  3369. new_crtc_state->active,
  3370. new_crtc_state->planes_changed,
  3371. new_crtc_state->mode_changed,
  3372. new_crtc_state->active_changed,
  3373. new_crtc_state->connectors_changed);
  3374. /* Copy all transient state flags into dc state */
  3375. if (dm_new_crtc_state->stream) {
  3376. amdgpu_dm_crtc_copy_transient_flags(&dm_new_crtc_state->base,
  3377. dm_new_crtc_state->stream);
  3378. }
  3379. /* handles headless hotplug case, updating new_state and
  3380. * aconnector as needed
  3381. */
  3382. if (modeset_required(new_crtc_state, dm_new_crtc_state->stream, dm_old_crtc_state->stream)) {
  3383. DRM_DEBUG_DRIVER("Atomic commit: SET crtc id %d: [%p]\n", acrtc->crtc_id, acrtc);
  3384. if (!dm_new_crtc_state->stream) {
  3385. /*
  3386. * this could happen because of issues with
  3387. * userspace notifications delivery.
  3388. * In this case userspace tries to set mode on
  3389. * display which is disconnect in fact.
  3390. * dc_sink in NULL in this case on aconnector.
  3391. * We expect reset mode will come soon.
  3392. *
  3393. * This can also happen when unplug is done
  3394. * during resume sequence ended
  3395. *
  3396. * In this case, we want to pretend we still
  3397. * have a sink to keep the pipe running so that
  3398. * hw state is consistent with the sw state
  3399. */
  3400. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3401. __func__, acrtc->base.base.id);
  3402. continue;
  3403. }
  3404. if (dm_old_crtc_state->stream)
  3405. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3406. acrtc->enabled = true;
  3407. acrtc->hw_mode = new_crtc_state->mode;
  3408. crtc->hwmode = new_crtc_state->mode;
  3409. } else if (modereset_required(new_crtc_state)) {
  3410. DRM_DEBUG_DRIVER("Atomic commit: RESET. crtc id %d:[%p]\n", acrtc->crtc_id, acrtc);
  3411. /* i.e. reset mode */
  3412. if (dm_old_crtc_state->stream)
  3413. remove_stream(adev, acrtc, dm_old_crtc_state->stream);
  3414. }
  3415. } /* for_each_crtc_in_state() */
  3416. /*
  3417. * Add streams after required streams from new and replaced streams
  3418. * are removed from freesync module
  3419. */
  3420. if (adev->dm.freesync_module) {
  3421. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3422. new_crtc_state, i) {
  3423. struct amdgpu_dm_connector *aconnector = NULL;
  3424. struct dm_connector_state *dm_new_con_state = NULL;
  3425. struct amdgpu_crtc *acrtc = NULL;
  3426. bool modeset_needed;
  3427. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3428. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3429. modeset_needed = modeset_required(
  3430. new_crtc_state,
  3431. dm_new_crtc_state->stream,
  3432. dm_old_crtc_state->stream);
  3433. /* We add stream to freesync if:
  3434. * 1. Said stream is not null, and
  3435. * 2. A modeset is requested. This means that the
  3436. * stream was removed previously, and needs to be
  3437. * replaced.
  3438. */
  3439. if (dm_new_crtc_state->stream == NULL ||
  3440. !modeset_needed)
  3441. continue;
  3442. acrtc = to_amdgpu_crtc(crtc);
  3443. aconnector =
  3444. amdgpu_dm_find_first_crtc_matching_connector(
  3445. state, crtc);
  3446. if (!aconnector) {
  3447. DRM_DEBUG_DRIVER("Atomic commit: Failed to "
  3448. "find connector for acrtc "
  3449. "id:%d skipping freesync "
  3450. "init\n",
  3451. acrtc->crtc_id);
  3452. continue;
  3453. }
  3454. mod_freesync_add_stream(adev->dm.freesync_module,
  3455. dm_new_crtc_state->stream,
  3456. &aconnector->caps);
  3457. new_con_state = drm_atomic_get_new_connector_state(
  3458. state, &aconnector->base);
  3459. dm_new_con_state = to_dm_connector_state(new_con_state);
  3460. mod_freesync_set_user_enable(adev->dm.freesync_module,
  3461. &dm_new_crtc_state->stream,
  3462. 1,
  3463. &dm_new_con_state->user_enable);
  3464. }
  3465. }
  3466. if (dm_state->context) {
  3467. dm_enable_per_frame_crtc_master_sync(dm_state->context);
  3468. WARN_ON(!dc_commit_state(dm->dc, dm_state->context));
  3469. }
  3470. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3471. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3472. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3473. if (dm_new_crtc_state->stream != NULL) {
  3474. const struct dc_stream_status *status =
  3475. dc_stream_get_status(dm_new_crtc_state->stream);
  3476. if (!status)
  3477. DC_ERR("got no status for stream %p on acrtc%p\n", dm_new_crtc_state->stream, acrtc);
  3478. else
  3479. acrtc->otg_inst = status->primary_otg_inst;
  3480. }
  3481. }
  3482. /* Handle scaling and underscan changes*/
  3483. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3484. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3485. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3486. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3487. struct dc_stream_status *status = NULL;
  3488. if (acrtc)
  3489. new_crtc_state = drm_atomic_get_new_crtc_state(state, &acrtc->base);
  3490. /* Skip any modesets/resets */
  3491. if (!acrtc || drm_atomic_crtc_needs_modeset(new_crtc_state))
  3492. continue;
  3493. /* Skip any thing not scale or underscan changes */
  3494. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3495. continue;
  3496. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3497. update_stream_scaling_settings(&dm_new_con_state->base.crtc->mode,
  3498. dm_new_con_state, (struct dc_stream_state *)dm_new_crtc_state->stream);
  3499. if (!dm_new_crtc_state->stream)
  3500. continue;
  3501. status = dc_stream_get_status(dm_new_crtc_state->stream);
  3502. WARN_ON(!status);
  3503. WARN_ON(!status->plane_count);
  3504. /*TODO How it works with MPO ?*/
  3505. if (!dc_commit_planes_to_stream(
  3506. dm->dc,
  3507. status->plane_states,
  3508. status->plane_count,
  3509. dm_new_crtc_state->stream,
  3510. dm_state->context))
  3511. dm_error("%s: Failed to update stream scaling!\n", __func__);
  3512. }
  3513. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state,
  3514. new_crtc_state, i) {
  3515. /*
  3516. * loop to enable interrupts on newly arrived crtc
  3517. */
  3518. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(crtc);
  3519. bool modeset_needed;
  3520. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3521. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3522. modeset_needed = modeset_required(
  3523. new_crtc_state,
  3524. dm_new_crtc_state->stream,
  3525. dm_old_crtc_state->stream);
  3526. if (dm_new_crtc_state->stream == NULL || !modeset_needed)
  3527. continue;
  3528. if (adev->dm.freesync_module)
  3529. mod_freesync_notify_mode_change(
  3530. adev->dm.freesync_module,
  3531. &dm_new_crtc_state->stream, 1);
  3532. manage_dm_interrupts(adev, acrtc, true);
  3533. }
  3534. /* update planes when needed per crtc*/
  3535. for_each_new_crtc_in_state(state, crtc, new_crtc_state, j) {
  3536. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3537. if (dm_new_crtc_state->stream)
  3538. amdgpu_dm_commit_planes(state, dev, dm, crtc, &wait_for_vblank);
  3539. }
  3540. /*
  3541. * send vblank event on all events not handled in flip and
  3542. * mark consumed event for drm_atomic_helper_commit_hw_done
  3543. */
  3544. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  3545. for_each_new_crtc_in_state(state, crtc, new_crtc_state, i) {
  3546. if (new_crtc_state->event)
  3547. drm_send_event_locked(dev, &new_crtc_state->event->base);
  3548. new_crtc_state->event = NULL;
  3549. }
  3550. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  3551. /* Signal HW programming completion */
  3552. drm_atomic_helper_commit_hw_done(state);
  3553. if (wait_for_vblank)
  3554. drm_atomic_helper_wait_for_flip_done(dev, state);
  3555. drm_atomic_helper_cleanup_planes(dev, state);
  3556. }
  3557. static int dm_force_atomic_commit(struct drm_connector *connector)
  3558. {
  3559. int ret = 0;
  3560. struct drm_device *ddev = connector->dev;
  3561. struct drm_atomic_state *state = drm_atomic_state_alloc(ddev);
  3562. struct amdgpu_crtc *disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3563. struct drm_plane *plane = disconnected_acrtc->base.primary;
  3564. struct drm_connector_state *conn_state;
  3565. struct drm_crtc_state *crtc_state;
  3566. struct drm_plane_state *plane_state;
  3567. if (!state)
  3568. return -ENOMEM;
  3569. state->acquire_ctx = ddev->mode_config.acquire_ctx;
  3570. /* Construct an atomic state to restore previous display setting */
  3571. /*
  3572. * Attach connectors to drm_atomic_state
  3573. */
  3574. conn_state = drm_atomic_get_connector_state(state, connector);
  3575. ret = PTR_ERR_OR_ZERO(conn_state);
  3576. if (ret)
  3577. goto err;
  3578. /* Attach crtc to drm_atomic_state*/
  3579. crtc_state = drm_atomic_get_crtc_state(state, &disconnected_acrtc->base);
  3580. ret = PTR_ERR_OR_ZERO(crtc_state);
  3581. if (ret)
  3582. goto err;
  3583. /* force a restore */
  3584. crtc_state->mode_changed = true;
  3585. /* Attach plane to drm_atomic_state */
  3586. plane_state = drm_atomic_get_plane_state(state, plane);
  3587. ret = PTR_ERR_OR_ZERO(plane_state);
  3588. if (ret)
  3589. goto err;
  3590. /* Call commit internally with the state we just constructed */
  3591. ret = drm_atomic_commit(state);
  3592. if (!ret)
  3593. return 0;
  3594. err:
  3595. DRM_ERROR("Restoring old state failed with %i\n", ret);
  3596. drm_atomic_state_put(state);
  3597. return ret;
  3598. }
  3599. /*
  3600. * This functions handle all cases when set mode does not come upon hotplug.
  3601. * This include when the same display is unplugged then plugged back into the
  3602. * same port and when we are running without usermode desktop manager supprot
  3603. */
  3604. void dm_restore_drm_connector_state(struct drm_device *dev,
  3605. struct drm_connector *connector)
  3606. {
  3607. struct amdgpu_dm_connector *aconnector = to_amdgpu_dm_connector(connector);
  3608. struct amdgpu_crtc *disconnected_acrtc;
  3609. struct dm_crtc_state *acrtc_state;
  3610. if (!aconnector->dc_sink || !connector->state || !connector->encoder)
  3611. return;
  3612. disconnected_acrtc = to_amdgpu_crtc(connector->encoder->crtc);
  3613. if (!disconnected_acrtc)
  3614. return;
  3615. acrtc_state = to_dm_crtc_state(disconnected_acrtc->base.state);
  3616. if (!acrtc_state->stream)
  3617. return;
  3618. /*
  3619. * If the previous sink is not released and different from the current,
  3620. * we deduce we are in a state where we can not rely on usermode call
  3621. * to turn on the display, so we do it here
  3622. */
  3623. if (acrtc_state->stream->sink != aconnector->dc_sink)
  3624. dm_force_atomic_commit(&aconnector->base);
  3625. }
  3626. /*`
  3627. * Grabs all modesetting locks to serialize against any blocking commits,
  3628. * Waits for completion of all non blocking commits.
  3629. */
  3630. static int do_aquire_global_lock(struct drm_device *dev,
  3631. struct drm_atomic_state *state)
  3632. {
  3633. struct drm_crtc *crtc;
  3634. struct drm_crtc_commit *commit;
  3635. long ret;
  3636. /* Adding all modeset locks to aquire_ctx will
  3637. * ensure that when the framework release it the
  3638. * extra locks we are locking here will get released to
  3639. */
  3640. ret = drm_modeset_lock_all_ctx(dev, state->acquire_ctx);
  3641. if (ret)
  3642. return ret;
  3643. list_for_each_entry(crtc, &dev->mode_config.crtc_list, head) {
  3644. spin_lock(&crtc->commit_lock);
  3645. commit = list_first_entry_or_null(&crtc->commit_list,
  3646. struct drm_crtc_commit, commit_entry);
  3647. if (commit)
  3648. drm_crtc_commit_get(commit);
  3649. spin_unlock(&crtc->commit_lock);
  3650. if (!commit)
  3651. continue;
  3652. /* Make sure all pending HW programming completed and
  3653. * page flips done
  3654. */
  3655. ret = wait_for_completion_interruptible_timeout(&commit->hw_done, 10*HZ);
  3656. if (ret > 0)
  3657. ret = wait_for_completion_interruptible_timeout(
  3658. &commit->flip_done, 10*HZ);
  3659. if (ret == 0)
  3660. DRM_ERROR("[CRTC:%d:%s] hw_done or flip_done "
  3661. "timed out\n", crtc->base.id, crtc->name);
  3662. drm_crtc_commit_put(commit);
  3663. }
  3664. return ret < 0 ? ret : 0;
  3665. }
  3666. static int dm_update_crtcs_state(struct dc *dc,
  3667. struct drm_atomic_state *state,
  3668. bool enable,
  3669. bool *lock_and_validation_needed)
  3670. {
  3671. struct drm_crtc *crtc;
  3672. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3673. int i;
  3674. struct dm_crtc_state *dm_old_crtc_state, *dm_new_crtc_state;
  3675. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3676. struct dc_stream_state *new_stream;
  3677. int ret = 0;
  3678. /*TODO Move this code into dm_crtc_atomic_check once we get rid of dc_validation_set */
  3679. /* update changed items */
  3680. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3681. struct amdgpu_crtc *acrtc = NULL;
  3682. struct amdgpu_dm_connector *aconnector = NULL;
  3683. struct drm_connector_state *new_con_state = NULL;
  3684. struct dm_connector_state *dm_conn_state = NULL;
  3685. new_stream = NULL;
  3686. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3687. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3688. acrtc = to_amdgpu_crtc(crtc);
  3689. aconnector = amdgpu_dm_find_first_crtc_matching_connector(state, crtc);
  3690. /* TODO This hack should go away */
  3691. if (aconnector && enable) {
  3692. // Make sure fake sink is created in plug-in scenario
  3693. new_con_state = drm_atomic_get_connector_state(state,
  3694. &aconnector->base);
  3695. if (IS_ERR(new_con_state)) {
  3696. ret = PTR_ERR_OR_ZERO(new_con_state);
  3697. break;
  3698. }
  3699. dm_conn_state = to_dm_connector_state(new_con_state);
  3700. new_stream = create_stream_for_sink(aconnector,
  3701. &new_crtc_state->mode,
  3702. dm_conn_state);
  3703. /*
  3704. * we can have no stream on ACTION_SET if a display
  3705. * was disconnected during S3, in this case it not and
  3706. * error, the OS will be updated after detection, and
  3707. * do the right thing on next atomic commit
  3708. */
  3709. if (!new_stream) {
  3710. DRM_DEBUG_DRIVER("%s: Failed to create new stream for crtc %d\n",
  3711. __func__, acrtc->base.base.id);
  3712. break;
  3713. }
  3714. if (dc_is_stream_unchanged(new_stream, dm_old_crtc_state->stream) &&
  3715. dc_is_stream_scaling_unchanged(new_stream, dm_old_crtc_state->stream)) {
  3716. new_crtc_state->mode_changed = false;
  3717. DRM_DEBUG_DRIVER("Mode change not required, setting mode_changed to %d",
  3718. new_crtc_state->mode_changed);
  3719. }
  3720. }
  3721. if (!drm_atomic_crtc_needs_modeset(new_crtc_state))
  3722. goto next_crtc;
  3723. DRM_DEBUG_DRIVER(
  3724. "amdgpu_crtc id:%d crtc_state_flags: enable:%d, active:%d, "
  3725. "planes_changed:%d, mode_changed:%d,active_changed:%d,"
  3726. "connectors_changed:%d\n",
  3727. acrtc->crtc_id,
  3728. new_crtc_state->enable,
  3729. new_crtc_state->active,
  3730. new_crtc_state->planes_changed,
  3731. new_crtc_state->mode_changed,
  3732. new_crtc_state->active_changed,
  3733. new_crtc_state->connectors_changed);
  3734. /* Remove stream for any changed/disabled CRTC */
  3735. if (!enable) {
  3736. if (!dm_old_crtc_state->stream)
  3737. goto next_crtc;
  3738. DRM_DEBUG_DRIVER("Disabling DRM crtc: %d\n",
  3739. crtc->base.id);
  3740. /* i.e. reset mode */
  3741. if (dc_remove_stream_from_ctx(
  3742. dc,
  3743. dm_state->context,
  3744. dm_old_crtc_state->stream) != DC_OK) {
  3745. ret = -EINVAL;
  3746. goto fail;
  3747. }
  3748. dc_stream_release(dm_old_crtc_state->stream);
  3749. dm_new_crtc_state->stream = NULL;
  3750. *lock_and_validation_needed = true;
  3751. } else {/* Add stream for any updated/enabled CRTC */
  3752. /*
  3753. * Quick fix to prevent NULL pointer on new_stream when
  3754. * added MST connectors not found in existing crtc_state in the chained mode
  3755. * TODO: need to dig out the root cause of that
  3756. */
  3757. if (!aconnector || (!aconnector->dc_sink && aconnector->mst_port))
  3758. goto next_crtc;
  3759. if (modereset_required(new_crtc_state))
  3760. goto next_crtc;
  3761. if (modeset_required(new_crtc_state, new_stream,
  3762. dm_old_crtc_state->stream)) {
  3763. WARN_ON(dm_new_crtc_state->stream);
  3764. dm_new_crtc_state->stream = new_stream;
  3765. dc_stream_retain(new_stream);
  3766. DRM_DEBUG_DRIVER("Enabling DRM crtc: %d\n",
  3767. crtc->base.id);
  3768. if (dc_add_stream_to_ctx(
  3769. dc,
  3770. dm_state->context,
  3771. dm_new_crtc_state->stream) != DC_OK) {
  3772. ret = -EINVAL;
  3773. goto fail;
  3774. }
  3775. *lock_and_validation_needed = true;
  3776. }
  3777. }
  3778. next_crtc:
  3779. /* Release extra reference */
  3780. if (new_stream)
  3781. dc_stream_release(new_stream);
  3782. }
  3783. return ret;
  3784. fail:
  3785. if (new_stream)
  3786. dc_stream_release(new_stream);
  3787. return ret;
  3788. }
  3789. static int dm_update_planes_state(struct dc *dc,
  3790. struct drm_atomic_state *state,
  3791. bool enable,
  3792. bool *lock_and_validation_needed)
  3793. {
  3794. struct drm_crtc *new_plane_crtc, *old_plane_crtc;
  3795. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3796. struct drm_plane *plane;
  3797. struct drm_plane_state *old_plane_state, *new_plane_state;
  3798. struct dm_crtc_state *dm_new_crtc_state, *dm_old_crtc_state;
  3799. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3800. struct dm_plane_state *dm_new_plane_state, *dm_old_plane_state;
  3801. int i ;
  3802. /* TODO return page_flip_needed() function */
  3803. bool pflip_needed = !state->allow_modeset;
  3804. int ret = 0;
  3805. /* Add new planes */
  3806. for_each_oldnew_plane_in_state(state, plane, old_plane_state, new_plane_state, i) {
  3807. new_plane_crtc = new_plane_state->crtc;
  3808. old_plane_crtc = old_plane_state->crtc;
  3809. dm_new_plane_state = to_dm_plane_state(new_plane_state);
  3810. dm_old_plane_state = to_dm_plane_state(old_plane_state);
  3811. /*TODO Implement atomic check for cursor plane */
  3812. if (plane->type == DRM_PLANE_TYPE_CURSOR)
  3813. continue;
  3814. /* Remove any changed/removed planes */
  3815. if (!enable) {
  3816. if (pflip_needed)
  3817. continue;
  3818. if (!old_plane_crtc)
  3819. continue;
  3820. old_crtc_state = drm_atomic_get_old_crtc_state(
  3821. state, old_plane_crtc);
  3822. dm_old_crtc_state = to_dm_crtc_state(old_crtc_state);
  3823. if (!dm_old_crtc_state->stream)
  3824. continue;
  3825. DRM_DEBUG_DRIVER("Disabling DRM plane: %d on DRM crtc %d\n",
  3826. plane->base.id, old_plane_crtc->base.id);
  3827. if (!dc_remove_plane_from_context(
  3828. dc,
  3829. dm_old_crtc_state->stream,
  3830. dm_old_plane_state->dc_state,
  3831. dm_state->context)) {
  3832. ret = EINVAL;
  3833. return ret;
  3834. }
  3835. dc_plane_state_release(dm_old_plane_state->dc_state);
  3836. dm_new_plane_state->dc_state = NULL;
  3837. *lock_and_validation_needed = true;
  3838. } else { /* Add new planes */
  3839. struct dc_plane_state *dc_new_plane_state;
  3840. if (drm_atomic_plane_disabling(plane->state, new_plane_state))
  3841. continue;
  3842. if (!new_plane_crtc)
  3843. continue;
  3844. new_crtc_state = drm_atomic_get_new_crtc_state(state, new_plane_crtc);
  3845. dm_new_crtc_state = to_dm_crtc_state(new_crtc_state);
  3846. if (!dm_new_crtc_state->stream)
  3847. continue;
  3848. if (pflip_needed)
  3849. continue;
  3850. WARN_ON(dm_new_plane_state->dc_state);
  3851. dc_new_plane_state = dc_create_plane_state(dc);
  3852. if (!dc_new_plane_state) {
  3853. ret = -EINVAL;
  3854. return ret;
  3855. }
  3856. DRM_DEBUG_DRIVER("Enabling DRM plane: %d on DRM crtc %d\n",
  3857. plane->base.id, new_plane_crtc->base.id);
  3858. ret = fill_plane_attributes(
  3859. new_plane_crtc->dev->dev_private,
  3860. dc_new_plane_state,
  3861. new_plane_state,
  3862. new_crtc_state);
  3863. if (ret) {
  3864. dc_plane_state_release(dc_new_plane_state);
  3865. return ret;
  3866. }
  3867. /*
  3868. * Any atomic check errors that occur after this will
  3869. * not need a release. The plane state will be attached
  3870. * to the stream, and therefore part of the atomic
  3871. * state. It'll be released when the atomic state is
  3872. * cleaned.
  3873. */
  3874. if (!dc_add_plane_to_context(
  3875. dc,
  3876. dm_new_crtc_state->stream,
  3877. dc_new_plane_state,
  3878. dm_state->context)) {
  3879. dc_plane_state_release(dc_new_plane_state);
  3880. ret = -EINVAL;
  3881. return ret;
  3882. }
  3883. dm_new_plane_state->dc_state = dc_new_plane_state;
  3884. /* Tell DC to do a full surface update every time there
  3885. * is a plane change. Inefficient, but works for now.
  3886. */
  3887. dm_new_plane_state->dc_state->update_flags.bits.full_update = 1;
  3888. *lock_and_validation_needed = true;
  3889. }
  3890. }
  3891. return ret;
  3892. }
  3893. static int dm_atomic_check_plane_state_fb(struct drm_atomic_state *state,
  3894. struct drm_crtc *crtc)
  3895. {
  3896. struct drm_plane *plane;
  3897. struct drm_crtc_state *crtc_state;
  3898. WARN_ON(!drm_atomic_get_new_crtc_state(state, crtc));
  3899. drm_for_each_plane_mask(plane, state->dev, crtc->state->plane_mask) {
  3900. struct drm_plane_state *plane_state =
  3901. drm_atomic_get_plane_state(state, plane);
  3902. if (IS_ERR(plane_state))
  3903. return -EDEADLK;
  3904. crtc_state = drm_atomic_get_crtc_state(plane_state->state, crtc);
  3905. if (crtc->primary == plane && crtc_state->active) {
  3906. if (!plane_state->fb)
  3907. return -EINVAL;
  3908. }
  3909. }
  3910. return 0;
  3911. }
  3912. static int amdgpu_dm_atomic_check(struct drm_device *dev,
  3913. struct drm_atomic_state *state)
  3914. {
  3915. struct amdgpu_device *adev = dev->dev_private;
  3916. struct dc *dc = adev->dm.dc;
  3917. struct dm_atomic_state *dm_state = to_dm_atomic_state(state);
  3918. struct drm_connector *connector;
  3919. struct drm_connector_state *old_con_state, *new_con_state;
  3920. struct drm_crtc *crtc;
  3921. struct drm_crtc_state *old_crtc_state, *new_crtc_state;
  3922. int ret, i;
  3923. /*
  3924. * This bool will be set for true for any modeset/reset
  3925. * or plane update which implies non fast surface update.
  3926. */
  3927. bool lock_and_validation_needed = false;
  3928. ret = drm_atomic_helper_check_modeset(dev, state);
  3929. if (ret)
  3930. goto fail;
  3931. for_each_oldnew_crtc_in_state(state, crtc, old_crtc_state, new_crtc_state, i) {
  3932. ret = dm_atomic_check_plane_state_fb(state, crtc);
  3933. if (ret)
  3934. goto fail;
  3935. if (!drm_atomic_crtc_needs_modeset(new_crtc_state) &&
  3936. !new_crtc_state->color_mgmt_changed)
  3937. continue;
  3938. if (!new_crtc_state->enable)
  3939. continue;
  3940. ret = drm_atomic_add_affected_connectors(state, crtc);
  3941. if (ret)
  3942. return ret;
  3943. ret = drm_atomic_add_affected_planes(state, crtc);
  3944. if (ret)
  3945. goto fail;
  3946. }
  3947. dm_state->context = dc_create_state();
  3948. ASSERT(dm_state->context);
  3949. dc_resource_state_copy_construct_current(dc, dm_state->context);
  3950. /* Remove exiting planes if they are modified */
  3951. ret = dm_update_planes_state(dc, state, false, &lock_and_validation_needed);
  3952. if (ret) {
  3953. goto fail;
  3954. }
  3955. /* Disable all crtcs which require disable */
  3956. ret = dm_update_crtcs_state(dc, state, false, &lock_and_validation_needed);
  3957. if (ret) {
  3958. goto fail;
  3959. }
  3960. /* Enable all crtcs which require enable */
  3961. ret = dm_update_crtcs_state(dc, state, true, &lock_and_validation_needed);
  3962. if (ret) {
  3963. goto fail;
  3964. }
  3965. /* Add new/modified planes */
  3966. ret = dm_update_planes_state(dc, state, true, &lock_and_validation_needed);
  3967. if (ret) {
  3968. goto fail;
  3969. }
  3970. /* Run this here since we want to validate the streams we created */
  3971. ret = drm_atomic_helper_check_planes(dev, state);
  3972. if (ret)
  3973. goto fail;
  3974. /* Check scaling and underscan changes*/
  3975. /*TODO Removed scaling changes validation due to inability to commit
  3976. * new stream into context w\o causing full reset. Need to
  3977. * decide how to handle.
  3978. */
  3979. for_each_oldnew_connector_in_state(state, connector, old_con_state, new_con_state, i) {
  3980. struct dm_connector_state *dm_old_con_state = to_dm_connector_state(old_con_state);
  3981. struct dm_connector_state *dm_new_con_state = to_dm_connector_state(new_con_state);
  3982. struct amdgpu_crtc *acrtc = to_amdgpu_crtc(dm_new_con_state->base.crtc);
  3983. /* Skip any modesets/resets */
  3984. if (!acrtc || drm_atomic_crtc_needs_modeset(
  3985. drm_atomic_get_new_crtc_state(state, &acrtc->base)))
  3986. continue;
  3987. /* Skip any thing not scale or underscan changes */
  3988. if (!is_scaling_state_different(dm_new_con_state, dm_old_con_state))
  3989. continue;
  3990. lock_and_validation_needed = true;
  3991. }
  3992. /*
  3993. * For full updates case when
  3994. * removing/adding/updating streams on once CRTC while flipping
  3995. * on another CRTC,
  3996. * acquiring global lock will guarantee that any such full
  3997. * update commit
  3998. * will wait for completion of any outstanding flip using DRMs
  3999. * synchronization events.
  4000. */
  4001. if (lock_and_validation_needed) {
  4002. ret = do_aquire_global_lock(dev, state);
  4003. if (ret)
  4004. goto fail;
  4005. if (dc_validate_global_state(dc, dm_state->context) != DC_OK) {
  4006. ret = -EINVAL;
  4007. goto fail;
  4008. }
  4009. }
  4010. /* Must be success */
  4011. WARN_ON(ret);
  4012. return ret;
  4013. fail:
  4014. if (ret == -EDEADLK)
  4015. DRM_DEBUG_DRIVER("Atomic check stopped to avoid deadlock.\n");
  4016. else if (ret == -EINTR || ret == -EAGAIN || ret == -ERESTARTSYS)
  4017. DRM_DEBUG_DRIVER("Atomic check stopped due to signal.\n");
  4018. else
  4019. DRM_DEBUG_DRIVER("Atomic check failed with err: %d \n", ret);
  4020. return ret;
  4021. }
  4022. static bool is_dp_capable_without_timing_msa(struct dc *dc,
  4023. struct amdgpu_dm_connector *amdgpu_dm_connector)
  4024. {
  4025. uint8_t dpcd_data;
  4026. bool capable = false;
  4027. if (amdgpu_dm_connector->dc_link &&
  4028. dm_helpers_dp_read_dpcd(
  4029. NULL,
  4030. amdgpu_dm_connector->dc_link,
  4031. DP_DOWN_STREAM_PORT_COUNT,
  4032. &dpcd_data,
  4033. sizeof(dpcd_data))) {
  4034. capable = (dpcd_data & DP_MSA_TIMING_PAR_IGNORED) ? true:false;
  4035. }
  4036. return capable;
  4037. }
  4038. void amdgpu_dm_add_sink_to_freesync_module(struct drm_connector *connector,
  4039. struct edid *edid)
  4040. {
  4041. int i;
  4042. uint64_t val_capable;
  4043. bool edid_check_required;
  4044. struct detailed_timing *timing;
  4045. struct detailed_non_pixel *data;
  4046. struct detailed_data_monitor_range *range;
  4047. struct amdgpu_dm_connector *amdgpu_dm_connector =
  4048. to_amdgpu_dm_connector(connector);
  4049. struct drm_device *dev = connector->dev;
  4050. struct amdgpu_device *adev = dev->dev_private;
  4051. edid_check_required = false;
  4052. if (!amdgpu_dm_connector->dc_sink) {
  4053. DRM_ERROR("dc_sink NULL, could not add free_sync module.\n");
  4054. return;
  4055. }
  4056. if (!adev->dm.freesync_module)
  4057. return;
  4058. /*
  4059. * if edid non zero restrict freesync only for dp and edp
  4060. */
  4061. if (edid) {
  4062. if (amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_DISPLAY_PORT
  4063. || amdgpu_dm_connector->dc_sink->sink_signal == SIGNAL_TYPE_EDP) {
  4064. edid_check_required = is_dp_capable_without_timing_msa(
  4065. adev->dm.dc,
  4066. amdgpu_dm_connector);
  4067. }
  4068. }
  4069. val_capable = 0;
  4070. if (edid_check_required == true && (edid->version > 1 ||
  4071. (edid->version == 1 && edid->revision > 1))) {
  4072. for (i = 0; i < 4; i++) {
  4073. timing = &edid->detailed_timings[i];
  4074. data = &timing->data.other_data;
  4075. range = &data->data.range;
  4076. /*
  4077. * Check if monitor has continuous frequency mode
  4078. */
  4079. if (data->type != EDID_DETAIL_MONITOR_RANGE)
  4080. continue;
  4081. /*
  4082. * Check for flag range limits only. If flag == 1 then
  4083. * no additional timing information provided.
  4084. * Default GTF, GTF Secondary curve and CVT are not
  4085. * supported
  4086. */
  4087. if (range->flags != 1)
  4088. continue;
  4089. amdgpu_dm_connector->min_vfreq = range->min_vfreq;
  4090. amdgpu_dm_connector->max_vfreq = range->max_vfreq;
  4091. amdgpu_dm_connector->pixel_clock_mhz =
  4092. range->pixel_clock_mhz * 10;
  4093. break;
  4094. }
  4095. if (amdgpu_dm_connector->max_vfreq -
  4096. amdgpu_dm_connector->min_vfreq > 10) {
  4097. amdgpu_dm_connector->caps.supported = true;
  4098. amdgpu_dm_connector->caps.min_refresh_in_micro_hz =
  4099. amdgpu_dm_connector->min_vfreq * 1000000;
  4100. amdgpu_dm_connector->caps.max_refresh_in_micro_hz =
  4101. amdgpu_dm_connector->max_vfreq * 1000000;
  4102. val_capable = 1;
  4103. }
  4104. }
  4105. /*
  4106. * TODO figure out how to notify user-mode or DRM of freesync caps
  4107. * once we figure out how to deal with freesync in an upstreamable
  4108. * fashion
  4109. */
  4110. }
  4111. void amdgpu_dm_remove_sink_from_freesync_module(struct drm_connector *connector)
  4112. {
  4113. /*
  4114. * TODO fill in once we figure out how to deal with freesync in
  4115. * an upstreamable fashion
  4116. */
  4117. }