amdgpu_gem.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <linux/ktime.h>
  29. #include <linux/pagemap.h>
  30. #include <drm/drmP.h>
  31. #include <drm/amdgpu_drm.h>
  32. #include "amdgpu.h"
  33. void amdgpu_gem_object_free(struct drm_gem_object *gobj)
  34. {
  35. struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
  36. if (robj) {
  37. amdgpu_mn_unregister(robj);
  38. amdgpu_bo_unref(&robj);
  39. }
  40. }
  41. int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
  42. int alignment, u32 initial_domain,
  43. u64 flags, bool kernel,
  44. struct reservation_object *resv,
  45. struct drm_gem_object **obj)
  46. {
  47. struct amdgpu_bo *bo;
  48. int r;
  49. *obj = NULL;
  50. /* At least align on page size */
  51. if (alignment < PAGE_SIZE) {
  52. alignment = PAGE_SIZE;
  53. }
  54. retry:
  55. r = amdgpu_bo_create(adev, size, alignment, kernel, initial_domain,
  56. flags, NULL, resv, 0, &bo);
  57. if (r) {
  58. if (r != -ERESTARTSYS) {
  59. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
  60. flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  61. goto retry;
  62. }
  63. if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
  64. initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
  65. goto retry;
  66. }
  67. DRM_DEBUG("Failed to allocate GEM object (%ld, %d, %u, %d)\n",
  68. size, initial_domain, alignment, r);
  69. }
  70. return r;
  71. }
  72. *obj = &bo->gem_base;
  73. return 0;
  74. }
  75. void amdgpu_gem_force_release(struct amdgpu_device *adev)
  76. {
  77. struct drm_device *ddev = adev->ddev;
  78. struct drm_file *file;
  79. mutex_lock(&ddev->filelist_mutex);
  80. list_for_each_entry(file, &ddev->filelist, lhead) {
  81. struct drm_gem_object *gobj;
  82. int handle;
  83. WARN_ONCE(1, "Still active user space clients!\n");
  84. spin_lock(&file->table_lock);
  85. idr_for_each_entry(&file->object_idr, gobj, handle) {
  86. WARN_ONCE(1, "And also active allocations!\n");
  87. drm_gem_object_put_unlocked(gobj);
  88. }
  89. idr_destroy(&file->object_idr);
  90. spin_unlock(&file->table_lock);
  91. }
  92. mutex_unlock(&ddev->filelist_mutex);
  93. }
  94. /*
  95. * Call from drm_gem_handle_create which appear in both new and open ioctl
  96. * case.
  97. */
  98. int amdgpu_gem_object_open(struct drm_gem_object *obj,
  99. struct drm_file *file_priv)
  100. {
  101. struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
  102. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  103. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  104. struct amdgpu_vm *vm = &fpriv->vm;
  105. struct amdgpu_bo_va *bo_va;
  106. struct mm_struct *mm;
  107. int r;
  108. mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
  109. if (mm && mm != current->mm)
  110. return -EPERM;
  111. if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
  112. abo->tbo.resv != vm->root.base.bo->tbo.resv)
  113. return -EPERM;
  114. r = amdgpu_bo_reserve(abo, false);
  115. if (r)
  116. return r;
  117. bo_va = amdgpu_vm_bo_find(vm, abo);
  118. if (!bo_va) {
  119. bo_va = amdgpu_vm_bo_add(adev, vm, abo);
  120. } else {
  121. ++bo_va->ref_count;
  122. }
  123. amdgpu_bo_unreserve(abo);
  124. return 0;
  125. }
  126. void amdgpu_gem_object_close(struct drm_gem_object *obj,
  127. struct drm_file *file_priv)
  128. {
  129. struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
  130. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  131. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  132. struct amdgpu_vm *vm = &fpriv->vm;
  133. struct amdgpu_bo_list_entry vm_pd;
  134. struct list_head list, duplicates;
  135. struct ttm_validate_buffer tv;
  136. struct ww_acquire_ctx ticket;
  137. struct amdgpu_bo_va *bo_va;
  138. int r;
  139. INIT_LIST_HEAD(&list);
  140. INIT_LIST_HEAD(&duplicates);
  141. tv.bo = &bo->tbo;
  142. tv.shared = true;
  143. list_add(&tv.head, &list);
  144. amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
  145. r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
  146. if (r) {
  147. dev_err(adev->dev, "leaking bo va because "
  148. "we fail to reserve bo (%d)\n", r);
  149. return;
  150. }
  151. bo_va = amdgpu_vm_bo_find(vm, bo);
  152. if (bo_va && --bo_va->ref_count == 0) {
  153. amdgpu_vm_bo_rmv(adev, bo_va);
  154. if (amdgpu_vm_ready(vm)) {
  155. struct dma_fence *fence = NULL;
  156. r = amdgpu_vm_clear_freed(adev, vm, &fence);
  157. if (unlikely(r)) {
  158. dev_err(adev->dev, "failed to clear page "
  159. "tables on GEM object close (%d)\n", r);
  160. }
  161. if (fence) {
  162. amdgpu_bo_fence(bo, fence, true);
  163. dma_fence_put(fence);
  164. }
  165. }
  166. }
  167. ttm_eu_backoff_reservation(&ticket, &list);
  168. }
  169. /*
  170. * GEM ioctls.
  171. */
  172. int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
  173. struct drm_file *filp)
  174. {
  175. struct amdgpu_device *adev = dev->dev_private;
  176. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  177. struct amdgpu_vm *vm = &fpriv->vm;
  178. union drm_amdgpu_gem_create *args = data;
  179. uint64_t flags = args->in.domain_flags;
  180. uint64_t size = args->in.bo_size;
  181. struct reservation_object *resv = NULL;
  182. struct drm_gem_object *gobj;
  183. uint32_t handle;
  184. int r;
  185. /* reject invalid gem flags */
  186. if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  187. AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
  188. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  189. AMDGPU_GEM_CREATE_VRAM_CLEARED |
  190. AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
  191. AMDGPU_GEM_CREATE_EXPLICIT_SYNC))
  192. return -EINVAL;
  193. /* reject invalid gem domains */
  194. if (args->in.domains & ~(AMDGPU_GEM_DOMAIN_CPU |
  195. AMDGPU_GEM_DOMAIN_GTT |
  196. AMDGPU_GEM_DOMAIN_VRAM |
  197. AMDGPU_GEM_DOMAIN_GDS |
  198. AMDGPU_GEM_DOMAIN_GWS |
  199. AMDGPU_GEM_DOMAIN_OA))
  200. return -EINVAL;
  201. /* create a gem object to contain this object in */
  202. if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
  203. AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
  204. flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
  205. if (args->in.domains == AMDGPU_GEM_DOMAIN_GDS)
  206. size = size << AMDGPU_GDS_SHIFT;
  207. else if (args->in.domains == AMDGPU_GEM_DOMAIN_GWS)
  208. size = size << AMDGPU_GWS_SHIFT;
  209. else if (args->in.domains == AMDGPU_GEM_DOMAIN_OA)
  210. size = size << AMDGPU_OA_SHIFT;
  211. else
  212. return -EINVAL;
  213. }
  214. size = roundup(size, PAGE_SIZE);
  215. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  216. r = amdgpu_bo_reserve(vm->root.base.bo, false);
  217. if (r)
  218. return r;
  219. resv = vm->root.base.bo->tbo.resv;
  220. }
  221. r = amdgpu_gem_object_create(adev, size, args->in.alignment,
  222. (u32)(0xffffffff & args->in.domains),
  223. flags, false, resv, &gobj);
  224. if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
  225. if (!r) {
  226. struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
  227. abo->parent = amdgpu_bo_ref(vm->root.base.bo);
  228. }
  229. amdgpu_bo_unreserve(vm->root.base.bo);
  230. }
  231. if (r)
  232. return r;
  233. r = drm_gem_handle_create(filp, gobj, &handle);
  234. /* drop reference from allocate - handle holds it now */
  235. drm_gem_object_put_unlocked(gobj);
  236. if (r)
  237. return r;
  238. memset(args, 0, sizeof(*args));
  239. args->out.handle = handle;
  240. return 0;
  241. }
  242. int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
  243. struct drm_file *filp)
  244. {
  245. struct ttm_operation_ctx ctx = { true, false };
  246. struct amdgpu_device *adev = dev->dev_private;
  247. struct drm_amdgpu_gem_userptr *args = data;
  248. struct drm_gem_object *gobj;
  249. struct amdgpu_bo *bo;
  250. uint32_t handle;
  251. int r;
  252. if (offset_in_page(args->addr | args->size))
  253. return -EINVAL;
  254. /* reject unknown flag values */
  255. if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
  256. AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
  257. AMDGPU_GEM_USERPTR_REGISTER))
  258. return -EINVAL;
  259. if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
  260. !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
  261. /* if we want to write to it we must install a MMU notifier */
  262. return -EACCES;
  263. }
  264. /* create a gem object to contain this object in */
  265. r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
  266. 0, 0, NULL, &gobj);
  267. if (r)
  268. return r;
  269. bo = gem_to_amdgpu_bo(gobj);
  270. bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
  271. bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
  272. r = amdgpu_ttm_tt_set_userptr(bo->tbo.ttm, args->addr, args->flags);
  273. if (r)
  274. goto release_object;
  275. if (args->flags & AMDGPU_GEM_USERPTR_REGISTER) {
  276. r = amdgpu_mn_register(bo, args->addr);
  277. if (r)
  278. goto release_object;
  279. }
  280. if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
  281. r = amdgpu_ttm_tt_get_user_pages(bo->tbo.ttm,
  282. bo->tbo.ttm->pages);
  283. if (r)
  284. goto release_object;
  285. r = amdgpu_bo_reserve(bo, true);
  286. if (r)
  287. goto free_pages;
  288. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
  289. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  290. amdgpu_bo_unreserve(bo);
  291. if (r)
  292. goto free_pages;
  293. }
  294. r = drm_gem_handle_create(filp, gobj, &handle);
  295. /* drop reference from allocate - handle holds it now */
  296. drm_gem_object_put_unlocked(gobj);
  297. if (r)
  298. return r;
  299. args->handle = handle;
  300. return 0;
  301. free_pages:
  302. release_pages(bo->tbo.ttm->pages, bo->tbo.ttm->num_pages);
  303. release_object:
  304. drm_gem_object_put_unlocked(gobj);
  305. return r;
  306. }
  307. int amdgpu_mode_dumb_mmap(struct drm_file *filp,
  308. struct drm_device *dev,
  309. uint32_t handle, uint64_t *offset_p)
  310. {
  311. struct drm_gem_object *gobj;
  312. struct amdgpu_bo *robj;
  313. gobj = drm_gem_object_lookup(filp, handle);
  314. if (gobj == NULL) {
  315. return -ENOENT;
  316. }
  317. robj = gem_to_amdgpu_bo(gobj);
  318. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
  319. (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
  320. drm_gem_object_put_unlocked(gobj);
  321. return -EPERM;
  322. }
  323. *offset_p = amdgpu_bo_mmap_offset(robj);
  324. drm_gem_object_put_unlocked(gobj);
  325. return 0;
  326. }
  327. int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
  328. struct drm_file *filp)
  329. {
  330. union drm_amdgpu_gem_mmap *args = data;
  331. uint32_t handle = args->in.handle;
  332. memset(args, 0, sizeof(*args));
  333. return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
  334. }
  335. /**
  336. * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
  337. *
  338. * @timeout_ns: timeout in ns
  339. *
  340. * Calculate the timeout in jiffies from an absolute timeout in ns.
  341. */
  342. unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
  343. {
  344. unsigned long timeout_jiffies;
  345. ktime_t timeout;
  346. /* clamp timeout if it's to large */
  347. if (((int64_t)timeout_ns) < 0)
  348. return MAX_SCHEDULE_TIMEOUT;
  349. timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
  350. if (ktime_to_ns(timeout) < 0)
  351. return 0;
  352. timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
  353. /* clamp timeout to avoid unsigned-> signed overflow */
  354. if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
  355. return MAX_SCHEDULE_TIMEOUT - 1;
  356. return timeout_jiffies;
  357. }
  358. int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
  359. struct drm_file *filp)
  360. {
  361. union drm_amdgpu_gem_wait_idle *args = data;
  362. struct drm_gem_object *gobj;
  363. struct amdgpu_bo *robj;
  364. uint32_t handle = args->in.handle;
  365. unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
  366. int r = 0;
  367. long ret;
  368. gobj = drm_gem_object_lookup(filp, handle);
  369. if (gobj == NULL) {
  370. return -ENOENT;
  371. }
  372. robj = gem_to_amdgpu_bo(gobj);
  373. ret = reservation_object_wait_timeout_rcu(robj->tbo.resv, true, true,
  374. timeout);
  375. /* ret == 0 means not signaled,
  376. * ret > 0 means signaled
  377. * ret < 0 means interrupted before timeout
  378. */
  379. if (ret >= 0) {
  380. memset(args, 0, sizeof(*args));
  381. args->out.status = (ret == 0);
  382. } else
  383. r = ret;
  384. drm_gem_object_put_unlocked(gobj);
  385. return r;
  386. }
  387. int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
  388. struct drm_file *filp)
  389. {
  390. struct drm_amdgpu_gem_metadata *args = data;
  391. struct drm_gem_object *gobj;
  392. struct amdgpu_bo *robj;
  393. int r = -1;
  394. DRM_DEBUG("%d \n", args->handle);
  395. gobj = drm_gem_object_lookup(filp, args->handle);
  396. if (gobj == NULL)
  397. return -ENOENT;
  398. robj = gem_to_amdgpu_bo(gobj);
  399. r = amdgpu_bo_reserve(robj, false);
  400. if (unlikely(r != 0))
  401. goto out;
  402. if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
  403. amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
  404. r = amdgpu_bo_get_metadata(robj, args->data.data,
  405. sizeof(args->data.data),
  406. &args->data.data_size_bytes,
  407. &args->data.flags);
  408. } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
  409. if (args->data.data_size_bytes > sizeof(args->data.data)) {
  410. r = -EINVAL;
  411. goto unreserve;
  412. }
  413. r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
  414. if (!r)
  415. r = amdgpu_bo_set_metadata(robj, args->data.data,
  416. args->data.data_size_bytes,
  417. args->data.flags);
  418. }
  419. unreserve:
  420. amdgpu_bo_unreserve(robj);
  421. out:
  422. drm_gem_object_put_unlocked(gobj);
  423. return r;
  424. }
  425. /**
  426. * amdgpu_gem_va_update_vm -update the bo_va in its VM
  427. *
  428. * @adev: amdgpu_device pointer
  429. * @vm: vm to update
  430. * @bo_va: bo_va to update
  431. * @list: validation list
  432. * @operation: map, unmap or clear
  433. *
  434. * Update the bo_va directly after setting its address. Errors are not
  435. * vital here, so they are not reported back to userspace.
  436. */
  437. static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
  438. struct amdgpu_vm *vm,
  439. struct amdgpu_bo_va *bo_va,
  440. struct list_head *list,
  441. uint32_t operation)
  442. {
  443. int r;
  444. if (!amdgpu_vm_ready(vm))
  445. return;
  446. r = amdgpu_vm_clear_freed(adev, vm, NULL);
  447. if (r)
  448. goto error;
  449. if (operation == AMDGPU_VA_OP_MAP ||
  450. operation == AMDGPU_VA_OP_REPLACE)
  451. r = amdgpu_vm_bo_update(adev, bo_va, false);
  452. r = amdgpu_vm_update_directories(adev, vm);
  453. if (r)
  454. goto error;
  455. error:
  456. if (r && r != -ERESTARTSYS)
  457. DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
  458. }
  459. int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
  460. struct drm_file *filp)
  461. {
  462. const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
  463. AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
  464. AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK;
  465. const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
  466. AMDGPU_VM_PAGE_PRT;
  467. struct drm_amdgpu_gem_va *args = data;
  468. struct drm_gem_object *gobj;
  469. struct amdgpu_device *adev = dev->dev_private;
  470. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  471. struct amdgpu_bo *abo;
  472. struct amdgpu_bo_va *bo_va;
  473. struct amdgpu_bo_list_entry vm_pd;
  474. struct ttm_validate_buffer tv;
  475. struct ww_acquire_ctx ticket;
  476. struct list_head list, duplicates;
  477. uint64_t va_flags;
  478. int r = 0;
  479. if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
  480. dev_dbg(&dev->pdev->dev,
  481. "va_address 0x%LX is in reserved area 0x%LX\n",
  482. args->va_address, AMDGPU_VA_RESERVED_SIZE);
  483. return -EINVAL;
  484. }
  485. if (args->va_address >= AMDGPU_VA_HOLE_START &&
  486. args->va_address < AMDGPU_VA_HOLE_END) {
  487. dev_dbg(&dev->pdev->dev,
  488. "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
  489. args->va_address, AMDGPU_VA_HOLE_START,
  490. AMDGPU_VA_HOLE_END);
  491. return -EINVAL;
  492. }
  493. args->va_address &= AMDGPU_VA_HOLE_MASK;
  494. if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
  495. dev_dbg(&dev->pdev->dev, "invalid flags combination 0x%08X\n",
  496. args->flags);
  497. return -EINVAL;
  498. }
  499. switch (args->operation) {
  500. case AMDGPU_VA_OP_MAP:
  501. case AMDGPU_VA_OP_UNMAP:
  502. case AMDGPU_VA_OP_CLEAR:
  503. case AMDGPU_VA_OP_REPLACE:
  504. break;
  505. default:
  506. dev_dbg(&dev->pdev->dev, "unsupported operation %d\n",
  507. args->operation);
  508. return -EINVAL;
  509. }
  510. INIT_LIST_HEAD(&list);
  511. INIT_LIST_HEAD(&duplicates);
  512. if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
  513. !(args->flags & AMDGPU_VM_PAGE_PRT)) {
  514. gobj = drm_gem_object_lookup(filp, args->handle);
  515. if (gobj == NULL)
  516. return -ENOENT;
  517. abo = gem_to_amdgpu_bo(gobj);
  518. tv.bo = &abo->tbo;
  519. tv.shared = false;
  520. list_add(&tv.head, &list);
  521. } else {
  522. gobj = NULL;
  523. abo = NULL;
  524. }
  525. amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
  526. r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
  527. if (r)
  528. goto error_unref;
  529. if (abo) {
  530. bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
  531. if (!bo_va) {
  532. r = -ENOENT;
  533. goto error_backoff;
  534. }
  535. } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
  536. bo_va = fpriv->prt_va;
  537. } else {
  538. bo_va = NULL;
  539. }
  540. switch (args->operation) {
  541. case AMDGPU_VA_OP_MAP:
  542. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  543. args->map_size);
  544. if (r)
  545. goto error_backoff;
  546. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  547. r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
  548. args->offset_in_bo, args->map_size,
  549. va_flags);
  550. break;
  551. case AMDGPU_VA_OP_UNMAP:
  552. r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
  553. break;
  554. case AMDGPU_VA_OP_CLEAR:
  555. r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
  556. args->va_address,
  557. args->map_size);
  558. break;
  559. case AMDGPU_VA_OP_REPLACE:
  560. r = amdgpu_vm_alloc_pts(adev, bo_va->base.vm, args->va_address,
  561. args->map_size);
  562. if (r)
  563. goto error_backoff;
  564. va_flags = amdgpu_vm_get_pte_flags(adev, args->flags);
  565. r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
  566. args->offset_in_bo, args->map_size,
  567. va_flags);
  568. break;
  569. default:
  570. break;
  571. }
  572. if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
  573. amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va, &list,
  574. args->operation);
  575. error_backoff:
  576. ttm_eu_backoff_reservation(&ticket, &list);
  577. error_unref:
  578. drm_gem_object_put_unlocked(gobj);
  579. return r;
  580. }
  581. int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
  582. struct drm_file *filp)
  583. {
  584. struct amdgpu_device *adev = dev->dev_private;
  585. struct drm_amdgpu_gem_op *args = data;
  586. struct drm_gem_object *gobj;
  587. struct amdgpu_bo *robj;
  588. int r;
  589. gobj = drm_gem_object_lookup(filp, args->handle);
  590. if (gobj == NULL) {
  591. return -ENOENT;
  592. }
  593. robj = gem_to_amdgpu_bo(gobj);
  594. r = amdgpu_bo_reserve(robj, false);
  595. if (unlikely(r))
  596. goto out;
  597. switch (args->op) {
  598. case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
  599. struct drm_amdgpu_gem_create_in info;
  600. void __user *out = u64_to_user_ptr(args->value);
  601. info.bo_size = robj->gem_base.size;
  602. info.alignment = robj->tbo.mem.page_alignment << PAGE_SHIFT;
  603. info.domains = robj->preferred_domains;
  604. info.domain_flags = robj->flags;
  605. amdgpu_bo_unreserve(robj);
  606. if (copy_to_user(out, &info, sizeof(info)))
  607. r = -EFAULT;
  608. break;
  609. }
  610. case AMDGPU_GEM_OP_SET_PLACEMENT:
  611. if (robj->prime_shared_count && (args->value & AMDGPU_GEM_DOMAIN_VRAM)) {
  612. r = -EINVAL;
  613. amdgpu_bo_unreserve(robj);
  614. break;
  615. }
  616. if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
  617. r = -EPERM;
  618. amdgpu_bo_unreserve(robj);
  619. break;
  620. }
  621. robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
  622. AMDGPU_GEM_DOMAIN_GTT |
  623. AMDGPU_GEM_DOMAIN_CPU);
  624. robj->allowed_domains = robj->preferred_domains;
  625. if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  626. robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  627. if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
  628. amdgpu_vm_bo_invalidate(adev, robj, true);
  629. amdgpu_bo_unreserve(robj);
  630. break;
  631. default:
  632. amdgpu_bo_unreserve(robj);
  633. r = -EINVAL;
  634. }
  635. out:
  636. drm_gem_object_put_unlocked(gobj);
  637. return r;
  638. }
  639. int amdgpu_mode_dumb_create(struct drm_file *file_priv,
  640. struct drm_device *dev,
  641. struct drm_mode_create_dumb *args)
  642. {
  643. struct amdgpu_device *adev = dev->dev_private;
  644. struct drm_gem_object *gobj;
  645. uint32_t handle;
  646. int r;
  647. args->pitch = amdgpu_align_pitch(adev, args->width,
  648. DIV_ROUND_UP(args->bpp, 8), 0);
  649. args->size = (u64)args->pitch * args->height;
  650. args->size = ALIGN(args->size, PAGE_SIZE);
  651. r = amdgpu_gem_object_create(adev, args->size, 0,
  652. AMDGPU_GEM_DOMAIN_VRAM,
  653. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  654. false, NULL, &gobj);
  655. if (r)
  656. return -ENOMEM;
  657. r = drm_gem_handle_create(file_priv, gobj, &handle);
  658. /* drop reference from allocate - handle holds it now */
  659. drm_gem_object_put_unlocked(gobj);
  660. if (r) {
  661. return r;
  662. }
  663. args->handle = handle;
  664. return 0;
  665. }
  666. #if defined(CONFIG_DEBUG_FS)
  667. static int amdgpu_debugfs_gem_bo_info(int id, void *ptr, void *data)
  668. {
  669. struct drm_gem_object *gobj = ptr;
  670. struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
  671. struct seq_file *m = data;
  672. unsigned domain;
  673. const char *placement;
  674. unsigned pin_count;
  675. uint64_t offset;
  676. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  677. switch (domain) {
  678. case AMDGPU_GEM_DOMAIN_VRAM:
  679. placement = "VRAM";
  680. break;
  681. case AMDGPU_GEM_DOMAIN_GTT:
  682. placement = " GTT";
  683. break;
  684. case AMDGPU_GEM_DOMAIN_CPU:
  685. default:
  686. placement = " CPU";
  687. break;
  688. }
  689. seq_printf(m, "\t0x%08x: %12ld byte %s",
  690. id, amdgpu_bo_size(bo), placement);
  691. offset = READ_ONCE(bo->tbo.mem.start);
  692. if (offset != AMDGPU_BO_INVALID_OFFSET)
  693. seq_printf(m, " @ 0x%010Lx", offset);
  694. pin_count = READ_ONCE(bo->pin_count);
  695. if (pin_count)
  696. seq_printf(m, " pin count %d", pin_count);
  697. seq_printf(m, "\n");
  698. return 0;
  699. }
  700. static int amdgpu_debugfs_gem_info(struct seq_file *m, void *data)
  701. {
  702. struct drm_info_node *node = (struct drm_info_node *)m->private;
  703. struct drm_device *dev = node->minor->dev;
  704. struct drm_file *file;
  705. int r;
  706. r = mutex_lock_interruptible(&dev->filelist_mutex);
  707. if (r)
  708. return r;
  709. list_for_each_entry(file, &dev->filelist, lhead) {
  710. struct task_struct *task;
  711. /*
  712. * Although we have a valid reference on file->pid, that does
  713. * not guarantee that the task_struct who called get_pid() is
  714. * still alive (e.g. get_pid(current) => fork() => exit()).
  715. * Therefore, we need to protect this ->comm access using RCU.
  716. */
  717. rcu_read_lock();
  718. task = pid_task(file->pid, PIDTYPE_PID);
  719. seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
  720. task ? task->comm : "<unknown>");
  721. rcu_read_unlock();
  722. spin_lock(&file->table_lock);
  723. idr_for_each(&file->object_idr, amdgpu_debugfs_gem_bo_info, m);
  724. spin_unlock(&file->table_lock);
  725. }
  726. mutex_unlock(&dev->filelist_mutex);
  727. return 0;
  728. }
  729. static const struct drm_info_list amdgpu_debugfs_gem_list[] = {
  730. {"amdgpu_gem_info", &amdgpu_debugfs_gem_info, 0, NULL},
  731. };
  732. #endif
  733. int amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
  734. {
  735. #if defined(CONFIG_DEBUG_FS)
  736. return amdgpu_debugfs_add_files(adev, amdgpu_debugfs_gem_list, 1);
  737. #endif
  738. return 0;
  739. }