mtk_nand.c 39 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599
  1. /*
  2. * MTK NAND Flash controller driver.
  3. * Copyright (C) 2016 MediaTek Inc.
  4. * Authors: Xiaolei Li <xiaolei.li@mediatek.com>
  5. * Jorge Ramirez-Ortiz <jorge.ramirez-ortiz@linaro.org>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/platform_device.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/delay.h>
  20. #include <linux/clk.h>
  21. #include <linux/mtd/rawnand.h>
  22. #include <linux/mtd/mtd.h>
  23. #include <linux/module.h>
  24. #include <linux/iopoll.h>
  25. #include <linux/of.h>
  26. #include <linux/of_device.h>
  27. #include "mtk_ecc.h"
  28. /* NAND controller register definition */
  29. #define NFI_CNFG (0x00)
  30. #define CNFG_AHB BIT(0)
  31. #define CNFG_READ_EN BIT(1)
  32. #define CNFG_DMA_BURST_EN BIT(2)
  33. #define CNFG_BYTE_RW BIT(6)
  34. #define CNFG_HW_ECC_EN BIT(8)
  35. #define CNFG_AUTO_FMT_EN BIT(9)
  36. #define CNFG_OP_CUST (6 << 12)
  37. #define NFI_PAGEFMT (0x04)
  38. #define PAGEFMT_FDM_ECC_SHIFT (12)
  39. #define PAGEFMT_FDM_SHIFT (8)
  40. #define PAGEFMT_SEC_SEL_512 BIT(2)
  41. #define PAGEFMT_512_2K (0)
  42. #define PAGEFMT_2K_4K (1)
  43. #define PAGEFMT_4K_8K (2)
  44. #define PAGEFMT_8K_16K (3)
  45. /* NFI control */
  46. #define NFI_CON (0x08)
  47. #define CON_FIFO_FLUSH BIT(0)
  48. #define CON_NFI_RST BIT(1)
  49. #define CON_BRD BIT(8) /* burst read */
  50. #define CON_BWR BIT(9) /* burst write */
  51. #define CON_SEC_SHIFT (12)
  52. /* Timming control register */
  53. #define NFI_ACCCON (0x0C)
  54. #define NFI_INTR_EN (0x10)
  55. #define INTR_AHB_DONE_EN BIT(6)
  56. #define NFI_INTR_STA (0x14)
  57. #define NFI_CMD (0x20)
  58. #define NFI_ADDRNOB (0x30)
  59. #define NFI_COLADDR (0x34)
  60. #define NFI_ROWADDR (0x38)
  61. #define NFI_STRDATA (0x40)
  62. #define STAR_EN (1)
  63. #define STAR_DE (0)
  64. #define NFI_CNRNB (0x44)
  65. #define NFI_DATAW (0x50)
  66. #define NFI_DATAR (0x54)
  67. #define NFI_PIO_DIRDY (0x58)
  68. #define PIO_DI_RDY (0x01)
  69. #define NFI_STA (0x60)
  70. #define STA_CMD BIT(0)
  71. #define STA_ADDR BIT(1)
  72. #define STA_BUSY BIT(8)
  73. #define STA_EMP_PAGE BIT(12)
  74. #define NFI_FSM_CUSTDATA (0xe << 16)
  75. #define NFI_FSM_MASK (0xf << 16)
  76. #define NFI_ADDRCNTR (0x70)
  77. #define CNTR_MASK GENMASK(16, 12)
  78. #define ADDRCNTR_SEC_SHIFT (12)
  79. #define ADDRCNTR_SEC(val) \
  80. (((val) & CNTR_MASK) >> ADDRCNTR_SEC_SHIFT)
  81. #define NFI_STRADDR (0x80)
  82. #define NFI_BYTELEN (0x84)
  83. #define NFI_CSEL (0x90)
  84. #define NFI_FDML(x) (0xA0 + (x) * sizeof(u32) * 2)
  85. #define NFI_FDMM(x) (0xA4 + (x) * sizeof(u32) * 2)
  86. #define NFI_FDM_MAX_SIZE (8)
  87. #define NFI_FDM_MIN_SIZE (1)
  88. #define NFI_MASTER_STA (0x224)
  89. #define MASTER_STA_MASK (0x0FFF)
  90. #define NFI_EMPTY_THRESH (0x23C)
  91. #define MTK_NAME "mtk-nand"
  92. #define KB(x) ((x) * 1024UL)
  93. #define MB(x) (KB(x) * 1024UL)
  94. #define MTK_TIMEOUT (500000)
  95. #define MTK_RESET_TIMEOUT (1000000)
  96. #define MTK_NAND_MAX_NSELS (2)
  97. #define MTK_NFC_MIN_SPARE (16)
  98. #define ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt) \
  99. ((tpoecs) << 28 | (tprecs) << 22 | (tc2r) << 16 | \
  100. (tw2r) << 12 | (twh) << 8 | (twst) << 4 | (trlt))
  101. struct mtk_nfc_caps {
  102. const u8 *spare_size;
  103. u8 num_spare_size;
  104. u8 pageformat_spare_shift;
  105. u8 nfi_clk_div;
  106. u8 max_sector;
  107. u32 max_sector_size;
  108. };
  109. struct mtk_nfc_bad_mark_ctl {
  110. void (*bm_swap)(struct mtd_info *, u8 *buf, int raw);
  111. u32 sec;
  112. u32 pos;
  113. };
  114. /*
  115. * FDM: region used to store free OOB data
  116. */
  117. struct mtk_nfc_fdm {
  118. u32 reg_size;
  119. u32 ecc_size;
  120. };
  121. struct mtk_nfc_nand_chip {
  122. struct list_head node;
  123. struct nand_chip nand;
  124. struct mtk_nfc_bad_mark_ctl bad_mark;
  125. struct mtk_nfc_fdm fdm;
  126. u32 spare_per_sector;
  127. int nsels;
  128. u8 sels[0];
  129. /* nothing after this field */
  130. };
  131. struct mtk_nfc_clk {
  132. struct clk *nfi_clk;
  133. struct clk *pad_clk;
  134. };
  135. struct mtk_nfc {
  136. struct nand_hw_control controller;
  137. struct mtk_ecc_config ecc_cfg;
  138. struct mtk_nfc_clk clk;
  139. struct mtk_ecc *ecc;
  140. struct device *dev;
  141. const struct mtk_nfc_caps *caps;
  142. void __iomem *regs;
  143. struct completion done;
  144. struct list_head chips;
  145. u8 *buffer;
  146. };
  147. /*
  148. * supported spare size of each IP.
  149. * order should be the same with the spare size bitfiled defination of
  150. * register NFI_PAGEFMT.
  151. */
  152. static const u8 spare_size_mt2701[] = {
  153. 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 63, 64
  154. };
  155. static const u8 spare_size_mt2712[] = {
  156. 16, 26, 27, 28, 32, 36, 40, 44, 48, 49, 50, 51, 52, 62, 61, 63, 64, 67,
  157. 74
  158. };
  159. static const u8 spare_size_mt7622[] = {
  160. 16, 26, 27, 28
  161. };
  162. static inline struct mtk_nfc_nand_chip *to_mtk_nand(struct nand_chip *nand)
  163. {
  164. return container_of(nand, struct mtk_nfc_nand_chip, nand);
  165. }
  166. static inline u8 *data_ptr(struct nand_chip *chip, const u8 *p, int i)
  167. {
  168. return (u8 *)p + i * chip->ecc.size;
  169. }
  170. static inline u8 *oob_ptr(struct nand_chip *chip, int i)
  171. {
  172. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  173. u8 *poi;
  174. /* map the sector's FDM data to free oob:
  175. * the beginning of the oob area stores the FDM data of bad mark sectors
  176. */
  177. if (i < mtk_nand->bad_mark.sec)
  178. poi = chip->oob_poi + (i + 1) * mtk_nand->fdm.reg_size;
  179. else if (i == mtk_nand->bad_mark.sec)
  180. poi = chip->oob_poi;
  181. else
  182. poi = chip->oob_poi + i * mtk_nand->fdm.reg_size;
  183. return poi;
  184. }
  185. static inline int mtk_data_len(struct nand_chip *chip)
  186. {
  187. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  188. return chip->ecc.size + mtk_nand->spare_per_sector;
  189. }
  190. static inline u8 *mtk_data_ptr(struct nand_chip *chip, int i)
  191. {
  192. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  193. return nfc->buffer + i * mtk_data_len(chip);
  194. }
  195. static inline u8 *mtk_oob_ptr(struct nand_chip *chip, int i)
  196. {
  197. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  198. return nfc->buffer + i * mtk_data_len(chip) + chip->ecc.size;
  199. }
  200. static inline void nfi_writel(struct mtk_nfc *nfc, u32 val, u32 reg)
  201. {
  202. writel(val, nfc->regs + reg);
  203. }
  204. static inline void nfi_writew(struct mtk_nfc *nfc, u16 val, u32 reg)
  205. {
  206. writew(val, nfc->regs + reg);
  207. }
  208. static inline void nfi_writeb(struct mtk_nfc *nfc, u8 val, u32 reg)
  209. {
  210. writeb(val, nfc->regs + reg);
  211. }
  212. static inline u32 nfi_readl(struct mtk_nfc *nfc, u32 reg)
  213. {
  214. return readl_relaxed(nfc->regs + reg);
  215. }
  216. static inline u16 nfi_readw(struct mtk_nfc *nfc, u32 reg)
  217. {
  218. return readw_relaxed(nfc->regs + reg);
  219. }
  220. static inline u8 nfi_readb(struct mtk_nfc *nfc, u32 reg)
  221. {
  222. return readb_relaxed(nfc->regs + reg);
  223. }
  224. static void mtk_nfc_hw_reset(struct mtk_nfc *nfc)
  225. {
  226. struct device *dev = nfc->dev;
  227. u32 val;
  228. int ret;
  229. /* reset all registers and force the NFI master to terminate */
  230. nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
  231. /* wait for the master to finish the last transaction */
  232. ret = readl_poll_timeout(nfc->regs + NFI_MASTER_STA, val,
  233. !(val & MASTER_STA_MASK), 50,
  234. MTK_RESET_TIMEOUT);
  235. if (ret)
  236. dev_warn(dev, "master active in reset [0x%x] = 0x%x\n",
  237. NFI_MASTER_STA, val);
  238. /* ensure any status register affected by the NFI master is reset */
  239. nfi_writel(nfc, CON_FIFO_FLUSH | CON_NFI_RST, NFI_CON);
  240. nfi_writew(nfc, STAR_DE, NFI_STRDATA);
  241. }
  242. static int mtk_nfc_send_command(struct mtk_nfc *nfc, u8 command)
  243. {
  244. struct device *dev = nfc->dev;
  245. u32 val;
  246. int ret;
  247. nfi_writel(nfc, command, NFI_CMD);
  248. ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
  249. !(val & STA_CMD), 10, MTK_TIMEOUT);
  250. if (ret) {
  251. dev_warn(dev, "nfi core timed out entering command mode\n");
  252. return -EIO;
  253. }
  254. return 0;
  255. }
  256. static int mtk_nfc_send_address(struct mtk_nfc *nfc, int addr)
  257. {
  258. struct device *dev = nfc->dev;
  259. u32 val;
  260. int ret;
  261. nfi_writel(nfc, addr, NFI_COLADDR);
  262. nfi_writel(nfc, 0, NFI_ROWADDR);
  263. nfi_writew(nfc, 1, NFI_ADDRNOB);
  264. ret = readl_poll_timeout_atomic(nfc->regs + NFI_STA, val,
  265. !(val & STA_ADDR), 10, MTK_TIMEOUT);
  266. if (ret) {
  267. dev_warn(dev, "nfi core timed out entering address mode\n");
  268. return -EIO;
  269. }
  270. return 0;
  271. }
  272. static int mtk_nfc_hw_runtime_config(struct mtd_info *mtd)
  273. {
  274. struct nand_chip *chip = mtd_to_nand(mtd);
  275. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  276. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  277. u32 fmt, spare, i;
  278. if (!mtd->writesize)
  279. return 0;
  280. spare = mtk_nand->spare_per_sector;
  281. switch (mtd->writesize) {
  282. case 512:
  283. fmt = PAGEFMT_512_2K | PAGEFMT_SEC_SEL_512;
  284. break;
  285. case KB(2):
  286. if (chip->ecc.size == 512)
  287. fmt = PAGEFMT_2K_4K | PAGEFMT_SEC_SEL_512;
  288. else
  289. fmt = PAGEFMT_512_2K;
  290. break;
  291. case KB(4):
  292. if (chip->ecc.size == 512)
  293. fmt = PAGEFMT_4K_8K | PAGEFMT_SEC_SEL_512;
  294. else
  295. fmt = PAGEFMT_2K_4K;
  296. break;
  297. case KB(8):
  298. if (chip->ecc.size == 512)
  299. fmt = PAGEFMT_8K_16K | PAGEFMT_SEC_SEL_512;
  300. else
  301. fmt = PAGEFMT_4K_8K;
  302. break;
  303. case KB(16):
  304. fmt = PAGEFMT_8K_16K;
  305. break;
  306. default:
  307. dev_err(nfc->dev, "invalid page len: %d\n", mtd->writesize);
  308. return -EINVAL;
  309. }
  310. /*
  311. * the hardware will double the value for this eccsize, so we need to
  312. * halve it
  313. */
  314. if (chip->ecc.size == 1024)
  315. spare >>= 1;
  316. for (i = 0; i < nfc->caps->num_spare_size; i++) {
  317. if (nfc->caps->spare_size[i] == spare)
  318. break;
  319. }
  320. if (i == nfc->caps->num_spare_size) {
  321. dev_err(nfc->dev, "invalid spare size %d\n", spare);
  322. return -EINVAL;
  323. }
  324. fmt |= i << nfc->caps->pageformat_spare_shift;
  325. fmt |= mtk_nand->fdm.reg_size << PAGEFMT_FDM_SHIFT;
  326. fmt |= mtk_nand->fdm.ecc_size << PAGEFMT_FDM_ECC_SHIFT;
  327. nfi_writel(nfc, fmt, NFI_PAGEFMT);
  328. nfc->ecc_cfg.strength = chip->ecc.strength;
  329. nfc->ecc_cfg.len = chip->ecc.size + mtk_nand->fdm.ecc_size;
  330. return 0;
  331. }
  332. static void mtk_nfc_select_chip(struct mtd_info *mtd, int chip)
  333. {
  334. struct nand_chip *nand = mtd_to_nand(mtd);
  335. struct mtk_nfc *nfc = nand_get_controller_data(nand);
  336. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(nand);
  337. if (chip < 0)
  338. return;
  339. mtk_nfc_hw_runtime_config(mtd);
  340. nfi_writel(nfc, mtk_nand->sels[chip], NFI_CSEL);
  341. }
  342. static int mtk_nfc_dev_ready(struct mtd_info *mtd)
  343. {
  344. struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
  345. if (nfi_readl(nfc, NFI_STA) & STA_BUSY)
  346. return 0;
  347. return 1;
  348. }
  349. static void mtk_nfc_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  350. {
  351. struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
  352. if (ctrl & NAND_ALE) {
  353. mtk_nfc_send_address(nfc, dat);
  354. } else if (ctrl & NAND_CLE) {
  355. mtk_nfc_hw_reset(nfc);
  356. nfi_writew(nfc, CNFG_OP_CUST, NFI_CNFG);
  357. mtk_nfc_send_command(nfc, dat);
  358. }
  359. }
  360. static inline void mtk_nfc_wait_ioready(struct mtk_nfc *nfc)
  361. {
  362. int rc;
  363. u8 val;
  364. rc = readb_poll_timeout_atomic(nfc->regs + NFI_PIO_DIRDY, val,
  365. val & PIO_DI_RDY, 10, MTK_TIMEOUT);
  366. if (rc < 0)
  367. dev_err(nfc->dev, "data not ready\n");
  368. }
  369. static inline u8 mtk_nfc_read_byte(struct mtd_info *mtd)
  370. {
  371. struct nand_chip *chip = mtd_to_nand(mtd);
  372. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  373. u32 reg;
  374. /* after each byte read, the NFI_STA reg is reset by the hardware */
  375. reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
  376. if (reg != NFI_FSM_CUSTDATA) {
  377. reg = nfi_readw(nfc, NFI_CNFG);
  378. reg |= CNFG_BYTE_RW | CNFG_READ_EN;
  379. nfi_writew(nfc, reg, NFI_CNFG);
  380. /*
  381. * set to max sector to allow the HW to continue reading over
  382. * unaligned accesses
  383. */
  384. reg = (nfc->caps->max_sector << CON_SEC_SHIFT) | CON_BRD;
  385. nfi_writel(nfc, reg, NFI_CON);
  386. /* trigger to fetch data */
  387. nfi_writew(nfc, STAR_EN, NFI_STRDATA);
  388. }
  389. mtk_nfc_wait_ioready(nfc);
  390. return nfi_readb(nfc, NFI_DATAR);
  391. }
  392. static void mtk_nfc_read_buf(struct mtd_info *mtd, u8 *buf, int len)
  393. {
  394. int i;
  395. for (i = 0; i < len; i++)
  396. buf[i] = mtk_nfc_read_byte(mtd);
  397. }
  398. static void mtk_nfc_write_byte(struct mtd_info *mtd, u8 byte)
  399. {
  400. struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
  401. u32 reg;
  402. reg = nfi_readl(nfc, NFI_STA) & NFI_FSM_MASK;
  403. if (reg != NFI_FSM_CUSTDATA) {
  404. reg = nfi_readw(nfc, NFI_CNFG) | CNFG_BYTE_RW;
  405. nfi_writew(nfc, reg, NFI_CNFG);
  406. reg = nfc->caps->max_sector << CON_SEC_SHIFT | CON_BWR;
  407. nfi_writel(nfc, reg, NFI_CON);
  408. nfi_writew(nfc, STAR_EN, NFI_STRDATA);
  409. }
  410. mtk_nfc_wait_ioready(nfc);
  411. nfi_writeb(nfc, byte, NFI_DATAW);
  412. }
  413. static void mtk_nfc_write_buf(struct mtd_info *mtd, const u8 *buf, int len)
  414. {
  415. int i;
  416. for (i = 0; i < len; i++)
  417. mtk_nfc_write_byte(mtd, buf[i]);
  418. }
  419. static int mtk_nfc_setup_data_interface(struct mtd_info *mtd, int csline,
  420. const struct nand_data_interface *conf)
  421. {
  422. struct mtk_nfc *nfc = nand_get_controller_data(mtd_to_nand(mtd));
  423. const struct nand_sdr_timings *timings;
  424. u32 rate, tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt;
  425. timings = nand_get_sdr_timings(conf);
  426. if (IS_ERR(timings))
  427. return -ENOTSUPP;
  428. if (csline == NAND_DATA_IFACE_CHECK_ONLY)
  429. return 0;
  430. rate = clk_get_rate(nfc->clk.nfi_clk);
  431. /* There is a frequency divider in some IPs */
  432. rate /= nfc->caps->nfi_clk_div;
  433. /* turn clock rate into KHZ */
  434. rate /= 1000;
  435. tpoecs = max(timings->tALH_min, timings->tCLH_min) / 1000;
  436. tpoecs = DIV_ROUND_UP(tpoecs * rate, 1000000);
  437. tpoecs &= 0xf;
  438. tprecs = max(timings->tCLS_min, timings->tALS_min) / 1000;
  439. tprecs = DIV_ROUND_UP(tprecs * rate, 1000000);
  440. tprecs &= 0x3f;
  441. /* sdr interface has no tCR which means CE# low to RE# low */
  442. tc2r = 0;
  443. tw2r = timings->tWHR_min / 1000;
  444. tw2r = DIV_ROUND_UP(tw2r * rate, 1000000);
  445. tw2r = DIV_ROUND_UP(tw2r - 1, 2);
  446. tw2r &= 0xf;
  447. twh = max(timings->tREH_min, timings->tWH_min) / 1000;
  448. twh = DIV_ROUND_UP(twh * rate, 1000000) - 1;
  449. twh &= 0xf;
  450. twst = timings->tWP_min / 1000;
  451. twst = DIV_ROUND_UP(twst * rate, 1000000) - 1;
  452. twst &= 0xf;
  453. trlt = max(timings->tREA_max, timings->tRP_min) / 1000;
  454. trlt = DIV_ROUND_UP(trlt * rate, 1000000) - 1;
  455. trlt &= 0xf;
  456. /*
  457. * ACCON: access timing control register
  458. * -------------------------------------
  459. * 31:28: tpoecs, minimum required time for CS post pulling down after
  460. * accessing the device
  461. * 27:22: tprecs, minimum required time for CS pre pulling down before
  462. * accessing the device
  463. * 21:16: tc2r, minimum required time from NCEB low to NREB low
  464. * 15:12: tw2r, minimum required time from NWEB high to NREB low.
  465. * 11:08: twh, write enable hold time
  466. * 07:04: twst, write wait states
  467. * 03:00: trlt, read wait states
  468. */
  469. trlt = ACCTIMING(tpoecs, tprecs, tc2r, tw2r, twh, twst, trlt);
  470. nfi_writel(nfc, trlt, NFI_ACCCON);
  471. return 0;
  472. }
  473. static int mtk_nfc_sector_encode(struct nand_chip *chip, u8 *data)
  474. {
  475. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  476. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  477. int size = chip->ecc.size + mtk_nand->fdm.reg_size;
  478. nfc->ecc_cfg.mode = ECC_DMA_MODE;
  479. nfc->ecc_cfg.op = ECC_ENCODE;
  480. return mtk_ecc_encode(nfc->ecc, &nfc->ecc_cfg, data, size);
  481. }
  482. static void mtk_nfc_no_bad_mark_swap(struct mtd_info *a, u8 *b, int c)
  483. {
  484. /* nop */
  485. }
  486. static void mtk_nfc_bad_mark_swap(struct mtd_info *mtd, u8 *buf, int raw)
  487. {
  488. struct nand_chip *chip = mtd_to_nand(mtd);
  489. struct mtk_nfc_nand_chip *nand = to_mtk_nand(chip);
  490. u32 bad_pos = nand->bad_mark.pos;
  491. if (raw)
  492. bad_pos += nand->bad_mark.sec * mtk_data_len(chip);
  493. else
  494. bad_pos += nand->bad_mark.sec * chip->ecc.size;
  495. swap(chip->oob_poi[0], buf[bad_pos]);
  496. }
  497. static int mtk_nfc_format_subpage(struct mtd_info *mtd, u32 offset,
  498. u32 len, const u8 *buf)
  499. {
  500. struct nand_chip *chip = mtd_to_nand(mtd);
  501. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  502. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  503. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  504. u32 start, end;
  505. int i, ret;
  506. start = offset / chip->ecc.size;
  507. end = DIV_ROUND_UP(offset + len, chip->ecc.size);
  508. memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
  509. for (i = 0; i < chip->ecc.steps; i++) {
  510. memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
  511. chip->ecc.size);
  512. if (start > i || i >= end)
  513. continue;
  514. if (i == mtk_nand->bad_mark.sec)
  515. mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
  516. memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
  517. /* program the CRC back to the OOB */
  518. ret = mtk_nfc_sector_encode(chip, mtk_data_ptr(chip, i));
  519. if (ret < 0)
  520. return ret;
  521. }
  522. return 0;
  523. }
  524. static void mtk_nfc_format_page(struct mtd_info *mtd, const u8 *buf)
  525. {
  526. struct nand_chip *chip = mtd_to_nand(mtd);
  527. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  528. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  529. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  530. u32 i;
  531. memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
  532. for (i = 0; i < chip->ecc.steps; i++) {
  533. if (buf)
  534. memcpy(mtk_data_ptr(chip, i), data_ptr(chip, buf, i),
  535. chip->ecc.size);
  536. if (i == mtk_nand->bad_mark.sec)
  537. mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
  538. memcpy(mtk_oob_ptr(chip, i), oob_ptr(chip, i), fdm->reg_size);
  539. }
  540. }
  541. static inline void mtk_nfc_read_fdm(struct nand_chip *chip, u32 start,
  542. u32 sectors)
  543. {
  544. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  545. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  546. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  547. u32 vall, valm;
  548. u8 *oobptr;
  549. int i, j;
  550. for (i = 0; i < sectors; i++) {
  551. oobptr = oob_ptr(chip, start + i);
  552. vall = nfi_readl(nfc, NFI_FDML(i));
  553. valm = nfi_readl(nfc, NFI_FDMM(i));
  554. for (j = 0; j < fdm->reg_size; j++)
  555. oobptr[j] = (j >= 4 ? valm : vall) >> ((j % 4) * 8);
  556. }
  557. }
  558. static inline void mtk_nfc_write_fdm(struct nand_chip *chip)
  559. {
  560. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  561. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  562. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  563. u32 vall, valm;
  564. u8 *oobptr;
  565. int i, j;
  566. for (i = 0; i < chip->ecc.steps; i++) {
  567. oobptr = oob_ptr(chip, i);
  568. vall = 0;
  569. valm = 0;
  570. for (j = 0; j < 8; j++) {
  571. if (j < 4)
  572. vall |= (j < fdm->reg_size ? oobptr[j] : 0xff)
  573. << (j * 8);
  574. else
  575. valm |= (j < fdm->reg_size ? oobptr[j] : 0xff)
  576. << ((j - 4) * 8);
  577. }
  578. nfi_writel(nfc, vall, NFI_FDML(i));
  579. nfi_writel(nfc, valm, NFI_FDMM(i));
  580. }
  581. }
  582. static int mtk_nfc_do_write_page(struct mtd_info *mtd, struct nand_chip *chip,
  583. const u8 *buf, int page, int len)
  584. {
  585. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  586. struct device *dev = nfc->dev;
  587. dma_addr_t addr;
  588. u32 reg;
  589. int ret;
  590. addr = dma_map_single(dev, (void *)buf, len, DMA_TO_DEVICE);
  591. ret = dma_mapping_error(nfc->dev, addr);
  592. if (ret) {
  593. dev_err(nfc->dev, "dma mapping error\n");
  594. return -EINVAL;
  595. }
  596. reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AHB | CNFG_DMA_BURST_EN;
  597. nfi_writew(nfc, reg, NFI_CNFG);
  598. nfi_writel(nfc, chip->ecc.steps << CON_SEC_SHIFT, NFI_CON);
  599. nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
  600. nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
  601. init_completion(&nfc->done);
  602. reg = nfi_readl(nfc, NFI_CON) | CON_BWR;
  603. nfi_writel(nfc, reg, NFI_CON);
  604. nfi_writew(nfc, STAR_EN, NFI_STRDATA);
  605. ret = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
  606. if (!ret) {
  607. dev_err(dev, "program ahb done timeout\n");
  608. nfi_writew(nfc, 0, NFI_INTR_EN);
  609. ret = -ETIMEDOUT;
  610. goto timeout;
  611. }
  612. ret = readl_poll_timeout_atomic(nfc->regs + NFI_ADDRCNTR, reg,
  613. ADDRCNTR_SEC(reg) >= chip->ecc.steps,
  614. 10, MTK_TIMEOUT);
  615. if (ret)
  616. dev_err(dev, "hwecc write timeout\n");
  617. timeout:
  618. dma_unmap_single(nfc->dev, addr, len, DMA_TO_DEVICE);
  619. nfi_writel(nfc, 0, NFI_CON);
  620. return ret;
  621. }
  622. static int mtk_nfc_write_page(struct mtd_info *mtd, struct nand_chip *chip,
  623. const u8 *buf, int page, int raw)
  624. {
  625. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  626. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  627. size_t len;
  628. const u8 *bufpoi;
  629. u32 reg;
  630. int ret;
  631. nand_prog_page_begin_op(chip, page, 0, NULL, 0);
  632. if (!raw) {
  633. /* OOB => FDM: from register, ECC: from HW */
  634. reg = nfi_readw(nfc, NFI_CNFG) | CNFG_AUTO_FMT_EN;
  635. nfi_writew(nfc, reg | CNFG_HW_ECC_EN, NFI_CNFG);
  636. nfc->ecc_cfg.op = ECC_ENCODE;
  637. nfc->ecc_cfg.mode = ECC_NFI_MODE;
  638. ret = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
  639. if (ret) {
  640. /* clear NFI config */
  641. reg = nfi_readw(nfc, NFI_CNFG);
  642. reg &= ~(CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
  643. nfi_writew(nfc, reg, NFI_CNFG);
  644. return ret;
  645. }
  646. memcpy(nfc->buffer, buf, mtd->writesize);
  647. mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, raw);
  648. bufpoi = nfc->buffer;
  649. /* write OOB into the FDM registers (OOB area in MTK NAND) */
  650. mtk_nfc_write_fdm(chip);
  651. } else {
  652. bufpoi = buf;
  653. }
  654. len = mtd->writesize + (raw ? mtd->oobsize : 0);
  655. ret = mtk_nfc_do_write_page(mtd, chip, bufpoi, page, len);
  656. if (!raw)
  657. mtk_ecc_disable(nfc->ecc);
  658. if (ret)
  659. return ret;
  660. return nand_prog_page_end_op(chip);
  661. }
  662. static int mtk_nfc_write_page_hwecc(struct mtd_info *mtd,
  663. struct nand_chip *chip, const u8 *buf,
  664. int oob_on, int page)
  665. {
  666. return mtk_nfc_write_page(mtd, chip, buf, page, 0);
  667. }
  668. static int mtk_nfc_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
  669. const u8 *buf, int oob_on, int pg)
  670. {
  671. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  672. mtk_nfc_format_page(mtd, buf);
  673. return mtk_nfc_write_page(mtd, chip, nfc->buffer, pg, 1);
  674. }
  675. static int mtk_nfc_write_subpage_hwecc(struct mtd_info *mtd,
  676. struct nand_chip *chip, u32 offset,
  677. u32 data_len, const u8 *buf,
  678. int oob_on, int page)
  679. {
  680. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  681. int ret;
  682. ret = mtk_nfc_format_subpage(mtd, offset, data_len, buf);
  683. if (ret < 0)
  684. return ret;
  685. /* use the data in the private buffer (now with FDM and CRC) */
  686. return mtk_nfc_write_page(mtd, chip, nfc->buffer, page, 1);
  687. }
  688. static int mtk_nfc_write_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
  689. int page)
  690. {
  691. return mtk_nfc_write_page_raw(mtd, chip, NULL, 1, page);
  692. }
  693. static int mtk_nfc_update_ecc_stats(struct mtd_info *mtd, u8 *buf, u32 sectors)
  694. {
  695. struct nand_chip *chip = mtd_to_nand(mtd);
  696. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  697. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  698. struct mtk_ecc_stats stats;
  699. int rc, i;
  700. rc = nfi_readl(nfc, NFI_STA) & STA_EMP_PAGE;
  701. if (rc) {
  702. memset(buf, 0xff, sectors * chip->ecc.size);
  703. for (i = 0; i < sectors; i++)
  704. memset(oob_ptr(chip, i), 0xff, mtk_nand->fdm.reg_size);
  705. return 0;
  706. }
  707. mtk_ecc_get_stats(nfc->ecc, &stats, sectors);
  708. mtd->ecc_stats.corrected += stats.corrected;
  709. mtd->ecc_stats.failed += stats.failed;
  710. return stats.bitflips;
  711. }
  712. static int mtk_nfc_read_subpage(struct mtd_info *mtd, struct nand_chip *chip,
  713. u32 data_offs, u32 readlen,
  714. u8 *bufpoi, int page, int raw)
  715. {
  716. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  717. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  718. u32 spare = mtk_nand->spare_per_sector;
  719. u32 column, sectors, start, end, reg;
  720. dma_addr_t addr;
  721. int bitflips;
  722. size_t len;
  723. u8 *buf;
  724. int rc;
  725. start = data_offs / chip->ecc.size;
  726. end = DIV_ROUND_UP(data_offs + readlen, chip->ecc.size);
  727. sectors = end - start;
  728. column = start * (chip->ecc.size + spare);
  729. len = sectors * chip->ecc.size + (raw ? sectors * spare : 0);
  730. buf = bufpoi + start * chip->ecc.size;
  731. nand_read_page_op(chip, page, column, NULL, 0);
  732. addr = dma_map_single(nfc->dev, buf, len, DMA_FROM_DEVICE);
  733. rc = dma_mapping_error(nfc->dev, addr);
  734. if (rc) {
  735. dev_err(nfc->dev, "dma mapping error\n");
  736. return -EINVAL;
  737. }
  738. reg = nfi_readw(nfc, NFI_CNFG);
  739. reg |= CNFG_READ_EN | CNFG_DMA_BURST_EN | CNFG_AHB;
  740. if (!raw) {
  741. reg |= CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN;
  742. nfi_writew(nfc, reg, NFI_CNFG);
  743. nfc->ecc_cfg.mode = ECC_NFI_MODE;
  744. nfc->ecc_cfg.sectors = sectors;
  745. nfc->ecc_cfg.op = ECC_DECODE;
  746. rc = mtk_ecc_enable(nfc->ecc, &nfc->ecc_cfg);
  747. if (rc) {
  748. dev_err(nfc->dev, "ecc enable\n");
  749. /* clear NFI_CNFG */
  750. reg &= ~(CNFG_DMA_BURST_EN | CNFG_AHB | CNFG_READ_EN |
  751. CNFG_AUTO_FMT_EN | CNFG_HW_ECC_EN);
  752. nfi_writew(nfc, reg, NFI_CNFG);
  753. dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
  754. return rc;
  755. }
  756. } else {
  757. nfi_writew(nfc, reg, NFI_CNFG);
  758. }
  759. nfi_writel(nfc, sectors << CON_SEC_SHIFT, NFI_CON);
  760. nfi_writew(nfc, INTR_AHB_DONE_EN, NFI_INTR_EN);
  761. nfi_writel(nfc, lower_32_bits(addr), NFI_STRADDR);
  762. init_completion(&nfc->done);
  763. reg = nfi_readl(nfc, NFI_CON) | CON_BRD;
  764. nfi_writel(nfc, reg, NFI_CON);
  765. nfi_writew(nfc, STAR_EN, NFI_STRDATA);
  766. rc = wait_for_completion_timeout(&nfc->done, msecs_to_jiffies(500));
  767. if (!rc)
  768. dev_warn(nfc->dev, "read ahb/dma done timeout\n");
  769. rc = readl_poll_timeout_atomic(nfc->regs + NFI_BYTELEN, reg,
  770. ADDRCNTR_SEC(reg) >= sectors, 10,
  771. MTK_TIMEOUT);
  772. if (rc < 0) {
  773. dev_err(nfc->dev, "subpage done timeout\n");
  774. bitflips = -EIO;
  775. } else {
  776. bitflips = 0;
  777. if (!raw) {
  778. rc = mtk_ecc_wait_done(nfc->ecc, ECC_DECODE);
  779. bitflips = rc < 0 ? -ETIMEDOUT :
  780. mtk_nfc_update_ecc_stats(mtd, buf, sectors);
  781. mtk_nfc_read_fdm(chip, start, sectors);
  782. }
  783. }
  784. dma_unmap_single(nfc->dev, addr, len, DMA_FROM_DEVICE);
  785. if (raw)
  786. goto done;
  787. mtk_ecc_disable(nfc->ecc);
  788. if (clamp(mtk_nand->bad_mark.sec, start, end) == mtk_nand->bad_mark.sec)
  789. mtk_nand->bad_mark.bm_swap(mtd, bufpoi, raw);
  790. done:
  791. nfi_writel(nfc, 0, NFI_CON);
  792. return bitflips;
  793. }
  794. static int mtk_nfc_read_subpage_hwecc(struct mtd_info *mtd,
  795. struct nand_chip *chip, u32 off,
  796. u32 len, u8 *p, int pg)
  797. {
  798. return mtk_nfc_read_subpage(mtd, chip, off, len, p, pg, 0);
  799. }
  800. static int mtk_nfc_read_page_hwecc(struct mtd_info *mtd,
  801. struct nand_chip *chip, u8 *p,
  802. int oob_on, int pg)
  803. {
  804. return mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, p, pg, 0);
  805. }
  806. static int mtk_nfc_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
  807. u8 *buf, int oob_on, int page)
  808. {
  809. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  810. struct mtk_nfc *nfc = nand_get_controller_data(chip);
  811. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  812. int i, ret;
  813. memset(nfc->buffer, 0xff, mtd->writesize + mtd->oobsize);
  814. ret = mtk_nfc_read_subpage(mtd, chip, 0, mtd->writesize, nfc->buffer,
  815. page, 1);
  816. if (ret < 0)
  817. return ret;
  818. for (i = 0; i < chip->ecc.steps; i++) {
  819. memcpy(oob_ptr(chip, i), mtk_oob_ptr(chip, i), fdm->reg_size);
  820. if (i == mtk_nand->bad_mark.sec)
  821. mtk_nand->bad_mark.bm_swap(mtd, nfc->buffer, 1);
  822. if (buf)
  823. memcpy(data_ptr(chip, buf, i), mtk_data_ptr(chip, i),
  824. chip->ecc.size);
  825. }
  826. return ret;
  827. }
  828. static int mtk_nfc_read_oob_std(struct mtd_info *mtd, struct nand_chip *chip,
  829. int page)
  830. {
  831. return mtk_nfc_read_page_raw(mtd, chip, NULL, 1, page);
  832. }
  833. static inline void mtk_nfc_hw_init(struct mtk_nfc *nfc)
  834. {
  835. /*
  836. * CNRNB: nand ready/busy register
  837. * -------------------------------
  838. * 7:4: timeout register for polling the NAND busy/ready signal
  839. * 0 : poll the status of the busy/ready signal after [7:4]*16 cycles.
  840. */
  841. nfi_writew(nfc, 0xf1, NFI_CNRNB);
  842. nfi_writel(nfc, PAGEFMT_8K_16K, NFI_PAGEFMT);
  843. mtk_nfc_hw_reset(nfc);
  844. nfi_readl(nfc, NFI_INTR_STA);
  845. nfi_writel(nfc, 0, NFI_INTR_EN);
  846. }
  847. static irqreturn_t mtk_nfc_irq(int irq, void *id)
  848. {
  849. struct mtk_nfc *nfc = id;
  850. u16 sta, ien;
  851. sta = nfi_readw(nfc, NFI_INTR_STA);
  852. ien = nfi_readw(nfc, NFI_INTR_EN);
  853. if (!(sta & ien))
  854. return IRQ_NONE;
  855. nfi_writew(nfc, ~sta & ien, NFI_INTR_EN);
  856. complete(&nfc->done);
  857. return IRQ_HANDLED;
  858. }
  859. static int mtk_nfc_enable_clk(struct device *dev, struct mtk_nfc_clk *clk)
  860. {
  861. int ret;
  862. ret = clk_prepare_enable(clk->nfi_clk);
  863. if (ret) {
  864. dev_err(dev, "failed to enable nfi clk\n");
  865. return ret;
  866. }
  867. ret = clk_prepare_enable(clk->pad_clk);
  868. if (ret) {
  869. dev_err(dev, "failed to enable pad clk\n");
  870. clk_disable_unprepare(clk->nfi_clk);
  871. return ret;
  872. }
  873. return 0;
  874. }
  875. static void mtk_nfc_disable_clk(struct mtk_nfc_clk *clk)
  876. {
  877. clk_disable_unprepare(clk->nfi_clk);
  878. clk_disable_unprepare(clk->pad_clk);
  879. }
  880. static int mtk_nfc_ooblayout_free(struct mtd_info *mtd, int section,
  881. struct mtd_oob_region *oob_region)
  882. {
  883. struct nand_chip *chip = mtd_to_nand(mtd);
  884. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  885. struct mtk_nfc_fdm *fdm = &mtk_nand->fdm;
  886. u32 eccsteps;
  887. eccsteps = mtd->writesize / chip->ecc.size;
  888. if (section >= eccsteps)
  889. return -ERANGE;
  890. oob_region->length = fdm->reg_size - fdm->ecc_size;
  891. oob_region->offset = section * fdm->reg_size + fdm->ecc_size;
  892. return 0;
  893. }
  894. static int mtk_nfc_ooblayout_ecc(struct mtd_info *mtd, int section,
  895. struct mtd_oob_region *oob_region)
  896. {
  897. struct nand_chip *chip = mtd_to_nand(mtd);
  898. struct mtk_nfc_nand_chip *mtk_nand = to_mtk_nand(chip);
  899. u32 eccsteps;
  900. if (section)
  901. return -ERANGE;
  902. eccsteps = mtd->writesize / chip->ecc.size;
  903. oob_region->offset = mtk_nand->fdm.reg_size * eccsteps;
  904. oob_region->length = mtd->oobsize - oob_region->offset;
  905. return 0;
  906. }
  907. static const struct mtd_ooblayout_ops mtk_nfc_ooblayout_ops = {
  908. .free = mtk_nfc_ooblayout_free,
  909. .ecc = mtk_nfc_ooblayout_ecc,
  910. };
  911. static void mtk_nfc_set_fdm(struct mtk_nfc_fdm *fdm, struct mtd_info *mtd)
  912. {
  913. struct nand_chip *nand = mtd_to_nand(mtd);
  914. struct mtk_nfc_nand_chip *chip = to_mtk_nand(nand);
  915. struct mtk_nfc *nfc = nand_get_controller_data(nand);
  916. u32 ecc_bytes;
  917. ecc_bytes = DIV_ROUND_UP(nand->ecc.strength *
  918. mtk_ecc_get_parity_bits(nfc->ecc), 8);
  919. fdm->reg_size = chip->spare_per_sector - ecc_bytes;
  920. if (fdm->reg_size > NFI_FDM_MAX_SIZE)
  921. fdm->reg_size = NFI_FDM_MAX_SIZE;
  922. /* bad block mark storage */
  923. fdm->ecc_size = 1;
  924. }
  925. static void mtk_nfc_set_bad_mark_ctl(struct mtk_nfc_bad_mark_ctl *bm_ctl,
  926. struct mtd_info *mtd)
  927. {
  928. struct nand_chip *nand = mtd_to_nand(mtd);
  929. if (mtd->writesize == 512) {
  930. bm_ctl->bm_swap = mtk_nfc_no_bad_mark_swap;
  931. } else {
  932. bm_ctl->bm_swap = mtk_nfc_bad_mark_swap;
  933. bm_ctl->sec = mtd->writesize / mtk_data_len(nand);
  934. bm_ctl->pos = mtd->writesize % mtk_data_len(nand);
  935. }
  936. }
  937. static int mtk_nfc_set_spare_per_sector(u32 *sps, struct mtd_info *mtd)
  938. {
  939. struct nand_chip *nand = mtd_to_nand(mtd);
  940. struct mtk_nfc *nfc = nand_get_controller_data(nand);
  941. const u8 *spare = nfc->caps->spare_size;
  942. u32 eccsteps, i, closest_spare = 0;
  943. eccsteps = mtd->writesize / nand->ecc.size;
  944. *sps = mtd->oobsize / eccsteps;
  945. if (nand->ecc.size == 1024)
  946. *sps >>= 1;
  947. if (*sps < MTK_NFC_MIN_SPARE)
  948. return -EINVAL;
  949. for (i = 0; i < nfc->caps->num_spare_size; i++) {
  950. if (*sps >= spare[i] && spare[i] >= spare[closest_spare]) {
  951. closest_spare = i;
  952. if (*sps == spare[i])
  953. break;
  954. }
  955. }
  956. *sps = spare[closest_spare];
  957. if (nand->ecc.size == 1024)
  958. *sps <<= 1;
  959. return 0;
  960. }
  961. static int mtk_nfc_ecc_init(struct device *dev, struct mtd_info *mtd)
  962. {
  963. struct nand_chip *nand = mtd_to_nand(mtd);
  964. struct mtk_nfc *nfc = nand_get_controller_data(nand);
  965. u32 spare;
  966. int free, ret;
  967. /* support only ecc hw mode */
  968. if (nand->ecc.mode != NAND_ECC_HW) {
  969. dev_err(dev, "ecc.mode not supported\n");
  970. return -EINVAL;
  971. }
  972. /* if optional dt settings not present */
  973. if (!nand->ecc.size || !nand->ecc.strength) {
  974. /* use datasheet requirements */
  975. nand->ecc.strength = nand->ecc_strength_ds;
  976. nand->ecc.size = nand->ecc_step_ds;
  977. /*
  978. * align eccstrength and eccsize
  979. * this controller only supports 512 and 1024 sizes
  980. */
  981. if (nand->ecc.size < 1024) {
  982. if (mtd->writesize > 512 &&
  983. nfc->caps->max_sector_size > 512) {
  984. nand->ecc.size = 1024;
  985. nand->ecc.strength <<= 1;
  986. } else {
  987. nand->ecc.size = 512;
  988. }
  989. } else {
  990. nand->ecc.size = 1024;
  991. }
  992. ret = mtk_nfc_set_spare_per_sector(&spare, mtd);
  993. if (ret)
  994. return ret;
  995. /* calculate oob bytes except ecc parity data */
  996. free = (nand->ecc.strength * mtk_ecc_get_parity_bits(nfc->ecc)
  997. + 7) >> 3;
  998. free = spare - free;
  999. /*
  1000. * enhance ecc strength if oob left is bigger than max FDM size
  1001. * or reduce ecc strength if oob size is not enough for ecc
  1002. * parity data.
  1003. */
  1004. if (free > NFI_FDM_MAX_SIZE) {
  1005. spare -= NFI_FDM_MAX_SIZE;
  1006. nand->ecc.strength = (spare << 3) /
  1007. mtk_ecc_get_parity_bits(nfc->ecc);
  1008. } else if (free < 0) {
  1009. spare -= NFI_FDM_MIN_SIZE;
  1010. nand->ecc.strength = (spare << 3) /
  1011. mtk_ecc_get_parity_bits(nfc->ecc);
  1012. }
  1013. }
  1014. mtk_ecc_adjust_strength(nfc->ecc, &nand->ecc.strength);
  1015. dev_info(dev, "eccsize %d eccstrength %d\n",
  1016. nand->ecc.size, nand->ecc.strength);
  1017. return 0;
  1018. }
  1019. static int mtk_nfc_nand_chip_init(struct device *dev, struct mtk_nfc *nfc,
  1020. struct device_node *np)
  1021. {
  1022. struct mtk_nfc_nand_chip *chip;
  1023. struct nand_chip *nand;
  1024. struct mtd_info *mtd;
  1025. int nsels, len;
  1026. u32 tmp;
  1027. int ret;
  1028. int i;
  1029. if (!of_get_property(np, "reg", &nsels))
  1030. return -ENODEV;
  1031. nsels /= sizeof(u32);
  1032. if (!nsels || nsels > MTK_NAND_MAX_NSELS) {
  1033. dev_err(dev, "invalid reg property size %d\n", nsels);
  1034. return -EINVAL;
  1035. }
  1036. chip = devm_kzalloc(dev, sizeof(*chip) + nsels * sizeof(u8),
  1037. GFP_KERNEL);
  1038. if (!chip)
  1039. return -ENOMEM;
  1040. chip->nsels = nsels;
  1041. for (i = 0; i < nsels; i++) {
  1042. ret = of_property_read_u32_index(np, "reg", i, &tmp);
  1043. if (ret) {
  1044. dev_err(dev, "reg property failure : %d\n", ret);
  1045. return ret;
  1046. }
  1047. chip->sels[i] = tmp;
  1048. }
  1049. nand = &chip->nand;
  1050. nand->controller = &nfc->controller;
  1051. nand_set_flash_node(nand, np);
  1052. nand_set_controller_data(nand, nfc);
  1053. nand->options |= NAND_USE_BOUNCE_BUFFER | NAND_SUBPAGE_READ;
  1054. nand->dev_ready = mtk_nfc_dev_ready;
  1055. nand->select_chip = mtk_nfc_select_chip;
  1056. nand->write_byte = mtk_nfc_write_byte;
  1057. nand->write_buf = mtk_nfc_write_buf;
  1058. nand->read_byte = mtk_nfc_read_byte;
  1059. nand->read_buf = mtk_nfc_read_buf;
  1060. nand->cmd_ctrl = mtk_nfc_cmd_ctrl;
  1061. nand->setup_data_interface = mtk_nfc_setup_data_interface;
  1062. /* set default mode in case dt entry is missing */
  1063. nand->ecc.mode = NAND_ECC_HW;
  1064. nand->ecc.write_subpage = mtk_nfc_write_subpage_hwecc;
  1065. nand->ecc.write_page_raw = mtk_nfc_write_page_raw;
  1066. nand->ecc.write_page = mtk_nfc_write_page_hwecc;
  1067. nand->ecc.write_oob_raw = mtk_nfc_write_oob_std;
  1068. nand->ecc.write_oob = mtk_nfc_write_oob_std;
  1069. nand->ecc.read_subpage = mtk_nfc_read_subpage_hwecc;
  1070. nand->ecc.read_page_raw = mtk_nfc_read_page_raw;
  1071. nand->ecc.read_page = mtk_nfc_read_page_hwecc;
  1072. nand->ecc.read_oob_raw = mtk_nfc_read_oob_std;
  1073. nand->ecc.read_oob = mtk_nfc_read_oob_std;
  1074. mtd = nand_to_mtd(nand);
  1075. mtd->owner = THIS_MODULE;
  1076. mtd->dev.parent = dev;
  1077. mtd->name = MTK_NAME;
  1078. mtd_set_ooblayout(mtd, &mtk_nfc_ooblayout_ops);
  1079. mtk_nfc_hw_init(nfc);
  1080. ret = nand_scan_ident(mtd, nsels, NULL);
  1081. if (ret)
  1082. return ret;
  1083. /* store bbt magic in page, cause OOB is not protected */
  1084. if (nand->bbt_options & NAND_BBT_USE_FLASH)
  1085. nand->bbt_options |= NAND_BBT_NO_OOB;
  1086. ret = mtk_nfc_ecc_init(dev, mtd);
  1087. if (ret)
  1088. return -EINVAL;
  1089. if (nand->options & NAND_BUSWIDTH_16) {
  1090. dev_err(dev, "16bits buswidth not supported");
  1091. return -EINVAL;
  1092. }
  1093. ret = mtk_nfc_set_spare_per_sector(&chip->spare_per_sector, mtd);
  1094. if (ret)
  1095. return ret;
  1096. mtk_nfc_set_fdm(&chip->fdm, mtd);
  1097. mtk_nfc_set_bad_mark_ctl(&chip->bad_mark, mtd);
  1098. len = mtd->writesize + mtd->oobsize;
  1099. nfc->buffer = devm_kzalloc(dev, len, GFP_KERNEL);
  1100. if (!nfc->buffer)
  1101. return -ENOMEM;
  1102. ret = nand_scan_tail(mtd);
  1103. if (ret)
  1104. return ret;
  1105. ret = mtd_device_parse_register(mtd, NULL, NULL, NULL, 0);
  1106. if (ret) {
  1107. dev_err(dev, "mtd parse partition error\n");
  1108. nand_release(mtd);
  1109. return ret;
  1110. }
  1111. list_add_tail(&chip->node, &nfc->chips);
  1112. return 0;
  1113. }
  1114. static int mtk_nfc_nand_chips_init(struct device *dev, struct mtk_nfc *nfc)
  1115. {
  1116. struct device_node *np = dev->of_node;
  1117. struct device_node *nand_np;
  1118. int ret;
  1119. for_each_child_of_node(np, nand_np) {
  1120. ret = mtk_nfc_nand_chip_init(dev, nfc, nand_np);
  1121. if (ret) {
  1122. of_node_put(nand_np);
  1123. return ret;
  1124. }
  1125. }
  1126. return 0;
  1127. }
  1128. static const struct mtk_nfc_caps mtk_nfc_caps_mt2701 = {
  1129. .spare_size = spare_size_mt2701,
  1130. .num_spare_size = 16,
  1131. .pageformat_spare_shift = 4,
  1132. .nfi_clk_div = 1,
  1133. .max_sector = 16,
  1134. .max_sector_size = 1024,
  1135. };
  1136. static const struct mtk_nfc_caps mtk_nfc_caps_mt2712 = {
  1137. .spare_size = spare_size_mt2712,
  1138. .num_spare_size = 19,
  1139. .pageformat_spare_shift = 16,
  1140. .nfi_clk_div = 2,
  1141. .max_sector = 16,
  1142. .max_sector_size = 1024,
  1143. };
  1144. static const struct mtk_nfc_caps mtk_nfc_caps_mt7622 = {
  1145. .spare_size = spare_size_mt7622,
  1146. .num_spare_size = 4,
  1147. .pageformat_spare_shift = 4,
  1148. .nfi_clk_div = 1,
  1149. .max_sector = 8,
  1150. .max_sector_size = 512,
  1151. };
  1152. static const struct of_device_id mtk_nfc_id_table[] = {
  1153. {
  1154. .compatible = "mediatek,mt2701-nfc",
  1155. .data = &mtk_nfc_caps_mt2701,
  1156. }, {
  1157. .compatible = "mediatek,mt2712-nfc",
  1158. .data = &mtk_nfc_caps_mt2712,
  1159. }, {
  1160. .compatible = "mediatek,mt7622-nfc",
  1161. .data = &mtk_nfc_caps_mt7622,
  1162. },
  1163. {}
  1164. };
  1165. MODULE_DEVICE_TABLE(of, mtk_nfc_id_table);
  1166. static int mtk_nfc_probe(struct platform_device *pdev)
  1167. {
  1168. struct device *dev = &pdev->dev;
  1169. struct device_node *np = dev->of_node;
  1170. struct mtk_nfc *nfc;
  1171. struct resource *res;
  1172. const struct of_device_id *of_nfc_id = NULL;
  1173. int ret, irq;
  1174. nfc = devm_kzalloc(dev, sizeof(*nfc), GFP_KERNEL);
  1175. if (!nfc)
  1176. return -ENOMEM;
  1177. spin_lock_init(&nfc->controller.lock);
  1178. init_waitqueue_head(&nfc->controller.wq);
  1179. INIT_LIST_HEAD(&nfc->chips);
  1180. /* probe defer if not ready */
  1181. nfc->ecc = of_mtk_ecc_get(np);
  1182. if (IS_ERR(nfc->ecc))
  1183. return PTR_ERR(nfc->ecc);
  1184. else if (!nfc->ecc)
  1185. return -ENODEV;
  1186. nfc->dev = dev;
  1187. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1188. nfc->regs = devm_ioremap_resource(dev, res);
  1189. if (IS_ERR(nfc->regs)) {
  1190. ret = PTR_ERR(nfc->regs);
  1191. goto release_ecc;
  1192. }
  1193. nfc->clk.nfi_clk = devm_clk_get(dev, "nfi_clk");
  1194. if (IS_ERR(nfc->clk.nfi_clk)) {
  1195. dev_err(dev, "no clk\n");
  1196. ret = PTR_ERR(nfc->clk.nfi_clk);
  1197. goto release_ecc;
  1198. }
  1199. nfc->clk.pad_clk = devm_clk_get(dev, "pad_clk");
  1200. if (IS_ERR(nfc->clk.pad_clk)) {
  1201. dev_err(dev, "no pad clk\n");
  1202. ret = PTR_ERR(nfc->clk.pad_clk);
  1203. goto release_ecc;
  1204. }
  1205. ret = mtk_nfc_enable_clk(dev, &nfc->clk);
  1206. if (ret)
  1207. goto release_ecc;
  1208. irq = platform_get_irq(pdev, 0);
  1209. if (irq < 0) {
  1210. dev_err(dev, "no nfi irq resource\n");
  1211. ret = -EINVAL;
  1212. goto clk_disable;
  1213. }
  1214. ret = devm_request_irq(dev, irq, mtk_nfc_irq, 0x0, "mtk-nand", nfc);
  1215. if (ret) {
  1216. dev_err(dev, "failed to request nfi irq\n");
  1217. goto clk_disable;
  1218. }
  1219. ret = dma_set_mask(dev, DMA_BIT_MASK(32));
  1220. if (ret) {
  1221. dev_err(dev, "failed to set dma mask\n");
  1222. goto clk_disable;
  1223. }
  1224. of_nfc_id = of_match_device(mtk_nfc_id_table, &pdev->dev);
  1225. if (!of_nfc_id) {
  1226. ret = -ENODEV;
  1227. goto clk_disable;
  1228. }
  1229. nfc->caps = of_nfc_id->data;
  1230. platform_set_drvdata(pdev, nfc);
  1231. ret = mtk_nfc_nand_chips_init(dev, nfc);
  1232. if (ret) {
  1233. dev_err(dev, "failed to init nand chips\n");
  1234. goto clk_disable;
  1235. }
  1236. return 0;
  1237. clk_disable:
  1238. mtk_nfc_disable_clk(&nfc->clk);
  1239. release_ecc:
  1240. mtk_ecc_release(nfc->ecc);
  1241. return ret;
  1242. }
  1243. static int mtk_nfc_remove(struct platform_device *pdev)
  1244. {
  1245. struct mtk_nfc *nfc = platform_get_drvdata(pdev);
  1246. struct mtk_nfc_nand_chip *chip;
  1247. while (!list_empty(&nfc->chips)) {
  1248. chip = list_first_entry(&nfc->chips, struct mtk_nfc_nand_chip,
  1249. node);
  1250. nand_release(nand_to_mtd(&chip->nand));
  1251. list_del(&chip->node);
  1252. }
  1253. mtk_ecc_release(nfc->ecc);
  1254. mtk_nfc_disable_clk(&nfc->clk);
  1255. return 0;
  1256. }
  1257. #ifdef CONFIG_PM_SLEEP
  1258. static int mtk_nfc_suspend(struct device *dev)
  1259. {
  1260. struct mtk_nfc *nfc = dev_get_drvdata(dev);
  1261. mtk_nfc_disable_clk(&nfc->clk);
  1262. return 0;
  1263. }
  1264. static int mtk_nfc_resume(struct device *dev)
  1265. {
  1266. struct mtk_nfc *nfc = dev_get_drvdata(dev);
  1267. struct mtk_nfc_nand_chip *chip;
  1268. struct nand_chip *nand;
  1269. int ret;
  1270. u32 i;
  1271. udelay(200);
  1272. ret = mtk_nfc_enable_clk(dev, &nfc->clk);
  1273. if (ret)
  1274. return ret;
  1275. /* reset NAND chip if VCC was powered off */
  1276. list_for_each_entry(chip, &nfc->chips, node) {
  1277. nand = &chip->nand;
  1278. for (i = 0; i < chip->nsels; i++)
  1279. nand_reset(nand, i);
  1280. }
  1281. return 0;
  1282. }
  1283. static SIMPLE_DEV_PM_OPS(mtk_nfc_pm_ops, mtk_nfc_suspend, mtk_nfc_resume);
  1284. #endif
  1285. static struct platform_driver mtk_nfc_driver = {
  1286. .probe = mtk_nfc_probe,
  1287. .remove = mtk_nfc_remove,
  1288. .driver = {
  1289. .name = MTK_NAME,
  1290. .of_match_table = mtk_nfc_id_table,
  1291. #ifdef CONFIG_PM_SLEEP
  1292. .pm = &mtk_nfc_pm_ops,
  1293. #endif
  1294. },
  1295. };
  1296. module_platform_driver(mtk_nfc_driver);
  1297. MODULE_LICENSE("GPL");
  1298. MODULE_AUTHOR("Xiaolei Li <xiaolei.li@mediatek.com>");
  1299. MODULE_DESCRIPTION("MTK Nand Flash Controller Driver");