sdio.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348
  1. /*
  2. * Copyright (c) 2010 Broadcom Corporation
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY
  11. * SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN ACTION
  13. * OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF OR IN
  14. * CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef BRCMFMAC_SDIO_H
  17. #define BRCMFMAC_SDIO_H
  18. #include <linux/skbuff.h>
  19. #include <linux/firmware.h>
  20. #include "firmware.h"
  21. #define SDIO_FUNC_0 0
  22. #define SDIO_FUNC_1 1
  23. #define SDIO_FUNC_2 2
  24. #define SDIOD_FBR_SIZE 0x100
  25. /* io_en */
  26. #define SDIO_FUNC_ENABLE_1 0x02
  27. #define SDIO_FUNC_ENABLE_2 0x04
  28. /* io_rdys */
  29. #define SDIO_FUNC_READY_1 0x02
  30. #define SDIO_FUNC_READY_2 0x04
  31. /* intr_status */
  32. #define INTR_STATUS_FUNC1 0x2
  33. #define INTR_STATUS_FUNC2 0x4
  34. /* Maximum number of I/O funcs */
  35. #define SDIOD_MAX_IOFUNCS 7
  36. /* mask of register map */
  37. #define REG_F0_REG_MASK 0x7FF
  38. #define REG_F1_MISC_MASK 0x1FFFF
  39. /* as of sdiod rev 0, supports 3 functions */
  40. #define SBSDIO_NUM_FUNCTION 3
  41. /* function 0 vendor specific CCCR registers */
  42. #define SDIO_CCCR_BRCM_CARDCAP 0xf0
  43. #define SDIO_CCCR_BRCM_CARDCAP_CMD14_SUPPORT 0x02
  44. #define SDIO_CCCR_BRCM_CARDCAP_CMD14_EXT 0x04
  45. #define SDIO_CCCR_BRCM_CARDCAP_CMD_NODEC 0x08
  46. #define SDIO_CCCR_BRCM_CARDCTRL 0xf1
  47. #define SDIO_CCCR_BRCM_CARDCTRL_WLANRESET 0x02
  48. #define SDIO_CCCR_BRCM_SEPINT 0xf2
  49. #define SDIO_SEPINT_MASK 0x01
  50. #define SDIO_SEPINT_OE 0x02
  51. #define SDIO_SEPINT_ACT_HI 0x04
  52. /* function 1 miscellaneous registers */
  53. /* sprom command and status */
  54. #define SBSDIO_SPROM_CS 0x10000
  55. /* sprom info register */
  56. #define SBSDIO_SPROM_INFO 0x10001
  57. /* sprom indirect access data byte 0 */
  58. #define SBSDIO_SPROM_DATA_LOW 0x10002
  59. /* sprom indirect access data byte 1 */
  60. #define SBSDIO_SPROM_DATA_HIGH 0x10003
  61. /* sprom indirect access addr byte 0 */
  62. #define SBSDIO_SPROM_ADDR_LOW 0x10004
  63. /* gpio select */
  64. #define SBSDIO_GPIO_SELECT 0x10005
  65. /* gpio output */
  66. #define SBSDIO_GPIO_OUT 0x10006
  67. /* gpio enable */
  68. #define SBSDIO_GPIO_EN 0x10007
  69. /* rev < 7, watermark for sdio device */
  70. #define SBSDIO_WATERMARK 0x10008
  71. /* control busy signal generation */
  72. #define SBSDIO_DEVICE_CTL 0x10009
  73. /* SB Address Window Low (b15) */
  74. #define SBSDIO_FUNC1_SBADDRLOW 0x1000A
  75. /* SB Address Window Mid (b23:b16) */
  76. #define SBSDIO_FUNC1_SBADDRMID 0x1000B
  77. /* SB Address Window High (b31:b24) */
  78. #define SBSDIO_FUNC1_SBADDRHIGH 0x1000C
  79. /* Frame Control (frame term/abort) */
  80. #define SBSDIO_FUNC1_FRAMECTRL 0x1000D
  81. /* ChipClockCSR (ALP/HT ctl/status) */
  82. #define SBSDIO_FUNC1_CHIPCLKCSR 0x1000E
  83. /* SdioPullUp (on cmd, d0-d2) */
  84. #define SBSDIO_FUNC1_SDIOPULLUP 0x1000F
  85. /* Write Frame Byte Count Low */
  86. #define SBSDIO_FUNC1_WFRAMEBCLO 0x10019
  87. /* Write Frame Byte Count High */
  88. #define SBSDIO_FUNC1_WFRAMEBCHI 0x1001A
  89. /* Read Frame Byte Count Low */
  90. #define SBSDIO_FUNC1_RFRAMEBCLO 0x1001B
  91. /* Read Frame Byte Count High */
  92. #define SBSDIO_FUNC1_RFRAMEBCHI 0x1001C
  93. /* MesBusyCtl (rev 11) */
  94. #define SBSDIO_FUNC1_MESBUSYCTRL 0x1001D
  95. /* Sdio Core Rev 12 */
  96. #define SBSDIO_FUNC1_WAKEUPCTRL 0x1001E
  97. #define SBSDIO_FUNC1_WCTRL_ALPWAIT_MASK 0x1
  98. #define SBSDIO_FUNC1_WCTRL_ALPWAIT_SHIFT 0
  99. #define SBSDIO_FUNC1_WCTRL_HTWAIT_MASK 0x2
  100. #define SBSDIO_FUNC1_WCTRL_HTWAIT_SHIFT 1
  101. #define SBSDIO_FUNC1_SLEEPCSR 0x1001F
  102. #define SBSDIO_FUNC1_SLEEPCSR_KSO_MASK 0x1
  103. #define SBSDIO_FUNC1_SLEEPCSR_KSO_SHIFT 0
  104. #define SBSDIO_FUNC1_SLEEPCSR_KSO_EN 1
  105. #define SBSDIO_FUNC1_SLEEPCSR_DEVON_MASK 0x2
  106. #define SBSDIO_FUNC1_SLEEPCSR_DEVON_SHIFT 1
  107. #define SBSDIO_FUNC1_MISC_REG_START 0x10000 /* f1 misc register start */
  108. #define SBSDIO_FUNC1_MISC_REG_LIMIT 0x1001F /* f1 misc register end */
  109. /* function 1 OCP space */
  110. /* sb offset addr is <= 15 bits, 32k */
  111. #define SBSDIO_SB_OFT_ADDR_MASK 0x07FFF
  112. #define SBSDIO_SB_OFT_ADDR_LIMIT 0x08000
  113. /* with b15, maps to 32-bit SB access */
  114. #define SBSDIO_SB_ACCESS_2_4B_FLAG 0x08000
  115. /* valid bits in SBSDIO_FUNC1_SBADDRxxx regs */
  116. #define SBSDIO_SBADDRLOW_MASK 0x80 /* Valid bits in SBADDRLOW */
  117. #define SBSDIO_SBADDRMID_MASK 0xff /* Valid bits in SBADDRMID */
  118. #define SBSDIO_SBADDRHIGH_MASK 0xffU /* Valid bits in SBADDRHIGH */
  119. /* Address bits from SBADDR regs */
  120. #define SBSDIO_SBWINDOW_MASK 0xffff8000
  121. #define SDIOH_READ 0 /* Read request */
  122. #define SDIOH_WRITE 1 /* Write request */
  123. #define SDIOH_DATA_FIX 0 /* Fixed addressing */
  124. #define SDIOH_DATA_INC 1 /* Incremental addressing */
  125. /* internal return code */
  126. #define SUCCESS 0
  127. #define ERROR 1
  128. /* Packet alignment for most efficient SDIO (can change based on platform) */
  129. #define BRCMF_SDALIGN (1 << 6)
  130. /* watchdog polling interval in ms */
  131. #define BRCMF_WD_POLL_MS 10
  132. /* The state of the bus */
  133. enum brcmf_sdio_state {
  134. BRCMF_STATE_DOWN, /* Device available, still initialising */
  135. BRCMF_STATE_DATA, /* Ready for data transfers, DPC enabled */
  136. BRCMF_STATE_NOMEDIUM /* No medium access to dongle possible */
  137. };
  138. struct brcmf_sdreg {
  139. int func;
  140. int offset;
  141. int value;
  142. };
  143. struct brcmf_sdio;
  144. struct brcmf_sdio_dev {
  145. struct sdio_func *func[SDIO_MAX_FUNCS];
  146. u8 num_funcs; /* Supported funcs on client */
  147. u32 sbwad; /* Save backplane window address */
  148. struct brcmf_sdio *bus;
  149. atomic_t suspend; /* suspend flag */
  150. bool sleeping;
  151. wait_queue_head_t idle_wait;
  152. struct device *dev;
  153. struct brcmf_bus *bus_if;
  154. struct brcmfmac_sdio_platform_data *pdata;
  155. bool oob_irq_requested;
  156. bool irq_en; /* irq enable flags */
  157. spinlock_t irq_en_lock;
  158. bool irq_wake; /* irq wake enable flags */
  159. bool sg_support;
  160. uint max_request_size;
  161. ushort max_segment_count;
  162. uint max_segment_size;
  163. uint txglomsz;
  164. struct sg_table sgtable;
  165. char fw_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
  166. char nvram_name[BRCMF_FW_PATH_LEN + BRCMF_FW_NAME_LEN];
  167. bool wowl_enabled;
  168. enum brcmf_sdio_state state;
  169. };
  170. /* sdio core registers */
  171. struct sdpcmd_regs {
  172. u32 corecontrol; /* 0x00, rev8 */
  173. u32 corestatus; /* rev8 */
  174. u32 PAD[1];
  175. u32 biststatus; /* rev8 */
  176. /* PCMCIA access */
  177. u16 pcmciamesportaladdr; /* 0x010, rev8 */
  178. u16 PAD[1];
  179. u16 pcmciamesportalmask; /* rev8 */
  180. u16 PAD[1];
  181. u16 pcmciawrframebc; /* rev8 */
  182. u16 PAD[1];
  183. u16 pcmciaunderflowtimer; /* rev8 */
  184. u16 PAD[1];
  185. /* interrupt */
  186. u32 intstatus; /* 0x020, rev8 */
  187. u32 hostintmask; /* rev8 */
  188. u32 intmask; /* rev8 */
  189. u32 sbintstatus; /* rev8 */
  190. u32 sbintmask; /* rev8 */
  191. u32 funcintmask; /* rev4 */
  192. u32 PAD[2];
  193. u32 tosbmailbox; /* 0x040, rev8 */
  194. u32 tohostmailbox; /* rev8 */
  195. u32 tosbmailboxdata; /* rev8 */
  196. u32 tohostmailboxdata; /* rev8 */
  197. /* synchronized access to registers in SDIO clock domain */
  198. u32 sdioaccess; /* 0x050, rev8 */
  199. u32 PAD[3];
  200. /* PCMCIA frame control */
  201. u8 pcmciaframectrl; /* 0x060, rev8 */
  202. u8 PAD[3];
  203. u8 pcmciawatermark; /* rev8 */
  204. u8 PAD[155];
  205. /* interrupt batching control */
  206. u32 intrcvlazy; /* 0x100, rev8 */
  207. u32 PAD[3];
  208. /* counters */
  209. u32 cmd52rd; /* 0x110, rev8 */
  210. u32 cmd52wr; /* rev8 */
  211. u32 cmd53rd; /* rev8 */
  212. u32 cmd53wr; /* rev8 */
  213. u32 abort; /* rev8 */
  214. u32 datacrcerror; /* rev8 */
  215. u32 rdoutofsync; /* rev8 */
  216. u32 wroutofsync; /* rev8 */
  217. u32 writebusy; /* rev8 */
  218. u32 readwait; /* rev8 */
  219. u32 readterm; /* rev8 */
  220. u32 writeterm; /* rev8 */
  221. u32 PAD[40];
  222. u32 clockctlstatus; /* rev8 */
  223. u32 PAD[7];
  224. u32 PAD[128]; /* DMA engines */
  225. /* SDIO/PCMCIA CIS region */
  226. char cis[512]; /* 0x400-0x5ff, rev6 */
  227. /* PCMCIA function control registers */
  228. char pcmciafcr[256]; /* 0x600-6ff, rev6 */
  229. u16 PAD[55];
  230. /* PCMCIA backplane access */
  231. u16 backplanecsr; /* 0x76E, rev6 */
  232. u16 backplaneaddr0; /* rev6 */
  233. u16 backplaneaddr1; /* rev6 */
  234. u16 backplaneaddr2; /* rev6 */
  235. u16 backplaneaddr3; /* rev6 */
  236. u16 backplanedata0; /* rev6 */
  237. u16 backplanedata1; /* rev6 */
  238. u16 backplanedata2; /* rev6 */
  239. u16 backplanedata3; /* rev6 */
  240. u16 PAD[31];
  241. /* sprom "size" & "blank" info */
  242. u16 spromstatus; /* 0x7BE, rev2 */
  243. u32 PAD[464];
  244. u16 PAD[0x80];
  245. };
  246. /* Register/deregister interrupt handler. */
  247. int brcmf_sdiod_intr_register(struct brcmf_sdio_dev *sdiodev);
  248. int brcmf_sdiod_intr_unregister(struct brcmf_sdio_dev *sdiodev);
  249. /* sdio device register access interface */
  250. u8 brcmf_sdiod_regrb(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret);
  251. u32 brcmf_sdiod_regrl(struct brcmf_sdio_dev *sdiodev, u32 addr, int *ret);
  252. void brcmf_sdiod_regwb(struct brcmf_sdio_dev *sdiodev, u32 addr, u8 data,
  253. int *ret);
  254. void brcmf_sdiod_regwl(struct brcmf_sdio_dev *sdiodev, u32 addr, u32 data,
  255. int *ret);
  256. /* Buffer transfer to/from device (client) core via cmd53.
  257. * fn: function number
  258. * flags: backplane width, address increment, sync/async
  259. * buf: pointer to memory data buffer
  260. * nbytes: number of bytes to transfer to/from buf
  261. * pkt: pointer to packet associated with buf (if any)
  262. * complete: callback function for command completion (async only)
  263. * handle: handle for completion callback (first arg in callback)
  264. * Returns 0 or error code.
  265. * NOTE: Async operation is not currently supported.
  266. */
  267. int brcmf_sdiod_send_pkt(struct brcmf_sdio_dev *sdiodev,
  268. struct sk_buff_head *pktq);
  269. int brcmf_sdiod_send_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
  270. int brcmf_sdiod_recv_pkt(struct brcmf_sdio_dev *sdiodev, struct sk_buff *pkt);
  271. int brcmf_sdiod_recv_buf(struct brcmf_sdio_dev *sdiodev, u8 *buf, uint nbytes);
  272. int brcmf_sdiod_recv_chain(struct brcmf_sdio_dev *sdiodev,
  273. struct sk_buff_head *pktq, uint totlen);
  274. /* Flags bits */
  275. /* Four-byte target (backplane) width (vs. two-byte) */
  276. #define SDIO_REQ_4BYTE 0x1
  277. /* Fixed address (FIFO) (vs. incrementing address) */
  278. #define SDIO_REQ_FIXED 0x2
  279. /* Read/write to memory block (F1, no FIFO) via CMD53 (sync only).
  280. * rw: read or write (0/1)
  281. * addr: direct SDIO address
  282. * buf: pointer to memory data buffer
  283. * nbytes: number of bytes to transfer to/from buf
  284. * Returns 0 or error code.
  285. */
  286. int brcmf_sdiod_ramrw(struct brcmf_sdio_dev *sdiodev, bool write, u32 address,
  287. u8 *data, uint size);
  288. /* Issue an abort to the specified function */
  289. int brcmf_sdiod_abort(struct brcmf_sdio_dev *sdiodev, uint fn);
  290. struct brcmf_sdio *brcmf_sdio_probe(struct brcmf_sdio_dev *sdiodev);
  291. void brcmf_sdio_remove(struct brcmf_sdio *bus);
  292. void brcmf_sdio_isr(struct brcmf_sdio *bus);
  293. void brcmf_sdio_wd_timer(struct brcmf_sdio *bus, uint wdtick);
  294. void brcmf_sdio_wowl_config(struct device *dev, bool enabled);
  295. #endif /* BRCMFMAC_SDIO_H */