be_cmds.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251
  1. /*
  2. * Copyright (C) 2005 - 2014 Emulex
  3. * All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License version 2
  7. * as published by the Free Software Foundation. The full GNU General
  8. * Public License is included in this distribution in the file called COPYING.
  9. *
  10. * Contact Information:
  11. * linux-drivers@emulex.com
  12. *
  13. * Emulex
  14. * 3333 Susan Street
  15. * Costa Mesa, CA 92626
  16. */
  17. #include <linux/module.h>
  18. #include "be.h"
  19. #include "be_cmds.h"
  20. static char *be_port_misconfig_evt_desc[] = {
  21. "A valid SFP module detected",
  22. "Optics faulted/ incorrectly installed/ not installed.",
  23. "Optics of two types installed.",
  24. "Incompatible optics.",
  25. "Unknown port SFP status"
  26. };
  27. static char *be_port_misconfig_remedy_desc[] = {
  28. "",
  29. "Reseat optics. If issue not resolved, replace",
  30. "Remove one optic or install matching pair of optics",
  31. "Replace with compatible optics for card to function",
  32. ""
  33. };
  34. static struct be_cmd_priv_map cmd_priv_map[] = {
  35. {
  36. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  37. CMD_SUBSYSTEM_ETH,
  38. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  39. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  40. },
  41. {
  42. OPCODE_COMMON_GET_FLOW_CONTROL,
  43. CMD_SUBSYSTEM_COMMON,
  44. BE_PRIV_LNKQUERY | BE_PRIV_VHADM |
  45. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  46. },
  47. {
  48. OPCODE_COMMON_SET_FLOW_CONTROL,
  49. CMD_SUBSYSTEM_COMMON,
  50. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  51. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  52. },
  53. {
  54. OPCODE_ETH_GET_PPORT_STATS,
  55. CMD_SUBSYSTEM_ETH,
  56. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  57. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  58. },
  59. {
  60. OPCODE_COMMON_GET_PHY_DETAILS,
  61. CMD_SUBSYSTEM_COMMON,
  62. BE_PRIV_LNKMGMT | BE_PRIV_VHADM |
  63. BE_PRIV_DEVCFG | BE_PRIV_DEVSEC
  64. }
  65. };
  66. static bool be_cmd_allowed(struct be_adapter *adapter, u8 opcode, u8 subsystem)
  67. {
  68. int i;
  69. int num_entries = sizeof(cmd_priv_map)/sizeof(struct be_cmd_priv_map);
  70. u32 cmd_privileges = adapter->cmd_privileges;
  71. for (i = 0; i < num_entries; i++)
  72. if (opcode == cmd_priv_map[i].opcode &&
  73. subsystem == cmd_priv_map[i].subsystem)
  74. if (!(cmd_privileges & cmd_priv_map[i].priv_mask))
  75. return false;
  76. return true;
  77. }
  78. static inline void *embedded_payload(struct be_mcc_wrb *wrb)
  79. {
  80. return wrb->payload.embedded_payload;
  81. }
  82. static void be_mcc_notify(struct be_adapter *adapter)
  83. {
  84. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  85. u32 val = 0;
  86. if (be_error(adapter))
  87. return;
  88. val |= mccq->id & DB_MCCQ_RING_ID_MASK;
  89. val |= 1 << DB_MCCQ_NUM_POSTED_SHIFT;
  90. wmb();
  91. iowrite32(val, adapter->db + DB_MCCQ_OFFSET);
  92. }
  93. /* To check if valid bit is set, check the entire word as we don't know
  94. * the endianness of the data (old entry is host endian while a new entry is
  95. * little endian) */
  96. static inline bool be_mcc_compl_is_new(struct be_mcc_compl *compl)
  97. {
  98. u32 flags;
  99. if (compl->flags != 0) {
  100. flags = le32_to_cpu(compl->flags);
  101. if (flags & CQE_FLAGS_VALID_MASK) {
  102. compl->flags = flags;
  103. return true;
  104. }
  105. }
  106. return false;
  107. }
  108. /* Need to reset the entire word that houses the valid bit */
  109. static inline void be_mcc_compl_use(struct be_mcc_compl *compl)
  110. {
  111. compl->flags = 0;
  112. }
  113. static struct be_cmd_resp_hdr *be_decode_resp_hdr(u32 tag0, u32 tag1)
  114. {
  115. unsigned long addr;
  116. addr = tag1;
  117. addr = ((addr << 16) << 16) | tag0;
  118. return (void *)addr;
  119. }
  120. static bool be_skip_err_log(u8 opcode, u16 base_status, u16 addl_status)
  121. {
  122. if (base_status == MCC_STATUS_NOT_SUPPORTED ||
  123. base_status == MCC_STATUS_ILLEGAL_REQUEST ||
  124. addl_status == MCC_ADDL_STATUS_TOO_MANY_INTERFACES ||
  125. (opcode == OPCODE_COMMON_WRITE_FLASHROM &&
  126. (base_status == MCC_STATUS_ILLEGAL_FIELD ||
  127. addl_status == MCC_ADDL_STATUS_FLASH_IMAGE_CRC_MISMATCH)))
  128. return true;
  129. else
  130. return false;
  131. }
  132. /* Place holder for all the async MCC cmds wherein the caller is not in a busy
  133. * loop (has not issued be_mcc_notify_wait())
  134. */
  135. static void be_async_cmd_process(struct be_adapter *adapter,
  136. struct be_mcc_compl *compl,
  137. struct be_cmd_resp_hdr *resp_hdr)
  138. {
  139. enum mcc_base_status base_status = base_status(compl->status);
  140. u8 opcode = 0, subsystem = 0;
  141. if (resp_hdr) {
  142. opcode = resp_hdr->opcode;
  143. subsystem = resp_hdr->subsystem;
  144. }
  145. if (opcode == OPCODE_LOWLEVEL_LOOPBACK_TEST &&
  146. subsystem == CMD_SUBSYSTEM_LOWLEVEL) {
  147. complete(&adapter->et_cmd_compl);
  148. return;
  149. }
  150. if ((opcode == OPCODE_COMMON_WRITE_FLASHROM ||
  151. opcode == OPCODE_COMMON_WRITE_OBJECT) &&
  152. subsystem == CMD_SUBSYSTEM_COMMON) {
  153. adapter->flash_status = compl->status;
  154. complete(&adapter->et_cmd_compl);
  155. return;
  156. }
  157. if ((opcode == OPCODE_ETH_GET_STATISTICS ||
  158. opcode == OPCODE_ETH_GET_PPORT_STATS) &&
  159. subsystem == CMD_SUBSYSTEM_ETH &&
  160. base_status == MCC_STATUS_SUCCESS) {
  161. be_parse_stats(adapter);
  162. adapter->stats_cmd_sent = false;
  163. return;
  164. }
  165. if (opcode == OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES &&
  166. subsystem == CMD_SUBSYSTEM_COMMON) {
  167. if (base_status == MCC_STATUS_SUCCESS) {
  168. struct be_cmd_resp_get_cntl_addnl_attribs *resp =
  169. (void *)resp_hdr;
  170. adapter->drv_stats.be_on_die_temperature =
  171. resp->on_die_temperature;
  172. } else {
  173. adapter->be_get_temp_freq = 0;
  174. }
  175. return;
  176. }
  177. }
  178. static int be_mcc_compl_process(struct be_adapter *adapter,
  179. struct be_mcc_compl *compl)
  180. {
  181. enum mcc_base_status base_status;
  182. enum mcc_addl_status addl_status;
  183. struct be_cmd_resp_hdr *resp_hdr;
  184. u8 opcode = 0, subsystem = 0;
  185. /* Just swap the status to host endian; mcc tag is opaquely copied
  186. * from mcc_wrb */
  187. be_dws_le_to_cpu(compl, 4);
  188. base_status = base_status(compl->status);
  189. addl_status = addl_status(compl->status);
  190. resp_hdr = be_decode_resp_hdr(compl->tag0, compl->tag1);
  191. if (resp_hdr) {
  192. opcode = resp_hdr->opcode;
  193. subsystem = resp_hdr->subsystem;
  194. }
  195. be_async_cmd_process(adapter, compl, resp_hdr);
  196. if (base_status != MCC_STATUS_SUCCESS &&
  197. !be_skip_err_log(opcode, base_status, addl_status)) {
  198. if (base_status == MCC_STATUS_UNAUTHORIZED_REQUEST) {
  199. dev_warn(&adapter->pdev->dev,
  200. "VF is not privileged to issue opcode %d-%d\n",
  201. opcode, subsystem);
  202. } else {
  203. dev_err(&adapter->pdev->dev,
  204. "opcode %d-%d failed:status %d-%d\n",
  205. opcode, subsystem, base_status, addl_status);
  206. }
  207. }
  208. return compl->status;
  209. }
  210. /* Link state evt is a string of bytes; no need for endian swapping */
  211. static void be_async_link_state_process(struct be_adapter *adapter,
  212. struct be_mcc_compl *compl)
  213. {
  214. struct be_async_event_link_state *evt =
  215. (struct be_async_event_link_state *)compl;
  216. /* When link status changes, link speed must be re-queried from FW */
  217. adapter->phy.link_speed = -1;
  218. /* On BEx the FW does not send a separate link status
  219. * notification for physical and logical link.
  220. * On other chips just process the logical link
  221. * status notification
  222. */
  223. if (!BEx_chip(adapter) &&
  224. !(evt->port_link_status & LOGICAL_LINK_STATUS_MASK))
  225. return;
  226. /* For the initial link status do not rely on the ASYNC event as
  227. * it may not be received in some cases.
  228. */
  229. if (adapter->flags & BE_FLAGS_LINK_STATUS_INIT)
  230. be_link_status_update(adapter,
  231. evt->port_link_status & LINK_STATUS_MASK);
  232. }
  233. static void be_async_port_misconfig_event_process(struct be_adapter *adapter,
  234. struct be_mcc_compl *compl)
  235. {
  236. struct be_async_event_misconfig_port *evt =
  237. (struct be_async_event_misconfig_port *)compl;
  238. u32 sfp_mismatch_evt = le32_to_cpu(evt->event_data_word1);
  239. struct device *dev = &adapter->pdev->dev;
  240. u8 port_misconfig_evt;
  241. port_misconfig_evt =
  242. ((sfp_mismatch_evt >> (adapter->hba_port_num * 8)) & 0xff);
  243. /* Log an error message that would allow a user to determine
  244. * whether the SFPs have an issue
  245. */
  246. dev_info(dev, "Port %c: %s %s", adapter->port_name,
  247. be_port_misconfig_evt_desc[port_misconfig_evt],
  248. be_port_misconfig_remedy_desc[port_misconfig_evt]);
  249. if (port_misconfig_evt == INCOMPATIBLE_SFP)
  250. adapter->flags |= BE_FLAGS_EVT_INCOMPATIBLE_SFP;
  251. }
  252. /* Grp5 CoS Priority evt */
  253. static void be_async_grp5_cos_priority_process(struct be_adapter *adapter,
  254. struct be_mcc_compl *compl)
  255. {
  256. struct be_async_event_grp5_cos_priority *evt =
  257. (struct be_async_event_grp5_cos_priority *)compl;
  258. if (evt->valid) {
  259. adapter->vlan_prio_bmap = evt->available_priority_bmap;
  260. adapter->recommended_prio &= ~VLAN_PRIO_MASK;
  261. adapter->recommended_prio =
  262. evt->reco_default_priority << VLAN_PRIO_SHIFT;
  263. }
  264. }
  265. /* Grp5 QOS Speed evt: qos_link_speed is in units of 10 Mbps */
  266. static void be_async_grp5_qos_speed_process(struct be_adapter *adapter,
  267. struct be_mcc_compl *compl)
  268. {
  269. struct be_async_event_grp5_qos_link_speed *evt =
  270. (struct be_async_event_grp5_qos_link_speed *)compl;
  271. if (adapter->phy.link_speed >= 0 &&
  272. evt->physical_port == adapter->port_num)
  273. adapter->phy.link_speed = le16_to_cpu(evt->qos_link_speed) * 10;
  274. }
  275. /*Grp5 PVID evt*/
  276. static void be_async_grp5_pvid_state_process(struct be_adapter *adapter,
  277. struct be_mcc_compl *compl)
  278. {
  279. struct be_async_event_grp5_pvid_state *evt =
  280. (struct be_async_event_grp5_pvid_state *)compl;
  281. if (evt->enabled) {
  282. adapter->pvid = le16_to_cpu(evt->tag) & VLAN_VID_MASK;
  283. dev_info(&adapter->pdev->dev, "LPVID: %d\n", adapter->pvid);
  284. } else {
  285. adapter->pvid = 0;
  286. }
  287. }
  288. static void be_async_grp5_evt_process(struct be_adapter *adapter,
  289. struct be_mcc_compl *compl)
  290. {
  291. u8 event_type = (compl->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  292. ASYNC_EVENT_TYPE_MASK;
  293. switch (event_type) {
  294. case ASYNC_EVENT_COS_PRIORITY:
  295. be_async_grp5_cos_priority_process(adapter, compl);
  296. break;
  297. case ASYNC_EVENT_QOS_SPEED:
  298. be_async_grp5_qos_speed_process(adapter, compl);
  299. break;
  300. case ASYNC_EVENT_PVID_STATE:
  301. be_async_grp5_pvid_state_process(adapter, compl);
  302. break;
  303. default:
  304. break;
  305. }
  306. }
  307. static void be_async_dbg_evt_process(struct be_adapter *adapter,
  308. struct be_mcc_compl *cmp)
  309. {
  310. u8 event_type = 0;
  311. struct be_async_event_qnq *evt = (struct be_async_event_qnq *)cmp;
  312. event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  313. ASYNC_EVENT_TYPE_MASK;
  314. switch (event_type) {
  315. case ASYNC_DEBUG_EVENT_TYPE_QNQ:
  316. if (evt->valid)
  317. adapter->qnq_vid = le16_to_cpu(evt->vlan_tag);
  318. adapter->flags |= BE_FLAGS_QNQ_ASYNC_EVT_RCVD;
  319. break;
  320. default:
  321. dev_warn(&adapter->pdev->dev, "Unknown debug event 0x%x!\n",
  322. event_type);
  323. break;
  324. }
  325. }
  326. static void be_async_sliport_evt_process(struct be_adapter *adapter,
  327. struct be_mcc_compl *cmp)
  328. {
  329. u8 event_type = (cmp->flags >> ASYNC_EVENT_TYPE_SHIFT) &
  330. ASYNC_EVENT_TYPE_MASK;
  331. if (event_type == ASYNC_EVENT_PORT_MISCONFIG)
  332. be_async_port_misconfig_event_process(adapter, cmp);
  333. }
  334. static inline bool is_link_state_evt(u32 flags)
  335. {
  336. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  337. ASYNC_EVENT_CODE_LINK_STATE;
  338. }
  339. static inline bool is_grp5_evt(u32 flags)
  340. {
  341. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  342. ASYNC_EVENT_CODE_GRP_5;
  343. }
  344. static inline bool is_dbg_evt(u32 flags)
  345. {
  346. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  347. ASYNC_EVENT_CODE_QNQ;
  348. }
  349. static inline bool is_sliport_evt(u32 flags)
  350. {
  351. return ((flags >> ASYNC_EVENT_CODE_SHIFT) & ASYNC_EVENT_CODE_MASK) ==
  352. ASYNC_EVENT_CODE_SLIPORT;
  353. }
  354. static void be_mcc_event_process(struct be_adapter *adapter,
  355. struct be_mcc_compl *compl)
  356. {
  357. if (is_link_state_evt(compl->flags))
  358. be_async_link_state_process(adapter, compl);
  359. else if (is_grp5_evt(compl->flags))
  360. be_async_grp5_evt_process(adapter, compl);
  361. else if (is_dbg_evt(compl->flags))
  362. be_async_dbg_evt_process(adapter, compl);
  363. else if (is_sliport_evt(compl->flags))
  364. be_async_sliport_evt_process(adapter, compl);
  365. }
  366. static struct be_mcc_compl *be_mcc_compl_get(struct be_adapter *adapter)
  367. {
  368. struct be_queue_info *mcc_cq = &adapter->mcc_obj.cq;
  369. struct be_mcc_compl *compl = queue_tail_node(mcc_cq);
  370. if (be_mcc_compl_is_new(compl)) {
  371. queue_tail_inc(mcc_cq);
  372. return compl;
  373. }
  374. return NULL;
  375. }
  376. void be_async_mcc_enable(struct be_adapter *adapter)
  377. {
  378. spin_lock_bh(&adapter->mcc_cq_lock);
  379. be_cq_notify(adapter, adapter->mcc_obj.cq.id, true, 0);
  380. adapter->mcc_obj.rearm_cq = true;
  381. spin_unlock_bh(&adapter->mcc_cq_lock);
  382. }
  383. void be_async_mcc_disable(struct be_adapter *adapter)
  384. {
  385. spin_lock_bh(&adapter->mcc_cq_lock);
  386. adapter->mcc_obj.rearm_cq = false;
  387. be_cq_notify(adapter, adapter->mcc_obj.cq.id, false, 0);
  388. spin_unlock_bh(&adapter->mcc_cq_lock);
  389. }
  390. int be_process_mcc(struct be_adapter *adapter)
  391. {
  392. struct be_mcc_compl *compl;
  393. int num = 0, status = 0;
  394. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  395. spin_lock(&adapter->mcc_cq_lock);
  396. while ((compl = be_mcc_compl_get(adapter))) {
  397. if (compl->flags & CQE_FLAGS_ASYNC_MASK) {
  398. be_mcc_event_process(adapter, compl);
  399. } else if (compl->flags & CQE_FLAGS_COMPLETED_MASK) {
  400. status = be_mcc_compl_process(adapter, compl);
  401. atomic_dec(&mcc_obj->q.used);
  402. }
  403. be_mcc_compl_use(compl);
  404. num++;
  405. }
  406. if (num)
  407. be_cq_notify(adapter, mcc_obj->cq.id, mcc_obj->rearm_cq, num);
  408. spin_unlock(&adapter->mcc_cq_lock);
  409. return status;
  410. }
  411. /* Wait till no more pending mcc requests are present */
  412. static int be_mcc_wait_compl(struct be_adapter *adapter)
  413. {
  414. #define mcc_timeout 120000 /* 12s timeout */
  415. int i, status = 0;
  416. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  417. for (i = 0; i < mcc_timeout; i++) {
  418. if (be_error(adapter))
  419. return -EIO;
  420. local_bh_disable();
  421. status = be_process_mcc(adapter);
  422. local_bh_enable();
  423. if (atomic_read(&mcc_obj->q.used) == 0)
  424. break;
  425. udelay(100);
  426. }
  427. if (i == mcc_timeout) {
  428. dev_err(&adapter->pdev->dev, "FW not responding\n");
  429. adapter->fw_timeout = true;
  430. return -EIO;
  431. }
  432. return status;
  433. }
  434. /* Notify MCC requests and wait for completion */
  435. static int be_mcc_notify_wait(struct be_adapter *adapter)
  436. {
  437. int status;
  438. struct be_mcc_wrb *wrb;
  439. struct be_mcc_obj *mcc_obj = &adapter->mcc_obj;
  440. u16 index = mcc_obj->q.head;
  441. struct be_cmd_resp_hdr *resp;
  442. index_dec(&index, mcc_obj->q.len);
  443. wrb = queue_index_node(&mcc_obj->q, index);
  444. resp = be_decode_resp_hdr(wrb->tag0, wrb->tag1);
  445. be_mcc_notify(adapter);
  446. status = be_mcc_wait_compl(adapter);
  447. if (status == -EIO)
  448. goto out;
  449. status = (resp->base_status |
  450. ((resp->addl_status & CQE_ADDL_STATUS_MASK) <<
  451. CQE_ADDL_STATUS_SHIFT));
  452. out:
  453. return status;
  454. }
  455. static int be_mbox_db_ready_wait(struct be_adapter *adapter, void __iomem *db)
  456. {
  457. int msecs = 0;
  458. u32 ready;
  459. do {
  460. if (be_error(adapter))
  461. return -EIO;
  462. ready = ioread32(db);
  463. if (ready == 0xffffffff)
  464. return -1;
  465. ready &= MPU_MAILBOX_DB_RDY_MASK;
  466. if (ready)
  467. break;
  468. if (msecs > 4000) {
  469. dev_err(&adapter->pdev->dev, "FW not responding\n");
  470. adapter->fw_timeout = true;
  471. be_detect_error(adapter);
  472. return -1;
  473. }
  474. msleep(1);
  475. msecs++;
  476. } while (true);
  477. return 0;
  478. }
  479. /*
  480. * Insert the mailbox address into the doorbell in two steps
  481. * Polls on the mbox doorbell till a command completion (or a timeout) occurs
  482. */
  483. static int be_mbox_notify_wait(struct be_adapter *adapter)
  484. {
  485. int status;
  486. u32 val = 0;
  487. void __iomem *db = adapter->db + MPU_MAILBOX_DB_OFFSET;
  488. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  489. struct be_mcc_mailbox *mbox = mbox_mem->va;
  490. struct be_mcc_compl *compl = &mbox->compl;
  491. /* wait for ready to be set */
  492. status = be_mbox_db_ready_wait(adapter, db);
  493. if (status != 0)
  494. return status;
  495. val |= MPU_MAILBOX_DB_HI_MASK;
  496. /* at bits 2 - 31 place mbox dma addr msb bits 34 - 63 */
  497. val |= (upper_32_bits(mbox_mem->dma) >> 2) << 2;
  498. iowrite32(val, db);
  499. /* wait for ready to be set */
  500. status = be_mbox_db_ready_wait(adapter, db);
  501. if (status != 0)
  502. return status;
  503. val = 0;
  504. /* at bits 2 - 31 place mbox dma addr lsb bits 4 - 33 */
  505. val |= (u32)(mbox_mem->dma >> 4) << 2;
  506. iowrite32(val, db);
  507. status = be_mbox_db_ready_wait(adapter, db);
  508. if (status != 0)
  509. return status;
  510. /* A cq entry has been made now */
  511. if (be_mcc_compl_is_new(compl)) {
  512. status = be_mcc_compl_process(adapter, &mbox->compl);
  513. be_mcc_compl_use(compl);
  514. if (status)
  515. return status;
  516. } else {
  517. dev_err(&adapter->pdev->dev, "invalid mailbox completion\n");
  518. return -1;
  519. }
  520. return 0;
  521. }
  522. static u16 be_POST_stage_get(struct be_adapter *adapter)
  523. {
  524. u32 sem;
  525. if (BEx_chip(adapter))
  526. sem = ioread32(adapter->csr + SLIPORT_SEMAPHORE_OFFSET_BEx);
  527. else
  528. pci_read_config_dword(adapter->pdev,
  529. SLIPORT_SEMAPHORE_OFFSET_SH, &sem);
  530. return sem & POST_STAGE_MASK;
  531. }
  532. static int lancer_wait_ready(struct be_adapter *adapter)
  533. {
  534. #define SLIPORT_READY_TIMEOUT 30
  535. u32 sliport_status;
  536. int i;
  537. for (i = 0; i < SLIPORT_READY_TIMEOUT; i++) {
  538. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  539. if (sliport_status & SLIPORT_STATUS_RDY_MASK)
  540. break;
  541. msleep(1000);
  542. }
  543. if (i == SLIPORT_READY_TIMEOUT)
  544. return sliport_status ? : -1;
  545. return 0;
  546. }
  547. static bool lancer_provisioning_error(struct be_adapter *adapter)
  548. {
  549. u32 sliport_status = 0, sliport_err1 = 0, sliport_err2 = 0;
  550. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  551. if (sliport_status & SLIPORT_STATUS_ERR_MASK) {
  552. sliport_err1 = ioread32(adapter->db + SLIPORT_ERROR1_OFFSET);
  553. sliport_err2 = ioread32(adapter->db + SLIPORT_ERROR2_OFFSET);
  554. if (sliport_err1 == SLIPORT_ERROR_NO_RESOURCE1 &&
  555. sliport_err2 == SLIPORT_ERROR_NO_RESOURCE2)
  556. return true;
  557. }
  558. return false;
  559. }
  560. int lancer_test_and_set_rdy_state(struct be_adapter *adapter)
  561. {
  562. int status;
  563. u32 sliport_status, err, reset_needed;
  564. bool resource_error;
  565. resource_error = lancer_provisioning_error(adapter);
  566. if (resource_error)
  567. return -EAGAIN;
  568. status = lancer_wait_ready(adapter);
  569. if (!status) {
  570. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  571. err = sliport_status & SLIPORT_STATUS_ERR_MASK;
  572. reset_needed = sliport_status & SLIPORT_STATUS_RN_MASK;
  573. if (err && reset_needed) {
  574. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  575. adapter->db + SLIPORT_CONTROL_OFFSET);
  576. /* check if adapter has corrected the error */
  577. status = lancer_wait_ready(adapter);
  578. sliport_status = ioread32(adapter->db +
  579. SLIPORT_STATUS_OFFSET);
  580. sliport_status &= (SLIPORT_STATUS_ERR_MASK |
  581. SLIPORT_STATUS_RN_MASK);
  582. if (status || sliport_status)
  583. status = -1;
  584. } else if (err || reset_needed) {
  585. status = -1;
  586. }
  587. }
  588. /* Stop error recovery if error is not recoverable.
  589. * No resource error is temporary errors and will go away
  590. * when PF provisions resources.
  591. */
  592. resource_error = lancer_provisioning_error(adapter);
  593. if (resource_error)
  594. status = -EAGAIN;
  595. return status;
  596. }
  597. int be_fw_wait_ready(struct be_adapter *adapter)
  598. {
  599. u16 stage;
  600. int status, timeout = 0;
  601. struct device *dev = &adapter->pdev->dev;
  602. if (lancer_chip(adapter)) {
  603. status = lancer_wait_ready(adapter);
  604. if (status) {
  605. stage = status;
  606. goto err;
  607. }
  608. return 0;
  609. }
  610. do {
  611. stage = be_POST_stage_get(adapter);
  612. if (stage == POST_STAGE_ARMFW_RDY)
  613. return 0;
  614. dev_info(dev, "Waiting for POST, %ds elapsed\n", timeout);
  615. if (msleep_interruptible(2000)) {
  616. dev_err(dev, "Waiting for POST aborted\n");
  617. return -EINTR;
  618. }
  619. timeout += 2;
  620. } while (timeout < 60);
  621. err:
  622. dev_err(dev, "POST timeout; stage=%#x\n", stage);
  623. return -1;
  624. }
  625. static inline struct be_sge *nonembedded_sgl(struct be_mcc_wrb *wrb)
  626. {
  627. return &wrb->payload.sgl[0];
  628. }
  629. static inline void fill_wrb_tags(struct be_mcc_wrb *wrb, unsigned long addr)
  630. {
  631. wrb->tag0 = addr & 0xFFFFFFFF;
  632. wrb->tag1 = upper_32_bits(addr);
  633. }
  634. /* Don't touch the hdr after it's prepared */
  635. /* mem will be NULL for embedded commands */
  636. static void be_wrb_cmd_hdr_prepare(struct be_cmd_req_hdr *req_hdr,
  637. u8 subsystem, u8 opcode, int cmd_len,
  638. struct be_mcc_wrb *wrb,
  639. struct be_dma_mem *mem)
  640. {
  641. struct be_sge *sge;
  642. req_hdr->opcode = opcode;
  643. req_hdr->subsystem = subsystem;
  644. req_hdr->request_length = cpu_to_le32(cmd_len - sizeof(*req_hdr));
  645. req_hdr->version = 0;
  646. fill_wrb_tags(wrb, (ulong) req_hdr);
  647. wrb->payload_length = cmd_len;
  648. if (mem) {
  649. wrb->embedded |= (1 & MCC_WRB_SGE_CNT_MASK) <<
  650. MCC_WRB_SGE_CNT_SHIFT;
  651. sge = nonembedded_sgl(wrb);
  652. sge->pa_hi = cpu_to_le32(upper_32_bits(mem->dma));
  653. sge->pa_lo = cpu_to_le32(mem->dma & 0xFFFFFFFF);
  654. sge->len = cpu_to_le32(mem->size);
  655. } else
  656. wrb->embedded |= MCC_WRB_EMBEDDED_MASK;
  657. be_dws_cpu_to_le(wrb, 8);
  658. }
  659. static void be_cmd_page_addrs_prepare(struct phys_addr *pages, u32 max_pages,
  660. struct be_dma_mem *mem)
  661. {
  662. int i, buf_pages = min(PAGES_4K_SPANNED(mem->va, mem->size), max_pages);
  663. u64 dma = (u64)mem->dma;
  664. for (i = 0; i < buf_pages; i++) {
  665. pages[i].lo = cpu_to_le32(dma & 0xFFFFFFFF);
  666. pages[i].hi = cpu_to_le32(upper_32_bits(dma));
  667. dma += PAGE_SIZE_4K;
  668. }
  669. }
  670. static inline struct be_mcc_wrb *wrb_from_mbox(struct be_adapter *adapter)
  671. {
  672. struct be_dma_mem *mbox_mem = &adapter->mbox_mem;
  673. struct be_mcc_wrb *wrb
  674. = &((struct be_mcc_mailbox *)(mbox_mem->va))->wrb;
  675. memset(wrb, 0, sizeof(*wrb));
  676. return wrb;
  677. }
  678. static struct be_mcc_wrb *wrb_from_mccq(struct be_adapter *adapter)
  679. {
  680. struct be_queue_info *mccq = &adapter->mcc_obj.q;
  681. struct be_mcc_wrb *wrb;
  682. if (!mccq->created)
  683. return NULL;
  684. if (atomic_read(&mccq->used) >= mccq->len)
  685. return NULL;
  686. wrb = queue_head_node(mccq);
  687. queue_head_inc(mccq);
  688. atomic_inc(&mccq->used);
  689. memset(wrb, 0, sizeof(*wrb));
  690. return wrb;
  691. }
  692. static bool use_mcc(struct be_adapter *adapter)
  693. {
  694. return adapter->mcc_obj.q.created;
  695. }
  696. /* Must be used only in process context */
  697. static int be_cmd_lock(struct be_adapter *adapter)
  698. {
  699. if (use_mcc(adapter)) {
  700. spin_lock_bh(&adapter->mcc_lock);
  701. return 0;
  702. } else {
  703. return mutex_lock_interruptible(&adapter->mbox_lock);
  704. }
  705. }
  706. /* Must be used only in process context */
  707. static void be_cmd_unlock(struct be_adapter *adapter)
  708. {
  709. if (use_mcc(adapter))
  710. spin_unlock_bh(&adapter->mcc_lock);
  711. else
  712. return mutex_unlock(&adapter->mbox_lock);
  713. }
  714. static struct be_mcc_wrb *be_cmd_copy(struct be_adapter *adapter,
  715. struct be_mcc_wrb *wrb)
  716. {
  717. struct be_mcc_wrb *dest_wrb;
  718. if (use_mcc(adapter)) {
  719. dest_wrb = wrb_from_mccq(adapter);
  720. if (!dest_wrb)
  721. return NULL;
  722. } else {
  723. dest_wrb = wrb_from_mbox(adapter);
  724. }
  725. memcpy(dest_wrb, wrb, sizeof(*wrb));
  726. if (wrb->embedded & cpu_to_le32(MCC_WRB_EMBEDDED_MASK))
  727. fill_wrb_tags(dest_wrb, (ulong) embedded_payload(wrb));
  728. return dest_wrb;
  729. }
  730. /* Must be used only in process context */
  731. static int be_cmd_notify_wait(struct be_adapter *adapter,
  732. struct be_mcc_wrb *wrb)
  733. {
  734. struct be_mcc_wrb *dest_wrb;
  735. int status;
  736. status = be_cmd_lock(adapter);
  737. if (status)
  738. return status;
  739. dest_wrb = be_cmd_copy(adapter, wrb);
  740. if (!dest_wrb)
  741. return -EBUSY;
  742. if (use_mcc(adapter))
  743. status = be_mcc_notify_wait(adapter);
  744. else
  745. status = be_mbox_notify_wait(adapter);
  746. if (!status)
  747. memcpy(wrb, dest_wrb, sizeof(*wrb));
  748. be_cmd_unlock(adapter);
  749. return status;
  750. }
  751. /* Tell fw we're about to start firing cmds by writing a
  752. * special pattern across the wrb hdr; uses mbox
  753. */
  754. int be_cmd_fw_init(struct be_adapter *adapter)
  755. {
  756. u8 *wrb;
  757. int status;
  758. if (lancer_chip(adapter))
  759. return 0;
  760. if (mutex_lock_interruptible(&adapter->mbox_lock))
  761. return -1;
  762. wrb = (u8 *)wrb_from_mbox(adapter);
  763. *wrb++ = 0xFF;
  764. *wrb++ = 0x12;
  765. *wrb++ = 0x34;
  766. *wrb++ = 0xFF;
  767. *wrb++ = 0xFF;
  768. *wrb++ = 0x56;
  769. *wrb++ = 0x78;
  770. *wrb = 0xFF;
  771. status = be_mbox_notify_wait(adapter);
  772. mutex_unlock(&adapter->mbox_lock);
  773. return status;
  774. }
  775. /* Tell fw we're done with firing cmds by writing a
  776. * special pattern across the wrb hdr; uses mbox
  777. */
  778. int be_cmd_fw_clean(struct be_adapter *adapter)
  779. {
  780. u8 *wrb;
  781. int status;
  782. if (lancer_chip(adapter))
  783. return 0;
  784. if (mutex_lock_interruptible(&adapter->mbox_lock))
  785. return -1;
  786. wrb = (u8 *)wrb_from_mbox(adapter);
  787. *wrb++ = 0xFF;
  788. *wrb++ = 0xAA;
  789. *wrb++ = 0xBB;
  790. *wrb++ = 0xFF;
  791. *wrb++ = 0xFF;
  792. *wrb++ = 0xCC;
  793. *wrb++ = 0xDD;
  794. *wrb = 0xFF;
  795. status = be_mbox_notify_wait(adapter);
  796. mutex_unlock(&adapter->mbox_lock);
  797. return status;
  798. }
  799. int be_cmd_eq_create(struct be_adapter *adapter, struct be_eq_obj *eqo)
  800. {
  801. struct be_mcc_wrb *wrb;
  802. struct be_cmd_req_eq_create *req;
  803. struct be_dma_mem *q_mem = &eqo->q.dma_mem;
  804. int status, ver = 0;
  805. if (mutex_lock_interruptible(&adapter->mbox_lock))
  806. return -1;
  807. wrb = wrb_from_mbox(adapter);
  808. req = embedded_payload(wrb);
  809. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  810. OPCODE_COMMON_EQ_CREATE, sizeof(*req), wrb,
  811. NULL);
  812. /* Support for EQ_CREATEv2 available only SH-R onwards */
  813. if (!(BEx_chip(adapter) || lancer_chip(adapter)))
  814. ver = 2;
  815. req->hdr.version = ver;
  816. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  817. AMAP_SET_BITS(struct amap_eq_context, valid, req->context, 1);
  818. /* 4byte eqe*/
  819. AMAP_SET_BITS(struct amap_eq_context, size, req->context, 0);
  820. AMAP_SET_BITS(struct amap_eq_context, count, req->context,
  821. __ilog2_u32(eqo->q.len / 256));
  822. be_dws_cpu_to_le(req->context, sizeof(req->context));
  823. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  824. status = be_mbox_notify_wait(adapter);
  825. if (!status) {
  826. struct be_cmd_resp_eq_create *resp = embedded_payload(wrb);
  827. eqo->q.id = le16_to_cpu(resp->eq_id);
  828. eqo->msix_idx =
  829. (ver == 2) ? le16_to_cpu(resp->msix_idx) : eqo->idx;
  830. eqo->q.created = true;
  831. }
  832. mutex_unlock(&adapter->mbox_lock);
  833. return status;
  834. }
  835. /* Use MCC */
  836. int be_cmd_mac_addr_query(struct be_adapter *adapter, u8 *mac_addr,
  837. bool permanent, u32 if_handle, u32 pmac_id)
  838. {
  839. struct be_mcc_wrb *wrb;
  840. struct be_cmd_req_mac_query *req;
  841. int status;
  842. spin_lock_bh(&adapter->mcc_lock);
  843. wrb = wrb_from_mccq(adapter);
  844. if (!wrb) {
  845. status = -EBUSY;
  846. goto err;
  847. }
  848. req = embedded_payload(wrb);
  849. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  850. OPCODE_COMMON_NTWK_MAC_QUERY, sizeof(*req), wrb,
  851. NULL);
  852. req->type = MAC_ADDRESS_TYPE_NETWORK;
  853. if (permanent) {
  854. req->permanent = 1;
  855. } else {
  856. req->if_id = cpu_to_le16((u16)if_handle);
  857. req->pmac_id = cpu_to_le32(pmac_id);
  858. req->permanent = 0;
  859. }
  860. status = be_mcc_notify_wait(adapter);
  861. if (!status) {
  862. struct be_cmd_resp_mac_query *resp = embedded_payload(wrb);
  863. memcpy(mac_addr, resp->mac.addr, ETH_ALEN);
  864. }
  865. err:
  866. spin_unlock_bh(&adapter->mcc_lock);
  867. return status;
  868. }
  869. /* Uses synchronous MCCQ */
  870. int be_cmd_pmac_add(struct be_adapter *adapter, u8 *mac_addr,
  871. u32 if_id, u32 *pmac_id, u32 domain)
  872. {
  873. struct be_mcc_wrb *wrb;
  874. struct be_cmd_req_pmac_add *req;
  875. int status;
  876. spin_lock_bh(&adapter->mcc_lock);
  877. wrb = wrb_from_mccq(adapter);
  878. if (!wrb) {
  879. status = -EBUSY;
  880. goto err;
  881. }
  882. req = embedded_payload(wrb);
  883. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  884. OPCODE_COMMON_NTWK_PMAC_ADD, sizeof(*req), wrb,
  885. NULL);
  886. req->hdr.domain = domain;
  887. req->if_id = cpu_to_le32(if_id);
  888. memcpy(req->mac_address, mac_addr, ETH_ALEN);
  889. status = be_mcc_notify_wait(adapter);
  890. if (!status) {
  891. struct be_cmd_resp_pmac_add *resp = embedded_payload(wrb);
  892. *pmac_id = le32_to_cpu(resp->pmac_id);
  893. }
  894. err:
  895. spin_unlock_bh(&adapter->mcc_lock);
  896. if (status == MCC_STATUS_UNAUTHORIZED_REQUEST)
  897. status = -EPERM;
  898. return status;
  899. }
  900. /* Uses synchronous MCCQ */
  901. int be_cmd_pmac_del(struct be_adapter *adapter, u32 if_id, int pmac_id, u32 dom)
  902. {
  903. struct be_mcc_wrb *wrb;
  904. struct be_cmd_req_pmac_del *req;
  905. int status;
  906. if (pmac_id == -1)
  907. return 0;
  908. spin_lock_bh(&adapter->mcc_lock);
  909. wrb = wrb_from_mccq(adapter);
  910. if (!wrb) {
  911. status = -EBUSY;
  912. goto err;
  913. }
  914. req = embedded_payload(wrb);
  915. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  916. OPCODE_COMMON_NTWK_PMAC_DEL, sizeof(*req),
  917. wrb, NULL);
  918. req->hdr.domain = dom;
  919. req->if_id = cpu_to_le32(if_id);
  920. req->pmac_id = cpu_to_le32(pmac_id);
  921. status = be_mcc_notify_wait(adapter);
  922. err:
  923. spin_unlock_bh(&adapter->mcc_lock);
  924. return status;
  925. }
  926. /* Uses Mbox */
  927. int be_cmd_cq_create(struct be_adapter *adapter, struct be_queue_info *cq,
  928. struct be_queue_info *eq, bool no_delay, int coalesce_wm)
  929. {
  930. struct be_mcc_wrb *wrb;
  931. struct be_cmd_req_cq_create *req;
  932. struct be_dma_mem *q_mem = &cq->dma_mem;
  933. void *ctxt;
  934. int status;
  935. if (mutex_lock_interruptible(&adapter->mbox_lock))
  936. return -1;
  937. wrb = wrb_from_mbox(adapter);
  938. req = embedded_payload(wrb);
  939. ctxt = &req->context;
  940. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  941. OPCODE_COMMON_CQ_CREATE, sizeof(*req), wrb,
  942. NULL);
  943. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  944. if (BEx_chip(adapter)) {
  945. AMAP_SET_BITS(struct amap_cq_context_be, coalescwm, ctxt,
  946. coalesce_wm);
  947. AMAP_SET_BITS(struct amap_cq_context_be, nodelay,
  948. ctxt, no_delay);
  949. AMAP_SET_BITS(struct amap_cq_context_be, count, ctxt,
  950. __ilog2_u32(cq->len / 256));
  951. AMAP_SET_BITS(struct amap_cq_context_be, valid, ctxt, 1);
  952. AMAP_SET_BITS(struct amap_cq_context_be, eventable, ctxt, 1);
  953. AMAP_SET_BITS(struct amap_cq_context_be, eqid, ctxt, eq->id);
  954. } else {
  955. req->hdr.version = 2;
  956. req->page_size = 1; /* 1 for 4K */
  957. /* coalesce-wm field in this cmd is not relevant to Lancer.
  958. * Lancer uses COMMON_MODIFY_CQ to set this field
  959. */
  960. if (!lancer_chip(adapter))
  961. AMAP_SET_BITS(struct amap_cq_context_v2, coalescwm,
  962. ctxt, coalesce_wm);
  963. AMAP_SET_BITS(struct amap_cq_context_v2, nodelay, ctxt,
  964. no_delay);
  965. AMAP_SET_BITS(struct amap_cq_context_v2, count, ctxt,
  966. __ilog2_u32(cq->len / 256));
  967. AMAP_SET_BITS(struct amap_cq_context_v2, valid, ctxt, 1);
  968. AMAP_SET_BITS(struct amap_cq_context_v2, eventable, ctxt, 1);
  969. AMAP_SET_BITS(struct amap_cq_context_v2, eqid, ctxt, eq->id);
  970. }
  971. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  972. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  973. status = be_mbox_notify_wait(adapter);
  974. if (!status) {
  975. struct be_cmd_resp_cq_create *resp = embedded_payload(wrb);
  976. cq->id = le16_to_cpu(resp->cq_id);
  977. cq->created = true;
  978. }
  979. mutex_unlock(&adapter->mbox_lock);
  980. return status;
  981. }
  982. static u32 be_encoded_q_len(int q_len)
  983. {
  984. u32 len_encoded = fls(q_len); /* log2(len) + 1 */
  985. if (len_encoded == 16)
  986. len_encoded = 0;
  987. return len_encoded;
  988. }
  989. static int be_cmd_mccq_ext_create(struct be_adapter *adapter,
  990. struct be_queue_info *mccq,
  991. struct be_queue_info *cq)
  992. {
  993. struct be_mcc_wrb *wrb;
  994. struct be_cmd_req_mcc_ext_create *req;
  995. struct be_dma_mem *q_mem = &mccq->dma_mem;
  996. void *ctxt;
  997. int status;
  998. if (mutex_lock_interruptible(&adapter->mbox_lock))
  999. return -1;
  1000. wrb = wrb_from_mbox(adapter);
  1001. req = embedded_payload(wrb);
  1002. ctxt = &req->context;
  1003. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1004. OPCODE_COMMON_MCC_CREATE_EXT, sizeof(*req), wrb,
  1005. NULL);
  1006. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1007. if (BEx_chip(adapter)) {
  1008. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1009. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1010. be_encoded_q_len(mccq->len));
  1011. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1012. } else {
  1013. req->hdr.version = 1;
  1014. req->cq_id = cpu_to_le16(cq->id);
  1015. AMAP_SET_BITS(struct amap_mcc_context_v1, ring_size, ctxt,
  1016. be_encoded_q_len(mccq->len));
  1017. AMAP_SET_BITS(struct amap_mcc_context_v1, valid, ctxt, 1);
  1018. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_id,
  1019. ctxt, cq->id);
  1020. AMAP_SET_BITS(struct amap_mcc_context_v1, async_cq_valid,
  1021. ctxt, 1);
  1022. }
  1023. /* Subscribe to Link State, Sliport Event and Group 5 Events
  1024. * (bits 1, 5 and 17 set)
  1025. */
  1026. req->async_event_bitmap[0] =
  1027. cpu_to_le32(BIT(ASYNC_EVENT_CODE_LINK_STATE) |
  1028. BIT(ASYNC_EVENT_CODE_GRP_5) |
  1029. BIT(ASYNC_EVENT_CODE_QNQ) |
  1030. BIT(ASYNC_EVENT_CODE_SLIPORT));
  1031. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1032. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1033. status = be_mbox_notify_wait(adapter);
  1034. if (!status) {
  1035. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1036. mccq->id = le16_to_cpu(resp->id);
  1037. mccq->created = true;
  1038. }
  1039. mutex_unlock(&adapter->mbox_lock);
  1040. return status;
  1041. }
  1042. static int be_cmd_mccq_org_create(struct be_adapter *adapter,
  1043. struct be_queue_info *mccq,
  1044. struct be_queue_info *cq)
  1045. {
  1046. struct be_mcc_wrb *wrb;
  1047. struct be_cmd_req_mcc_create *req;
  1048. struct be_dma_mem *q_mem = &mccq->dma_mem;
  1049. void *ctxt;
  1050. int status;
  1051. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1052. return -1;
  1053. wrb = wrb_from_mbox(adapter);
  1054. req = embedded_payload(wrb);
  1055. ctxt = &req->context;
  1056. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1057. OPCODE_COMMON_MCC_CREATE, sizeof(*req), wrb,
  1058. NULL);
  1059. req->num_pages = cpu_to_le16(PAGES_4K_SPANNED(q_mem->va, q_mem->size));
  1060. AMAP_SET_BITS(struct amap_mcc_context_be, valid, ctxt, 1);
  1061. AMAP_SET_BITS(struct amap_mcc_context_be, ring_size, ctxt,
  1062. be_encoded_q_len(mccq->len));
  1063. AMAP_SET_BITS(struct amap_mcc_context_be, cq_id, ctxt, cq->id);
  1064. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1065. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1066. status = be_mbox_notify_wait(adapter);
  1067. if (!status) {
  1068. struct be_cmd_resp_mcc_create *resp = embedded_payload(wrb);
  1069. mccq->id = le16_to_cpu(resp->id);
  1070. mccq->created = true;
  1071. }
  1072. mutex_unlock(&adapter->mbox_lock);
  1073. return status;
  1074. }
  1075. int be_cmd_mccq_create(struct be_adapter *adapter,
  1076. struct be_queue_info *mccq, struct be_queue_info *cq)
  1077. {
  1078. int status;
  1079. status = be_cmd_mccq_ext_create(adapter, mccq, cq);
  1080. if (status && BEx_chip(adapter)) {
  1081. dev_warn(&adapter->pdev->dev, "Upgrade to F/W ver 2.102.235.0 "
  1082. "or newer to avoid conflicting priorities between NIC "
  1083. "and FCoE traffic");
  1084. status = be_cmd_mccq_org_create(adapter, mccq, cq);
  1085. }
  1086. return status;
  1087. }
  1088. int be_cmd_txq_create(struct be_adapter *adapter, struct be_tx_obj *txo)
  1089. {
  1090. struct be_mcc_wrb wrb = {0};
  1091. struct be_cmd_req_eth_tx_create *req;
  1092. struct be_queue_info *txq = &txo->q;
  1093. struct be_queue_info *cq = &txo->cq;
  1094. struct be_dma_mem *q_mem = &txq->dma_mem;
  1095. int status, ver = 0;
  1096. req = embedded_payload(&wrb);
  1097. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1098. OPCODE_ETH_TX_CREATE, sizeof(*req), &wrb, NULL);
  1099. if (lancer_chip(adapter)) {
  1100. req->hdr.version = 1;
  1101. } else if (BEx_chip(adapter)) {
  1102. if (adapter->function_caps & BE_FUNCTION_CAPS_SUPER_NIC)
  1103. req->hdr.version = 2;
  1104. } else { /* For SH */
  1105. req->hdr.version = 2;
  1106. }
  1107. if (req->hdr.version > 0)
  1108. req->if_id = cpu_to_le16(adapter->if_handle);
  1109. req->num_pages = PAGES_4K_SPANNED(q_mem->va, q_mem->size);
  1110. req->ulp_num = BE_ULP1_NUM;
  1111. req->type = BE_ETH_TX_RING_TYPE_STANDARD;
  1112. req->cq_id = cpu_to_le16(cq->id);
  1113. req->queue_size = be_encoded_q_len(txq->len);
  1114. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1115. ver = req->hdr.version;
  1116. status = be_cmd_notify_wait(adapter, &wrb);
  1117. if (!status) {
  1118. struct be_cmd_resp_eth_tx_create *resp = embedded_payload(&wrb);
  1119. txq->id = le16_to_cpu(resp->cid);
  1120. if (ver == 2)
  1121. txo->db_offset = le32_to_cpu(resp->db_offset);
  1122. else
  1123. txo->db_offset = DB_TXULP1_OFFSET;
  1124. txq->created = true;
  1125. }
  1126. return status;
  1127. }
  1128. /* Uses MCC */
  1129. int be_cmd_rxq_create(struct be_adapter *adapter,
  1130. struct be_queue_info *rxq, u16 cq_id, u16 frag_size,
  1131. u32 if_id, u32 rss, u8 *rss_id)
  1132. {
  1133. struct be_mcc_wrb *wrb;
  1134. struct be_cmd_req_eth_rx_create *req;
  1135. struct be_dma_mem *q_mem = &rxq->dma_mem;
  1136. int status;
  1137. spin_lock_bh(&adapter->mcc_lock);
  1138. wrb = wrb_from_mccq(adapter);
  1139. if (!wrb) {
  1140. status = -EBUSY;
  1141. goto err;
  1142. }
  1143. req = embedded_payload(wrb);
  1144. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1145. OPCODE_ETH_RX_CREATE, sizeof(*req), wrb, NULL);
  1146. req->cq_id = cpu_to_le16(cq_id);
  1147. req->frag_size = fls(frag_size) - 1;
  1148. req->num_pages = 2;
  1149. be_cmd_page_addrs_prepare(req->pages, ARRAY_SIZE(req->pages), q_mem);
  1150. req->interface_id = cpu_to_le32(if_id);
  1151. req->max_frame_size = cpu_to_le16(BE_MAX_JUMBO_FRAME_SIZE);
  1152. req->rss_queue = cpu_to_le32(rss);
  1153. status = be_mcc_notify_wait(adapter);
  1154. if (!status) {
  1155. struct be_cmd_resp_eth_rx_create *resp = embedded_payload(wrb);
  1156. rxq->id = le16_to_cpu(resp->id);
  1157. rxq->created = true;
  1158. *rss_id = resp->rss_id;
  1159. }
  1160. err:
  1161. spin_unlock_bh(&adapter->mcc_lock);
  1162. return status;
  1163. }
  1164. /* Generic destroyer function for all types of queues
  1165. * Uses Mbox
  1166. */
  1167. int be_cmd_q_destroy(struct be_adapter *adapter, struct be_queue_info *q,
  1168. int queue_type)
  1169. {
  1170. struct be_mcc_wrb *wrb;
  1171. struct be_cmd_req_q_destroy *req;
  1172. u8 subsys = 0, opcode = 0;
  1173. int status;
  1174. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1175. return -1;
  1176. wrb = wrb_from_mbox(adapter);
  1177. req = embedded_payload(wrb);
  1178. switch (queue_type) {
  1179. case QTYPE_EQ:
  1180. subsys = CMD_SUBSYSTEM_COMMON;
  1181. opcode = OPCODE_COMMON_EQ_DESTROY;
  1182. break;
  1183. case QTYPE_CQ:
  1184. subsys = CMD_SUBSYSTEM_COMMON;
  1185. opcode = OPCODE_COMMON_CQ_DESTROY;
  1186. break;
  1187. case QTYPE_TXQ:
  1188. subsys = CMD_SUBSYSTEM_ETH;
  1189. opcode = OPCODE_ETH_TX_DESTROY;
  1190. break;
  1191. case QTYPE_RXQ:
  1192. subsys = CMD_SUBSYSTEM_ETH;
  1193. opcode = OPCODE_ETH_RX_DESTROY;
  1194. break;
  1195. case QTYPE_MCCQ:
  1196. subsys = CMD_SUBSYSTEM_COMMON;
  1197. opcode = OPCODE_COMMON_MCC_DESTROY;
  1198. break;
  1199. default:
  1200. BUG();
  1201. }
  1202. be_wrb_cmd_hdr_prepare(&req->hdr, subsys, opcode, sizeof(*req), wrb,
  1203. NULL);
  1204. req->id = cpu_to_le16(q->id);
  1205. status = be_mbox_notify_wait(adapter);
  1206. q->created = false;
  1207. mutex_unlock(&adapter->mbox_lock);
  1208. return status;
  1209. }
  1210. /* Uses MCC */
  1211. int be_cmd_rxq_destroy(struct be_adapter *adapter, struct be_queue_info *q)
  1212. {
  1213. struct be_mcc_wrb *wrb;
  1214. struct be_cmd_req_q_destroy *req;
  1215. int status;
  1216. spin_lock_bh(&adapter->mcc_lock);
  1217. wrb = wrb_from_mccq(adapter);
  1218. if (!wrb) {
  1219. status = -EBUSY;
  1220. goto err;
  1221. }
  1222. req = embedded_payload(wrb);
  1223. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1224. OPCODE_ETH_RX_DESTROY, sizeof(*req), wrb, NULL);
  1225. req->id = cpu_to_le16(q->id);
  1226. status = be_mcc_notify_wait(adapter);
  1227. q->created = false;
  1228. err:
  1229. spin_unlock_bh(&adapter->mcc_lock);
  1230. return status;
  1231. }
  1232. /* Create an rx filtering policy configuration on an i/f
  1233. * Will use MBOX only if MCCQ has not been created.
  1234. */
  1235. int be_cmd_if_create(struct be_adapter *adapter, u32 cap_flags, u32 en_flags,
  1236. u32 *if_handle, u32 domain)
  1237. {
  1238. struct be_mcc_wrb wrb = {0};
  1239. struct be_cmd_req_if_create *req;
  1240. int status;
  1241. req = embedded_payload(&wrb);
  1242. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1243. OPCODE_COMMON_NTWK_INTERFACE_CREATE,
  1244. sizeof(*req), &wrb, NULL);
  1245. req->hdr.domain = domain;
  1246. req->capability_flags = cpu_to_le32(cap_flags);
  1247. req->enable_flags = cpu_to_le32(en_flags);
  1248. req->pmac_invalid = true;
  1249. status = be_cmd_notify_wait(adapter, &wrb);
  1250. if (!status) {
  1251. struct be_cmd_resp_if_create *resp = embedded_payload(&wrb);
  1252. *if_handle = le32_to_cpu(resp->interface_id);
  1253. /* Hack to retrieve VF's pmac-id on BE3 */
  1254. if (BE3_chip(adapter) && !be_physfn(adapter))
  1255. adapter->pmac_id[0] = le32_to_cpu(resp->pmac_id);
  1256. }
  1257. return status;
  1258. }
  1259. /* Uses MCCQ */
  1260. int be_cmd_if_destroy(struct be_adapter *adapter, int interface_id, u32 domain)
  1261. {
  1262. struct be_mcc_wrb *wrb;
  1263. struct be_cmd_req_if_destroy *req;
  1264. int status;
  1265. if (interface_id == -1)
  1266. return 0;
  1267. spin_lock_bh(&adapter->mcc_lock);
  1268. wrb = wrb_from_mccq(adapter);
  1269. if (!wrb) {
  1270. status = -EBUSY;
  1271. goto err;
  1272. }
  1273. req = embedded_payload(wrb);
  1274. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1275. OPCODE_COMMON_NTWK_INTERFACE_DESTROY,
  1276. sizeof(*req), wrb, NULL);
  1277. req->hdr.domain = domain;
  1278. req->interface_id = cpu_to_le32(interface_id);
  1279. status = be_mcc_notify_wait(adapter);
  1280. err:
  1281. spin_unlock_bh(&adapter->mcc_lock);
  1282. return status;
  1283. }
  1284. /* Get stats is a non embedded command: the request is not embedded inside
  1285. * WRB but is a separate dma memory block
  1286. * Uses asynchronous MCC
  1287. */
  1288. int be_cmd_get_stats(struct be_adapter *adapter, struct be_dma_mem *nonemb_cmd)
  1289. {
  1290. struct be_mcc_wrb *wrb;
  1291. struct be_cmd_req_hdr *hdr;
  1292. int status = 0;
  1293. spin_lock_bh(&adapter->mcc_lock);
  1294. wrb = wrb_from_mccq(adapter);
  1295. if (!wrb) {
  1296. status = -EBUSY;
  1297. goto err;
  1298. }
  1299. hdr = nonemb_cmd->va;
  1300. be_wrb_cmd_hdr_prepare(hdr, CMD_SUBSYSTEM_ETH,
  1301. OPCODE_ETH_GET_STATISTICS, nonemb_cmd->size, wrb,
  1302. nonemb_cmd);
  1303. /* version 1 of the cmd is not supported only by BE2 */
  1304. if (BE2_chip(adapter))
  1305. hdr->version = 0;
  1306. if (BE3_chip(adapter) || lancer_chip(adapter))
  1307. hdr->version = 1;
  1308. else
  1309. hdr->version = 2;
  1310. be_mcc_notify(adapter);
  1311. adapter->stats_cmd_sent = true;
  1312. err:
  1313. spin_unlock_bh(&adapter->mcc_lock);
  1314. return status;
  1315. }
  1316. /* Lancer Stats */
  1317. int lancer_cmd_get_pport_stats(struct be_adapter *adapter,
  1318. struct be_dma_mem *nonemb_cmd)
  1319. {
  1320. struct be_mcc_wrb *wrb;
  1321. struct lancer_cmd_req_pport_stats *req;
  1322. int status = 0;
  1323. if (!be_cmd_allowed(adapter, OPCODE_ETH_GET_PPORT_STATS,
  1324. CMD_SUBSYSTEM_ETH))
  1325. return -EPERM;
  1326. spin_lock_bh(&adapter->mcc_lock);
  1327. wrb = wrb_from_mccq(adapter);
  1328. if (!wrb) {
  1329. status = -EBUSY;
  1330. goto err;
  1331. }
  1332. req = nonemb_cmd->va;
  1333. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1334. OPCODE_ETH_GET_PPORT_STATS, nonemb_cmd->size,
  1335. wrb, nonemb_cmd);
  1336. req->cmd_params.params.pport_num = cpu_to_le16(adapter->hba_port_num);
  1337. req->cmd_params.params.reset_stats = 0;
  1338. be_mcc_notify(adapter);
  1339. adapter->stats_cmd_sent = true;
  1340. err:
  1341. spin_unlock_bh(&adapter->mcc_lock);
  1342. return status;
  1343. }
  1344. static int be_mac_to_link_speed(int mac_speed)
  1345. {
  1346. switch (mac_speed) {
  1347. case PHY_LINK_SPEED_ZERO:
  1348. return 0;
  1349. case PHY_LINK_SPEED_10MBPS:
  1350. return 10;
  1351. case PHY_LINK_SPEED_100MBPS:
  1352. return 100;
  1353. case PHY_LINK_SPEED_1GBPS:
  1354. return 1000;
  1355. case PHY_LINK_SPEED_10GBPS:
  1356. return 10000;
  1357. case PHY_LINK_SPEED_20GBPS:
  1358. return 20000;
  1359. case PHY_LINK_SPEED_25GBPS:
  1360. return 25000;
  1361. case PHY_LINK_SPEED_40GBPS:
  1362. return 40000;
  1363. }
  1364. return 0;
  1365. }
  1366. /* Uses synchronous mcc
  1367. * Returns link_speed in Mbps
  1368. */
  1369. int be_cmd_link_status_query(struct be_adapter *adapter, u16 *link_speed,
  1370. u8 *link_status, u32 dom)
  1371. {
  1372. struct be_mcc_wrb *wrb;
  1373. struct be_cmd_req_link_status *req;
  1374. int status;
  1375. spin_lock_bh(&adapter->mcc_lock);
  1376. if (link_status)
  1377. *link_status = LINK_DOWN;
  1378. wrb = wrb_from_mccq(adapter);
  1379. if (!wrb) {
  1380. status = -EBUSY;
  1381. goto err;
  1382. }
  1383. req = embedded_payload(wrb);
  1384. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1385. OPCODE_COMMON_NTWK_LINK_STATUS_QUERY,
  1386. sizeof(*req), wrb, NULL);
  1387. /* version 1 of the cmd is not supported only by BE2 */
  1388. if (!BE2_chip(adapter))
  1389. req->hdr.version = 1;
  1390. req->hdr.domain = dom;
  1391. status = be_mcc_notify_wait(adapter);
  1392. if (!status) {
  1393. struct be_cmd_resp_link_status *resp = embedded_payload(wrb);
  1394. if (link_speed) {
  1395. *link_speed = resp->link_speed ?
  1396. le16_to_cpu(resp->link_speed) * 10 :
  1397. be_mac_to_link_speed(resp->mac_speed);
  1398. if (!resp->logical_link_status)
  1399. *link_speed = 0;
  1400. }
  1401. if (link_status)
  1402. *link_status = resp->logical_link_status;
  1403. }
  1404. err:
  1405. spin_unlock_bh(&adapter->mcc_lock);
  1406. return status;
  1407. }
  1408. /* Uses synchronous mcc */
  1409. int be_cmd_get_die_temperature(struct be_adapter *adapter)
  1410. {
  1411. struct be_mcc_wrb *wrb;
  1412. struct be_cmd_req_get_cntl_addnl_attribs *req;
  1413. int status = 0;
  1414. spin_lock_bh(&adapter->mcc_lock);
  1415. wrb = wrb_from_mccq(adapter);
  1416. if (!wrb) {
  1417. status = -EBUSY;
  1418. goto err;
  1419. }
  1420. req = embedded_payload(wrb);
  1421. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1422. OPCODE_COMMON_GET_CNTL_ADDITIONAL_ATTRIBUTES,
  1423. sizeof(*req), wrb, NULL);
  1424. be_mcc_notify(adapter);
  1425. err:
  1426. spin_unlock_bh(&adapter->mcc_lock);
  1427. return status;
  1428. }
  1429. /* Uses synchronous mcc */
  1430. int be_cmd_get_reg_len(struct be_adapter *adapter, u32 *log_size)
  1431. {
  1432. struct be_mcc_wrb *wrb;
  1433. struct be_cmd_req_get_fat *req;
  1434. int status;
  1435. spin_lock_bh(&adapter->mcc_lock);
  1436. wrb = wrb_from_mccq(adapter);
  1437. if (!wrb) {
  1438. status = -EBUSY;
  1439. goto err;
  1440. }
  1441. req = embedded_payload(wrb);
  1442. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1443. OPCODE_COMMON_MANAGE_FAT, sizeof(*req), wrb,
  1444. NULL);
  1445. req->fat_operation = cpu_to_le32(QUERY_FAT);
  1446. status = be_mcc_notify_wait(adapter);
  1447. if (!status) {
  1448. struct be_cmd_resp_get_fat *resp = embedded_payload(wrb);
  1449. if (log_size && resp->log_size)
  1450. *log_size = le32_to_cpu(resp->log_size) -
  1451. sizeof(u32);
  1452. }
  1453. err:
  1454. spin_unlock_bh(&adapter->mcc_lock);
  1455. return status;
  1456. }
  1457. int be_cmd_get_regs(struct be_adapter *adapter, u32 buf_len, void *buf)
  1458. {
  1459. struct be_dma_mem get_fat_cmd;
  1460. struct be_mcc_wrb *wrb;
  1461. struct be_cmd_req_get_fat *req;
  1462. u32 offset = 0, total_size, buf_size,
  1463. log_offset = sizeof(u32), payload_len;
  1464. int status = 0;
  1465. if (buf_len == 0)
  1466. return -EIO;
  1467. total_size = buf_len;
  1468. get_fat_cmd.size = sizeof(struct be_cmd_req_get_fat) + 60*1024;
  1469. get_fat_cmd.va = pci_alloc_consistent(adapter->pdev,
  1470. get_fat_cmd.size,
  1471. &get_fat_cmd.dma);
  1472. if (!get_fat_cmd.va) {
  1473. dev_err(&adapter->pdev->dev,
  1474. "Memory allocation failure while reading FAT data\n");
  1475. return -ENOMEM;
  1476. }
  1477. spin_lock_bh(&adapter->mcc_lock);
  1478. while (total_size) {
  1479. buf_size = min(total_size, (u32)60*1024);
  1480. total_size -= buf_size;
  1481. wrb = wrb_from_mccq(adapter);
  1482. if (!wrb) {
  1483. status = -EBUSY;
  1484. goto err;
  1485. }
  1486. req = get_fat_cmd.va;
  1487. payload_len = sizeof(struct be_cmd_req_get_fat) + buf_size;
  1488. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1489. OPCODE_COMMON_MANAGE_FAT, payload_len,
  1490. wrb, &get_fat_cmd);
  1491. req->fat_operation = cpu_to_le32(RETRIEVE_FAT);
  1492. req->read_log_offset = cpu_to_le32(log_offset);
  1493. req->read_log_length = cpu_to_le32(buf_size);
  1494. req->data_buffer_size = cpu_to_le32(buf_size);
  1495. status = be_mcc_notify_wait(adapter);
  1496. if (!status) {
  1497. struct be_cmd_resp_get_fat *resp = get_fat_cmd.va;
  1498. memcpy(buf + offset,
  1499. resp->data_buffer,
  1500. le32_to_cpu(resp->read_log_length));
  1501. } else {
  1502. dev_err(&adapter->pdev->dev, "FAT Table Retrieve error\n");
  1503. goto err;
  1504. }
  1505. offset += buf_size;
  1506. log_offset += buf_size;
  1507. }
  1508. err:
  1509. pci_free_consistent(adapter->pdev, get_fat_cmd.size,
  1510. get_fat_cmd.va, get_fat_cmd.dma);
  1511. spin_unlock_bh(&adapter->mcc_lock);
  1512. return status;
  1513. }
  1514. /* Uses synchronous mcc */
  1515. int be_cmd_get_fw_ver(struct be_adapter *adapter)
  1516. {
  1517. struct be_mcc_wrb *wrb;
  1518. struct be_cmd_req_get_fw_version *req;
  1519. int status;
  1520. spin_lock_bh(&adapter->mcc_lock);
  1521. wrb = wrb_from_mccq(adapter);
  1522. if (!wrb) {
  1523. status = -EBUSY;
  1524. goto err;
  1525. }
  1526. req = embedded_payload(wrb);
  1527. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1528. OPCODE_COMMON_GET_FW_VERSION, sizeof(*req), wrb,
  1529. NULL);
  1530. status = be_mcc_notify_wait(adapter);
  1531. if (!status) {
  1532. struct be_cmd_resp_get_fw_version *resp = embedded_payload(wrb);
  1533. strlcpy(adapter->fw_ver, resp->firmware_version_string,
  1534. sizeof(adapter->fw_ver));
  1535. strlcpy(adapter->fw_on_flash, resp->fw_on_flash_version_string,
  1536. sizeof(adapter->fw_on_flash));
  1537. }
  1538. err:
  1539. spin_unlock_bh(&adapter->mcc_lock);
  1540. return status;
  1541. }
  1542. /* set the EQ delay interval of an EQ to specified value
  1543. * Uses async mcc
  1544. */
  1545. static int __be_cmd_modify_eqd(struct be_adapter *adapter,
  1546. struct be_set_eqd *set_eqd, int num)
  1547. {
  1548. struct be_mcc_wrb *wrb;
  1549. struct be_cmd_req_modify_eq_delay *req;
  1550. int status = 0, i;
  1551. spin_lock_bh(&adapter->mcc_lock);
  1552. wrb = wrb_from_mccq(adapter);
  1553. if (!wrb) {
  1554. status = -EBUSY;
  1555. goto err;
  1556. }
  1557. req = embedded_payload(wrb);
  1558. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1559. OPCODE_COMMON_MODIFY_EQ_DELAY, sizeof(*req), wrb,
  1560. NULL);
  1561. req->num_eq = cpu_to_le32(num);
  1562. for (i = 0; i < num; i++) {
  1563. req->set_eqd[i].eq_id = cpu_to_le32(set_eqd[i].eq_id);
  1564. req->set_eqd[i].phase = 0;
  1565. req->set_eqd[i].delay_multiplier =
  1566. cpu_to_le32(set_eqd[i].delay_multiplier);
  1567. }
  1568. be_mcc_notify(adapter);
  1569. err:
  1570. spin_unlock_bh(&adapter->mcc_lock);
  1571. return status;
  1572. }
  1573. int be_cmd_modify_eqd(struct be_adapter *adapter, struct be_set_eqd *set_eqd,
  1574. int num)
  1575. {
  1576. int num_eqs, i = 0;
  1577. if (lancer_chip(adapter) && num > 8) {
  1578. while (num) {
  1579. num_eqs = min(num, 8);
  1580. __be_cmd_modify_eqd(adapter, &set_eqd[i], num_eqs);
  1581. i += num_eqs;
  1582. num -= num_eqs;
  1583. }
  1584. } else {
  1585. __be_cmd_modify_eqd(adapter, set_eqd, num);
  1586. }
  1587. return 0;
  1588. }
  1589. /* Uses sycnhronous mcc */
  1590. int be_cmd_vlan_config(struct be_adapter *adapter, u32 if_id, u16 *vtag_array,
  1591. u32 num)
  1592. {
  1593. struct be_mcc_wrb *wrb;
  1594. struct be_cmd_req_vlan_config *req;
  1595. int status;
  1596. spin_lock_bh(&adapter->mcc_lock);
  1597. wrb = wrb_from_mccq(adapter);
  1598. if (!wrb) {
  1599. status = -EBUSY;
  1600. goto err;
  1601. }
  1602. req = embedded_payload(wrb);
  1603. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1604. OPCODE_COMMON_NTWK_VLAN_CONFIG, sizeof(*req),
  1605. wrb, NULL);
  1606. req->interface_id = if_id;
  1607. req->untagged = BE_IF_FLAGS_UNTAGGED & be_if_cap_flags(adapter) ? 1 : 0;
  1608. req->num_vlan = num;
  1609. memcpy(req->normal_vlan, vtag_array,
  1610. req->num_vlan * sizeof(vtag_array[0]));
  1611. status = be_mcc_notify_wait(adapter);
  1612. err:
  1613. spin_unlock_bh(&adapter->mcc_lock);
  1614. return status;
  1615. }
  1616. static int __be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1617. {
  1618. struct be_mcc_wrb *wrb;
  1619. struct be_dma_mem *mem = &adapter->rx_filter;
  1620. struct be_cmd_req_rx_filter *req = mem->va;
  1621. int status;
  1622. spin_lock_bh(&adapter->mcc_lock);
  1623. wrb = wrb_from_mccq(adapter);
  1624. if (!wrb) {
  1625. status = -EBUSY;
  1626. goto err;
  1627. }
  1628. memset(req, 0, sizeof(*req));
  1629. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1630. OPCODE_COMMON_NTWK_RX_FILTER, sizeof(*req),
  1631. wrb, mem);
  1632. req->if_id = cpu_to_le32(adapter->if_handle);
  1633. req->if_flags_mask = cpu_to_le32(flags);
  1634. req->if_flags = (value == ON) ? req->if_flags_mask : 0;
  1635. if (flags & BE_IF_FLAGS_MULTICAST) {
  1636. struct netdev_hw_addr *ha;
  1637. int i = 0;
  1638. /* Reset mcast promisc mode if already set by setting mask
  1639. * and not setting flags field
  1640. */
  1641. req->if_flags_mask |=
  1642. cpu_to_le32(BE_IF_FLAGS_MCAST_PROMISCUOUS &
  1643. be_if_cap_flags(adapter));
  1644. req->mcast_num = cpu_to_le32(netdev_mc_count(adapter->netdev));
  1645. netdev_for_each_mc_addr(ha, adapter->netdev)
  1646. memcpy(req->mcast_mac[i++].byte, ha->addr, ETH_ALEN);
  1647. }
  1648. status = be_mcc_notify_wait(adapter);
  1649. err:
  1650. spin_unlock_bh(&adapter->mcc_lock);
  1651. return status;
  1652. }
  1653. int be_cmd_rx_filter(struct be_adapter *adapter, u32 flags, u32 value)
  1654. {
  1655. struct device *dev = &adapter->pdev->dev;
  1656. if ((flags & be_if_cap_flags(adapter)) != flags) {
  1657. dev_warn(dev, "Cannot set rx filter flags 0x%x\n", flags);
  1658. dev_warn(dev, "Interface is capable of 0x%x flags only\n",
  1659. be_if_cap_flags(adapter));
  1660. }
  1661. flags &= be_if_cap_flags(adapter);
  1662. return __be_cmd_rx_filter(adapter, flags, value);
  1663. }
  1664. /* Uses synchrounous mcc */
  1665. int be_cmd_set_flow_control(struct be_adapter *adapter, u32 tx_fc, u32 rx_fc)
  1666. {
  1667. struct be_mcc_wrb *wrb;
  1668. struct be_cmd_req_set_flow_control *req;
  1669. int status;
  1670. if (!be_cmd_allowed(adapter, OPCODE_COMMON_SET_FLOW_CONTROL,
  1671. CMD_SUBSYSTEM_COMMON))
  1672. return -EPERM;
  1673. spin_lock_bh(&adapter->mcc_lock);
  1674. wrb = wrb_from_mccq(adapter);
  1675. if (!wrb) {
  1676. status = -EBUSY;
  1677. goto err;
  1678. }
  1679. req = embedded_payload(wrb);
  1680. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1681. OPCODE_COMMON_SET_FLOW_CONTROL, sizeof(*req),
  1682. wrb, NULL);
  1683. req->hdr.version = 1;
  1684. req->tx_flow_control = cpu_to_le16((u16)tx_fc);
  1685. req->rx_flow_control = cpu_to_le16((u16)rx_fc);
  1686. status = be_mcc_notify_wait(adapter);
  1687. err:
  1688. spin_unlock_bh(&adapter->mcc_lock);
  1689. if (base_status(status) == MCC_STATUS_FEATURE_NOT_SUPPORTED)
  1690. return -EOPNOTSUPP;
  1691. return status;
  1692. }
  1693. /* Uses sycn mcc */
  1694. int be_cmd_get_flow_control(struct be_adapter *adapter, u32 *tx_fc, u32 *rx_fc)
  1695. {
  1696. struct be_mcc_wrb *wrb;
  1697. struct be_cmd_req_get_flow_control *req;
  1698. int status;
  1699. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_FLOW_CONTROL,
  1700. CMD_SUBSYSTEM_COMMON))
  1701. return -EPERM;
  1702. spin_lock_bh(&adapter->mcc_lock);
  1703. wrb = wrb_from_mccq(adapter);
  1704. if (!wrb) {
  1705. status = -EBUSY;
  1706. goto err;
  1707. }
  1708. req = embedded_payload(wrb);
  1709. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1710. OPCODE_COMMON_GET_FLOW_CONTROL, sizeof(*req),
  1711. wrb, NULL);
  1712. status = be_mcc_notify_wait(adapter);
  1713. if (!status) {
  1714. struct be_cmd_resp_get_flow_control *resp =
  1715. embedded_payload(wrb);
  1716. *tx_fc = le16_to_cpu(resp->tx_flow_control);
  1717. *rx_fc = le16_to_cpu(resp->rx_flow_control);
  1718. }
  1719. err:
  1720. spin_unlock_bh(&adapter->mcc_lock);
  1721. return status;
  1722. }
  1723. /* Uses mbox */
  1724. int be_cmd_query_fw_cfg(struct be_adapter *adapter)
  1725. {
  1726. struct be_mcc_wrb *wrb;
  1727. struct be_cmd_req_query_fw_cfg *req;
  1728. int status;
  1729. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1730. return -1;
  1731. wrb = wrb_from_mbox(adapter);
  1732. req = embedded_payload(wrb);
  1733. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1734. OPCODE_COMMON_QUERY_FIRMWARE_CONFIG,
  1735. sizeof(*req), wrb, NULL);
  1736. status = be_mbox_notify_wait(adapter);
  1737. if (!status) {
  1738. struct be_cmd_resp_query_fw_cfg *resp = embedded_payload(wrb);
  1739. adapter->port_num = le32_to_cpu(resp->phys_port);
  1740. adapter->function_mode = le32_to_cpu(resp->function_mode);
  1741. adapter->function_caps = le32_to_cpu(resp->function_caps);
  1742. adapter->asic_rev = le32_to_cpu(resp->asic_revision) & 0xFF;
  1743. dev_info(&adapter->pdev->dev,
  1744. "FW config: function_mode=0x%x, function_caps=0x%x\n",
  1745. adapter->function_mode, adapter->function_caps);
  1746. }
  1747. mutex_unlock(&adapter->mbox_lock);
  1748. return status;
  1749. }
  1750. /* Uses mbox */
  1751. int be_cmd_reset_function(struct be_adapter *adapter)
  1752. {
  1753. struct be_mcc_wrb *wrb;
  1754. struct be_cmd_req_hdr *req;
  1755. int status;
  1756. if (lancer_chip(adapter)) {
  1757. status = lancer_wait_ready(adapter);
  1758. if (!status) {
  1759. iowrite32(SLI_PORT_CONTROL_IP_MASK,
  1760. adapter->db + SLIPORT_CONTROL_OFFSET);
  1761. status = lancer_test_and_set_rdy_state(adapter);
  1762. }
  1763. if (status) {
  1764. dev_err(&adapter->pdev->dev,
  1765. "Adapter in non recoverable error\n");
  1766. }
  1767. return status;
  1768. }
  1769. if (mutex_lock_interruptible(&adapter->mbox_lock))
  1770. return -1;
  1771. wrb = wrb_from_mbox(adapter);
  1772. req = embedded_payload(wrb);
  1773. be_wrb_cmd_hdr_prepare(req, CMD_SUBSYSTEM_COMMON,
  1774. OPCODE_COMMON_FUNCTION_RESET, sizeof(*req), wrb,
  1775. NULL);
  1776. status = be_mbox_notify_wait(adapter);
  1777. mutex_unlock(&adapter->mbox_lock);
  1778. return status;
  1779. }
  1780. int be_cmd_rss_config(struct be_adapter *adapter, u8 *rsstable,
  1781. u32 rss_hash_opts, u16 table_size, const u8 *rss_hkey)
  1782. {
  1783. struct be_mcc_wrb *wrb;
  1784. struct be_cmd_req_rss_config *req;
  1785. int status;
  1786. if (!(be_if_cap_flags(adapter) & BE_IF_FLAGS_RSS))
  1787. return 0;
  1788. spin_lock_bh(&adapter->mcc_lock);
  1789. wrb = wrb_from_mccq(adapter);
  1790. if (!wrb) {
  1791. status = -EBUSY;
  1792. goto err;
  1793. }
  1794. req = embedded_payload(wrb);
  1795. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  1796. OPCODE_ETH_RSS_CONFIG, sizeof(*req), wrb, NULL);
  1797. req->if_id = cpu_to_le32(adapter->if_handle);
  1798. req->enable_rss = cpu_to_le16(rss_hash_opts);
  1799. req->cpu_table_size_log2 = cpu_to_le16(fls(table_size) - 1);
  1800. if (!BEx_chip(adapter))
  1801. req->hdr.version = 1;
  1802. memcpy(req->cpu_table, rsstable, table_size);
  1803. memcpy(req->hash, rss_hkey, RSS_HASH_KEY_LEN);
  1804. be_dws_cpu_to_le(req->hash, sizeof(req->hash));
  1805. status = be_mcc_notify_wait(adapter);
  1806. err:
  1807. spin_unlock_bh(&adapter->mcc_lock);
  1808. return status;
  1809. }
  1810. /* Uses sync mcc */
  1811. int be_cmd_set_beacon_state(struct be_adapter *adapter, u8 port_num,
  1812. u8 bcn, u8 sts, u8 state)
  1813. {
  1814. struct be_mcc_wrb *wrb;
  1815. struct be_cmd_req_enable_disable_beacon *req;
  1816. int status;
  1817. spin_lock_bh(&adapter->mcc_lock);
  1818. wrb = wrb_from_mccq(adapter);
  1819. if (!wrb) {
  1820. status = -EBUSY;
  1821. goto err;
  1822. }
  1823. req = embedded_payload(wrb);
  1824. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1825. OPCODE_COMMON_ENABLE_DISABLE_BEACON,
  1826. sizeof(*req), wrb, NULL);
  1827. req->port_num = port_num;
  1828. req->beacon_state = state;
  1829. req->beacon_duration = bcn;
  1830. req->status_duration = sts;
  1831. status = be_mcc_notify_wait(adapter);
  1832. err:
  1833. spin_unlock_bh(&adapter->mcc_lock);
  1834. return status;
  1835. }
  1836. /* Uses sync mcc */
  1837. int be_cmd_get_beacon_state(struct be_adapter *adapter, u8 port_num, u32 *state)
  1838. {
  1839. struct be_mcc_wrb *wrb;
  1840. struct be_cmd_req_get_beacon_state *req;
  1841. int status;
  1842. spin_lock_bh(&adapter->mcc_lock);
  1843. wrb = wrb_from_mccq(adapter);
  1844. if (!wrb) {
  1845. status = -EBUSY;
  1846. goto err;
  1847. }
  1848. req = embedded_payload(wrb);
  1849. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1850. OPCODE_COMMON_GET_BEACON_STATE, sizeof(*req),
  1851. wrb, NULL);
  1852. req->port_num = port_num;
  1853. status = be_mcc_notify_wait(adapter);
  1854. if (!status) {
  1855. struct be_cmd_resp_get_beacon_state *resp =
  1856. embedded_payload(wrb);
  1857. *state = resp->beacon_state;
  1858. }
  1859. err:
  1860. spin_unlock_bh(&adapter->mcc_lock);
  1861. return status;
  1862. }
  1863. /* Uses sync mcc */
  1864. int be_cmd_read_port_transceiver_data(struct be_adapter *adapter,
  1865. u8 page_num, u8 *data)
  1866. {
  1867. struct be_dma_mem cmd;
  1868. struct be_mcc_wrb *wrb;
  1869. struct be_cmd_req_port_type *req;
  1870. int status;
  1871. if (page_num > TR_PAGE_A2)
  1872. return -EINVAL;
  1873. cmd.size = sizeof(struct be_cmd_resp_port_type);
  1874. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  1875. if (!cmd.va) {
  1876. dev_err(&adapter->pdev->dev, "Memory allocation failed\n");
  1877. return -ENOMEM;
  1878. }
  1879. memset(cmd.va, 0, cmd.size);
  1880. spin_lock_bh(&adapter->mcc_lock);
  1881. wrb = wrb_from_mccq(adapter);
  1882. if (!wrb) {
  1883. status = -EBUSY;
  1884. goto err;
  1885. }
  1886. req = cmd.va;
  1887. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1888. OPCODE_COMMON_READ_TRANSRECV_DATA,
  1889. cmd.size, wrb, &cmd);
  1890. req->port = cpu_to_le32(adapter->hba_port_num);
  1891. req->page_num = cpu_to_le32(page_num);
  1892. status = be_mcc_notify_wait(adapter);
  1893. if (!status) {
  1894. struct be_cmd_resp_port_type *resp = cmd.va;
  1895. memcpy(data, resp->page_data, PAGE_DATA_LEN);
  1896. }
  1897. err:
  1898. spin_unlock_bh(&adapter->mcc_lock);
  1899. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  1900. return status;
  1901. }
  1902. int lancer_cmd_write_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  1903. u32 data_size, u32 data_offset,
  1904. const char *obj_name, u32 *data_written,
  1905. u8 *change_status, u8 *addn_status)
  1906. {
  1907. struct be_mcc_wrb *wrb;
  1908. struct lancer_cmd_req_write_object *req;
  1909. struct lancer_cmd_resp_write_object *resp;
  1910. void *ctxt = NULL;
  1911. int status;
  1912. spin_lock_bh(&adapter->mcc_lock);
  1913. adapter->flash_status = 0;
  1914. wrb = wrb_from_mccq(adapter);
  1915. if (!wrb) {
  1916. status = -EBUSY;
  1917. goto err_unlock;
  1918. }
  1919. req = embedded_payload(wrb);
  1920. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  1921. OPCODE_COMMON_WRITE_OBJECT,
  1922. sizeof(struct lancer_cmd_req_write_object), wrb,
  1923. NULL);
  1924. ctxt = &req->context;
  1925. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1926. write_length, ctxt, data_size);
  1927. if (data_size == 0)
  1928. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1929. eof, ctxt, 1);
  1930. else
  1931. AMAP_SET_BITS(struct amap_lancer_write_obj_context,
  1932. eof, ctxt, 0);
  1933. be_dws_cpu_to_le(ctxt, sizeof(req->context));
  1934. req->write_offset = cpu_to_le32(data_offset);
  1935. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  1936. req->descriptor_count = cpu_to_le32(1);
  1937. req->buf_len = cpu_to_le32(data_size);
  1938. req->addr_low = cpu_to_le32((cmd->dma +
  1939. sizeof(struct lancer_cmd_req_write_object))
  1940. & 0xFFFFFFFF);
  1941. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma +
  1942. sizeof(struct lancer_cmd_req_write_object)));
  1943. be_mcc_notify(adapter);
  1944. spin_unlock_bh(&adapter->mcc_lock);
  1945. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  1946. msecs_to_jiffies(60000)))
  1947. status = -ETIMEDOUT;
  1948. else
  1949. status = adapter->flash_status;
  1950. resp = embedded_payload(wrb);
  1951. if (!status) {
  1952. *data_written = le32_to_cpu(resp->actual_write_len);
  1953. *change_status = resp->change_status;
  1954. } else {
  1955. *addn_status = resp->additional_status;
  1956. }
  1957. return status;
  1958. err_unlock:
  1959. spin_unlock_bh(&adapter->mcc_lock);
  1960. return status;
  1961. }
  1962. int be_cmd_query_cable_type(struct be_adapter *adapter)
  1963. {
  1964. u8 page_data[PAGE_DATA_LEN];
  1965. int status;
  1966. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1967. page_data);
  1968. if (!status) {
  1969. switch (adapter->phy.interface_type) {
  1970. case PHY_TYPE_QSFP:
  1971. adapter->phy.cable_type =
  1972. page_data[QSFP_PLUS_CABLE_TYPE_OFFSET];
  1973. break;
  1974. case PHY_TYPE_SFP_PLUS_10GB:
  1975. adapter->phy.cable_type =
  1976. page_data[SFP_PLUS_CABLE_TYPE_OFFSET];
  1977. break;
  1978. default:
  1979. adapter->phy.cable_type = 0;
  1980. break;
  1981. }
  1982. }
  1983. return status;
  1984. }
  1985. int be_cmd_query_sfp_info(struct be_adapter *adapter)
  1986. {
  1987. u8 page_data[PAGE_DATA_LEN];
  1988. int status;
  1989. status = be_cmd_read_port_transceiver_data(adapter, TR_PAGE_A0,
  1990. page_data);
  1991. if (!status) {
  1992. strlcpy(adapter->phy.vendor_name, page_data +
  1993. SFP_VENDOR_NAME_OFFSET, SFP_VENDOR_NAME_LEN - 1);
  1994. strlcpy(adapter->phy.vendor_pn,
  1995. page_data + SFP_VENDOR_PN_OFFSET,
  1996. SFP_VENDOR_NAME_LEN - 1);
  1997. }
  1998. return status;
  1999. }
  2000. int lancer_cmd_delete_object(struct be_adapter *adapter, const char *obj_name)
  2001. {
  2002. struct lancer_cmd_req_delete_object *req;
  2003. struct be_mcc_wrb *wrb;
  2004. int status;
  2005. spin_lock_bh(&adapter->mcc_lock);
  2006. wrb = wrb_from_mccq(adapter);
  2007. if (!wrb) {
  2008. status = -EBUSY;
  2009. goto err;
  2010. }
  2011. req = embedded_payload(wrb);
  2012. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2013. OPCODE_COMMON_DELETE_OBJECT,
  2014. sizeof(*req), wrb, NULL);
  2015. strlcpy(req->object_name, obj_name, sizeof(req->object_name));
  2016. status = be_mcc_notify_wait(adapter);
  2017. err:
  2018. spin_unlock_bh(&adapter->mcc_lock);
  2019. return status;
  2020. }
  2021. int lancer_cmd_read_object(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2022. u32 data_size, u32 data_offset, const char *obj_name,
  2023. u32 *data_read, u32 *eof, u8 *addn_status)
  2024. {
  2025. struct be_mcc_wrb *wrb;
  2026. struct lancer_cmd_req_read_object *req;
  2027. struct lancer_cmd_resp_read_object *resp;
  2028. int status;
  2029. spin_lock_bh(&adapter->mcc_lock);
  2030. wrb = wrb_from_mccq(adapter);
  2031. if (!wrb) {
  2032. status = -EBUSY;
  2033. goto err_unlock;
  2034. }
  2035. req = embedded_payload(wrb);
  2036. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2037. OPCODE_COMMON_READ_OBJECT,
  2038. sizeof(struct lancer_cmd_req_read_object), wrb,
  2039. NULL);
  2040. req->desired_read_len = cpu_to_le32(data_size);
  2041. req->read_offset = cpu_to_le32(data_offset);
  2042. strcpy(req->object_name, obj_name);
  2043. req->descriptor_count = cpu_to_le32(1);
  2044. req->buf_len = cpu_to_le32(data_size);
  2045. req->addr_low = cpu_to_le32((cmd->dma & 0xFFFFFFFF));
  2046. req->addr_high = cpu_to_le32(upper_32_bits(cmd->dma));
  2047. status = be_mcc_notify_wait(adapter);
  2048. resp = embedded_payload(wrb);
  2049. if (!status) {
  2050. *data_read = le32_to_cpu(resp->actual_read_len);
  2051. *eof = le32_to_cpu(resp->eof);
  2052. } else {
  2053. *addn_status = resp->additional_status;
  2054. }
  2055. err_unlock:
  2056. spin_unlock_bh(&adapter->mcc_lock);
  2057. return status;
  2058. }
  2059. int be_cmd_write_flashrom(struct be_adapter *adapter, struct be_dma_mem *cmd,
  2060. u32 flash_type, u32 flash_opcode, u32 img_offset,
  2061. u32 buf_size)
  2062. {
  2063. struct be_mcc_wrb *wrb;
  2064. struct be_cmd_write_flashrom *req;
  2065. int status;
  2066. spin_lock_bh(&adapter->mcc_lock);
  2067. adapter->flash_status = 0;
  2068. wrb = wrb_from_mccq(adapter);
  2069. if (!wrb) {
  2070. status = -EBUSY;
  2071. goto err_unlock;
  2072. }
  2073. req = cmd->va;
  2074. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2075. OPCODE_COMMON_WRITE_FLASHROM, cmd->size, wrb,
  2076. cmd);
  2077. req->params.op_type = cpu_to_le32(flash_type);
  2078. if (flash_type == OPTYPE_OFFSET_SPECIFIED)
  2079. req->params.offset = cpu_to_le32(img_offset);
  2080. req->params.op_code = cpu_to_le32(flash_opcode);
  2081. req->params.data_buf_size = cpu_to_le32(buf_size);
  2082. be_mcc_notify(adapter);
  2083. spin_unlock_bh(&adapter->mcc_lock);
  2084. if (!wait_for_completion_timeout(&adapter->et_cmd_compl,
  2085. msecs_to_jiffies(40000)))
  2086. status = -ETIMEDOUT;
  2087. else
  2088. status = adapter->flash_status;
  2089. return status;
  2090. err_unlock:
  2091. spin_unlock_bh(&adapter->mcc_lock);
  2092. return status;
  2093. }
  2094. int be_cmd_get_flash_crc(struct be_adapter *adapter, u8 *flashed_crc,
  2095. u16 img_optype, u32 img_offset, u32 crc_offset)
  2096. {
  2097. struct be_cmd_read_flash_crc *req;
  2098. struct be_mcc_wrb *wrb;
  2099. int status;
  2100. spin_lock_bh(&adapter->mcc_lock);
  2101. wrb = wrb_from_mccq(adapter);
  2102. if (!wrb) {
  2103. status = -EBUSY;
  2104. goto err;
  2105. }
  2106. req = embedded_payload(wrb);
  2107. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2108. OPCODE_COMMON_READ_FLASHROM, sizeof(*req),
  2109. wrb, NULL);
  2110. req->params.op_type = cpu_to_le32(img_optype);
  2111. if (img_optype == OPTYPE_OFFSET_SPECIFIED)
  2112. req->params.offset = cpu_to_le32(img_offset + crc_offset);
  2113. else
  2114. req->params.offset = cpu_to_le32(crc_offset);
  2115. req->params.op_code = cpu_to_le32(FLASHROM_OPER_REPORT);
  2116. req->params.data_buf_size = cpu_to_le32(0x4);
  2117. status = be_mcc_notify_wait(adapter);
  2118. if (!status)
  2119. memcpy(flashed_crc, req->crc, 4);
  2120. err:
  2121. spin_unlock_bh(&adapter->mcc_lock);
  2122. return status;
  2123. }
  2124. int be_cmd_enable_magic_wol(struct be_adapter *adapter, u8 *mac,
  2125. struct be_dma_mem *nonemb_cmd)
  2126. {
  2127. struct be_mcc_wrb *wrb;
  2128. struct be_cmd_req_acpi_wol_magic_config *req;
  2129. int status;
  2130. spin_lock_bh(&adapter->mcc_lock);
  2131. wrb = wrb_from_mccq(adapter);
  2132. if (!wrb) {
  2133. status = -EBUSY;
  2134. goto err;
  2135. }
  2136. req = nonemb_cmd->va;
  2137. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2138. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG, sizeof(*req),
  2139. wrb, nonemb_cmd);
  2140. memcpy(req->magic_mac, mac, ETH_ALEN);
  2141. status = be_mcc_notify_wait(adapter);
  2142. err:
  2143. spin_unlock_bh(&adapter->mcc_lock);
  2144. return status;
  2145. }
  2146. int be_cmd_set_loopback(struct be_adapter *adapter, u8 port_num,
  2147. u8 loopback_type, u8 enable)
  2148. {
  2149. struct be_mcc_wrb *wrb;
  2150. struct be_cmd_req_set_lmode *req;
  2151. int status;
  2152. spin_lock_bh(&adapter->mcc_lock);
  2153. wrb = wrb_from_mccq(adapter);
  2154. if (!wrb) {
  2155. status = -EBUSY;
  2156. goto err;
  2157. }
  2158. req = embedded_payload(wrb);
  2159. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2160. OPCODE_LOWLEVEL_SET_LOOPBACK_MODE, sizeof(*req),
  2161. wrb, NULL);
  2162. req->src_port = port_num;
  2163. req->dest_port = port_num;
  2164. req->loopback_type = loopback_type;
  2165. req->loopback_state = enable;
  2166. status = be_mcc_notify_wait(adapter);
  2167. err:
  2168. spin_unlock_bh(&adapter->mcc_lock);
  2169. return status;
  2170. }
  2171. int be_cmd_loopback_test(struct be_adapter *adapter, u32 port_num,
  2172. u32 loopback_type, u32 pkt_size, u32 num_pkts,
  2173. u64 pattern)
  2174. {
  2175. struct be_mcc_wrb *wrb;
  2176. struct be_cmd_req_loopback_test *req;
  2177. struct be_cmd_resp_loopback_test *resp;
  2178. int status;
  2179. spin_lock_bh(&adapter->mcc_lock);
  2180. wrb = wrb_from_mccq(adapter);
  2181. if (!wrb) {
  2182. status = -EBUSY;
  2183. goto err;
  2184. }
  2185. req = embedded_payload(wrb);
  2186. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2187. OPCODE_LOWLEVEL_LOOPBACK_TEST, sizeof(*req), wrb,
  2188. NULL);
  2189. req->hdr.timeout = cpu_to_le32(15);
  2190. req->pattern = cpu_to_le64(pattern);
  2191. req->src_port = cpu_to_le32(port_num);
  2192. req->dest_port = cpu_to_le32(port_num);
  2193. req->pkt_size = cpu_to_le32(pkt_size);
  2194. req->num_pkts = cpu_to_le32(num_pkts);
  2195. req->loopback_type = cpu_to_le32(loopback_type);
  2196. be_mcc_notify(adapter);
  2197. spin_unlock_bh(&adapter->mcc_lock);
  2198. wait_for_completion(&adapter->et_cmd_compl);
  2199. resp = embedded_payload(wrb);
  2200. status = le32_to_cpu(resp->status);
  2201. return status;
  2202. err:
  2203. spin_unlock_bh(&adapter->mcc_lock);
  2204. return status;
  2205. }
  2206. int be_cmd_ddr_dma_test(struct be_adapter *adapter, u64 pattern,
  2207. u32 byte_cnt, struct be_dma_mem *cmd)
  2208. {
  2209. struct be_mcc_wrb *wrb;
  2210. struct be_cmd_req_ddrdma_test *req;
  2211. int status;
  2212. int i, j = 0;
  2213. spin_lock_bh(&adapter->mcc_lock);
  2214. wrb = wrb_from_mccq(adapter);
  2215. if (!wrb) {
  2216. status = -EBUSY;
  2217. goto err;
  2218. }
  2219. req = cmd->va;
  2220. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_LOWLEVEL,
  2221. OPCODE_LOWLEVEL_HOST_DDR_DMA, cmd->size, wrb,
  2222. cmd);
  2223. req->pattern = cpu_to_le64(pattern);
  2224. req->byte_count = cpu_to_le32(byte_cnt);
  2225. for (i = 0; i < byte_cnt; i++) {
  2226. req->snd_buff[i] = (u8)(pattern >> (j*8));
  2227. j++;
  2228. if (j > 7)
  2229. j = 0;
  2230. }
  2231. status = be_mcc_notify_wait(adapter);
  2232. if (!status) {
  2233. struct be_cmd_resp_ddrdma_test *resp;
  2234. resp = cmd->va;
  2235. if ((memcmp(resp->rcv_buff, req->snd_buff, byte_cnt) != 0) ||
  2236. resp->snd_err) {
  2237. status = -1;
  2238. }
  2239. }
  2240. err:
  2241. spin_unlock_bh(&adapter->mcc_lock);
  2242. return status;
  2243. }
  2244. int be_cmd_get_seeprom_data(struct be_adapter *adapter,
  2245. struct be_dma_mem *nonemb_cmd)
  2246. {
  2247. struct be_mcc_wrb *wrb;
  2248. struct be_cmd_req_seeprom_read *req;
  2249. int status;
  2250. spin_lock_bh(&adapter->mcc_lock);
  2251. wrb = wrb_from_mccq(adapter);
  2252. if (!wrb) {
  2253. status = -EBUSY;
  2254. goto err;
  2255. }
  2256. req = nonemb_cmd->va;
  2257. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2258. OPCODE_COMMON_SEEPROM_READ, sizeof(*req), wrb,
  2259. nonemb_cmd);
  2260. status = be_mcc_notify_wait(adapter);
  2261. err:
  2262. spin_unlock_bh(&adapter->mcc_lock);
  2263. return status;
  2264. }
  2265. int be_cmd_get_phy_info(struct be_adapter *adapter)
  2266. {
  2267. struct be_mcc_wrb *wrb;
  2268. struct be_cmd_req_get_phy_info *req;
  2269. struct be_dma_mem cmd;
  2270. int status;
  2271. if (!be_cmd_allowed(adapter, OPCODE_COMMON_GET_PHY_DETAILS,
  2272. CMD_SUBSYSTEM_COMMON))
  2273. return -EPERM;
  2274. spin_lock_bh(&adapter->mcc_lock);
  2275. wrb = wrb_from_mccq(adapter);
  2276. if (!wrb) {
  2277. status = -EBUSY;
  2278. goto err;
  2279. }
  2280. cmd.size = sizeof(struct be_cmd_req_get_phy_info);
  2281. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2282. if (!cmd.va) {
  2283. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  2284. status = -ENOMEM;
  2285. goto err;
  2286. }
  2287. req = cmd.va;
  2288. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2289. OPCODE_COMMON_GET_PHY_DETAILS, sizeof(*req),
  2290. wrb, &cmd);
  2291. status = be_mcc_notify_wait(adapter);
  2292. if (!status) {
  2293. struct be_phy_info *resp_phy_info =
  2294. cmd.va + sizeof(struct be_cmd_req_hdr);
  2295. adapter->phy.phy_type = le16_to_cpu(resp_phy_info->phy_type);
  2296. adapter->phy.interface_type =
  2297. le16_to_cpu(resp_phy_info->interface_type);
  2298. adapter->phy.auto_speeds_supported =
  2299. le16_to_cpu(resp_phy_info->auto_speeds_supported);
  2300. adapter->phy.fixed_speeds_supported =
  2301. le16_to_cpu(resp_phy_info->fixed_speeds_supported);
  2302. adapter->phy.misc_params =
  2303. le32_to_cpu(resp_phy_info->misc_params);
  2304. if (BE2_chip(adapter)) {
  2305. adapter->phy.fixed_speeds_supported =
  2306. BE_SUPPORTED_SPEED_10GBPS |
  2307. BE_SUPPORTED_SPEED_1GBPS;
  2308. }
  2309. }
  2310. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2311. err:
  2312. spin_unlock_bh(&adapter->mcc_lock);
  2313. return status;
  2314. }
  2315. static int be_cmd_set_qos(struct be_adapter *adapter, u32 bps, u32 domain)
  2316. {
  2317. struct be_mcc_wrb *wrb;
  2318. struct be_cmd_req_set_qos *req;
  2319. int status;
  2320. spin_lock_bh(&adapter->mcc_lock);
  2321. wrb = wrb_from_mccq(adapter);
  2322. if (!wrb) {
  2323. status = -EBUSY;
  2324. goto err;
  2325. }
  2326. req = embedded_payload(wrb);
  2327. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2328. OPCODE_COMMON_SET_QOS, sizeof(*req), wrb, NULL);
  2329. req->hdr.domain = domain;
  2330. req->valid_bits = cpu_to_le32(BE_QOS_BITS_NIC);
  2331. req->max_bps_nic = cpu_to_le32(bps);
  2332. status = be_mcc_notify_wait(adapter);
  2333. err:
  2334. spin_unlock_bh(&adapter->mcc_lock);
  2335. return status;
  2336. }
  2337. int be_cmd_get_cntl_attributes(struct be_adapter *adapter)
  2338. {
  2339. struct be_mcc_wrb *wrb;
  2340. struct be_cmd_req_cntl_attribs *req;
  2341. struct be_cmd_resp_cntl_attribs *resp;
  2342. int status;
  2343. int payload_len = max(sizeof(*req), sizeof(*resp));
  2344. struct mgmt_controller_attrib *attribs;
  2345. struct be_dma_mem attribs_cmd;
  2346. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2347. return -1;
  2348. memset(&attribs_cmd, 0, sizeof(struct be_dma_mem));
  2349. attribs_cmd.size = sizeof(struct be_cmd_resp_cntl_attribs);
  2350. attribs_cmd.va = pci_alloc_consistent(adapter->pdev, attribs_cmd.size,
  2351. &attribs_cmd.dma);
  2352. if (!attribs_cmd.va) {
  2353. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2354. status = -ENOMEM;
  2355. goto err;
  2356. }
  2357. wrb = wrb_from_mbox(adapter);
  2358. if (!wrb) {
  2359. status = -EBUSY;
  2360. goto err;
  2361. }
  2362. req = attribs_cmd.va;
  2363. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2364. OPCODE_COMMON_GET_CNTL_ATTRIBUTES, payload_len,
  2365. wrb, &attribs_cmd);
  2366. status = be_mbox_notify_wait(adapter);
  2367. if (!status) {
  2368. attribs = attribs_cmd.va + sizeof(struct be_cmd_resp_hdr);
  2369. adapter->hba_port_num = attribs->hba_attribs.phy_port;
  2370. }
  2371. err:
  2372. mutex_unlock(&adapter->mbox_lock);
  2373. if (attribs_cmd.va)
  2374. pci_free_consistent(adapter->pdev, attribs_cmd.size,
  2375. attribs_cmd.va, attribs_cmd.dma);
  2376. return status;
  2377. }
  2378. /* Uses mbox */
  2379. int be_cmd_req_native_mode(struct be_adapter *adapter)
  2380. {
  2381. struct be_mcc_wrb *wrb;
  2382. struct be_cmd_req_set_func_cap *req;
  2383. int status;
  2384. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2385. return -1;
  2386. wrb = wrb_from_mbox(adapter);
  2387. if (!wrb) {
  2388. status = -EBUSY;
  2389. goto err;
  2390. }
  2391. req = embedded_payload(wrb);
  2392. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2393. OPCODE_COMMON_SET_DRIVER_FUNCTION_CAP,
  2394. sizeof(*req), wrb, NULL);
  2395. req->valid_cap_flags = cpu_to_le32(CAPABILITY_SW_TIMESTAMPS |
  2396. CAPABILITY_BE3_NATIVE_ERX_API);
  2397. req->cap_flags = cpu_to_le32(CAPABILITY_BE3_NATIVE_ERX_API);
  2398. status = be_mbox_notify_wait(adapter);
  2399. if (!status) {
  2400. struct be_cmd_resp_set_func_cap *resp = embedded_payload(wrb);
  2401. adapter->be3_native = le32_to_cpu(resp->cap_flags) &
  2402. CAPABILITY_BE3_NATIVE_ERX_API;
  2403. if (!adapter->be3_native)
  2404. dev_warn(&adapter->pdev->dev,
  2405. "adapter not in advanced mode\n");
  2406. }
  2407. err:
  2408. mutex_unlock(&adapter->mbox_lock);
  2409. return status;
  2410. }
  2411. /* Get privilege(s) for a function */
  2412. int be_cmd_get_fn_privileges(struct be_adapter *adapter, u32 *privilege,
  2413. u32 domain)
  2414. {
  2415. struct be_mcc_wrb *wrb;
  2416. struct be_cmd_req_get_fn_privileges *req;
  2417. int status;
  2418. spin_lock_bh(&adapter->mcc_lock);
  2419. wrb = wrb_from_mccq(adapter);
  2420. if (!wrb) {
  2421. status = -EBUSY;
  2422. goto err;
  2423. }
  2424. req = embedded_payload(wrb);
  2425. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2426. OPCODE_COMMON_GET_FN_PRIVILEGES, sizeof(*req),
  2427. wrb, NULL);
  2428. req->hdr.domain = domain;
  2429. status = be_mcc_notify_wait(adapter);
  2430. if (!status) {
  2431. struct be_cmd_resp_get_fn_privileges *resp =
  2432. embedded_payload(wrb);
  2433. *privilege = le32_to_cpu(resp->privilege_mask);
  2434. /* In UMC mode FW does not return right privileges.
  2435. * Override with correct privilege equivalent to PF.
  2436. */
  2437. if (BEx_chip(adapter) && be_is_mc(adapter) &&
  2438. be_physfn(adapter))
  2439. *privilege = MAX_PRIVILEGES;
  2440. }
  2441. err:
  2442. spin_unlock_bh(&adapter->mcc_lock);
  2443. return status;
  2444. }
  2445. /* Set privilege(s) for a function */
  2446. int be_cmd_set_fn_privileges(struct be_adapter *adapter, u32 privileges,
  2447. u32 domain)
  2448. {
  2449. struct be_mcc_wrb *wrb;
  2450. struct be_cmd_req_set_fn_privileges *req;
  2451. int status;
  2452. spin_lock_bh(&adapter->mcc_lock);
  2453. wrb = wrb_from_mccq(adapter);
  2454. if (!wrb) {
  2455. status = -EBUSY;
  2456. goto err;
  2457. }
  2458. req = embedded_payload(wrb);
  2459. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2460. OPCODE_COMMON_SET_FN_PRIVILEGES, sizeof(*req),
  2461. wrb, NULL);
  2462. req->hdr.domain = domain;
  2463. if (lancer_chip(adapter))
  2464. req->privileges_lancer = cpu_to_le32(privileges);
  2465. else
  2466. req->privileges = cpu_to_le32(privileges);
  2467. status = be_mcc_notify_wait(adapter);
  2468. err:
  2469. spin_unlock_bh(&adapter->mcc_lock);
  2470. return status;
  2471. }
  2472. /* pmac_id_valid: true => pmac_id is supplied and MAC address is requested.
  2473. * pmac_id_valid: false => pmac_id or MAC address is requested.
  2474. * If pmac_id is returned, pmac_id_valid is returned as true
  2475. */
  2476. int be_cmd_get_mac_from_list(struct be_adapter *adapter, u8 *mac,
  2477. bool *pmac_id_valid, u32 *pmac_id, u32 if_handle,
  2478. u8 domain)
  2479. {
  2480. struct be_mcc_wrb *wrb;
  2481. struct be_cmd_req_get_mac_list *req;
  2482. int status;
  2483. int mac_count;
  2484. struct be_dma_mem get_mac_list_cmd;
  2485. int i;
  2486. memset(&get_mac_list_cmd, 0, sizeof(struct be_dma_mem));
  2487. get_mac_list_cmd.size = sizeof(struct be_cmd_resp_get_mac_list);
  2488. get_mac_list_cmd.va = pci_alloc_consistent(adapter->pdev,
  2489. get_mac_list_cmd.size,
  2490. &get_mac_list_cmd.dma);
  2491. if (!get_mac_list_cmd.va) {
  2492. dev_err(&adapter->pdev->dev,
  2493. "Memory allocation failure during GET_MAC_LIST\n");
  2494. return -ENOMEM;
  2495. }
  2496. spin_lock_bh(&adapter->mcc_lock);
  2497. wrb = wrb_from_mccq(adapter);
  2498. if (!wrb) {
  2499. status = -EBUSY;
  2500. goto out;
  2501. }
  2502. req = get_mac_list_cmd.va;
  2503. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2504. OPCODE_COMMON_GET_MAC_LIST,
  2505. get_mac_list_cmd.size, wrb, &get_mac_list_cmd);
  2506. req->hdr.domain = domain;
  2507. req->mac_type = MAC_ADDRESS_TYPE_NETWORK;
  2508. if (*pmac_id_valid) {
  2509. req->mac_id = cpu_to_le32(*pmac_id);
  2510. req->iface_id = cpu_to_le16(if_handle);
  2511. req->perm_override = 0;
  2512. } else {
  2513. req->perm_override = 1;
  2514. }
  2515. status = be_mcc_notify_wait(adapter);
  2516. if (!status) {
  2517. struct be_cmd_resp_get_mac_list *resp =
  2518. get_mac_list_cmd.va;
  2519. if (*pmac_id_valid) {
  2520. memcpy(mac, resp->macid_macaddr.mac_addr_id.macaddr,
  2521. ETH_ALEN);
  2522. goto out;
  2523. }
  2524. mac_count = resp->true_mac_count + resp->pseudo_mac_count;
  2525. /* Mac list returned could contain one or more active mac_ids
  2526. * or one or more true or pseudo permanant mac addresses.
  2527. * If an active mac_id is present, return first active mac_id
  2528. * found.
  2529. */
  2530. for (i = 0; i < mac_count; i++) {
  2531. struct get_list_macaddr *mac_entry;
  2532. u16 mac_addr_size;
  2533. u32 mac_id;
  2534. mac_entry = &resp->macaddr_list[i];
  2535. mac_addr_size = le16_to_cpu(mac_entry->mac_addr_size);
  2536. /* mac_id is a 32 bit value and mac_addr size
  2537. * is 6 bytes
  2538. */
  2539. if (mac_addr_size == sizeof(u32)) {
  2540. *pmac_id_valid = true;
  2541. mac_id = mac_entry->mac_addr_id.s_mac_id.mac_id;
  2542. *pmac_id = le32_to_cpu(mac_id);
  2543. goto out;
  2544. }
  2545. }
  2546. /* If no active mac_id found, return first mac addr */
  2547. *pmac_id_valid = false;
  2548. memcpy(mac, resp->macaddr_list[0].mac_addr_id.macaddr,
  2549. ETH_ALEN);
  2550. }
  2551. out:
  2552. spin_unlock_bh(&adapter->mcc_lock);
  2553. pci_free_consistent(adapter->pdev, get_mac_list_cmd.size,
  2554. get_mac_list_cmd.va, get_mac_list_cmd.dma);
  2555. return status;
  2556. }
  2557. int be_cmd_get_active_mac(struct be_adapter *adapter, u32 curr_pmac_id,
  2558. u8 *mac, u32 if_handle, bool active, u32 domain)
  2559. {
  2560. if (!active)
  2561. be_cmd_get_mac_from_list(adapter, mac, &active, &curr_pmac_id,
  2562. if_handle, domain);
  2563. if (BEx_chip(adapter))
  2564. return be_cmd_mac_addr_query(adapter, mac, false,
  2565. if_handle, curr_pmac_id);
  2566. else
  2567. /* Fetch the MAC address using pmac_id */
  2568. return be_cmd_get_mac_from_list(adapter, mac, &active,
  2569. &curr_pmac_id,
  2570. if_handle, domain);
  2571. }
  2572. int be_cmd_get_perm_mac(struct be_adapter *adapter, u8 *mac)
  2573. {
  2574. int status;
  2575. bool pmac_valid = false;
  2576. memset(mac, 0, ETH_ALEN);
  2577. if (BEx_chip(adapter)) {
  2578. if (be_physfn(adapter))
  2579. status = be_cmd_mac_addr_query(adapter, mac, true, 0,
  2580. 0);
  2581. else
  2582. status = be_cmd_mac_addr_query(adapter, mac, false,
  2583. adapter->if_handle, 0);
  2584. } else {
  2585. status = be_cmd_get_mac_from_list(adapter, mac, &pmac_valid,
  2586. NULL, adapter->if_handle, 0);
  2587. }
  2588. return status;
  2589. }
  2590. /* Uses synchronous MCCQ */
  2591. int be_cmd_set_mac_list(struct be_adapter *adapter, u8 *mac_array,
  2592. u8 mac_count, u32 domain)
  2593. {
  2594. struct be_mcc_wrb *wrb;
  2595. struct be_cmd_req_set_mac_list *req;
  2596. int status;
  2597. struct be_dma_mem cmd;
  2598. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2599. cmd.size = sizeof(struct be_cmd_req_set_mac_list);
  2600. cmd.va = dma_alloc_coherent(&adapter->pdev->dev, cmd.size,
  2601. &cmd.dma, GFP_KERNEL);
  2602. if (!cmd.va)
  2603. return -ENOMEM;
  2604. spin_lock_bh(&adapter->mcc_lock);
  2605. wrb = wrb_from_mccq(adapter);
  2606. if (!wrb) {
  2607. status = -EBUSY;
  2608. goto err;
  2609. }
  2610. req = cmd.va;
  2611. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2612. OPCODE_COMMON_SET_MAC_LIST, sizeof(*req),
  2613. wrb, &cmd);
  2614. req->hdr.domain = domain;
  2615. req->mac_count = mac_count;
  2616. if (mac_count)
  2617. memcpy(req->mac, mac_array, ETH_ALEN*mac_count);
  2618. status = be_mcc_notify_wait(adapter);
  2619. err:
  2620. dma_free_coherent(&adapter->pdev->dev, cmd.size, cmd.va, cmd.dma);
  2621. spin_unlock_bh(&adapter->mcc_lock);
  2622. return status;
  2623. }
  2624. /* Wrapper to delete any active MACs and provision the new mac.
  2625. * Changes to MAC_LIST are allowed iff none of the MAC addresses in the
  2626. * current list are active.
  2627. */
  2628. int be_cmd_set_mac(struct be_adapter *adapter, u8 *mac, int if_id, u32 dom)
  2629. {
  2630. bool active_mac = false;
  2631. u8 old_mac[ETH_ALEN];
  2632. u32 pmac_id;
  2633. int status;
  2634. status = be_cmd_get_mac_from_list(adapter, old_mac, &active_mac,
  2635. &pmac_id, if_id, dom);
  2636. if (!status && active_mac)
  2637. be_cmd_pmac_del(adapter, if_id, pmac_id, dom);
  2638. return be_cmd_set_mac_list(adapter, mac, mac ? 1 : 0, dom);
  2639. }
  2640. int be_cmd_set_hsw_config(struct be_adapter *adapter, u16 pvid,
  2641. u32 domain, u16 intf_id, u16 hsw_mode)
  2642. {
  2643. struct be_mcc_wrb *wrb;
  2644. struct be_cmd_req_set_hsw_config *req;
  2645. void *ctxt;
  2646. int status;
  2647. spin_lock_bh(&adapter->mcc_lock);
  2648. wrb = wrb_from_mccq(adapter);
  2649. if (!wrb) {
  2650. status = -EBUSY;
  2651. goto err;
  2652. }
  2653. req = embedded_payload(wrb);
  2654. ctxt = &req->context;
  2655. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2656. OPCODE_COMMON_SET_HSW_CONFIG, sizeof(*req), wrb,
  2657. NULL);
  2658. req->hdr.domain = domain;
  2659. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id, ctxt, intf_id);
  2660. if (pvid) {
  2661. AMAP_SET_BITS(struct amap_set_hsw_context, pvid_valid, ctxt, 1);
  2662. AMAP_SET_BITS(struct amap_set_hsw_context, pvid, ctxt, pvid);
  2663. }
  2664. if (!BEx_chip(adapter) && hsw_mode) {
  2665. AMAP_SET_BITS(struct amap_set_hsw_context, interface_id,
  2666. ctxt, adapter->hba_port_num);
  2667. AMAP_SET_BITS(struct amap_set_hsw_context, pport, ctxt, 1);
  2668. AMAP_SET_BITS(struct amap_set_hsw_context, port_fwd_type,
  2669. ctxt, hsw_mode);
  2670. }
  2671. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2672. status = be_mcc_notify_wait(adapter);
  2673. err:
  2674. spin_unlock_bh(&adapter->mcc_lock);
  2675. return status;
  2676. }
  2677. /* Get Hyper switch config */
  2678. int be_cmd_get_hsw_config(struct be_adapter *adapter, u16 *pvid,
  2679. u32 domain, u16 intf_id, u8 *mode)
  2680. {
  2681. struct be_mcc_wrb *wrb;
  2682. struct be_cmd_req_get_hsw_config *req;
  2683. void *ctxt;
  2684. int status;
  2685. u16 vid;
  2686. spin_lock_bh(&adapter->mcc_lock);
  2687. wrb = wrb_from_mccq(adapter);
  2688. if (!wrb) {
  2689. status = -EBUSY;
  2690. goto err;
  2691. }
  2692. req = embedded_payload(wrb);
  2693. ctxt = &req->context;
  2694. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2695. OPCODE_COMMON_GET_HSW_CONFIG, sizeof(*req), wrb,
  2696. NULL);
  2697. req->hdr.domain = domain;
  2698. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2699. ctxt, intf_id);
  2700. AMAP_SET_BITS(struct amap_get_hsw_req_context, pvid_valid, ctxt, 1);
  2701. if (!BEx_chip(adapter) && mode) {
  2702. AMAP_SET_BITS(struct amap_get_hsw_req_context, interface_id,
  2703. ctxt, adapter->hba_port_num);
  2704. AMAP_SET_BITS(struct amap_get_hsw_req_context, pport, ctxt, 1);
  2705. }
  2706. be_dws_cpu_to_le(req->context, sizeof(req->context));
  2707. status = be_mcc_notify_wait(adapter);
  2708. if (!status) {
  2709. struct be_cmd_resp_get_hsw_config *resp =
  2710. embedded_payload(wrb);
  2711. be_dws_le_to_cpu(&resp->context, sizeof(resp->context));
  2712. vid = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2713. pvid, &resp->context);
  2714. if (pvid)
  2715. *pvid = le16_to_cpu(vid);
  2716. if (mode)
  2717. *mode = AMAP_GET_BITS(struct amap_get_hsw_resp_context,
  2718. port_fwd_type, &resp->context);
  2719. }
  2720. err:
  2721. spin_unlock_bh(&adapter->mcc_lock);
  2722. return status;
  2723. }
  2724. static bool be_is_wol_excluded(struct be_adapter *adapter)
  2725. {
  2726. struct pci_dev *pdev = adapter->pdev;
  2727. if (!be_physfn(adapter))
  2728. return true;
  2729. switch (pdev->subsystem_device) {
  2730. case OC_SUBSYS_DEVICE_ID1:
  2731. case OC_SUBSYS_DEVICE_ID2:
  2732. case OC_SUBSYS_DEVICE_ID3:
  2733. case OC_SUBSYS_DEVICE_ID4:
  2734. return true;
  2735. default:
  2736. return false;
  2737. }
  2738. }
  2739. int be_cmd_get_acpi_wol_cap(struct be_adapter *adapter)
  2740. {
  2741. struct be_mcc_wrb *wrb;
  2742. struct be_cmd_req_acpi_wol_magic_config_v1 *req;
  2743. int status = 0;
  2744. struct be_dma_mem cmd;
  2745. if (!be_cmd_allowed(adapter, OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2746. CMD_SUBSYSTEM_ETH))
  2747. return -EPERM;
  2748. if (be_is_wol_excluded(adapter))
  2749. return status;
  2750. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2751. return -1;
  2752. memset(&cmd, 0, sizeof(struct be_dma_mem));
  2753. cmd.size = sizeof(struct be_cmd_resp_acpi_wol_magic_config_v1);
  2754. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  2755. if (!cmd.va) {
  2756. dev_err(&adapter->pdev->dev, "Memory allocation failure\n");
  2757. status = -ENOMEM;
  2758. goto err;
  2759. }
  2760. wrb = wrb_from_mbox(adapter);
  2761. if (!wrb) {
  2762. status = -EBUSY;
  2763. goto err;
  2764. }
  2765. req = cmd.va;
  2766. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_ETH,
  2767. OPCODE_ETH_ACPI_WOL_MAGIC_CONFIG,
  2768. sizeof(*req), wrb, &cmd);
  2769. req->hdr.version = 1;
  2770. req->query_options = BE_GET_WOL_CAP;
  2771. status = be_mbox_notify_wait(adapter);
  2772. if (!status) {
  2773. struct be_cmd_resp_acpi_wol_magic_config_v1 *resp;
  2774. resp = (struct be_cmd_resp_acpi_wol_magic_config_v1 *)cmd.va;
  2775. adapter->wol_cap = resp->wol_settings;
  2776. if (adapter->wol_cap & BE_WOL_CAP)
  2777. adapter->wol_en = true;
  2778. }
  2779. err:
  2780. mutex_unlock(&adapter->mbox_lock);
  2781. if (cmd.va)
  2782. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  2783. return status;
  2784. }
  2785. int be_cmd_set_fw_log_level(struct be_adapter *adapter, u32 level)
  2786. {
  2787. struct be_dma_mem extfat_cmd;
  2788. struct be_fat_conf_params *cfgs;
  2789. int status;
  2790. int i, j;
  2791. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2792. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2793. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2794. &extfat_cmd.dma);
  2795. if (!extfat_cmd.va)
  2796. return -ENOMEM;
  2797. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2798. if (status)
  2799. goto err;
  2800. cfgs = (struct be_fat_conf_params *)
  2801. (extfat_cmd.va + sizeof(struct be_cmd_resp_hdr));
  2802. for (i = 0; i < le32_to_cpu(cfgs->num_modules); i++) {
  2803. u32 num_modes = le32_to_cpu(cfgs->module[i].num_modes);
  2804. for (j = 0; j < num_modes; j++) {
  2805. if (cfgs->module[i].trace_lvl[j].mode == MODE_UART)
  2806. cfgs->module[i].trace_lvl[j].dbg_lvl =
  2807. cpu_to_le32(level);
  2808. }
  2809. }
  2810. status = be_cmd_set_ext_fat_capabilites(adapter, &extfat_cmd, cfgs);
  2811. err:
  2812. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2813. extfat_cmd.dma);
  2814. return status;
  2815. }
  2816. int be_cmd_get_fw_log_level(struct be_adapter *adapter)
  2817. {
  2818. struct be_dma_mem extfat_cmd;
  2819. struct be_fat_conf_params *cfgs;
  2820. int status, j;
  2821. int level = 0;
  2822. memset(&extfat_cmd, 0, sizeof(struct be_dma_mem));
  2823. extfat_cmd.size = sizeof(struct be_cmd_resp_get_ext_fat_caps);
  2824. extfat_cmd.va = pci_alloc_consistent(adapter->pdev, extfat_cmd.size,
  2825. &extfat_cmd.dma);
  2826. if (!extfat_cmd.va) {
  2827. dev_err(&adapter->pdev->dev, "%s: Memory allocation failure\n",
  2828. __func__);
  2829. goto err;
  2830. }
  2831. status = be_cmd_get_ext_fat_capabilites(adapter, &extfat_cmd);
  2832. if (!status) {
  2833. cfgs = (struct be_fat_conf_params *)(extfat_cmd.va +
  2834. sizeof(struct be_cmd_resp_hdr));
  2835. for (j = 0; j < le32_to_cpu(cfgs->module[0].num_modes); j++) {
  2836. if (cfgs->module[0].trace_lvl[j].mode == MODE_UART)
  2837. level = cfgs->module[0].trace_lvl[j].dbg_lvl;
  2838. }
  2839. }
  2840. pci_free_consistent(adapter->pdev, extfat_cmd.size, extfat_cmd.va,
  2841. extfat_cmd.dma);
  2842. err:
  2843. return level;
  2844. }
  2845. int be_cmd_get_ext_fat_capabilites(struct be_adapter *adapter,
  2846. struct be_dma_mem *cmd)
  2847. {
  2848. struct be_mcc_wrb *wrb;
  2849. struct be_cmd_req_get_ext_fat_caps *req;
  2850. int status;
  2851. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2852. return -1;
  2853. wrb = wrb_from_mbox(adapter);
  2854. if (!wrb) {
  2855. status = -EBUSY;
  2856. goto err;
  2857. }
  2858. req = cmd->va;
  2859. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2860. OPCODE_COMMON_GET_EXT_FAT_CAPABILITES,
  2861. cmd->size, wrb, cmd);
  2862. req->parameter_type = cpu_to_le32(1);
  2863. status = be_mbox_notify_wait(adapter);
  2864. err:
  2865. mutex_unlock(&adapter->mbox_lock);
  2866. return status;
  2867. }
  2868. int be_cmd_set_ext_fat_capabilites(struct be_adapter *adapter,
  2869. struct be_dma_mem *cmd,
  2870. struct be_fat_conf_params *configs)
  2871. {
  2872. struct be_mcc_wrb *wrb;
  2873. struct be_cmd_req_set_ext_fat_caps *req;
  2874. int status;
  2875. spin_lock_bh(&adapter->mcc_lock);
  2876. wrb = wrb_from_mccq(adapter);
  2877. if (!wrb) {
  2878. status = -EBUSY;
  2879. goto err;
  2880. }
  2881. req = cmd->va;
  2882. memcpy(&req->set_params, configs, sizeof(struct be_fat_conf_params));
  2883. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2884. OPCODE_COMMON_SET_EXT_FAT_CAPABILITES,
  2885. cmd->size, wrb, cmd);
  2886. status = be_mcc_notify_wait(adapter);
  2887. err:
  2888. spin_unlock_bh(&adapter->mcc_lock);
  2889. return status;
  2890. }
  2891. int be_cmd_query_port_name(struct be_adapter *adapter)
  2892. {
  2893. struct be_cmd_req_get_port_name *req;
  2894. struct be_mcc_wrb *wrb;
  2895. int status;
  2896. if (mutex_lock_interruptible(&adapter->mbox_lock))
  2897. return -1;
  2898. wrb = wrb_from_mbox(adapter);
  2899. req = embedded_payload(wrb);
  2900. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  2901. OPCODE_COMMON_GET_PORT_NAME, sizeof(*req), wrb,
  2902. NULL);
  2903. if (!BEx_chip(adapter))
  2904. req->hdr.version = 1;
  2905. status = be_mbox_notify_wait(adapter);
  2906. if (!status) {
  2907. struct be_cmd_resp_get_port_name *resp = embedded_payload(wrb);
  2908. adapter->port_name = resp->port_name[adapter->hba_port_num];
  2909. } else {
  2910. adapter->port_name = adapter->hba_port_num + '0';
  2911. }
  2912. mutex_unlock(&adapter->mbox_lock);
  2913. return status;
  2914. }
  2915. /* Descriptor type */
  2916. enum {
  2917. FUNC_DESC = 1,
  2918. VFT_DESC = 2
  2919. };
  2920. static struct be_nic_res_desc *be_get_nic_desc(u8 *buf, u32 desc_count,
  2921. int desc_type)
  2922. {
  2923. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2924. struct be_nic_res_desc *nic;
  2925. int i;
  2926. for (i = 0; i < desc_count; i++) {
  2927. if (hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V0 ||
  2928. hdr->desc_type == NIC_RESOURCE_DESC_TYPE_V1) {
  2929. nic = (struct be_nic_res_desc *)hdr;
  2930. if (desc_type == FUNC_DESC ||
  2931. (desc_type == VFT_DESC &&
  2932. nic->flags & (1 << VFT_SHIFT)))
  2933. return nic;
  2934. }
  2935. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2936. hdr = (void *)hdr + hdr->desc_len;
  2937. }
  2938. return NULL;
  2939. }
  2940. static struct be_nic_res_desc *be_get_vft_desc(u8 *buf, u32 desc_count)
  2941. {
  2942. return be_get_nic_desc(buf, desc_count, VFT_DESC);
  2943. }
  2944. static struct be_nic_res_desc *be_get_func_nic_desc(u8 *buf, u32 desc_count)
  2945. {
  2946. return be_get_nic_desc(buf, desc_count, FUNC_DESC);
  2947. }
  2948. static struct be_pcie_res_desc *be_get_pcie_desc(u8 devfn, u8 *buf,
  2949. u32 desc_count)
  2950. {
  2951. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2952. struct be_pcie_res_desc *pcie;
  2953. int i;
  2954. for (i = 0; i < desc_count; i++) {
  2955. if ((hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V0 ||
  2956. hdr->desc_type == PCIE_RESOURCE_DESC_TYPE_V1)) {
  2957. pcie = (struct be_pcie_res_desc *)hdr;
  2958. if (pcie->pf_num == devfn)
  2959. return pcie;
  2960. }
  2961. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2962. hdr = (void *)hdr + hdr->desc_len;
  2963. }
  2964. return NULL;
  2965. }
  2966. static struct be_port_res_desc *be_get_port_desc(u8 *buf, u32 desc_count)
  2967. {
  2968. struct be_res_desc_hdr *hdr = (struct be_res_desc_hdr *)buf;
  2969. int i;
  2970. for (i = 0; i < desc_count; i++) {
  2971. if (hdr->desc_type == PORT_RESOURCE_DESC_TYPE_V1)
  2972. return (struct be_port_res_desc *)hdr;
  2973. hdr->desc_len = hdr->desc_len ? : RESOURCE_DESC_SIZE_V0;
  2974. hdr = (void *)hdr + hdr->desc_len;
  2975. }
  2976. return NULL;
  2977. }
  2978. static void be_copy_nic_desc(struct be_resources *res,
  2979. struct be_nic_res_desc *desc)
  2980. {
  2981. res->max_uc_mac = le16_to_cpu(desc->unicast_mac_count);
  2982. res->max_vlans = le16_to_cpu(desc->vlan_count);
  2983. res->max_mcast_mac = le16_to_cpu(desc->mcast_mac_count);
  2984. res->max_tx_qs = le16_to_cpu(desc->txq_count);
  2985. res->max_rss_qs = le16_to_cpu(desc->rssq_count);
  2986. res->max_rx_qs = le16_to_cpu(desc->rq_count);
  2987. res->max_evt_qs = le16_to_cpu(desc->eq_count);
  2988. /* Clear flags that driver is not interested in */
  2989. res->if_cap_flags = le32_to_cpu(desc->cap_flags) &
  2990. BE_IF_CAP_FLAGS_WANT;
  2991. /* Need 1 RXQ as the default RXQ */
  2992. if (res->max_rss_qs && res->max_rss_qs == res->max_rx_qs)
  2993. res->max_rss_qs -= 1;
  2994. }
  2995. /* Uses Mbox */
  2996. int be_cmd_get_func_config(struct be_adapter *adapter, struct be_resources *res)
  2997. {
  2998. struct be_mcc_wrb *wrb;
  2999. struct be_cmd_req_get_func_config *req;
  3000. int status;
  3001. struct be_dma_mem cmd;
  3002. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3003. return -1;
  3004. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3005. cmd.size = sizeof(struct be_cmd_resp_get_func_config);
  3006. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3007. if (!cmd.va) {
  3008. dev_err(&adapter->pdev->dev, "Memory alloc failure\n");
  3009. status = -ENOMEM;
  3010. goto err;
  3011. }
  3012. wrb = wrb_from_mbox(adapter);
  3013. if (!wrb) {
  3014. status = -EBUSY;
  3015. goto err;
  3016. }
  3017. req = cmd.va;
  3018. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3019. OPCODE_COMMON_GET_FUNC_CONFIG,
  3020. cmd.size, wrb, &cmd);
  3021. if (skyhawk_chip(adapter))
  3022. req->hdr.version = 1;
  3023. status = be_mbox_notify_wait(adapter);
  3024. if (!status) {
  3025. struct be_cmd_resp_get_func_config *resp = cmd.va;
  3026. u32 desc_count = le32_to_cpu(resp->desc_count);
  3027. struct be_nic_res_desc *desc;
  3028. desc = be_get_func_nic_desc(resp->func_param, desc_count);
  3029. if (!desc) {
  3030. status = -EINVAL;
  3031. goto err;
  3032. }
  3033. adapter->pf_number = desc->pf_num;
  3034. be_copy_nic_desc(res, desc);
  3035. }
  3036. err:
  3037. mutex_unlock(&adapter->mbox_lock);
  3038. if (cmd.va)
  3039. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3040. return status;
  3041. }
  3042. /* Will use MBOX only if MCCQ has not been created */
  3043. int be_cmd_get_profile_config(struct be_adapter *adapter,
  3044. struct be_resources *res, u8 domain)
  3045. {
  3046. struct be_cmd_resp_get_profile_config *resp;
  3047. struct be_cmd_req_get_profile_config *req;
  3048. struct be_nic_res_desc *vf_res;
  3049. struct be_pcie_res_desc *pcie;
  3050. struct be_port_res_desc *port;
  3051. struct be_nic_res_desc *nic;
  3052. struct be_mcc_wrb wrb = {0};
  3053. struct be_dma_mem cmd;
  3054. u32 desc_count;
  3055. int status;
  3056. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3057. cmd.size = sizeof(struct be_cmd_resp_get_profile_config);
  3058. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3059. if (!cmd.va)
  3060. return -ENOMEM;
  3061. req = cmd.va;
  3062. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3063. OPCODE_COMMON_GET_PROFILE_CONFIG,
  3064. cmd.size, &wrb, &cmd);
  3065. req->hdr.domain = domain;
  3066. if (!lancer_chip(adapter))
  3067. req->hdr.version = 1;
  3068. req->type = ACTIVE_PROFILE_TYPE;
  3069. status = be_cmd_notify_wait(adapter, &wrb);
  3070. if (status)
  3071. goto err;
  3072. resp = cmd.va;
  3073. desc_count = le32_to_cpu(resp->desc_count);
  3074. pcie = be_get_pcie_desc(adapter->pdev->devfn, resp->func_param,
  3075. desc_count);
  3076. if (pcie)
  3077. res->max_vfs = le16_to_cpu(pcie->num_vfs);
  3078. port = be_get_port_desc(resp->func_param, desc_count);
  3079. if (port)
  3080. adapter->mc_type = port->mc_type;
  3081. nic = be_get_func_nic_desc(resp->func_param, desc_count);
  3082. if (nic)
  3083. be_copy_nic_desc(res, nic);
  3084. vf_res = be_get_vft_desc(resp->func_param, desc_count);
  3085. if (vf_res)
  3086. res->vf_if_cap_flags = vf_res->cap_flags;
  3087. err:
  3088. if (cmd.va)
  3089. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3090. return status;
  3091. }
  3092. /* Will use MBOX only if MCCQ has not been created */
  3093. static int be_cmd_set_profile_config(struct be_adapter *adapter, void *desc,
  3094. int size, int count, u8 version, u8 domain)
  3095. {
  3096. struct be_cmd_req_set_profile_config *req;
  3097. struct be_mcc_wrb wrb = {0};
  3098. struct be_dma_mem cmd;
  3099. int status;
  3100. memset(&cmd, 0, sizeof(struct be_dma_mem));
  3101. cmd.size = sizeof(struct be_cmd_req_set_profile_config);
  3102. cmd.va = pci_alloc_consistent(adapter->pdev, cmd.size, &cmd.dma);
  3103. if (!cmd.va)
  3104. return -ENOMEM;
  3105. req = cmd.va;
  3106. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3107. OPCODE_COMMON_SET_PROFILE_CONFIG, cmd.size,
  3108. &wrb, &cmd);
  3109. req->hdr.version = version;
  3110. req->hdr.domain = domain;
  3111. req->desc_count = cpu_to_le32(count);
  3112. memcpy(req->desc, desc, size);
  3113. status = be_cmd_notify_wait(adapter, &wrb);
  3114. if (cmd.va)
  3115. pci_free_consistent(adapter->pdev, cmd.size, cmd.va, cmd.dma);
  3116. return status;
  3117. }
  3118. /* Mark all fields invalid */
  3119. static void be_reset_nic_desc(struct be_nic_res_desc *nic)
  3120. {
  3121. memset(nic, 0, sizeof(*nic));
  3122. nic->unicast_mac_count = 0xFFFF;
  3123. nic->mcc_count = 0xFFFF;
  3124. nic->vlan_count = 0xFFFF;
  3125. nic->mcast_mac_count = 0xFFFF;
  3126. nic->txq_count = 0xFFFF;
  3127. nic->rq_count = 0xFFFF;
  3128. nic->rssq_count = 0xFFFF;
  3129. nic->lro_count = 0xFFFF;
  3130. nic->cq_count = 0xFFFF;
  3131. nic->toe_conn_count = 0xFFFF;
  3132. nic->eq_count = 0xFFFF;
  3133. nic->iface_count = 0xFFFF;
  3134. nic->link_param = 0xFF;
  3135. nic->channel_id_param = cpu_to_le16(0xF000);
  3136. nic->acpi_params = 0xFF;
  3137. nic->wol_param = 0x0F;
  3138. nic->tunnel_iface_count = 0xFFFF;
  3139. nic->direct_tenant_iface_count = 0xFFFF;
  3140. nic->bw_min = 0xFFFFFFFF;
  3141. nic->bw_max = 0xFFFFFFFF;
  3142. }
  3143. /* Mark all fields invalid */
  3144. static void be_reset_pcie_desc(struct be_pcie_res_desc *pcie)
  3145. {
  3146. memset(pcie, 0, sizeof(*pcie));
  3147. pcie->sriov_state = 0xFF;
  3148. pcie->pf_state = 0xFF;
  3149. pcie->pf_type = 0xFF;
  3150. pcie->num_vfs = 0xFFFF;
  3151. }
  3152. int be_cmd_config_qos(struct be_adapter *adapter, u32 max_rate, u16 link_speed,
  3153. u8 domain)
  3154. {
  3155. struct be_nic_res_desc nic_desc;
  3156. u32 bw_percent;
  3157. u16 version = 0;
  3158. if (BE3_chip(adapter))
  3159. return be_cmd_set_qos(adapter, max_rate / 10, domain);
  3160. be_reset_nic_desc(&nic_desc);
  3161. nic_desc.pf_num = adapter->pf_number;
  3162. nic_desc.vf_num = domain;
  3163. nic_desc.bw_min = 0;
  3164. if (lancer_chip(adapter)) {
  3165. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V0;
  3166. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V0;
  3167. nic_desc.flags = (1 << QUN_SHIFT) | (1 << IMM_SHIFT) |
  3168. (1 << NOSV_SHIFT);
  3169. nic_desc.bw_max = cpu_to_le32(max_rate / 10);
  3170. } else {
  3171. version = 1;
  3172. nic_desc.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3173. nic_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3174. nic_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3175. bw_percent = max_rate ? (max_rate * 100) / link_speed : 100;
  3176. nic_desc.bw_max = cpu_to_le32(bw_percent);
  3177. }
  3178. return be_cmd_set_profile_config(adapter, &nic_desc,
  3179. nic_desc.hdr.desc_len,
  3180. 1, version, domain);
  3181. }
  3182. int be_cmd_set_sriov_config(struct be_adapter *adapter,
  3183. struct be_resources res, u16 num_vfs)
  3184. {
  3185. struct {
  3186. struct be_pcie_res_desc pcie;
  3187. struct be_nic_res_desc nic_vft;
  3188. } __packed desc;
  3189. u16 vf_q_count;
  3190. if (BEx_chip(adapter) || lancer_chip(adapter))
  3191. return 0;
  3192. /* PF PCIE descriptor */
  3193. be_reset_pcie_desc(&desc.pcie);
  3194. desc.pcie.hdr.desc_type = PCIE_RESOURCE_DESC_TYPE_V1;
  3195. desc.pcie.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3196. desc.pcie.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3197. desc.pcie.pf_num = adapter->pdev->devfn;
  3198. desc.pcie.sriov_state = num_vfs ? 1 : 0;
  3199. desc.pcie.num_vfs = cpu_to_le16(num_vfs);
  3200. /* VF NIC Template descriptor */
  3201. be_reset_nic_desc(&desc.nic_vft);
  3202. desc.nic_vft.hdr.desc_type = NIC_RESOURCE_DESC_TYPE_V1;
  3203. desc.nic_vft.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3204. desc.nic_vft.flags = (1 << VFT_SHIFT) | (1 << IMM_SHIFT) |
  3205. (1 << NOSV_SHIFT);
  3206. desc.nic_vft.pf_num = adapter->pdev->devfn;
  3207. desc.nic_vft.vf_num = 0;
  3208. if (num_vfs && res.vf_if_cap_flags & BE_IF_FLAGS_RSS) {
  3209. /* If number of VFs requested is 8 less than max supported,
  3210. * assign 8 queue pairs to the PF and divide the remaining
  3211. * resources evenly among the VFs
  3212. */
  3213. if (num_vfs < (be_max_vfs(adapter) - 8))
  3214. vf_q_count = (res.max_rss_qs - 8) / num_vfs;
  3215. else
  3216. vf_q_count = res.max_rss_qs / num_vfs;
  3217. desc.nic_vft.rq_count = cpu_to_le16(vf_q_count);
  3218. desc.nic_vft.txq_count = cpu_to_le16(vf_q_count);
  3219. desc.nic_vft.rssq_count = cpu_to_le16(vf_q_count - 1);
  3220. desc.nic_vft.cq_count = cpu_to_le16(3 * vf_q_count);
  3221. } else {
  3222. desc.nic_vft.txq_count = cpu_to_le16(1);
  3223. desc.nic_vft.rq_count = cpu_to_le16(1);
  3224. desc.nic_vft.rssq_count = cpu_to_le16(0);
  3225. /* One CQ for each TX, RX and MCCQ */
  3226. desc.nic_vft.cq_count = cpu_to_le16(3);
  3227. }
  3228. return be_cmd_set_profile_config(adapter, &desc,
  3229. 2 * RESOURCE_DESC_SIZE_V1, 2, 1, 0);
  3230. }
  3231. int be_cmd_manage_iface(struct be_adapter *adapter, u32 iface, u8 op)
  3232. {
  3233. struct be_mcc_wrb *wrb;
  3234. struct be_cmd_req_manage_iface_filters *req;
  3235. int status;
  3236. if (iface == 0xFFFFFFFF)
  3237. return -1;
  3238. spin_lock_bh(&adapter->mcc_lock);
  3239. wrb = wrb_from_mccq(adapter);
  3240. if (!wrb) {
  3241. status = -EBUSY;
  3242. goto err;
  3243. }
  3244. req = embedded_payload(wrb);
  3245. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3246. OPCODE_COMMON_MANAGE_IFACE_FILTERS, sizeof(*req),
  3247. wrb, NULL);
  3248. req->op = op;
  3249. req->target_iface_id = cpu_to_le32(iface);
  3250. status = be_mcc_notify_wait(adapter);
  3251. err:
  3252. spin_unlock_bh(&adapter->mcc_lock);
  3253. return status;
  3254. }
  3255. int be_cmd_set_vxlan_port(struct be_adapter *adapter, __be16 port)
  3256. {
  3257. struct be_port_res_desc port_desc;
  3258. memset(&port_desc, 0, sizeof(port_desc));
  3259. port_desc.hdr.desc_type = PORT_RESOURCE_DESC_TYPE_V1;
  3260. port_desc.hdr.desc_len = RESOURCE_DESC_SIZE_V1;
  3261. port_desc.flags = (1 << IMM_SHIFT) | (1 << NOSV_SHIFT);
  3262. port_desc.link_num = adapter->hba_port_num;
  3263. if (port) {
  3264. port_desc.nv_flags = NV_TYPE_VXLAN | (1 << SOCVID_SHIFT) |
  3265. (1 << RCVID_SHIFT);
  3266. port_desc.nv_port = swab16(port);
  3267. } else {
  3268. port_desc.nv_flags = NV_TYPE_DISABLED;
  3269. port_desc.nv_port = 0;
  3270. }
  3271. return be_cmd_set_profile_config(adapter, &port_desc,
  3272. RESOURCE_DESC_SIZE_V1, 1, 1, 0);
  3273. }
  3274. int be_cmd_get_if_id(struct be_adapter *adapter, struct be_vf_cfg *vf_cfg,
  3275. int vf_num)
  3276. {
  3277. struct be_mcc_wrb *wrb;
  3278. struct be_cmd_req_get_iface_list *req;
  3279. struct be_cmd_resp_get_iface_list *resp;
  3280. int status;
  3281. spin_lock_bh(&adapter->mcc_lock);
  3282. wrb = wrb_from_mccq(adapter);
  3283. if (!wrb) {
  3284. status = -EBUSY;
  3285. goto err;
  3286. }
  3287. req = embedded_payload(wrb);
  3288. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3289. OPCODE_COMMON_GET_IFACE_LIST, sizeof(*resp),
  3290. wrb, NULL);
  3291. req->hdr.domain = vf_num + 1;
  3292. status = be_mcc_notify_wait(adapter);
  3293. if (!status) {
  3294. resp = (struct be_cmd_resp_get_iface_list *)req;
  3295. vf_cfg->if_handle = le32_to_cpu(resp->if_desc.if_id);
  3296. }
  3297. err:
  3298. spin_unlock_bh(&adapter->mcc_lock);
  3299. return status;
  3300. }
  3301. static int lancer_wait_idle(struct be_adapter *adapter)
  3302. {
  3303. #define SLIPORT_IDLE_TIMEOUT 30
  3304. u32 reg_val;
  3305. int status = 0, i;
  3306. for (i = 0; i < SLIPORT_IDLE_TIMEOUT; i++) {
  3307. reg_val = ioread32(adapter->db + PHYSDEV_CONTROL_OFFSET);
  3308. if ((reg_val & PHYSDEV_CONTROL_INP_MASK) == 0)
  3309. break;
  3310. ssleep(1);
  3311. }
  3312. if (i == SLIPORT_IDLE_TIMEOUT)
  3313. status = -1;
  3314. return status;
  3315. }
  3316. int lancer_physdev_ctrl(struct be_adapter *adapter, u32 mask)
  3317. {
  3318. int status = 0;
  3319. status = lancer_wait_idle(adapter);
  3320. if (status)
  3321. return status;
  3322. iowrite32(mask, adapter->db + PHYSDEV_CONTROL_OFFSET);
  3323. return status;
  3324. }
  3325. /* Routine to check whether dump image is present or not */
  3326. bool dump_present(struct be_adapter *adapter)
  3327. {
  3328. u32 sliport_status = 0;
  3329. sliport_status = ioread32(adapter->db + SLIPORT_STATUS_OFFSET);
  3330. return !!(sliport_status & SLIPORT_STATUS_DIP_MASK);
  3331. }
  3332. int lancer_initiate_dump(struct be_adapter *adapter)
  3333. {
  3334. struct device *dev = &adapter->pdev->dev;
  3335. int status;
  3336. if (dump_present(adapter)) {
  3337. dev_info(dev, "Previous dump not cleared, not forcing dump\n");
  3338. return -EEXIST;
  3339. }
  3340. /* give firmware reset and diagnostic dump */
  3341. status = lancer_physdev_ctrl(adapter, PHYSDEV_CONTROL_FW_RESET_MASK |
  3342. PHYSDEV_CONTROL_DD_MASK);
  3343. if (status < 0) {
  3344. dev_err(dev, "FW reset failed\n");
  3345. return status;
  3346. }
  3347. status = lancer_wait_idle(adapter);
  3348. if (status)
  3349. return status;
  3350. if (!dump_present(adapter)) {
  3351. dev_err(dev, "FW dump not generated\n");
  3352. return -EIO;
  3353. }
  3354. return 0;
  3355. }
  3356. int lancer_delete_dump(struct be_adapter *adapter)
  3357. {
  3358. int status;
  3359. status = lancer_cmd_delete_object(adapter, LANCER_FW_DUMP_FILE);
  3360. return be_cmd_status(status);
  3361. }
  3362. /* Uses sync mcc */
  3363. int be_cmd_enable_vf(struct be_adapter *adapter, u8 domain)
  3364. {
  3365. struct be_mcc_wrb *wrb;
  3366. struct be_cmd_enable_disable_vf *req;
  3367. int status;
  3368. if (BEx_chip(adapter))
  3369. return 0;
  3370. spin_lock_bh(&adapter->mcc_lock);
  3371. wrb = wrb_from_mccq(adapter);
  3372. if (!wrb) {
  3373. status = -EBUSY;
  3374. goto err;
  3375. }
  3376. req = embedded_payload(wrb);
  3377. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3378. OPCODE_COMMON_ENABLE_DISABLE_VF, sizeof(*req),
  3379. wrb, NULL);
  3380. req->hdr.domain = domain;
  3381. req->enable = 1;
  3382. status = be_mcc_notify_wait(adapter);
  3383. err:
  3384. spin_unlock_bh(&adapter->mcc_lock);
  3385. return status;
  3386. }
  3387. int be_cmd_intr_set(struct be_adapter *adapter, bool intr_enable)
  3388. {
  3389. struct be_mcc_wrb *wrb;
  3390. struct be_cmd_req_intr_set *req;
  3391. int status;
  3392. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3393. return -1;
  3394. wrb = wrb_from_mbox(adapter);
  3395. req = embedded_payload(wrb);
  3396. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3397. OPCODE_COMMON_SET_INTERRUPT_ENABLE, sizeof(*req),
  3398. wrb, NULL);
  3399. req->intr_enabled = intr_enable;
  3400. status = be_mbox_notify_wait(adapter);
  3401. mutex_unlock(&adapter->mbox_lock);
  3402. return status;
  3403. }
  3404. /* Uses MBOX */
  3405. int be_cmd_get_active_profile(struct be_adapter *adapter, u16 *profile_id)
  3406. {
  3407. struct be_cmd_req_get_active_profile *req;
  3408. struct be_mcc_wrb *wrb;
  3409. int status;
  3410. if (mutex_lock_interruptible(&adapter->mbox_lock))
  3411. return -1;
  3412. wrb = wrb_from_mbox(adapter);
  3413. if (!wrb) {
  3414. status = -EBUSY;
  3415. goto err;
  3416. }
  3417. req = embedded_payload(wrb);
  3418. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3419. OPCODE_COMMON_GET_ACTIVE_PROFILE, sizeof(*req),
  3420. wrb, NULL);
  3421. status = be_mbox_notify_wait(adapter);
  3422. if (!status) {
  3423. struct be_cmd_resp_get_active_profile *resp =
  3424. embedded_payload(wrb);
  3425. *profile_id = le16_to_cpu(resp->active_profile_id);
  3426. }
  3427. err:
  3428. mutex_unlock(&adapter->mbox_lock);
  3429. return status;
  3430. }
  3431. int be_cmd_set_logical_link_config(struct be_adapter *adapter,
  3432. int link_state, u8 domain)
  3433. {
  3434. struct be_mcc_wrb *wrb;
  3435. struct be_cmd_req_set_ll_link *req;
  3436. int status;
  3437. if (BEx_chip(adapter) || lancer_chip(adapter))
  3438. return -EOPNOTSUPP;
  3439. spin_lock_bh(&adapter->mcc_lock);
  3440. wrb = wrb_from_mccq(adapter);
  3441. if (!wrb) {
  3442. status = -EBUSY;
  3443. goto err;
  3444. }
  3445. req = embedded_payload(wrb);
  3446. be_wrb_cmd_hdr_prepare(&req->hdr, CMD_SUBSYSTEM_COMMON,
  3447. OPCODE_COMMON_SET_LOGICAL_LINK_CONFIG,
  3448. sizeof(*req), wrb, NULL);
  3449. req->hdr.version = 1;
  3450. req->hdr.domain = domain;
  3451. if (link_state == IFLA_VF_LINK_STATE_ENABLE)
  3452. req->link_config |= 1;
  3453. if (link_state == IFLA_VF_LINK_STATE_AUTO)
  3454. req->link_config |= 1 << PLINK_TRACK_SHIFT;
  3455. status = be_mcc_notify_wait(adapter);
  3456. err:
  3457. spin_unlock_bh(&adapter->mcc_lock);
  3458. return status;
  3459. }
  3460. int be_roce_mcc_cmd(void *netdev_handle, void *wrb_payload,
  3461. int wrb_payload_size, u16 *cmd_status, u16 *ext_status)
  3462. {
  3463. struct be_adapter *adapter = netdev_priv(netdev_handle);
  3464. struct be_mcc_wrb *wrb;
  3465. struct be_cmd_req_hdr *hdr = (struct be_cmd_req_hdr *)wrb_payload;
  3466. struct be_cmd_req_hdr *req;
  3467. struct be_cmd_resp_hdr *resp;
  3468. int status;
  3469. spin_lock_bh(&adapter->mcc_lock);
  3470. wrb = wrb_from_mccq(adapter);
  3471. if (!wrb) {
  3472. status = -EBUSY;
  3473. goto err;
  3474. }
  3475. req = embedded_payload(wrb);
  3476. resp = embedded_payload(wrb);
  3477. be_wrb_cmd_hdr_prepare(req, hdr->subsystem,
  3478. hdr->opcode, wrb_payload_size, wrb, NULL);
  3479. memcpy(req, wrb_payload, wrb_payload_size);
  3480. be_dws_cpu_to_le(req, wrb_payload_size);
  3481. status = be_mcc_notify_wait(adapter);
  3482. if (cmd_status)
  3483. *cmd_status = (status & 0xffff);
  3484. if (ext_status)
  3485. *ext_status = 0;
  3486. memcpy(wrb_payload, resp, sizeof(*resp) + resp->response_length);
  3487. be_dws_le_to_cpu(wrb_payload, sizeof(*resp) + resp->response_length);
  3488. err:
  3489. spin_unlock_bh(&adapter->mcc_lock);
  3490. return status;
  3491. }
  3492. EXPORT_SYMBOL(be_roce_mcc_cmd);