gfx_v8_0.c 242 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934493549364937493849394940494149424943494449454946494749484949495049514952495349544955495649574958495949604961496249634964496549664967496849694970497149724973497449754976497749784979498049814982498349844985498649874988498949904991499249934994499549964997499849995000500150025003500450055006500750085009501050115012501350145015501650175018501950205021502250235024502550265027502850295030503150325033503450355036503750385039504050415042504350445045504650475048504950505051505250535054505550565057505850595060506150625063506450655066506750685069507050715072507350745075507650775078507950805081508250835084508550865087508850895090509150925093509450955096509750985099510051015102510351045105510651075108510951105111511251135114511551165117511851195120512151225123512451255126512751285129513051315132513351345135513651375138513951405141514251435144514551465147514851495150515151525153515451555156515751585159516051615162516351645165516651675168516951705171517251735174517551765177517851795180518151825183518451855186518751885189519051915192519351945195519651975198519952005201520252035204520552065207520852095210521152125213521452155216521752185219522052215222522352245225522652275228522952305231523252335234523552365237523852395240524152425243524452455246524752485249525052515252525352545255525652575258525952605261526252635264526552665267526852695270527152725273527452755276527752785279528052815282528352845285528652875288528952905291529252935294529552965297529852995300530153025303530453055306530753085309531053115312531353145315531653175318531953205321532253235324532553265327532853295330533153325333533453355336533753385339534053415342534353445345534653475348534953505351535253535354535553565357535853595360536153625363536453655366536753685369537053715372537353745375537653775378537953805381538253835384538553865387538853895390539153925393539453955396539753985399540054015402540354045405540654075408540954105411541254135414541554165417541854195420542154225423542454255426542754285429543054315432543354345435543654375438543954405441544254435444544554465447544854495450545154525453545454555456545754585459546054615462546354645465546654675468546954705471547254735474547554765477547854795480548154825483548454855486548754885489549054915492549354945495549654975498549955005501550255035504550555065507550855095510551155125513551455155516551755185519552055215522552355245525552655275528552955305531553255335534553555365537553855395540554155425543554455455546554755485549555055515552555355545555555655575558555955605561556255635564556555665567556855695570557155725573557455755576557755785579558055815582558355845585558655875588558955905591559255935594559555965597559855995600560156025603560456055606560756085609561056115612561356145615561656175618561956205621562256235624562556265627562856295630563156325633563456355636563756385639564056415642564356445645564656475648564956505651565256535654565556565657565856595660566156625663566456655666566756685669567056715672567356745675567656775678567956805681568256835684568556865687568856895690569156925693569456955696569756985699570057015702570357045705570657075708570957105711571257135714571557165717571857195720572157225723572457255726572757285729573057315732573357345735573657375738573957405741574257435744574557465747574857495750575157525753575457555756575757585759576057615762576357645765576657675768576957705771577257735774577557765777577857795780578157825783578457855786578757885789579057915792579357945795579657975798579958005801580258035804580558065807580858095810581158125813581458155816581758185819582058215822582358245825582658275828582958305831583258335834583558365837583858395840584158425843584458455846584758485849585058515852585358545855585658575858585958605861586258635864586558665867586858695870587158725873587458755876587758785879588058815882588358845885588658875888588958905891589258935894589558965897589858995900590159025903590459055906590759085909591059115912591359145915591659175918591959205921592259235924592559265927592859295930593159325933593459355936593759385939594059415942594359445945594659475948594959505951595259535954595559565957595859595960596159625963596459655966596759685969597059715972597359745975597659775978597959805981598259835984598559865987598859895990599159925993599459955996599759985999600060016002600360046005600660076008600960106011601260136014601560166017601860196020602160226023602460256026602760286029603060316032603360346035603660376038603960406041604260436044604560466047604860496050605160526053605460556056605760586059606060616062606360646065606660676068606960706071607260736074607560766077607860796080608160826083608460856086608760886089609060916092609360946095609660976098609961006101610261036104610561066107610861096110611161126113611461156116611761186119612061216122612361246125612661276128612961306131613261336134613561366137613861396140614161426143614461456146614761486149615061516152615361546155615661576158615961606161616261636164616561666167616861696170617161726173617461756176617761786179618061816182618361846185618661876188618961906191619261936194619561966197619861996200620162026203620462056206620762086209621062116212621362146215621662176218621962206221622262236224622562266227622862296230623162326233623462356236623762386239624062416242624362446245624662476248624962506251625262536254625562566257625862596260626162626263626462656266626762686269627062716272627362746275627662776278627962806281628262836284628562866287628862896290629162926293629462956296629762986299630063016302630363046305630663076308630963106311631263136314631563166317631863196320632163226323632463256326632763286329633063316332633363346335633663376338633963406341634263436344634563466347634863496350635163526353635463556356635763586359636063616362636363646365636663676368636963706371637263736374637563766377637863796380638163826383638463856386638763886389639063916392639363946395639663976398639964006401640264036404640564066407640864096410641164126413641464156416641764186419642064216422642364246425642664276428642964306431643264336434643564366437643864396440644164426443644464456446644764486449645064516452645364546455645664576458645964606461646264636464646564666467646864696470647164726473647464756476647764786479648064816482648364846485648664876488648964906491649264936494649564966497649864996500650165026503650465056506650765086509651065116512651365146515651665176518651965206521652265236524652565266527652865296530653165326533653465356536653765386539654065416542654365446545654665476548654965506551655265536554655565566557655865596560656165626563656465656566656765686569657065716572657365746575657665776578657965806581658265836584658565866587658865896590659165926593659465956596659765986599660066016602660366046605660666076608660966106611661266136614661566166617661866196620662166226623662466256626662766286629663066316632663366346635663666376638663966406641664266436644664566466647664866496650665166526653665466556656665766586659666066616662666366646665666666676668666966706671667266736674667566766677667866796680668166826683668466856686668766886689669066916692669366946695669666976698669967006701670267036704670567066707670867096710671167126713671467156716671767186719672067216722672367246725672667276728672967306731673267336734673567366737673867396740674167426743674467456746674767486749675067516752675367546755675667576758675967606761676267636764676567666767676867696770677167726773677467756776677767786779678067816782678367846785678667876788678967906791679267936794679567966797679867996800680168026803680468056806680768086809681068116812681368146815681668176818681968206821682268236824682568266827682868296830683168326833683468356836683768386839684068416842684368446845684668476848684968506851685268536854685568566857685868596860686168626863686468656866686768686869687068716872687368746875687668776878687968806881688268836884688568866887688868896890689168926893689468956896689768986899690069016902690369046905690669076908690969106911691269136914691569166917691869196920692169226923692469256926692769286929693069316932693369346935693669376938693969406941694269436944694569466947694869496950695169526953695469556956695769586959696069616962696369646965696669676968696969706971697269736974697569766977697869796980698169826983698469856986698769886989699069916992699369946995699669976998699970007001700270037004700570067007700870097010701170127013701470157016701770187019702070217022702370247025702670277028702970307031703270337034703570367037703870397040704170427043704470457046704770487049705070517052705370547055705670577058705970607061706270637064706570667067706870697070707170727073707470757076707770787079708070817082708370847085708670877088708970907091709270937094709570967097709870997100710171027103710471057106710771087109711071117112711371147115711671177118711971207121712271237124712571267127712871297130713171327133713471357136713771387139714071417142714371447145714671477148714971507151715271537154715571567157715871597160716171627163716471657166716771687169717071717172717371747175717671777178717971807181718271837184718571867187718871897190
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #define GFX8_NUM_GFX_RINGS 1
  49. #define GFX8_MEC_HPD_SIZE 2048
  50. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  51. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  53. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  54. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  55. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  56. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  57. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  58. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  59. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  60. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  61. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  62. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  63. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  64. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  65. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  66. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  68. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  69. /* BPM SERDES CMD */
  70. #define SET_BPM_SERDES_CMD 1
  71. #define CLE_BPM_SERDES_CMD 0
  72. /* BPM Register Address*/
  73. enum {
  74. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  75. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  76. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  77. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  78. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  79. BPM_REG_FGCG_MAX
  80. };
  81. #define RLC_FormatDirectRegListLength 14
  82. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  83. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  88. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  93. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  99. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  104. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  110. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  143. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  144. {
  145. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  146. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  147. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  148. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  149. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  150. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  151. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  152. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  153. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  154. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  155. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  156. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  157. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  158. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  159. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  160. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  161. };
  162. static const u32 golden_settings_tonga_a11[] =
  163. {
  164. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  165. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  166. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  167. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  168. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  169. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  170. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  171. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  172. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  173. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  174. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  175. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  176. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  177. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  178. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  179. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  180. };
  181. static const u32 tonga_golden_common_all[] =
  182. {
  183. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  184. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  185. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  186. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  187. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  188. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  189. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  190. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  191. };
  192. static const u32 tonga_mgcg_cgcg_init[] =
  193. {
  194. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  195. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  196. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  197. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  198. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  199. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  200. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  201. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  202. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  203. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  205. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  208. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  210. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  212. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  213. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  214. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  215. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  216. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  219. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  220. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  221. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  222. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  223. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  224. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  225. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  226. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  227. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  228. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  229. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  230. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  231. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  232. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  233. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  234. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  235. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  236. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  237. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  238. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  239. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  240. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  241. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  242. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  243. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  244. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  245. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  246. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  247. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  248. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  249. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  250. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  251. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  252. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  253. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  254. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  255. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  256. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  257. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  258. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  259. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  260. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  261. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  262. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  263. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  264. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  265. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  266. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  267. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  268. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  269. };
  270. static const u32 golden_settings_polaris11_a11[] =
  271. {
  272. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  273. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  274. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  275. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  276. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  277. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  278. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  279. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  280. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  281. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  282. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  283. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  284. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  285. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  286. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  287. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  288. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  289. };
  290. static const u32 polaris11_golden_common_all[] =
  291. {
  292. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  293. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  294. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  295. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  296. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  297. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  298. };
  299. static const u32 golden_settings_polaris10_a11[] =
  300. {
  301. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  302. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  303. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  304. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  305. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  306. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  307. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  308. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  309. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  310. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  311. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  312. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  313. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  314. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  315. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  316. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  317. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  318. };
  319. static const u32 polaris10_golden_common_all[] =
  320. {
  321. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  322. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  323. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  324. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  325. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  326. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  327. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  328. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  329. };
  330. static const u32 fiji_golden_common_all[] =
  331. {
  332. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  333. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  334. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  335. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  336. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  337. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  338. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  339. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  340. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  341. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  342. };
  343. static const u32 golden_settings_fiji_a10[] =
  344. {
  345. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  346. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  347. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  348. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  349. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  350. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  351. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  352. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  353. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  354. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  355. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  356. };
  357. static const u32 fiji_mgcg_cgcg_init[] =
  358. {
  359. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  360. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  361. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  362. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  363. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  364. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  365. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  366. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  367. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  368. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  369. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  370. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  371. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  372. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  373. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  374. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  375. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  376. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  377. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  378. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  379. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  380. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  381. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  382. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  383. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  384. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  385. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  386. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  387. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  388. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  389. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  390. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  391. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  392. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  393. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  394. };
  395. static const u32 golden_settings_iceland_a11[] =
  396. {
  397. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  398. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  399. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  400. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  401. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  402. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  403. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  404. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  405. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  406. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  407. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  408. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  409. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  410. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  411. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  412. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  413. };
  414. static const u32 iceland_golden_common_all[] =
  415. {
  416. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  417. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  418. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  419. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  420. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  421. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  422. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  423. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  424. };
  425. static const u32 iceland_mgcg_cgcg_init[] =
  426. {
  427. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  428. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  429. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  430. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  431. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  432. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  433. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  434. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  435. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  436. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  437. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  438. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  439. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  440. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  441. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  442. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  443. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  444. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  445. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  446. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  447. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  448. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  449. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  450. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  451. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  452. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  453. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  454. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  455. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  456. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  457. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  458. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  459. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  460. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  461. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  462. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  463. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  464. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  465. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  466. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  467. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  468. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  469. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  470. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  471. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  472. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  473. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  474. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  475. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  476. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  477. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  478. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  479. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  480. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  481. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  482. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  483. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  484. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  485. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  486. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  487. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  488. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  489. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  490. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  491. };
  492. static const u32 cz_golden_settings_a11[] =
  493. {
  494. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  495. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  496. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  497. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  498. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  499. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  500. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  501. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  502. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  503. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  504. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  505. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  506. };
  507. static const u32 cz_golden_common_all[] =
  508. {
  509. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  510. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  511. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  512. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  513. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  514. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  515. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  516. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  517. };
  518. static const u32 cz_mgcg_cgcg_init[] =
  519. {
  520. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  521. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  522. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  523. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  524. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  525. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  526. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  527. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  528. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  529. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  530. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  531. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  532. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  533. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  534. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  535. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  536. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  537. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  538. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  539. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  540. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  541. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  542. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  543. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  544. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  545. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  546. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  547. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  548. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  549. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  550. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  551. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  552. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  553. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  554. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  555. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  556. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  557. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  558. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  559. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  560. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  561. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  562. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  563. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  564. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  565. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  566. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  567. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  568. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  569. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  570. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  571. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  572. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  573. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  574. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  575. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  576. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  577. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  578. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  579. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  580. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  581. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  582. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  583. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  584. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  585. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  586. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  587. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  588. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  589. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  590. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  591. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  592. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  593. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  594. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  595. };
  596. static const u32 stoney_golden_settings_a11[] =
  597. {
  598. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  599. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  600. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  601. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  602. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  603. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  604. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  605. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  606. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  607. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  608. };
  609. static const u32 stoney_golden_common_all[] =
  610. {
  611. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  612. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  613. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  614. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  615. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  616. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  617. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  618. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  619. };
  620. static const u32 stoney_mgcg_cgcg_init[] =
  621. {
  622. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  623. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  624. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  625. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  626. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  627. };
  628. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  629. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  630. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  631. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  632. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  633. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  634. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  635. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  636. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  637. {
  638. switch (adev->asic_type) {
  639. case CHIP_TOPAZ:
  640. amdgpu_device_program_register_sequence(adev,
  641. iceland_mgcg_cgcg_init,
  642. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  643. amdgpu_device_program_register_sequence(adev,
  644. golden_settings_iceland_a11,
  645. ARRAY_SIZE(golden_settings_iceland_a11));
  646. amdgpu_device_program_register_sequence(adev,
  647. iceland_golden_common_all,
  648. ARRAY_SIZE(iceland_golden_common_all));
  649. break;
  650. case CHIP_FIJI:
  651. amdgpu_device_program_register_sequence(adev,
  652. fiji_mgcg_cgcg_init,
  653. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  654. amdgpu_device_program_register_sequence(adev,
  655. golden_settings_fiji_a10,
  656. ARRAY_SIZE(golden_settings_fiji_a10));
  657. amdgpu_device_program_register_sequence(adev,
  658. fiji_golden_common_all,
  659. ARRAY_SIZE(fiji_golden_common_all));
  660. break;
  661. case CHIP_TONGA:
  662. amdgpu_device_program_register_sequence(adev,
  663. tonga_mgcg_cgcg_init,
  664. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  665. amdgpu_device_program_register_sequence(adev,
  666. golden_settings_tonga_a11,
  667. ARRAY_SIZE(golden_settings_tonga_a11));
  668. amdgpu_device_program_register_sequence(adev,
  669. tonga_golden_common_all,
  670. ARRAY_SIZE(tonga_golden_common_all));
  671. break;
  672. case CHIP_POLARIS11:
  673. case CHIP_POLARIS12:
  674. amdgpu_device_program_register_sequence(adev,
  675. golden_settings_polaris11_a11,
  676. ARRAY_SIZE(golden_settings_polaris11_a11));
  677. amdgpu_device_program_register_sequence(adev,
  678. polaris11_golden_common_all,
  679. ARRAY_SIZE(polaris11_golden_common_all));
  680. break;
  681. case CHIP_POLARIS10:
  682. amdgpu_device_program_register_sequence(adev,
  683. golden_settings_polaris10_a11,
  684. ARRAY_SIZE(golden_settings_polaris10_a11));
  685. amdgpu_device_program_register_sequence(adev,
  686. polaris10_golden_common_all,
  687. ARRAY_SIZE(polaris10_golden_common_all));
  688. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  689. if (adev->pdev->revision == 0xc7 &&
  690. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  691. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  692. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  693. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  694. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  695. }
  696. break;
  697. case CHIP_CARRIZO:
  698. amdgpu_device_program_register_sequence(adev,
  699. cz_mgcg_cgcg_init,
  700. ARRAY_SIZE(cz_mgcg_cgcg_init));
  701. amdgpu_device_program_register_sequence(adev,
  702. cz_golden_settings_a11,
  703. ARRAY_SIZE(cz_golden_settings_a11));
  704. amdgpu_device_program_register_sequence(adev,
  705. cz_golden_common_all,
  706. ARRAY_SIZE(cz_golden_common_all));
  707. break;
  708. case CHIP_STONEY:
  709. amdgpu_device_program_register_sequence(adev,
  710. stoney_mgcg_cgcg_init,
  711. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  712. amdgpu_device_program_register_sequence(adev,
  713. stoney_golden_settings_a11,
  714. ARRAY_SIZE(stoney_golden_settings_a11));
  715. amdgpu_device_program_register_sequence(adev,
  716. stoney_golden_common_all,
  717. ARRAY_SIZE(stoney_golden_common_all));
  718. break;
  719. default:
  720. break;
  721. }
  722. }
  723. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  724. {
  725. adev->gfx.scratch.num_reg = 8;
  726. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  727. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  728. }
  729. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  730. {
  731. struct amdgpu_device *adev = ring->adev;
  732. uint32_t scratch;
  733. uint32_t tmp = 0;
  734. unsigned i;
  735. int r;
  736. r = amdgpu_gfx_scratch_get(adev, &scratch);
  737. if (r) {
  738. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  739. return r;
  740. }
  741. WREG32(scratch, 0xCAFEDEAD);
  742. r = amdgpu_ring_alloc(ring, 3);
  743. if (r) {
  744. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  745. ring->idx, r);
  746. amdgpu_gfx_scratch_free(adev, scratch);
  747. return r;
  748. }
  749. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  750. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  751. amdgpu_ring_write(ring, 0xDEADBEEF);
  752. amdgpu_ring_commit(ring);
  753. for (i = 0; i < adev->usec_timeout; i++) {
  754. tmp = RREG32(scratch);
  755. if (tmp == 0xDEADBEEF)
  756. break;
  757. DRM_UDELAY(1);
  758. }
  759. if (i < adev->usec_timeout) {
  760. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  761. ring->idx, i);
  762. } else {
  763. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  764. ring->idx, scratch, tmp);
  765. r = -EINVAL;
  766. }
  767. amdgpu_gfx_scratch_free(adev, scratch);
  768. return r;
  769. }
  770. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  771. {
  772. struct amdgpu_device *adev = ring->adev;
  773. struct amdgpu_ib ib;
  774. struct dma_fence *f = NULL;
  775. uint32_t scratch;
  776. uint32_t tmp = 0;
  777. long r;
  778. r = amdgpu_gfx_scratch_get(adev, &scratch);
  779. if (r) {
  780. DRM_ERROR("amdgpu: failed to get scratch reg (%ld).\n", r);
  781. return r;
  782. }
  783. WREG32(scratch, 0xCAFEDEAD);
  784. memset(&ib, 0, sizeof(ib));
  785. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  786. if (r) {
  787. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  788. goto err1;
  789. }
  790. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  791. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  792. ib.ptr[2] = 0xDEADBEEF;
  793. ib.length_dw = 3;
  794. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  795. if (r)
  796. goto err2;
  797. r = dma_fence_wait_timeout(f, false, timeout);
  798. if (r == 0) {
  799. DRM_ERROR("amdgpu: IB test timed out.\n");
  800. r = -ETIMEDOUT;
  801. goto err2;
  802. } else if (r < 0) {
  803. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  804. goto err2;
  805. }
  806. tmp = RREG32(scratch);
  807. if (tmp == 0xDEADBEEF) {
  808. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  809. r = 0;
  810. } else {
  811. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  812. scratch, tmp);
  813. r = -EINVAL;
  814. }
  815. err2:
  816. amdgpu_ib_free(adev, &ib, NULL);
  817. dma_fence_put(f);
  818. err1:
  819. amdgpu_gfx_scratch_free(adev, scratch);
  820. return r;
  821. }
  822. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  823. {
  824. release_firmware(adev->gfx.pfp_fw);
  825. adev->gfx.pfp_fw = NULL;
  826. release_firmware(adev->gfx.me_fw);
  827. adev->gfx.me_fw = NULL;
  828. release_firmware(adev->gfx.ce_fw);
  829. adev->gfx.ce_fw = NULL;
  830. release_firmware(adev->gfx.rlc_fw);
  831. adev->gfx.rlc_fw = NULL;
  832. release_firmware(adev->gfx.mec_fw);
  833. adev->gfx.mec_fw = NULL;
  834. if ((adev->asic_type != CHIP_STONEY) &&
  835. (adev->asic_type != CHIP_TOPAZ))
  836. release_firmware(adev->gfx.mec2_fw);
  837. adev->gfx.mec2_fw = NULL;
  838. kfree(adev->gfx.rlc.register_list_format);
  839. }
  840. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  841. {
  842. const char *chip_name;
  843. char fw_name[30];
  844. int err;
  845. struct amdgpu_firmware_info *info = NULL;
  846. const struct common_firmware_header *header = NULL;
  847. const struct gfx_firmware_header_v1_0 *cp_hdr;
  848. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  849. unsigned int *tmp = NULL, i;
  850. DRM_DEBUG("\n");
  851. switch (adev->asic_type) {
  852. case CHIP_TOPAZ:
  853. chip_name = "topaz";
  854. break;
  855. case CHIP_TONGA:
  856. chip_name = "tonga";
  857. break;
  858. case CHIP_CARRIZO:
  859. chip_name = "carrizo";
  860. break;
  861. case CHIP_FIJI:
  862. chip_name = "fiji";
  863. break;
  864. case CHIP_POLARIS11:
  865. chip_name = "polaris11";
  866. break;
  867. case CHIP_POLARIS10:
  868. chip_name = "polaris10";
  869. break;
  870. case CHIP_POLARIS12:
  871. chip_name = "polaris12";
  872. break;
  873. case CHIP_STONEY:
  874. chip_name = "stoney";
  875. break;
  876. default:
  877. BUG();
  878. }
  879. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  880. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  881. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  882. if (err == -ENOENT) {
  883. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  884. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  885. }
  886. } else {
  887. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  888. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  889. }
  890. if (err)
  891. goto out;
  892. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  893. if (err)
  894. goto out;
  895. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  896. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  897. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  898. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  899. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  900. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  901. if (err == -ENOENT) {
  902. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  903. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  904. }
  905. } else {
  906. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  907. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  908. }
  909. if (err)
  910. goto out;
  911. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  912. if (err)
  913. goto out;
  914. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  915. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  916. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  917. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  918. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  919. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  920. if (err == -ENOENT) {
  921. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  922. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  923. }
  924. } else {
  925. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  926. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  927. }
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  931. if (err)
  932. goto out;
  933. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  934. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  935. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  936. /*
  937. * Support for MCBP/Virtualization in combination with chained IBs is
  938. * formal released on feature version #46
  939. */
  940. if (adev->gfx.ce_feature_version >= 46 &&
  941. adev->gfx.pfp_feature_version >= 46) {
  942. adev->virt.chained_ib_support = true;
  943. DRM_INFO("Chained IB support enabled!\n");
  944. } else
  945. adev->virt.chained_ib_support = false;
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  947. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  948. if (err)
  949. goto out;
  950. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  951. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  952. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  953. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  954. adev->gfx.rlc.save_and_restore_offset =
  955. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  956. adev->gfx.rlc.clear_state_descriptor_offset =
  957. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  958. adev->gfx.rlc.avail_scratch_ram_locations =
  959. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  960. adev->gfx.rlc.reg_restore_list_size =
  961. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  962. adev->gfx.rlc.reg_list_format_start =
  963. le32_to_cpu(rlc_hdr->reg_list_format_start);
  964. adev->gfx.rlc.reg_list_format_separate_start =
  965. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  966. adev->gfx.rlc.starting_offsets_start =
  967. le32_to_cpu(rlc_hdr->starting_offsets_start);
  968. adev->gfx.rlc.reg_list_format_size_bytes =
  969. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  970. adev->gfx.rlc.reg_list_size_bytes =
  971. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  972. adev->gfx.rlc.register_list_format =
  973. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  974. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  975. if (!adev->gfx.rlc.register_list_format) {
  976. err = -ENOMEM;
  977. goto out;
  978. }
  979. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  980. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  981. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  982. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  983. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  984. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  985. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  986. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  987. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  988. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  989. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  990. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  991. if (err == -ENOENT) {
  992. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  993. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  994. }
  995. } else {
  996. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  997. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  998. }
  999. if (err)
  1000. goto out;
  1001. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1002. if (err)
  1003. goto out;
  1004. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1005. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1006. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1007. if ((adev->asic_type != CHIP_STONEY) &&
  1008. (adev->asic_type != CHIP_TOPAZ)) {
  1009. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1010. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1011. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1012. if (err == -ENOENT) {
  1013. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1014. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1015. }
  1016. } else {
  1017. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1018. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1019. }
  1020. if (!err) {
  1021. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1022. if (err)
  1023. goto out;
  1024. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1025. adev->gfx.mec2_fw->data;
  1026. adev->gfx.mec2_fw_version =
  1027. le32_to_cpu(cp_hdr->header.ucode_version);
  1028. adev->gfx.mec2_feature_version =
  1029. le32_to_cpu(cp_hdr->ucode_feature_version);
  1030. } else {
  1031. err = 0;
  1032. adev->gfx.mec2_fw = NULL;
  1033. }
  1034. }
  1035. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1036. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1037. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1038. info->fw = adev->gfx.pfp_fw;
  1039. header = (const struct common_firmware_header *)info->fw->data;
  1040. adev->firmware.fw_size +=
  1041. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1042. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1043. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1044. info->fw = adev->gfx.me_fw;
  1045. header = (const struct common_firmware_header *)info->fw->data;
  1046. adev->firmware.fw_size +=
  1047. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1048. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1049. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1050. info->fw = adev->gfx.ce_fw;
  1051. header = (const struct common_firmware_header *)info->fw->data;
  1052. adev->firmware.fw_size +=
  1053. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1054. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1055. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1056. info->fw = adev->gfx.rlc_fw;
  1057. header = (const struct common_firmware_header *)info->fw->data;
  1058. adev->firmware.fw_size +=
  1059. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1060. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1061. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1062. info->fw = adev->gfx.mec_fw;
  1063. header = (const struct common_firmware_header *)info->fw->data;
  1064. adev->firmware.fw_size +=
  1065. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1066. /* we need account JT in */
  1067. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1068. adev->firmware.fw_size +=
  1069. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1070. if (amdgpu_sriov_vf(adev)) {
  1071. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1072. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1073. info->fw = adev->gfx.mec_fw;
  1074. adev->firmware.fw_size +=
  1075. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1076. }
  1077. if (adev->gfx.mec2_fw) {
  1078. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1079. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1080. info->fw = adev->gfx.mec2_fw;
  1081. header = (const struct common_firmware_header *)info->fw->data;
  1082. adev->firmware.fw_size +=
  1083. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1084. }
  1085. }
  1086. out:
  1087. if (err) {
  1088. dev_err(adev->dev,
  1089. "gfx8: Failed to load firmware \"%s\"\n",
  1090. fw_name);
  1091. release_firmware(adev->gfx.pfp_fw);
  1092. adev->gfx.pfp_fw = NULL;
  1093. release_firmware(adev->gfx.me_fw);
  1094. adev->gfx.me_fw = NULL;
  1095. release_firmware(adev->gfx.ce_fw);
  1096. adev->gfx.ce_fw = NULL;
  1097. release_firmware(adev->gfx.rlc_fw);
  1098. adev->gfx.rlc_fw = NULL;
  1099. release_firmware(adev->gfx.mec_fw);
  1100. adev->gfx.mec_fw = NULL;
  1101. release_firmware(adev->gfx.mec2_fw);
  1102. adev->gfx.mec2_fw = NULL;
  1103. }
  1104. return err;
  1105. }
  1106. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1107. volatile u32 *buffer)
  1108. {
  1109. u32 count = 0, i;
  1110. const struct cs_section_def *sect = NULL;
  1111. const struct cs_extent_def *ext = NULL;
  1112. if (adev->gfx.rlc.cs_data == NULL)
  1113. return;
  1114. if (buffer == NULL)
  1115. return;
  1116. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1117. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1118. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1119. buffer[count++] = cpu_to_le32(0x80000000);
  1120. buffer[count++] = cpu_to_le32(0x80000000);
  1121. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1122. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1123. if (sect->id == SECT_CONTEXT) {
  1124. buffer[count++] =
  1125. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1126. buffer[count++] = cpu_to_le32(ext->reg_index -
  1127. PACKET3_SET_CONTEXT_REG_START);
  1128. for (i = 0; i < ext->reg_count; i++)
  1129. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1130. } else {
  1131. return;
  1132. }
  1133. }
  1134. }
  1135. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1136. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1137. PACKET3_SET_CONTEXT_REG_START);
  1138. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1139. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1140. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1141. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1142. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1143. buffer[count++] = cpu_to_le32(0);
  1144. }
  1145. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1146. {
  1147. const __le32 *fw_data;
  1148. volatile u32 *dst_ptr;
  1149. int me, i, max_me = 4;
  1150. u32 bo_offset = 0;
  1151. u32 table_offset, table_size;
  1152. if (adev->asic_type == CHIP_CARRIZO)
  1153. max_me = 5;
  1154. /* write the cp table buffer */
  1155. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1156. for (me = 0; me < max_me; me++) {
  1157. if (me == 0) {
  1158. const struct gfx_firmware_header_v1_0 *hdr =
  1159. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1160. fw_data = (const __le32 *)
  1161. (adev->gfx.ce_fw->data +
  1162. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1163. table_offset = le32_to_cpu(hdr->jt_offset);
  1164. table_size = le32_to_cpu(hdr->jt_size);
  1165. } else if (me == 1) {
  1166. const struct gfx_firmware_header_v1_0 *hdr =
  1167. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1168. fw_data = (const __le32 *)
  1169. (adev->gfx.pfp_fw->data +
  1170. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1171. table_offset = le32_to_cpu(hdr->jt_offset);
  1172. table_size = le32_to_cpu(hdr->jt_size);
  1173. } else if (me == 2) {
  1174. const struct gfx_firmware_header_v1_0 *hdr =
  1175. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1176. fw_data = (const __le32 *)
  1177. (adev->gfx.me_fw->data +
  1178. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1179. table_offset = le32_to_cpu(hdr->jt_offset);
  1180. table_size = le32_to_cpu(hdr->jt_size);
  1181. } else if (me == 3) {
  1182. const struct gfx_firmware_header_v1_0 *hdr =
  1183. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1184. fw_data = (const __le32 *)
  1185. (adev->gfx.mec_fw->data +
  1186. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1187. table_offset = le32_to_cpu(hdr->jt_offset);
  1188. table_size = le32_to_cpu(hdr->jt_size);
  1189. } else if (me == 4) {
  1190. const struct gfx_firmware_header_v1_0 *hdr =
  1191. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1192. fw_data = (const __le32 *)
  1193. (adev->gfx.mec2_fw->data +
  1194. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1195. table_offset = le32_to_cpu(hdr->jt_offset);
  1196. table_size = le32_to_cpu(hdr->jt_size);
  1197. }
  1198. for (i = 0; i < table_size; i ++) {
  1199. dst_ptr[bo_offset + i] =
  1200. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1201. }
  1202. bo_offset += table_size;
  1203. }
  1204. }
  1205. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1206. {
  1207. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1208. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1209. }
  1210. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1211. {
  1212. volatile u32 *dst_ptr;
  1213. u32 dws;
  1214. const struct cs_section_def *cs_data;
  1215. int r;
  1216. adev->gfx.rlc.cs_data = vi_cs_data;
  1217. cs_data = adev->gfx.rlc.cs_data;
  1218. if (cs_data) {
  1219. /* clear state block */
  1220. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1221. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1222. AMDGPU_GEM_DOMAIN_VRAM,
  1223. &adev->gfx.rlc.clear_state_obj,
  1224. &adev->gfx.rlc.clear_state_gpu_addr,
  1225. (void **)&adev->gfx.rlc.cs_ptr);
  1226. if (r) {
  1227. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1228. gfx_v8_0_rlc_fini(adev);
  1229. return r;
  1230. }
  1231. /* set up the cs buffer */
  1232. dst_ptr = adev->gfx.rlc.cs_ptr;
  1233. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1234. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1235. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1236. }
  1237. if ((adev->asic_type == CHIP_CARRIZO) ||
  1238. (adev->asic_type == CHIP_STONEY)) {
  1239. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1240. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1241. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1242. &adev->gfx.rlc.cp_table_obj,
  1243. &adev->gfx.rlc.cp_table_gpu_addr,
  1244. (void **)&adev->gfx.rlc.cp_table_ptr);
  1245. if (r) {
  1246. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1247. return r;
  1248. }
  1249. cz_init_cp_jump_table(adev);
  1250. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1251. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1252. }
  1253. return 0;
  1254. }
  1255. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1256. {
  1257. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1258. }
  1259. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1260. {
  1261. int r;
  1262. u32 *hpd;
  1263. size_t mec_hpd_size;
  1264. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1265. /* take ownership of the relevant compute queues */
  1266. amdgpu_gfx_compute_queue_acquire(adev);
  1267. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1268. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1269. AMDGPU_GEM_DOMAIN_GTT,
  1270. &adev->gfx.mec.hpd_eop_obj,
  1271. &adev->gfx.mec.hpd_eop_gpu_addr,
  1272. (void **)&hpd);
  1273. if (r) {
  1274. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1275. return r;
  1276. }
  1277. memset(hpd, 0, mec_hpd_size);
  1278. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1279. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1280. return 0;
  1281. }
  1282. static const u32 vgpr_init_compute_shader[] =
  1283. {
  1284. 0x7e000209, 0x7e020208,
  1285. 0x7e040207, 0x7e060206,
  1286. 0x7e080205, 0x7e0a0204,
  1287. 0x7e0c0203, 0x7e0e0202,
  1288. 0x7e100201, 0x7e120200,
  1289. 0x7e140209, 0x7e160208,
  1290. 0x7e180207, 0x7e1a0206,
  1291. 0x7e1c0205, 0x7e1e0204,
  1292. 0x7e200203, 0x7e220202,
  1293. 0x7e240201, 0x7e260200,
  1294. 0x7e280209, 0x7e2a0208,
  1295. 0x7e2c0207, 0x7e2e0206,
  1296. 0x7e300205, 0x7e320204,
  1297. 0x7e340203, 0x7e360202,
  1298. 0x7e380201, 0x7e3a0200,
  1299. 0x7e3c0209, 0x7e3e0208,
  1300. 0x7e400207, 0x7e420206,
  1301. 0x7e440205, 0x7e460204,
  1302. 0x7e480203, 0x7e4a0202,
  1303. 0x7e4c0201, 0x7e4e0200,
  1304. 0x7e500209, 0x7e520208,
  1305. 0x7e540207, 0x7e560206,
  1306. 0x7e580205, 0x7e5a0204,
  1307. 0x7e5c0203, 0x7e5e0202,
  1308. 0x7e600201, 0x7e620200,
  1309. 0x7e640209, 0x7e660208,
  1310. 0x7e680207, 0x7e6a0206,
  1311. 0x7e6c0205, 0x7e6e0204,
  1312. 0x7e700203, 0x7e720202,
  1313. 0x7e740201, 0x7e760200,
  1314. 0x7e780209, 0x7e7a0208,
  1315. 0x7e7c0207, 0x7e7e0206,
  1316. 0xbf8a0000, 0xbf810000,
  1317. };
  1318. static const u32 sgpr_init_compute_shader[] =
  1319. {
  1320. 0xbe8a0100, 0xbe8c0102,
  1321. 0xbe8e0104, 0xbe900106,
  1322. 0xbe920108, 0xbe940100,
  1323. 0xbe960102, 0xbe980104,
  1324. 0xbe9a0106, 0xbe9c0108,
  1325. 0xbe9e0100, 0xbea00102,
  1326. 0xbea20104, 0xbea40106,
  1327. 0xbea60108, 0xbea80100,
  1328. 0xbeaa0102, 0xbeac0104,
  1329. 0xbeae0106, 0xbeb00108,
  1330. 0xbeb20100, 0xbeb40102,
  1331. 0xbeb60104, 0xbeb80106,
  1332. 0xbeba0108, 0xbebc0100,
  1333. 0xbebe0102, 0xbec00104,
  1334. 0xbec20106, 0xbec40108,
  1335. 0xbec60100, 0xbec80102,
  1336. 0xbee60004, 0xbee70005,
  1337. 0xbeea0006, 0xbeeb0007,
  1338. 0xbee80008, 0xbee90009,
  1339. 0xbefc0000, 0xbf8a0000,
  1340. 0xbf810000, 0x00000000,
  1341. };
  1342. static const u32 vgpr_init_regs[] =
  1343. {
  1344. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1345. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1346. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1347. mmCOMPUTE_NUM_THREAD_Y, 1,
  1348. mmCOMPUTE_NUM_THREAD_Z, 1,
  1349. mmCOMPUTE_PGM_RSRC1, 0x100004f, /* VGPRS=15 (64 logical VGPRs), SGPRS=1 (16 SGPRs), BULKY=1 */
  1350. mmCOMPUTE_PGM_RSRC2, 20,
  1351. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1352. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1353. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1354. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1355. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1356. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1357. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1358. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1359. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1360. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1361. };
  1362. static const u32 sgpr1_init_regs[] =
  1363. {
  1364. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1365. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1366. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1367. mmCOMPUTE_NUM_THREAD_Y, 1,
  1368. mmCOMPUTE_NUM_THREAD_Z, 1,
  1369. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1370. mmCOMPUTE_PGM_RSRC2, 20,
  1371. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1372. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1373. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1374. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1375. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1376. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1377. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1378. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1379. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1380. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1381. };
  1382. static const u32 sgpr2_init_regs[] =
  1383. {
  1384. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1385. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1386. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1387. mmCOMPUTE_NUM_THREAD_Y, 1,
  1388. mmCOMPUTE_NUM_THREAD_Z, 1,
  1389. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1390. mmCOMPUTE_PGM_RSRC2, 20,
  1391. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1392. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1393. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1394. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1395. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1396. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1397. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1398. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1399. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1400. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1401. };
  1402. static const u32 sec_ded_counter_registers[] =
  1403. {
  1404. mmCPC_EDC_ATC_CNT,
  1405. mmCPC_EDC_SCRATCH_CNT,
  1406. mmCPC_EDC_UCODE_CNT,
  1407. mmCPF_EDC_ATC_CNT,
  1408. mmCPF_EDC_ROQ_CNT,
  1409. mmCPF_EDC_TAG_CNT,
  1410. mmCPG_EDC_ATC_CNT,
  1411. mmCPG_EDC_DMA_CNT,
  1412. mmCPG_EDC_TAG_CNT,
  1413. mmDC_EDC_CSINVOC_CNT,
  1414. mmDC_EDC_RESTORE_CNT,
  1415. mmDC_EDC_STATE_CNT,
  1416. mmGDS_EDC_CNT,
  1417. mmGDS_EDC_GRBM_CNT,
  1418. mmGDS_EDC_OA_DED,
  1419. mmSPI_EDC_CNT,
  1420. mmSQC_ATC_EDC_GATCL1_CNT,
  1421. mmSQC_EDC_CNT,
  1422. mmSQ_EDC_DED_CNT,
  1423. mmSQ_EDC_INFO,
  1424. mmSQ_EDC_SEC_CNT,
  1425. mmTCC_EDC_CNT,
  1426. mmTCP_ATC_EDC_GATCL1_CNT,
  1427. mmTCP_EDC_CNT,
  1428. mmTD_EDC_CNT
  1429. };
  1430. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1431. {
  1432. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1433. struct amdgpu_ib ib;
  1434. struct dma_fence *f = NULL;
  1435. int r, i;
  1436. u32 tmp;
  1437. unsigned total_size, vgpr_offset, sgpr_offset;
  1438. u64 gpu_addr;
  1439. /* only supported on CZ */
  1440. if (adev->asic_type != CHIP_CARRIZO)
  1441. return 0;
  1442. /* bail if the compute ring is not ready */
  1443. if (!ring->ready)
  1444. return 0;
  1445. tmp = RREG32(mmGB_EDC_MODE);
  1446. WREG32(mmGB_EDC_MODE, 0);
  1447. total_size =
  1448. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1449. total_size +=
  1450. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1451. total_size +=
  1452. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1453. total_size = ALIGN(total_size, 256);
  1454. vgpr_offset = total_size;
  1455. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1456. sgpr_offset = total_size;
  1457. total_size += sizeof(sgpr_init_compute_shader);
  1458. /* allocate an indirect buffer to put the commands in */
  1459. memset(&ib, 0, sizeof(ib));
  1460. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1461. if (r) {
  1462. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1463. return r;
  1464. }
  1465. /* load the compute shaders */
  1466. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1467. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1468. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1469. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1470. /* init the ib length to 0 */
  1471. ib.length_dw = 0;
  1472. /* VGPR */
  1473. /* write the register state for the compute dispatch */
  1474. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1475. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1476. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1477. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1478. }
  1479. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1480. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1481. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1482. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1483. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1484. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1485. /* write dispatch packet */
  1486. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1487. ib.ptr[ib.length_dw++] = 8; /* x */
  1488. ib.ptr[ib.length_dw++] = 1; /* y */
  1489. ib.ptr[ib.length_dw++] = 1; /* z */
  1490. ib.ptr[ib.length_dw++] =
  1491. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1492. /* write CS partial flush packet */
  1493. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1494. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1495. /* SGPR1 */
  1496. /* write the register state for the compute dispatch */
  1497. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1498. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1499. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1500. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1501. }
  1502. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1503. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1504. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1505. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1506. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1507. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1508. /* write dispatch packet */
  1509. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1510. ib.ptr[ib.length_dw++] = 8; /* x */
  1511. ib.ptr[ib.length_dw++] = 1; /* y */
  1512. ib.ptr[ib.length_dw++] = 1; /* z */
  1513. ib.ptr[ib.length_dw++] =
  1514. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1515. /* write CS partial flush packet */
  1516. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1517. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1518. /* SGPR2 */
  1519. /* write the register state for the compute dispatch */
  1520. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1521. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1522. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1523. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1524. }
  1525. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1526. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1527. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1528. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1529. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1530. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1531. /* write dispatch packet */
  1532. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1533. ib.ptr[ib.length_dw++] = 8; /* x */
  1534. ib.ptr[ib.length_dw++] = 1; /* y */
  1535. ib.ptr[ib.length_dw++] = 1; /* z */
  1536. ib.ptr[ib.length_dw++] =
  1537. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1538. /* write CS partial flush packet */
  1539. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1540. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1541. /* shedule the ib on the ring */
  1542. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1543. if (r) {
  1544. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1545. goto fail;
  1546. }
  1547. /* wait for the GPU to finish processing the IB */
  1548. r = dma_fence_wait(f, false);
  1549. if (r) {
  1550. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1551. goto fail;
  1552. }
  1553. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1554. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1555. WREG32(mmGB_EDC_MODE, tmp);
  1556. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1557. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1558. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1559. /* read back registers to clear the counters */
  1560. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1561. RREG32(sec_ded_counter_registers[i]);
  1562. fail:
  1563. amdgpu_ib_free(adev, &ib, NULL);
  1564. dma_fence_put(f);
  1565. return r;
  1566. }
  1567. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1568. {
  1569. u32 gb_addr_config;
  1570. u32 mc_shared_chmap, mc_arb_ramcfg;
  1571. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1572. u32 tmp;
  1573. int ret;
  1574. switch (adev->asic_type) {
  1575. case CHIP_TOPAZ:
  1576. adev->gfx.config.max_shader_engines = 1;
  1577. adev->gfx.config.max_tile_pipes = 2;
  1578. adev->gfx.config.max_cu_per_sh = 6;
  1579. adev->gfx.config.max_sh_per_se = 1;
  1580. adev->gfx.config.max_backends_per_se = 2;
  1581. adev->gfx.config.max_texture_channel_caches = 2;
  1582. adev->gfx.config.max_gprs = 256;
  1583. adev->gfx.config.max_gs_threads = 32;
  1584. adev->gfx.config.max_hw_contexts = 8;
  1585. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1586. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1587. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1588. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1589. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1590. break;
  1591. case CHIP_FIJI:
  1592. adev->gfx.config.max_shader_engines = 4;
  1593. adev->gfx.config.max_tile_pipes = 16;
  1594. adev->gfx.config.max_cu_per_sh = 16;
  1595. adev->gfx.config.max_sh_per_se = 1;
  1596. adev->gfx.config.max_backends_per_se = 4;
  1597. adev->gfx.config.max_texture_channel_caches = 16;
  1598. adev->gfx.config.max_gprs = 256;
  1599. adev->gfx.config.max_gs_threads = 32;
  1600. adev->gfx.config.max_hw_contexts = 8;
  1601. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1602. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1603. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1604. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1605. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1606. break;
  1607. case CHIP_POLARIS11:
  1608. case CHIP_POLARIS12:
  1609. ret = amdgpu_atombios_get_gfx_info(adev);
  1610. if (ret)
  1611. return ret;
  1612. adev->gfx.config.max_gprs = 256;
  1613. adev->gfx.config.max_gs_threads = 32;
  1614. adev->gfx.config.max_hw_contexts = 8;
  1615. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1616. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1617. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1618. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1619. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1620. break;
  1621. case CHIP_POLARIS10:
  1622. ret = amdgpu_atombios_get_gfx_info(adev);
  1623. if (ret)
  1624. return ret;
  1625. adev->gfx.config.max_gprs = 256;
  1626. adev->gfx.config.max_gs_threads = 32;
  1627. adev->gfx.config.max_hw_contexts = 8;
  1628. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1629. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1630. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1631. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1632. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1633. break;
  1634. case CHIP_TONGA:
  1635. adev->gfx.config.max_shader_engines = 4;
  1636. adev->gfx.config.max_tile_pipes = 8;
  1637. adev->gfx.config.max_cu_per_sh = 8;
  1638. adev->gfx.config.max_sh_per_se = 1;
  1639. adev->gfx.config.max_backends_per_se = 2;
  1640. adev->gfx.config.max_texture_channel_caches = 8;
  1641. adev->gfx.config.max_gprs = 256;
  1642. adev->gfx.config.max_gs_threads = 32;
  1643. adev->gfx.config.max_hw_contexts = 8;
  1644. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1645. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1646. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1647. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1648. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1649. break;
  1650. case CHIP_CARRIZO:
  1651. adev->gfx.config.max_shader_engines = 1;
  1652. adev->gfx.config.max_tile_pipes = 2;
  1653. adev->gfx.config.max_sh_per_se = 1;
  1654. adev->gfx.config.max_backends_per_se = 2;
  1655. adev->gfx.config.max_cu_per_sh = 8;
  1656. adev->gfx.config.max_texture_channel_caches = 2;
  1657. adev->gfx.config.max_gprs = 256;
  1658. adev->gfx.config.max_gs_threads = 32;
  1659. adev->gfx.config.max_hw_contexts = 8;
  1660. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1661. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1662. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1663. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1664. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1665. break;
  1666. case CHIP_STONEY:
  1667. adev->gfx.config.max_shader_engines = 1;
  1668. adev->gfx.config.max_tile_pipes = 2;
  1669. adev->gfx.config.max_sh_per_se = 1;
  1670. adev->gfx.config.max_backends_per_se = 1;
  1671. adev->gfx.config.max_cu_per_sh = 3;
  1672. adev->gfx.config.max_texture_channel_caches = 2;
  1673. adev->gfx.config.max_gprs = 256;
  1674. adev->gfx.config.max_gs_threads = 16;
  1675. adev->gfx.config.max_hw_contexts = 8;
  1676. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1677. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1678. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1679. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1680. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1681. break;
  1682. default:
  1683. adev->gfx.config.max_shader_engines = 2;
  1684. adev->gfx.config.max_tile_pipes = 4;
  1685. adev->gfx.config.max_cu_per_sh = 2;
  1686. adev->gfx.config.max_sh_per_se = 1;
  1687. adev->gfx.config.max_backends_per_se = 2;
  1688. adev->gfx.config.max_texture_channel_caches = 4;
  1689. adev->gfx.config.max_gprs = 256;
  1690. adev->gfx.config.max_gs_threads = 32;
  1691. adev->gfx.config.max_hw_contexts = 8;
  1692. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1693. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1694. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1695. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1696. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1697. break;
  1698. }
  1699. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1700. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1701. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1702. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1703. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1704. if (adev->flags & AMD_IS_APU) {
  1705. /* Get memory bank mapping mode. */
  1706. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1707. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1708. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1709. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1710. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1711. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1712. /* Validate settings in case only one DIMM installed. */
  1713. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1714. dimm00_addr_map = 0;
  1715. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1716. dimm01_addr_map = 0;
  1717. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1718. dimm10_addr_map = 0;
  1719. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1720. dimm11_addr_map = 0;
  1721. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1722. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1723. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1724. adev->gfx.config.mem_row_size_in_kb = 2;
  1725. else
  1726. adev->gfx.config.mem_row_size_in_kb = 1;
  1727. } else {
  1728. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1729. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1730. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1731. adev->gfx.config.mem_row_size_in_kb = 4;
  1732. }
  1733. adev->gfx.config.shader_engine_tile_size = 32;
  1734. adev->gfx.config.num_gpus = 1;
  1735. adev->gfx.config.multi_gpu_tile_size = 64;
  1736. /* fix up row size */
  1737. switch (adev->gfx.config.mem_row_size_in_kb) {
  1738. case 1:
  1739. default:
  1740. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1741. break;
  1742. case 2:
  1743. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1744. break;
  1745. case 4:
  1746. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1747. break;
  1748. }
  1749. adev->gfx.config.gb_addr_config = gb_addr_config;
  1750. return 0;
  1751. }
  1752. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1753. int mec, int pipe, int queue)
  1754. {
  1755. int r;
  1756. unsigned irq_type;
  1757. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1758. ring = &adev->gfx.compute_ring[ring_id];
  1759. /* mec0 is me1 */
  1760. ring->me = mec + 1;
  1761. ring->pipe = pipe;
  1762. ring->queue = queue;
  1763. ring->ring_obj = NULL;
  1764. ring->use_doorbell = true;
  1765. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1766. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1767. + (ring_id * GFX8_MEC_HPD_SIZE);
  1768. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1769. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1770. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1771. + ring->pipe;
  1772. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1773. r = amdgpu_ring_init(adev, ring, 1024,
  1774. &adev->gfx.eop_irq, irq_type);
  1775. if (r)
  1776. return r;
  1777. return 0;
  1778. }
  1779. static int gfx_v8_0_sw_init(void *handle)
  1780. {
  1781. int i, j, k, r, ring_id;
  1782. struct amdgpu_ring *ring;
  1783. struct amdgpu_kiq *kiq;
  1784. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1785. switch (adev->asic_type) {
  1786. case CHIP_FIJI:
  1787. case CHIP_TONGA:
  1788. case CHIP_POLARIS11:
  1789. case CHIP_POLARIS12:
  1790. case CHIP_POLARIS10:
  1791. case CHIP_CARRIZO:
  1792. adev->gfx.mec.num_mec = 2;
  1793. break;
  1794. case CHIP_TOPAZ:
  1795. case CHIP_STONEY:
  1796. default:
  1797. adev->gfx.mec.num_mec = 1;
  1798. break;
  1799. }
  1800. adev->gfx.mec.num_pipe_per_mec = 4;
  1801. adev->gfx.mec.num_queue_per_pipe = 8;
  1802. /* KIQ event */
  1803. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 178, &adev->gfx.kiq.irq);
  1804. if (r)
  1805. return r;
  1806. /* EOP Event */
  1807. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 181, &adev->gfx.eop_irq);
  1808. if (r)
  1809. return r;
  1810. /* Privileged reg */
  1811. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 184,
  1812. &adev->gfx.priv_reg_irq);
  1813. if (r)
  1814. return r;
  1815. /* Privileged inst */
  1816. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 185,
  1817. &adev->gfx.priv_inst_irq);
  1818. if (r)
  1819. return r;
  1820. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1821. gfx_v8_0_scratch_init(adev);
  1822. r = gfx_v8_0_init_microcode(adev);
  1823. if (r) {
  1824. DRM_ERROR("Failed to load gfx firmware!\n");
  1825. return r;
  1826. }
  1827. r = gfx_v8_0_rlc_init(adev);
  1828. if (r) {
  1829. DRM_ERROR("Failed to init rlc BOs!\n");
  1830. return r;
  1831. }
  1832. r = gfx_v8_0_mec_init(adev);
  1833. if (r) {
  1834. DRM_ERROR("Failed to init MEC BOs!\n");
  1835. return r;
  1836. }
  1837. /* set up the gfx ring */
  1838. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1839. ring = &adev->gfx.gfx_ring[i];
  1840. ring->ring_obj = NULL;
  1841. sprintf(ring->name, "gfx");
  1842. /* no gfx doorbells on iceland */
  1843. if (adev->asic_type != CHIP_TOPAZ) {
  1844. ring->use_doorbell = true;
  1845. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1846. }
  1847. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1848. AMDGPU_CP_IRQ_GFX_EOP);
  1849. if (r)
  1850. return r;
  1851. }
  1852. /* set up the compute queues - allocate horizontally across pipes */
  1853. ring_id = 0;
  1854. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1855. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1856. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1857. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1858. continue;
  1859. r = gfx_v8_0_compute_ring_init(adev,
  1860. ring_id,
  1861. i, k, j);
  1862. if (r)
  1863. return r;
  1864. ring_id++;
  1865. }
  1866. }
  1867. }
  1868. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1869. if (r) {
  1870. DRM_ERROR("Failed to init KIQ BOs!\n");
  1871. return r;
  1872. }
  1873. kiq = &adev->gfx.kiq;
  1874. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1875. if (r)
  1876. return r;
  1877. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1878. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1879. if (r)
  1880. return r;
  1881. /* reserve GDS, GWS and OA resource for gfx */
  1882. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1883. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1884. &adev->gds.gds_gfx_bo, NULL, NULL);
  1885. if (r)
  1886. return r;
  1887. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1888. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1889. &adev->gds.gws_gfx_bo, NULL, NULL);
  1890. if (r)
  1891. return r;
  1892. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1893. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1894. &adev->gds.oa_gfx_bo, NULL, NULL);
  1895. if (r)
  1896. return r;
  1897. adev->gfx.ce_ram_size = 0x8000;
  1898. r = gfx_v8_0_gpu_early_init(adev);
  1899. if (r)
  1900. return r;
  1901. return 0;
  1902. }
  1903. static int gfx_v8_0_sw_fini(void *handle)
  1904. {
  1905. int i;
  1906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1907. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1908. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1909. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1910. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1911. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1912. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1913. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1914. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1915. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1916. amdgpu_gfx_kiq_fini(adev);
  1917. gfx_v8_0_mec_fini(adev);
  1918. gfx_v8_0_rlc_fini(adev);
  1919. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1920. &adev->gfx.rlc.clear_state_gpu_addr,
  1921. (void **)&adev->gfx.rlc.cs_ptr);
  1922. if ((adev->asic_type == CHIP_CARRIZO) ||
  1923. (adev->asic_type == CHIP_STONEY)) {
  1924. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1925. &adev->gfx.rlc.cp_table_gpu_addr,
  1926. (void **)&adev->gfx.rlc.cp_table_ptr);
  1927. }
  1928. gfx_v8_0_free_microcode(adev);
  1929. return 0;
  1930. }
  1931. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1932. {
  1933. uint32_t *modearray, *mod2array;
  1934. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  1935. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  1936. u32 reg_offset;
  1937. modearray = adev->gfx.config.tile_mode_array;
  1938. mod2array = adev->gfx.config.macrotile_mode_array;
  1939. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1940. modearray[reg_offset] = 0;
  1941. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1942. mod2array[reg_offset] = 0;
  1943. switch (adev->asic_type) {
  1944. case CHIP_TOPAZ:
  1945. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1946. PIPE_CONFIG(ADDR_SURF_P2) |
  1947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1949. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1950. PIPE_CONFIG(ADDR_SURF_P2) |
  1951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1953. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1954. PIPE_CONFIG(ADDR_SURF_P2) |
  1955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1957. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1958. PIPE_CONFIG(ADDR_SURF_P2) |
  1959. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1960. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1961. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1962. PIPE_CONFIG(ADDR_SURF_P2) |
  1963. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1964. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1965. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1966. PIPE_CONFIG(ADDR_SURF_P2) |
  1967. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1968. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1969. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1970. PIPE_CONFIG(ADDR_SURF_P2) |
  1971. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  1972. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1973. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1974. PIPE_CONFIG(ADDR_SURF_P2));
  1975. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1976. PIPE_CONFIG(ADDR_SURF_P2) |
  1977. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1979. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1980. PIPE_CONFIG(ADDR_SURF_P2) |
  1981. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1983. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1984. PIPE_CONFIG(ADDR_SURF_P2) |
  1985. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1987. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1988. PIPE_CONFIG(ADDR_SURF_P2) |
  1989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1991. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1992. PIPE_CONFIG(ADDR_SURF_P2) |
  1993. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1995. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1996. PIPE_CONFIG(ADDR_SURF_P2) |
  1997. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1999. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2000. PIPE_CONFIG(ADDR_SURF_P2) |
  2001. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2003. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2004. PIPE_CONFIG(ADDR_SURF_P2) |
  2005. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2007. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2008. PIPE_CONFIG(ADDR_SURF_P2) |
  2009. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2011. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2012. PIPE_CONFIG(ADDR_SURF_P2) |
  2013. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2015. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2016. PIPE_CONFIG(ADDR_SURF_P2) |
  2017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2019. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2020. PIPE_CONFIG(ADDR_SURF_P2) |
  2021. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2023. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2024. PIPE_CONFIG(ADDR_SURF_P2) |
  2025. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2027. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2028. PIPE_CONFIG(ADDR_SURF_P2) |
  2029. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2031. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2032. PIPE_CONFIG(ADDR_SURF_P2) |
  2033. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2034. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2035. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2036. PIPE_CONFIG(ADDR_SURF_P2) |
  2037. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2038. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2039. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2040. PIPE_CONFIG(ADDR_SURF_P2) |
  2041. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2043. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2044. PIPE_CONFIG(ADDR_SURF_P2) |
  2045. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2047. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2050. NUM_BANKS(ADDR_SURF_8_BANK));
  2051. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2054. NUM_BANKS(ADDR_SURF_8_BANK));
  2055. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2058. NUM_BANKS(ADDR_SURF_8_BANK));
  2059. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2062. NUM_BANKS(ADDR_SURF_8_BANK));
  2063. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2066. NUM_BANKS(ADDR_SURF_8_BANK));
  2067. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2070. NUM_BANKS(ADDR_SURF_8_BANK));
  2071. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2074. NUM_BANKS(ADDR_SURF_8_BANK));
  2075. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2078. NUM_BANKS(ADDR_SURF_16_BANK));
  2079. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2082. NUM_BANKS(ADDR_SURF_16_BANK));
  2083. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2086. NUM_BANKS(ADDR_SURF_16_BANK));
  2087. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2088. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2089. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2090. NUM_BANKS(ADDR_SURF_16_BANK));
  2091. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2092. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2093. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2094. NUM_BANKS(ADDR_SURF_16_BANK));
  2095. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2096. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2097. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2098. NUM_BANKS(ADDR_SURF_16_BANK));
  2099. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2100. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2101. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2102. NUM_BANKS(ADDR_SURF_8_BANK));
  2103. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2104. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2105. reg_offset != 23)
  2106. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2107. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2108. if (reg_offset != 7)
  2109. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2110. break;
  2111. case CHIP_FIJI:
  2112. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2113. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2116. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2117. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2120. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2121. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2124. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2125. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2128. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2129. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2130. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2131. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2132. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2133. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2134. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2135. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2136. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2137. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2138. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2139. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2140. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2141. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2142. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2143. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2144. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2145. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2146. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2147. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2148. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2150. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2151. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2152. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2154. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2155. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2156. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2158. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2159. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2160. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2162. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2163. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2164. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2166. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2167. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2168. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2170. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2171. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2172. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2174. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2175. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2176. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2178. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2179. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2180. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2182. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2183. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2184. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2186. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2187. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2190. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2191. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2192. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2194. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2195. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2196. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2198. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2199. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2200. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2202. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2203. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2204. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2205. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2206. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2207. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2208. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2209. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2210. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2211. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2212. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2213. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2214. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2215. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2216. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2217. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2218. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2219. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2220. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2221. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2222. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2223. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2226. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2227. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2229. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2230. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2231. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2233. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2234. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2237. NUM_BANKS(ADDR_SURF_8_BANK));
  2238. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2241. NUM_BANKS(ADDR_SURF_8_BANK));
  2242. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2245. NUM_BANKS(ADDR_SURF_8_BANK));
  2246. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2249. NUM_BANKS(ADDR_SURF_8_BANK));
  2250. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2253. NUM_BANKS(ADDR_SURF_8_BANK));
  2254. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2257. NUM_BANKS(ADDR_SURF_8_BANK));
  2258. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2259. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2260. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2261. NUM_BANKS(ADDR_SURF_8_BANK));
  2262. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2263. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2264. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2265. NUM_BANKS(ADDR_SURF_8_BANK));
  2266. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2267. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2268. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2269. NUM_BANKS(ADDR_SURF_8_BANK));
  2270. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2271. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2272. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2273. NUM_BANKS(ADDR_SURF_8_BANK));
  2274. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2275. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2276. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2277. NUM_BANKS(ADDR_SURF_8_BANK));
  2278. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2279. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2280. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2281. NUM_BANKS(ADDR_SURF_8_BANK));
  2282. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2283. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2284. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2285. NUM_BANKS(ADDR_SURF_8_BANK));
  2286. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2287. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2288. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2289. NUM_BANKS(ADDR_SURF_4_BANK));
  2290. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2291. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2292. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2293. if (reg_offset != 7)
  2294. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2295. break;
  2296. case CHIP_TONGA:
  2297. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2298. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2299. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2301. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2302. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2303. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2305. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2306. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2307. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2309. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2310. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2311. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2312. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2313. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2314. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2315. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2316. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2317. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2318. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2319. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2320. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2321. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2322. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2323. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2324. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2325. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2326. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2327. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2328. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2329. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2330. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2331. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2332. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2333. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2334. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2335. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2336. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2337. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2338. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2339. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2340. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2341. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2342. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2343. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2344. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2345. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2346. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2347. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2348. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2349. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2350. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2351. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2352. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2353. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2354. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2355. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2356. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2357. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2358. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2359. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2360. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2361. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2362. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2363. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2364. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2365. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2366. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2367. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2368. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2369. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2370. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2371. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2372. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2373. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2374. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2375. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2376. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2377. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2378. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2379. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2380. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2381. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2382. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2383. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2384. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2385. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2386. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2387. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2388. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2389. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2390. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2391. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2392. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2393. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2394. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2395. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2396. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2397. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2398. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2399. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2400. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2401. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2402. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2403. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2404. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2405. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2406. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2407. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2408. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2411. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2414. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2415. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2416. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2419. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2420. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2421. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2422. NUM_BANKS(ADDR_SURF_16_BANK));
  2423. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2424. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2425. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2426. NUM_BANKS(ADDR_SURF_16_BANK));
  2427. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2428. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2429. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2430. NUM_BANKS(ADDR_SURF_16_BANK));
  2431. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2432. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2433. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2434. NUM_BANKS(ADDR_SURF_16_BANK));
  2435. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2436. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2437. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2438. NUM_BANKS(ADDR_SURF_16_BANK));
  2439. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2440. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2441. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2442. NUM_BANKS(ADDR_SURF_16_BANK));
  2443. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2444. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2445. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2446. NUM_BANKS(ADDR_SURF_16_BANK));
  2447. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2448. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2449. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2450. NUM_BANKS(ADDR_SURF_16_BANK));
  2451. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2452. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2453. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2454. NUM_BANKS(ADDR_SURF_16_BANK));
  2455. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2456. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2457. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2458. NUM_BANKS(ADDR_SURF_16_BANK));
  2459. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2460. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2461. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2462. NUM_BANKS(ADDR_SURF_16_BANK));
  2463. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2464. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2465. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2466. NUM_BANKS(ADDR_SURF_8_BANK));
  2467. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2468. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2469. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2470. NUM_BANKS(ADDR_SURF_4_BANK));
  2471. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2472. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2473. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2474. NUM_BANKS(ADDR_SURF_4_BANK));
  2475. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2476. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2477. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2478. if (reg_offset != 7)
  2479. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2480. break;
  2481. case CHIP_POLARIS11:
  2482. case CHIP_POLARIS12:
  2483. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2485. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2486. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2487. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2489. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2490. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2491. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2494. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2495. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2496. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2497. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2498. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2499. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2500. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2501. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2502. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2503. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2504. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2505. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2506. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2507. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2508. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2509. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2510. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2511. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2512. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2513. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2514. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2515. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2516. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2517. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2518. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2519. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2520. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2521. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2522. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2523. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2524. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2525. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2526. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2527. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2528. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2529. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2530. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2531. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2532. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2533. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2534. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2535. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2536. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2537. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2538. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2539. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2540. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2541. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2542. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2543. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2544. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2545. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2546. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2547. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2548. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2549. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2550. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2551. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2552. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2553. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2554. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2555. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2556. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2557. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2558. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2559. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2560. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2561. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2562. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2563. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2564. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2565. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2566. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2567. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2568. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2569. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2570. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2571. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2572. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2573. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2574. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2575. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2576. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2577. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2578. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2579. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2580. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2581. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2582. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2583. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2584. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2585. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2586. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2587. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2588. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2589. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2590. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2591. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2592. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2593. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2594. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2597. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2598. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2601. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2602. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2605. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2606. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2607. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2608. NUM_BANKS(ADDR_SURF_16_BANK));
  2609. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2610. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2611. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2612. NUM_BANKS(ADDR_SURF_16_BANK));
  2613. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2614. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2615. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2616. NUM_BANKS(ADDR_SURF_16_BANK));
  2617. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2618. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2619. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2620. NUM_BANKS(ADDR_SURF_16_BANK));
  2621. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2622. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2623. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2624. NUM_BANKS(ADDR_SURF_16_BANK));
  2625. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2626. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2627. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2628. NUM_BANKS(ADDR_SURF_16_BANK));
  2629. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2630. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2631. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2632. NUM_BANKS(ADDR_SURF_16_BANK));
  2633. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2634. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2635. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2636. NUM_BANKS(ADDR_SURF_16_BANK));
  2637. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2638. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2639. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2640. NUM_BANKS(ADDR_SURF_16_BANK));
  2641. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2642. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2643. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2644. NUM_BANKS(ADDR_SURF_16_BANK));
  2645. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2646. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2647. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2648. NUM_BANKS(ADDR_SURF_16_BANK));
  2649. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2650. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2651. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2652. NUM_BANKS(ADDR_SURF_16_BANK));
  2653. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2654. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2655. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2656. NUM_BANKS(ADDR_SURF_8_BANK));
  2657. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2658. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2659. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2660. NUM_BANKS(ADDR_SURF_4_BANK));
  2661. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2662. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2663. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2664. if (reg_offset != 7)
  2665. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2666. break;
  2667. case CHIP_POLARIS10:
  2668. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2669. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2670. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2672. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2673. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2674. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2676. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2677. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2678. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2680. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2681. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2682. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2683. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2684. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2685. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2686. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2687. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2688. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2689. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2690. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2691. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2692. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2693. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2694. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2695. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2696. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2697. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2698. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2699. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2700. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2701. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2702. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2703. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2704. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2705. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2706. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2707. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2708. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2709. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2710. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2711. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2712. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2713. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2714. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2715. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2716. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2717. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2718. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2719. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2720. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2721. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2722. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2723. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2724. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2725. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2726. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2727. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2728. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2729. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2730. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2731. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2732. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2733. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2734. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2735. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2736. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2737. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2738. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2739. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2740. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2741. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2742. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2743. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2744. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2745. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2746. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2747. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2748. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2749. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2750. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2751. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2752. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2753. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2754. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2755. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2756. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2757. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2758. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2759. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2760. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2761. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2762. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2763. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2764. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2765. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2766. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2767. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2768. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2769. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2770. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2771. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2772. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2773. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2774. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2775. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2776. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2777. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2778. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2779. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2782. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2783. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2786. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2787. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2790. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2791. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2792. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2793. NUM_BANKS(ADDR_SURF_16_BANK));
  2794. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2795. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2796. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2797. NUM_BANKS(ADDR_SURF_16_BANK));
  2798. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2799. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2800. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2801. NUM_BANKS(ADDR_SURF_16_BANK));
  2802. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2803. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2804. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2805. NUM_BANKS(ADDR_SURF_16_BANK));
  2806. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2807. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2808. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2809. NUM_BANKS(ADDR_SURF_16_BANK));
  2810. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2811. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2812. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2813. NUM_BANKS(ADDR_SURF_16_BANK));
  2814. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2815. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2816. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2817. NUM_BANKS(ADDR_SURF_16_BANK));
  2818. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2819. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2820. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2821. NUM_BANKS(ADDR_SURF_16_BANK));
  2822. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2823. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2824. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2825. NUM_BANKS(ADDR_SURF_16_BANK));
  2826. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2827. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2828. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2829. NUM_BANKS(ADDR_SURF_16_BANK));
  2830. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2831. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2832. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2833. NUM_BANKS(ADDR_SURF_16_BANK));
  2834. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2835. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2836. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2837. NUM_BANKS(ADDR_SURF_8_BANK));
  2838. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2839. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2840. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2841. NUM_BANKS(ADDR_SURF_4_BANK));
  2842. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2843. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2844. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2845. NUM_BANKS(ADDR_SURF_4_BANK));
  2846. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2847. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2848. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2849. if (reg_offset != 7)
  2850. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2851. break;
  2852. case CHIP_STONEY:
  2853. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2854. PIPE_CONFIG(ADDR_SURF_P2) |
  2855. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2857. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2858. PIPE_CONFIG(ADDR_SURF_P2) |
  2859. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2861. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2862. PIPE_CONFIG(ADDR_SURF_P2) |
  2863. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2865. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2866. PIPE_CONFIG(ADDR_SURF_P2) |
  2867. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2868. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2869. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2870. PIPE_CONFIG(ADDR_SURF_P2) |
  2871. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2872. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2873. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2874. PIPE_CONFIG(ADDR_SURF_P2) |
  2875. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2876. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2877. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2878. PIPE_CONFIG(ADDR_SURF_P2) |
  2879. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2880. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2881. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2882. PIPE_CONFIG(ADDR_SURF_P2));
  2883. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2884. PIPE_CONFIG(ADDR_SURF_P2) |
  2885. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2886. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2887. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2888. PIPE_CONFIG(ADDR_SURF_P2) |
  2889. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2890. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2891. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2892. PIPE_CONFIG(ADDR_SURF_P2) |
  2893. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2894. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2895. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2896. PIPE_CONFIG(ADDR_SURF_P2) |
  2897. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2898. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2899. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2900. PIPE_CONFIG(ADDR_SURF_P2) |
  2901. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2902. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2903. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2904. PIPE_CONFIG(ADDR_SURF_P2) |
  2905. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2906. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2907. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2908. PIPE_CONFIG(ADDR_SURF_P2) |
  2909. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2910. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2911. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2912. PIPE_CONFIG(ADDR_SURF_P2) |
  2913. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2914. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2915. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2916. PIPE_CONFIG(ADDR_SURF_P2) |
  2917. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2918. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2919. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2920. PIPE_CONFIG(ADDR_SURF_P2) |
  2921. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2922. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2923. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2924. PIPE_CONFIG(ADDR_SURF_P2) |
  2925. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2926. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2927. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2928. PIPE_CONFIG(ADDR_SURF_P2) |
  2929. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2930. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2931. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2932. PIPE_CONFIG(ADDR_SURF_P2) |
  2933. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2934. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2935. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2936. PIPE_CONFIG(ADDR_SURF_P2) |
  2937. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2938. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2939. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2940. PIPE_CONFIG(ADDR_SURF_P2) |
  2941. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2942. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2943. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2944. PIPE_CONFIG(ADDR_SURF_P2) |
  2945. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2946. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2947. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2948. PIPE_CONFIG(ADDR_SURF_P2) |
  2949. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2950. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2951. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2952. PIPE_CONFIG(ADDR_SURF_P2) |
  2953. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2954. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2955. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2956. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2957. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2958. NUM_BANKS(ADDR_SURF_8_BANK));
  2959. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2960. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2961. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2962. NUM_BANKS(ADDR_SURF_8_BANK));
  2963. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2964. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2965. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2966. NUM_BANKS(ADDR_SURF_8_BANK));
  2967. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2968. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2969. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2970. NUM_BANKS(ADDR_SURF_8_BANK));
  2971. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2972. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2973. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2974. NUM_BANKS(ADDR_SURF_8_BANK));
  2975. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2976. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2977. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2978. NUM_BANKS(ADDR_SURF_8_BANK));
  2979. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2980. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2981. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2982. NUM_BANKS(ADDR_SURF_8_BANK));
  2983. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2984. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2985. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2986. NUM_BANKS(ADDR_SURF_16_BANK));
  2987. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2988. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2989. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2990. NUM_BANKS(ADDR_SURF_16_BANK));
  2991. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2992. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2993. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2994. NUM_BANKS(ADDR_SURF_16_BANK));
  2995. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2996. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2997. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2998. NUM_BANKS(ADDR_SURF_16_BANK));
  2999. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3000. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3001. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3002. NUM_BANKS(ADDR_SURF_16_BANK));
  3003. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3004. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3005. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3006. NUM_BANKS(ADDR_SURF_16_BANK));
  3007. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3008. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3009. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3010. NUM_BANKS(ADDR_SURF_8_BANK));
  3011. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3012. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3013. reg_offset != 23)
  3014. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3015. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3016. if (reg_offset != 7)
  3017. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3018. break;
  3019. default:
  3020. dev_warn(adev->dev,
  3021. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3022. adev->asic_type);
  3023. case CHIP_CARRIZO:
  3024. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3025. PIPE_CONFIG(ADDR_SURF_P2) |
  3026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3028. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3029. PIPE_CONFIG(ADDR_SURF_P2) |
  3030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3032. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3033. PIPE_CONFIG(ADDR_SURF_P2) |
  3034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3036. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3037. PIPE_CONFIG(ADDR_SURF_P2) |
  3038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3040. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3041. PIPE_CONFIG(ADDR_SURF_P2) |
  3042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3044. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3045. PIPE_CONFIG(ADDR_SURF_P2) |
  3046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3048. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3049. PIPE_CONFIG(ADDR_SURF_P2) |
  3050. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3051. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3052. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3053. PIPE_CONFIG(ADDR_SURF_P2));
  3054. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3055. PIPE_CONFIG(ADDR_SURF_P2) |
  3056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3058. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3059. PIPE_CONFIG(ADDR_SURF_P2) |
  3060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3062. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3063. PIPE_CONFIG(ADDR_SURF_P2) |
  3064. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3066. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3067. PIPE_CONFIG(ADDR_SURF_P2) |
  3068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3070. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3071. PIPE_CONFIG(ADDR_SURF_P2) |
  3072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3074. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3075. PIPE_CONFIG(ADDR_SURF_P2) |
  3076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3078. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3079. PIPE_CONFIG(ADDR_SURF_P2) |
  3080. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3082. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3083. PIPE_CONFIG(ADDR_SURF_P2) |
  3084. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3086. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3087. PIPE_CONFIG(ADDR_SURF_P2) |
  3088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3090. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3091. PIPE_CONFIG(ADDR_SURF_P2) |
  3092. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3094. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3095. PIPE_CONFIG(ADDR_SURF_P2) |
  3096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3098. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3099. PIPE_CONFIG(ADDR_SURF_P2) |
  3100. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3102. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3103. PIPE_CONFIG(ADDR_SURF_P2) |
  3104. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3106. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3107. PIPE_CONFIG(ADDR_SURF_P2) |
  3108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3110. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3111. PIPE_CONFIG(ADDR_SURF_P2) |
  3112. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3114. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3115. PIPE_CONFIG(ADDR_SURF_P2) |
  3116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3118. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3119. PIPE_CONFIG(ADDR_SURF_P2) |
  3120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3122. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3123. PIPE_CONFIG(ADDR_SURF_P2) |
  3124. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3125. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3126. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3129. NUM_BANKS(ADDR_SURF_8_BANK));
  3130. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3133. NUM_BANKS(ADDR_SURF_8_BANK));
  3134. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3137. NUM_BANKS(ADDR_SURF_8_BANK));
  3138. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3141. NUM_BANKS(ADDR_SURF_8_BANK));
  3142. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3145. NUM_BANKS(ADDR_SURF_8_BANK));
  3146. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3149. NUM_BANKS(ADDR_SURF_8_BANK));
  3150. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3153. NUM_BANKS(ADDR_SURF_8_BANK));
  3154. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3157. NUM_BANKS(ADDR_SURF_16_BANK));
  3158. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3161. NUM_BANKS(ADDR_SURF_16_BANK));
  3162. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3165. NUM_BANKS(ADDR_SURF_16_BANK));
  3166. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3169. NUM_BANKS(ADDR_SURF_16_BANK));
  3170. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3173. NUM_BANKS(ADDR_SURF_16_BANK));
  3174. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3177. NUM_BANKS(ADDR_SURF_16_BANK));
  3178. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3179. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3180. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3181. NUM_BANKS(ADDR_SURF_8_BANK));
  3182. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3183. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3184. reg_offset != 23)
  3185. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3186. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3187. if (reg_offset != 7)
  3188. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3189. break;
  3190. }
  3191. }
  3192. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3193. u32 se_num, u32 sh_num, u32 instance)
  3194. {
  3195. u32 data;
  3196. if (instance == 0xffffffff)
  3197. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3198. else
  3199. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3200. if (se_num == 0xffffffff)
  3201. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3202. else
  3203. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3204. if (sh_num == 0xffffffff)
  3205. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3206. else
  3207. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3208. WREG32(mmGRBM_GFX_INDEX, data);
  3209. }
  3210. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3211. u32 me, u32 pipe, u32 q)
  3212. {
  3213. vi_srbm_select(adev, me, pipe, q, 0);
  3214. }
  3215. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3216. {
  3217. u32 data, mask;
  3218. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3219. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3220. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3221. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3222. adev->gfx.config.max_sh_per_se);
  3223. return (~data) & mask;
  3224. }
  3225. static void
  3226. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3227. {
  3228. switch (adev->asic_type) {
  3229. case CHIP_FIJI:
  3230. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3231. RB_XSEL2(1) | PKR_MAP(2) |
  3232. PKR_XSEL(1) | PKR_YSEL(1) |
  3233. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3234. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3235. SE_PAIR_YSEL(2);
  3236. break;
  3237. case CHIP_TONGA:
  3238. case CHIP_POLARIS10:
  3239. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3240. SE_XSEL(1) | SE_YSEL(1);
  3241. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3242. SE_PAIR_YSEL(2);
  3243. break;
  3244. case CHIP_TOPAZ:
  3245. case CHIP_CARRIZO:
  3246. *rconf |= RB_MAP_PKR0(2);
  3247. *rconf1 |= 0x0;
  3248. break;
  3249. case CHIP_POLARIS11:
  3250. case CHIP_POLARIS12:
  3251. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3252. SE_XSEL(1) | SE_YSEL(1);
  3253. *rconf1 |= 0x0;
  3254. break;
  3255. case CHIP_STONEY:
  3256. *rconf |= 0x0;
  3257. *rconf1 |= 0x0;
  3258. break;
  3259. default:
  3260. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3261. break;
  3262. }
  3263. }
  3264. static void
  3265. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3266. u32 raster_config, u32 raster_config_1,
  3267. unsigned rb_mask, unsigned num_rb)
  3268. {
  3269. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3270. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3271. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3272. unsigned rb_per_se = num_rb / num_se;
  3273. unsigned se_mask[4];
  3274. unsigned se;
  3275. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3276. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3277. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3278. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3279. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3280. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3281. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3282. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3283. (!se_mask[2] && !se_mask[3]))) {
  3284. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3285. if (!se_mask[0] && !se_mask[1]) {
  3286. raster_config_1 |=
  3287. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3288. } else {
  3289. raster_config_1 |=
  3290. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3291. }
  3292. }
  3293. for (se = 0; se < num_se; se++) {
  3294. unsigned raster_config_se = raster_config;
  3295. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3296. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3297. int idx = (se / 2) * 2;
  3298. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3299. raster_config_se &= ~SE_MAP_MASK;
  3300. if (!se_mask[idx]) {
  3301. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3302. } else {
  3303. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3304. }
  3305. }
  3306. pkr0_mask &= rb_mask;
  3307. pkr1_mask &= rb_mask;
  3308. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3309. raster_config_se &= ~PKR_MAP_MASK;
  3310. if (!pkr0_mask) {
  3311. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3312. } else {
  3313. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3314. }
  3315. }
  3316. if (rb_per_se >= 2) {
  3317. unsigned rb0_mask = 1 << (se * rb_per_se);
  3318. unsigned rb1_mask = rb0_mask << 1;
  3319. rb0_mask &= rb_mask;
  3320. rb1_mask &= rb_mask;
  3321. if (!rb0_mask || !rb1_mask) {
  3322. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3323. if (!rb0_mask) {
  3324. raster_config_se |=
  3325. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3326. } else {
  3327. raster_config_se |=
  3328. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3329. }
  3330. }
  3331. if (rb_per_se > 2) {
  3332. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3333. rb1_mask = rb0_mask << 1;
  3334. rb0_mask &= rb_mask;
  3335. rb1_mask &= rb_mask;
  3336. if (!rb0_mask || !rb1_mask) {
  3337. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3338. if (!rb0_mask) {
  3339. raster_config_se |=
  3340. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3341. } else {
  3342. raster_config_se |=
  3343. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3344. }
  3345. }
  3346. }
  3347. }
  3348. /* GRBM_GFX_INDEX has a different offset on VI */
  3349. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3350. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3351. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3352. }
  3353. /* GRBM_GFX_INDEX has a different offset on VI */
  3354. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3355. }
  3356. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3357. {
  3358. int i, j;
  3359. u32 data;
  3360. u32 raster_config = 0, raster_config_1 = 0;
  3361. u32 active_rbs = 0;
  3362. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3363. adev->gfx.config.max_sh_per_se;
  3364. unsigned num_rb_pipes;
  3365. mutex_lock(&adev->grbm_idx_mutex);
  3366. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3367. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3368. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3369. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3370. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3371. rb_bitmap_width_per_sh);
  3372. }
  3373. }
  3374. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3375. adev->gfx.config.backend_enable_mask = active_rbs;
  3376. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3377. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3378. adev->gfx.config.max_shader_engines, 16);
  3379. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3380. if (!adev->gfx.config.backend_enable_mask ||
  3381. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3382. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3383. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3384. } else {
  3385. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3386. adev->gfx.config.backend_enable_mask,
  3387. num_rb_pipes);
  3388. }
  3389. /* cache the values for userspace */
  3390. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3391. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3392. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3393. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3394. RREG32(mmCC_RB_BACKEND_DISABLE);
  3395. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3396. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3397. adev->gfx.config.rb_config[i][j].raster_config =
  3398. RREG32(mmPA_SC_RASTER_CONFIG);
  3399. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3400. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3401. }
  3402. }
  3403. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3404. mutex_unlock(&adev->grbm_idx_mutex);
  3405. }
  3406. /**
  3407. * gfx_v8_0_init_compute_vmid - gart enable
  3408. *
  3409. * @adev: amdgpu_device pointer
  3410. *
  3411. * Initialize compute vmid sh_mem registers
  3412. *
  3413. */
  3414. #define DEFAULT_SH_MEM_BASES (0x6000)
  3415. #define FIRST_COMPUTE_VMID (8)
  3416. #define LAST_COMPUTE_VMID (16)
  3417. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3418. {
  3419. int i;
  3420. uint32_t sh_mem_config;
  3421. uint32_t sh_mem_bases;
  3422. /*
  3423. * Configure apertures:
  3424. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3425. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3426. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3427. */
  3428. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3429. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3430. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3431. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3432. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3433. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3434. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3435. mutex_lock(&adev->srbm_mutex);
  3436. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3437. vi_srbm_select(adev, 0, 0, 0, i);
  3438. /* CP and shaders */
  3439. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3440. WREG32(mmSH_MEM_APE1_BASE, 1);
  3441. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3442. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3443. }
  3444. vi_srbm_select(adev, 0, 0, 0, 0);
  3445. mutex_unlock(&adev->srbm_mutex);
  3446. }
  3447. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3448. {
  3449. switch (adev->asic_type) {
  3450. default:
  3451. adev->gfx.config.double_offchip_lds_buf = 1;
  3452. break;
  3453. case CHIP_CARRIZO:
  3454. case CHIP_STONEY:
  3455. adev->gfx.config.double_offchip_lds_buf = 0;
  3456. break;
  3457. }
  3458. }
  3459. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3460. {
  3461. u32 tmp, sh_static_mem_cfg;
  3462. int i;
  3463. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3464. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3465. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3466. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3467. gfx_v8_0_tiling_mode_table_init(adev);
  3468. gfx_v8_0_setup_rb(adev);
  3469. gfx_v8_0_get_cu_info(adev);
  3470. gfx_v8_0_config_init(adev);
  3471. /* XXX SH_MEM regs */
  3472. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3473. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3474. SWIZZLE_ENABLE, 1);
  3475. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3476. ELEMENT_SIZE, 1);
  3477. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3478. INDEX_STRIDE, 3);
  3479. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3480. mutex_lock(&adev->srbm_mutex);
  3481. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3482. vi_srbm_select(adev, 0, 0, 0, i);
  3483. /* CP and shaders */
  3484. if (i == 0) {
  3485. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3486. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3487. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3488. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3489. WREG32(mmSH_MEM_CONFIG, tmp);
  3490. WREG32(mmSH_MEM_BASES, 0);
  3491. } else {
  3492. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3493. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3494. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3495. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3496. WREG32(mmSH_MEM_CONFIG, tmp);
  3497. tmp = adev->gmc.shared_aperture_start >> 48;
  3498. WREG32(mmSH_MEM_BASES, tmp);
  3499. }
  3500. WREG32(mmSH_MEM_APE1_BASE, 1);
  3501. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3502. }
  3503. vi_srbm_select(adev, 0, 0, 0, 0);
  3504. mutex_unlock(&adev->srbm_mutex);
  3505. gfx_v8_0_init_compute_vmid(adev);
  3506. mutex_lock(&adev->grbm_idx_mutex);
  3507. /*
  3508. * making sure that the following register writes will be broadcasted
  3509. * to all the shaders
  3510. */
  3511. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3512. WREG32(mmPA_SC_FIFO_SIZE,
  3513. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3514. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3515. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3516. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3517. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3518. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3519. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3520. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3521. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3522. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3523. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3524. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3525. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3526. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3527. mutex_unlock(&adev->grbm_idx_mutex);
  3528. }
  3529. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3530. {
  3531. u32 i, j, k;
  3532. u32 mask;
  3533. mutex_lock(&adev->grbm_idx_mutex);
  3534. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3535. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3536. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3537. for (k = 0; k < adev->usec_timeout; k++) {
  3538. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3539. break;
  3540. udelay(1);
  3541. }
  3542. if (k == adev->usec_timeout) {
  3543. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3544. 0xffffffff, 0xffffffff);
  3545. mutex_unlock(&adev->grbm_idx_mutex);
  3546. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3547. i, j);
  3548. return;
  3549. }
  3550. }
  3551. }
  3552. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3553. mutex_unlock(&adev->grbm_idx_mutex);
  3554. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3555. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3556. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3557. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3558. for (k = 0; k < adev->usec_timeout; k++) {
  3559. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3560. break;
  3561. udelay(1);
  3562. }
  3563. }
  3564. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3565. bool enable)
  3566. {
  3567. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3568. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3569. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3570. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3571. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3572. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3573. }
  3574. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3575. {
  3576. /* csib */
  3577. WREG32(mmRLC_CSIB_ADDR_HI,
  3578. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3579. WREG32(mmRLC_CSIB_ADDR_LO,
  3580. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3581. WREG32(mmRLC_CSIB_LENGTH,
  3582. adev->gfx.rlc.clear_state_size);
  3583. }
  3584. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3585. int ind_offset,
  3586. int list_size,
  3587. int *unique_indices,
  3588. int *indices_count,
  3589. int max_indices,
  3590. int *ind_start_offsets,
  3591. int *offset_count,
  3592. int max_offset)
  3593. {
  3594. int indices;
  3595. bool new_entry = true;
  3596. for (; ind_offset < list_size; ind_offset++) {
  3597. if (new_entry) {
  3598. new_entry = false;
  3599. ind_start_offsets[*offset_count] = ind_offset;
  3600. *offset_count = *offset_count + 1;
  3601. BUG_ON(*offset_count >= max_offset);
  3602. }
  3603. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3604. new_entry = true;
  3605. continue;
  3606. }
  3607. ind_offset += 2;
  3608. /* look for the matching indice */
  3609. for (indices = 0;
  3610. indices < *indices_count;
  3611. indices++) {
  3612. if (unique_indices[indices] ==
  3613. register_list_format[ind_offset])
  3614. break;
  3615. }
  3616. if (indices >= *indices_count) {
  3617. unique_indices[*indices_count] =
  3618. register_list_format[ind_offset];
  3619. indices = *indices_count;
  3620. *indices_count = *indices_count + 1;
  3621. BUG_ON(*indices_count >= max_indices);
  3622. }
  3623. register_list_format[ind_offset] = indices;
  3624. }
  3625. }
  3626. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3627. {
  3628. int i, temp, data;
  3629. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3630. int indices_count = 0;
  3631. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3632. int offset_count = 0;
  3633. int list_size;
  3634. unsigned int *register_list_format =
  3635. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3636. if (!register_list_format)
  3637. return -ENOMEM;
  3638. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3639. adev->gfx.rlc.reg_list_format_size_bytes);
  3640. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3641. RLC_FormatDirectRegListLength,
  3642. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3643. unique_indices,
  3644. &indices_count,
  3645. ARRAY_SIZE(unique_indices),
  3646. indirect_start_offsets,
  3647. &offset_count,
  3648. ARRAY_SIZE(indirect_start_offsets));
  3649. /* save and restore list */
  3650. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3651. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3652. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3653. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3654. /* indirect list */
  3655. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3656. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3657. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3658. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3659. list_size = list_size >> 1;
  3660. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3661. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3662. /* starting offsets starts */
  3663. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3664. adev->gfx.rlc.starting_offsets_start);
  3665. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3666. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3667. indirect_start_offsets[i]);
  3668. /* unique indices */
  3669. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3670. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3671. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3672. if (unique_indices[i] != 0) {
  3673. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3674. WREG32(data + i, unique_indices[i] >> 20);
  3675. }
  3676. }
  3677. kfree(register_list_format);
  3678. return 0;
  3679. }
  3680. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3681. {
  3682. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3683. }
  3684. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3685. {
  3686. uint32_t data;
  3687. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3688. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3689. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3690. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3691. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3692. WREG32(mmRLC_PG_DELAY, data);
  3693. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3694. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3695. }
  3696. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3697. bool enable)
  3698. {
  3699. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3700. }
  3701. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3702. bool enable)
  3703. {
  3704. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3705. }
  3706. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3707. {
  3708. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3709. }
  3710. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3711. {
  3712. if ((adev->asic_type == CHIP_CARRIZO) ||
  3713. (adev->asic_type == CHIP_STONEY)) {
  3714. gfx_v8_0_init_csb(adev);
  3715. gfx_v8_0_init_save_restore_list(adev);
  3716. gfx_v8_0_enable_save_restore_machine(adev);
  3717. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3718. gfx_v8_0_init_power_gating(adev);
  3719. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3720. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3721. (adev->asic_type == CHIP_POLARIS12)) {
  3722. gfx_v8_0_init_csb(adev);
  3723. gfx_v8_0_init_save_restore_list(adev);
  3724. gfx_v8_0_enable_save_restore_machine(adev);
  3725. gfx_v8_0_init_power_gating(adev);
  3726. }
  3727. }
  3728. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3729. {
  3730. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3731. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3732. gfx_v8_0_wait_for_rlc_serdes(adev);
  3733. }
  3734. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3735. {
  3736. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3737. udelay(50);
  3738. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3739. udelay(50);
  3740. }
  3741. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3742. {
  3743. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3744. /* carrizo do enable cp interrupt after cp inited */
  3745. if (!(adev->flags & AMD_IS_APU))
  3746. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3747. udelay(50);
  3748. }
  3749. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3750. {
  3751. const struct rlc_firmware_header_v2_0 *hdr;
  3752. const __le32 *fw_data;
  3753. unsigned i, fw_size;
  3754. if (!adev->gfx.rlc_fw)
  3755. return -EINVAL;
  3756. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3757. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3758. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3759. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3760. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3761. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3762. for (i = 0; i < fw_size; i++)
  3763. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3764. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3765. return 0;
  3766. }
  3767. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3768. {
  3769. int r;
  3770. u32 tmp;
  3771. gfx_v8_0_rlc_stop(adev);
  3772. /* disable CG */
  3773. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3774. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3775. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3776. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3777. if (adev->asic_type == CHIP_POLARIS11 ||
  3778. adev->asic_type == CHIP_POLARIS10 ||
  3779. adev->asic_type == CHIP_POLARIS12) {
  3780. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3781. tmp &= ~0x3;
  3782. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3783. }
  3784. /* disable PG */
  3785. WREG32(mmRLC_PG_CNTL, 0);
  3786. gfx_v8_0_rlc_reset(adev);
  3787. gfx_v8_0_init_pg(adev);
  3788. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3789. /* legacy rlc firmware loading */
  3790. r = gfx_v8_0_rlc_load_microcode(adev);
  3791. if (r)
  3792. return r;
  3793. }
  3794. gfx_v8_0_rlc_start(adev);
  3795. return 0;
  3796. }
  3797. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3798. {
  3799. int i;
  3800. u32 tmp = RREG32(mmCP_ME_CNTL);
  3801. if (enable) {
  3802. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3803. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3804. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3805. } else {
  3806. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3807. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3808. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3809. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3810. adev->gfx.gfx_ring[i].ready = false;
  3811. }
  3812. WREG32(mmCP_ME_CNTL, tmp);
  3813. udelay(50);
  3814. }
  3815. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3816. {
  3817. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3818. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3819. const struct gfx_firmware_header_v1_0 *me_hdr;
  3820. const __le32 *fw_data;
  3821. unsigned i, fw_size;
  3822. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3823. return -EINVAL;
  3824. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3825. adev->gfx.pfp_fw->data;
  3826. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3827. adev->gfx.ce_fw->data;
  3828. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3829. adev->gfx.me_fw->data;
  3830. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3831. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3832. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3833. gfx_v8_0_cp_gfx_enable(adev, false);
  3834. /* PFP */
  3835. fw_data = (const __le32 *)
  3836. (adev->gfx.pfp_fw->data +
  3837. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3838. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3839. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3840. for (i = 0; i < fw_size; i++)
  3841. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3842. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3843. /* CE */
  3844. fw_data = (const __le32 *)
  3845. (adev->gfx.ce_fw->data +
  3846. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3847. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3848. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3849. for (i = 0; i < fw_size; i++)
  3850. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3851. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3852. /* ME */
  3853. fw_data = (const __le32 *)
  3854. (adev->gfx.me_fw->data +
  3855. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3856. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3857. WREG32(mmCP_ME_RAM_WADDR, 0);
  3858. for (i = 0; i < fw_size; i++)
  3859. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3860. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3861. return 0;
  3862. }
  3863. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3864. {
  3865. u32 count = 0;
  3866. const struct cs_section_def *sect = NULL;
  3867. const struct cs_extent_def *ext = NULL;
  3868. /* begin clear state */
  3869. count += 2;
  3870. /* context control state */
  3871. count += 3;
  3872. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3873. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3874. if (sect->id == SECT_CONTEXT)
  3875. count += 2 + ext->reg_count;
  3876. else
  3877. return 0;
  3878. }
  3879. }
  3880. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3881. count += 4;
  3882. /* end clear state */
  3883. count += 2;
  3884. /* clear state */
  3885. count += 2;
  3886. return count;
  3887. }
  3888. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3889. {
  3890. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3891. const struct cs_section_def *sect = NULL;
  3892. const struct cs_extent_def *ext = NULL;
  3893. int r, i;
  3894. /* init the CP */
  3895. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3896. WREG32(mmCP_ENDIAN_SWAP, 0);
  3897. WREG32(mmCP_DEVICE_ID, 1);
  3898. gfx_v8_0_cp_gfx_enable(adev, true);
  3899. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3900. if (r) {
  3901. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3902. return r;
  3903. }
  3904. /* clear state buffer */
  3905. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3906. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3907. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3908. amdgpu_ring_write(ring, 0x80000000);
  3909. amdgpu_ring_write(ring, 0x80000000);
  3910. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3911. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3912. if (sect->id == SECT_CONTEXT) {
  3913. amdgpu_ring_write(ring,
  3914. PACKET3(PACKET3_SET_CONTEXT_REG,
  3915. ext->reg_count));
  3916. amdgpu_ring_write(ring,
  3917. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3918. for (i = 0; i < ext->reg_count; i++)
  3919. amdgpu_ring_write(ring, ext->extent[i]);
  3920. }
  3921. }
  3922. }
  3923. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3924. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3925. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  3926. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  3927. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3928. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  3929. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  3930. amdgpu_ring_write(ring, 0);
  3931. /* init the CE partitions */
  3932. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  3933. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  3934. amdgpu_ring_write(ring, 0x8000);
  3935. amdgpu_ring_write(ring, 0x8000);
  3936. amdgpu_ring_commit(ring);
  3937. return 0;
  3938. }
  3939. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  3940. {
  3941. u32 tmp;
  3942. /* no gfx doorbells on iceland */
  3943. if (adev->asic_type == CHIP_TOPAZ)
  3944. return;
  3945. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  3946. if (ring->use_doorbell) {
  3947. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3948. DOORBELL_OFFSET, ring->doorbell_index);
  3949. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3950. DOORBELL_HIT, 0);
  3951. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  3952. DOORBELL_EN, 1);
  3953. } else {
  3954. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  3955. }
  3956. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  3957. if (adev->flags & AMD_IS_APU)
  3958. return;
  3959. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  3960. DOORBELL_RANGE_LOWER,
  3961. AMDGPU_DOORBELL_GFX_RING0);
  3962. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  3963. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  3964. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  3965. }
  3966. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  3967. {
  3968. struct amdgpu_ring *ring;
  3969. u32 tmp;
  3970. u32 rb_bufsz;
  3971. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  3972. int r;
  3973. /* Set the write pointer delay */
  3974. WREG32(mmCP_RB_WPTR_DELAY, 0);
  3975. /* set the RB to use vmid 0 */
  3976. WREG32(mmCP_RB_VMID, 0);
  3977. /* Set ring buffer size */
  3978. ring = &adev->gfx.gfx_ring[0];
  3979. rb_bufsz = order_base_2(ring->ring_size / 8);
  3980. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  3981. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  3982. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  3983. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  3984. #ifdef __BIG_ENDIAN
  3985. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  3986. #endif
  3987. WREG32(mmCP_RB0_CNTL, tmp);
  3988. /* Initialize the ring buffer's read and write pointers */
  3989. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  3990. ring->wptr = 0;
  3991. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3992. /* set the wb address wether it's enabled or not */
  3993. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  3994. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  3995. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  3996. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  3997. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  3998. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  3999. mdelay(1);
  4000. WREG32(mmCP_RB0_CNTL, tmp);
  4001. rb_addr = ring->gpu_addr >> 8;
  4002. WREG32(mmCP_RB0_BASE, rb_addr);
  4003. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4004. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4005. /* start the ring */
  4006. amdgpu_ring_clear_ring(ring);
  4007. gfx_v8_0_cp_gfx_start(adev);
  4008. ring->ready = true;
  4009. r = amdgpu_ring_test_ring(ring);
  4010. if (r)
  4011. ring->ready = false;
  4012. return r;
  4013. }
  4014. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4015. {
  4016. int i;
  4017. if (enable) {
  4018. WREG32(mmCP_MEC_CNTL, 0);
  4019. } else {
  4020. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4021. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4022. adev->gfx.compute_ring[i].ready = false;
  4023. adev->gfx.kiq.ring.ready = false;
  4024. }
  4025. udelay(50);
  4026. }
  4027. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4028. {
  4029. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4030. const __le32 *fw_data;
  4031. unsigned i, fw_size;
  4032. if (!adev->gfx.mec_fw)
  4033. return -EINVAL;
  4034. gfx_v8_0_cp_compute_enable(adev, false);
  4035. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4036. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4037. fw_data = (const __le32 *)
  4038. (adev->gfx.mec_fw->data +
  4039. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4040. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4041. /* MEC1 */
  4042. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4043. for (i = 0; i < fw_size; i++)
  4044. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4045. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4046. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4047. if (adev->gfx.mec2_fw) {
  4048. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4049. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4050. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4051. fw_data = (const __le32 *)
  4052. (adev->gfx.mec2_fw->data +
  4053. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4054. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4055. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4056. for (i = 0; i < fw_size; i++)
  4057. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4058. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4059. }
  4060. return 0;
  4061. }
  4062. /* KIQ functions */
  4063. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4064. {
  4065. uint32_t tmp;
  4066. struct amdgpu_device *adev = ring->adev;
  4067. /* tell RLC which is KIQ queue */
  4068. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4069. tmp &= 0xffffff00;
  4070. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4071. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4072. tmp |= 0x80;
  4073. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4074. }
  4075. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4076. {
  4077. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4078. uint32_t scratch, tmp = 0;
  4079. uint64_t queue_mask = 0;
  4080. int r, i;
  4081. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4082. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4083. continue;
  4084. /* This situation may be hit in the future if a new HW
  4085. * generation exposes more than 64 queues. If so, the
  4086. * definition of queue_mask needs updating */
  4087. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4088. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4089. break;
  4090. }
  4091. queue_mask |= (1ull << i);
  4092. }
  4093. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4094. if (r) {
  4095. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4096. return r;
  4097. }
  4098. WREG32(scratch, 0xCAFEDEAD);
  4099. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4100. if (r) {
  4101. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4102. amdgpu_gfx_scratch_free(adev, scratch);
  4103. return r;
  4104. }
  4105. /* set resources */
  4106. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4107. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4108. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4109. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4110. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4111. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4112. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4113. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4114. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4115. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4116. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4117. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4118. /* map queues */
  4119. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4120. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4121. amdgpu_ring_write(kiq_ring,
  4122. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4123. amdgpu_ring_write(kiq_ring,
  4124. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4125. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4126. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4127. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4128. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4129. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4130. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4131. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4132. }
  4133. /* write to scratch for completion */
  4134. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4135. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4136. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4137. amdgpu_ring_commit(kiq_ring);
  4138. for (i = 0; i < adev->usec_timeout; i++) {
  4139. tmp = RREG32(scratch);
  4140. if (tmp == 0xDEADBEEF)
  4141. break;
  4142. DRM_UDELAY(1);
  4143. }
  4144. if (i >= adev->usec_timeout) {
  4145. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4146. scratch, tmp);
  4147. r = -EINVAL;
  4148. }
  4149. amdgpu_gfx_scratch_free(adev, scratch);
  4150. return r;
  4151. }
  4152. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4153. {
  4154. int i, r = 0;
  4155. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4156. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4157. for (i = 0; i < adev->usec_timeout; i++) {
  4158. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4159. break;
  4160. udelay(1);
  4161. }
  4162. if (i == adev->usec_timeout)
  4163. r = -ETIMEDOUT;
  4164. }
  4165. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4166. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4167. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4168. return r;
  4169. }
  4170. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4171. {
  4172. struct amdgpu_device *adev = ring->adev;
  4173. struct vi_mqd *mqd = ring->mqd_ptr;
  4174. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4175. uint32_t tmp;
  4176. mqd->header = 0xC0310800;
  4177. mqd->compute_pipelinestat_enable = 0x00000001;
  4178. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4179. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4180. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4181. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4182. mqd->compute_misc_reserved = 0x00000003;
  4183. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4184. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4185. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4186. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4187. eop_base_addr = ring->eop_gpu_addr >> 8;
  4188. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4189. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4190. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4191. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4192. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4193. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4194. mqd->cp_hqd_eop_control = tmp;
  4195. /* enable doorbell? */
  4196. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4197. CP_HQD_PQ_DOORBELL_CONTROL,
  4198. DOORBELL_EN,
  4199. ring->use_doorbell ? 1 : 0);
  4200. mqd->cp_hqd_pq_doorbell_control = tmp;
  4201. /* set the pointer to the MQD */
  4202. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4203. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4204. /* set MQD vmid to 0 */
  4205. tmp = RREG32(mmCP_MQD_CONTROL);
  4206. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4207. mqd->cp_mqd_control = tmp;
  4208. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4209. hqd_gpu_addr = ring->gpu_addr >> 8;
  4210. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4211. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4212. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4213. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4214. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4215. (order_base_2(ring->ring_size / 4) - 1));
  4216. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4217. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4218. #ifdef __BIG_ENDIAN
  4219. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4220. #endif
  4221. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4222. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4223. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4224. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4225. mqd->cp_hqd_pq_control = tmp;
  4226. /* set the wb address whether it's enabled or not */
  4227. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4228. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4229. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4230. upper_32_bits(wb_gpu_addr) & 0xffff;
  4231. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4232. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4233. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4234. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4235. tmp = 0;
  4236. /* enable the doorbell if requested */
  4237. if (ring->use_doorbell) {
  4238. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4239. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4240. DOORBELL_OFFSET, ring->doorbell_index);
  4241. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4242. DOORBELL_EN, 1);
  4243. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4244. DOORBELL_SOURCE, 0);
  4245. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4246. DOORBELL_HIT, 0);
  4247. }
  4248. mqd->cp_hqd_pq_doorbell_control = tmp;
  4249. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4250. ring->wptr = 0;
  4251. mqd->cp_hqd_pq_wptr = ring->wptr;
  4252. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4253. /* set the vmid for the queue */
  4254. mqd->cp_hqd_vmid = 0;
  4255. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4256. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4257. mqd->cp_hqd_persistent_state = tmp;
  4258. /* set MTYPE */
  4259. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4260. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4261. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4262. mqd->cp_hqd_ib_control = tmp;
  4263. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4264. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4265. mqd->cp_hqd_iq_timer = tmp;
  4266. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4267. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4268. mqd->cp_hqd_ctx_save_control = tmp;
  4269. /* defaults */
  4270. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4271. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4272. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4273. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4274. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4275. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4276. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4277. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4278. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4279. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4280. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4281. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4282. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4283. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4284. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4285. /* activate the queue */
  4286. mqd->cp_hqd_active = 1;
  4287. return 0;
  4288. }
  4289. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4290. struct vi_mqd *mqd)
  4291. {
  4292. uint32_t mqd_reg;
  4293. uint32_t *mqd_data;
  4294. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4295. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4296. /* disable wptr polling */
  4297. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4298. /* program all HQD registers */
  4299. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4300. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4301. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4302. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4303. * on ASICs that do not support context-save.
  4304. * EOP writes/reads can start anywhere in the ring.
  4305. */
  4306. if (adev->asic_type != CHIP_TONGA) {
  4307. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4308. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4309. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4310. }
  4311. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4312. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4313. /* activate the HQD */
  4314. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4315. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4316. return 0;
  4317. }
  4318. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4319. {
  4320. struct amdgpu_device *adev = ring->adev;
  4321. struct vi_mqd *mqd = ring->mqd_ptr;
  4322. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4323. gfx_v8_0_kiq_setting(ring);
  4324. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4325. /* reset MQD to a clean status */
  4326. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4327. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4328. /* reset ring buffer */
  4329. ring->wptr = 0;
  4330. amdgpu_ring_clear_ring(ring);
  4331. mutex_lock(&adev->srbm_mutex);
  4332. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4333. gfx_v8_0_mqd_commit(adev, mqd);
  4334. vi_srbm_select(adev, 0, 0, 0, 0);
  4335. mutex_unlock(&adev->srbm_mutex);
  4336. } else {
  4337. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4338. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4339. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4340. mutex_lock(&adev->srbm_mutex);
  4341. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4342. gfx_v8_0_mqd_init(ring);
  4343. gfx_v8_0_mqd_commit(adev, mqd);
  4344. vi_srbm_select(adev, 0, 0, 0, 0);
  4345. mutex_unlock(&adev->srbm_mutex);
  4346. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4347. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4348. }
  4349. return 0;
  4350. }
  4351. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4352. {
  4353. struct amdgpu_device *adev = ring->adev;
  4354. struct vi_mqd *mqd = ring->mqd_ptr;
  4355. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4356. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4357. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4358. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4359. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4360. mutex_lock(&adev->srbm_mutex);
  4361. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4362. gfx_v8_0_mqd_init(ring);
  4363. vi_srbm_select(adev, 0, 0, 0, 0);
  4364. mutex_unlock(&adev->srbm_mutex);
  4365. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4366. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4367. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4368. /* reset MQD to a clean status */
  4369. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4370. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4371. /* reset ring buffer */
  4372. ring->wptr = 0;
  4373. amdgpu_ring_clear_ring(ring);
  4374. } else {
  4375. amdgpu_ring_clear_ring(ring);
  4376. }
  4377. return 0;
  4378. }
  4379. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4380. {
  4381. if (adev->asic_type > CHIP_TONGA) {
  4382. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4383. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4384. }
  4385. /* enable doorbells */
  4386. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4387. }
  4388. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4389. {
  4390. struct amdgpu_ring *ring = NULL;
  4391. int r = 0, i;
  4392. gfx_v8_0_cp_compute_enable(adev, true);
  4393. ring = &adev->gfx.kiq.ring;
  4394. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4395. if (unlikely(r != 0))
  4396. goto done;
  4397. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4398. if (!r) {
  4399. r = gfx_v8_0_kiq_init_queue(ring);
  4400. amdgpu_bo_kunmap(ring->mqd_obj);
  4401. ring->mqd_ptr = NULL;
  4402. }
  4403. amdgpu_bo_unreserve(ring->mqd_obj);
  4404. if (r)
  4405. goto done;
  4406. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4407. ring = &adev->gfx.compute_ring[i];
  4408. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4409. if (unlikely(r != 0))
  4410. goto done;
  4411. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4412. if (!r) {
  4413. r = gfx_v8_0_kcq_init_queue(ring);
  4414. amdgpu_bo_kunmap(ring->mqd_obj);
  4415. ring->mqd_ptr = NULL;
  4416. }
  4417. amdgpu_bo_unreserve(ring->mqd_obj);
  4418. if (r)
  4419. goto done;
  4420. }
  4421. gfx_v8_0_set_mec_doorbell_range(adev);
  4422. r = gfx_v8_0_kiq_kcq_enable(adev);
  4423. if (r)
  4424. goto done;
  4425. /* Test KIQ */
  4426. ring = &adev->gfx.kiq.ring;
  4427. ring->ready = true;
  4428. r = amdgpu_ring_test_ring(ring);
  4429. if (r) {
  4430. ring->ready = false;
  4431. goto done;
  4432. }
  4433. /* Test KCQs */
  4434. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4435. ring = &adev->gfx.compute_ring[i];
  4436. ring->ready = true;
  4437. r = amdgpu_ring_test_ring(ring);
  4438. if (r)
  4439. ring->ready = false;
  4440. }
  4441. done:
  4442. return r;
  4443. }
  4444. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4445. {
  4446. int r;
  4447. if (!(adev->flags & AMD_IS_APU))
  4448. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4449. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4450. /* legacy firmware loading */
  4451. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4452. if (r)
  4453. return r;
  4454. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4455. if (r)
  4456. return r;
  4457. }
  4458. r = gfx_v8_0_cp_gfx_resume(adev);
  4459. if (r)
  4460. return r;
  4461. r = gfx_v8_0_kiq_resume(adev);
  4462. if (r)
  4463. return r;
  4464. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4465. return 0;
  4466. }
  4467. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4468. {
  4469. gfx_v8_0_cp_gfx_enable(adev, enable);
  4470. gfx_v8_0_cp_compute_enable(adev, enable);
  4471. }
  4472. static int gfx_v8_0_hw_init(void *handle)
  4473. {
  4474. int r;
  4475. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4476. gfx_v8_0_init_golden_registers(adev);
  4477. gfx_v8_0_gpu_init(adev);
  4478. r = gfx_v8_0_rlc_resume(adev);
  4479. if (r)
  4480. return r;
  4481. r = gfx_v8_0_cp_resume(adev);
  4482. return r;
  4483. }
  4484. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4485. {
  4486. struct amdgpu_device *adev = kiq_ring->adev;
  4487. uint32_t scratch, tmp = 0;
  4488. int r, i;
  4489. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4490. if (r) {
  4491. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4492. return r;
  4493. }
  4494. WREG32(scratch, 0xCAFEDEAD);
  4495. r = amdgpu_ring_alloc(kiq_ring, 10);
  4496. if (r) {
  4497. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4498. amdgpu_gfx_scratch_free(adev, scratch);
  4499. return r;
  4500. }
  4501. /* unmap queues */
  4502. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4503. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4504. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4505. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4506. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4507. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4508. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4509. amdgpu_ring_write(kiq_ring, 0);
  4510. amdgpu_ring_write(kiq_ring, 0);
  4511. amdgpu_ring_write(kiq_ring, 0);
  4512. /* write to scratch for completion */
  4513. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4514. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4515. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4516. amdgpu_ring_commit(kiq_ring);
  4517. for (i = 0; i < adev->usec_timeout; i++) {
  4518. tmp = RREG32(scratch);
  4519. if (tmp == 0xDEADBEEF)
  4520. break;
  4521. DRM_UDELAY(1);
  4522. }
  4523. if (i >= adev->usec_timeout) {
  4524. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4525. r = -EINVAL;
  4526. }
  4527. amdgpu_gfx_scratch_free(adev, scratch);
  4528. return r;
  4529. }
  4530. static int gfx_v8_0_hw_fini(void *handle)
  4531. {
  4532. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4533. int i;
  4534. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4535. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4536. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4537. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4538. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4539. if (amdgpu_sriov_vf(adev)) {
  4540. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4541. return 0;
  4542. }
  4543. gfx_v8_0_cp_enable(adev, false);
  4544. gfx_v8_0_rlc_stop(adev);
  4545. amdgpu_device_ip_set_powergating_state(adev,
  4546. AMD_IP_BLOCK_TYPE_GFX,
  4547. AMD_PG_STATE_UNGATE);
  4548. return 0;
  4549. }
  4550. static int gfx_v8_0_suspend(void *handle)
  4551. {
  4552. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4553. adev->gfx.in_suspend = true;
  4554. return gfx_v8_0_hw_fini(adev);
  4555. }
  4556. static int gfx_v8_0_resume(void *handle)
  4557. {
  4558. int r;
  4559. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4560. r = gfx_v8_0_hw_init(adev);
  4561. adev->gfx.in_suspend = false;
  4562. return r;
  4563. }
  4564. static bool gfx_v8_0_is_idle(void *handle)
  4565. {
  4566. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4567. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4568. return false;
  4569. else
  4570. return true;
  4571. }
  4572. static int gfx_v8_0_wait_for_idle(void *handle)
  4573. {
  4574. unsigned i;
  4575. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4576. for (i = 0; i < adev->usec_timeout; i++) {
  4577. if (gfx_v8_0_is_idle(handle))
  4578. return 0;
  4579. udelay(1);
  4580. }
  4581. return -ETIMEDOUT;
  4582. }
  4583. static bool gfx_v8_0_check_soft_reset(void *handle)
  4584. {
  4585. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4586. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4587. u32 tmp;
  4588. /* GRBM_STATUS */
  4589. tmp = RREG32(mmGRBM_STATUS);
  4590. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4591. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4592. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4593. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4594. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4595. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4596. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4597. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4598. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4599. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4600. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4601. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4602. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4603. }
  4604. /* GRBM_STATUS2 */
  4605. tmp = RREG32(mmGRBM_STATUS2);
  4606. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4607. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4608. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4609. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4610. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4611. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4612. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4613. SOFT_RESET_CPF, 1);
  4614. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4615. SOFT_RESET_CPC, 1);
  4616. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4617. SOFT_RESET_CPG, 1);
  4618. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4619. SOFT_RESET_GRBM, 1);
  4620. }
  4621. /* SRBM_STATUS */
  4622. tmp = RREG32(mmSRBM_STATUS);
  4623. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4624. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4625. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4626. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4627. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4628. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4629. if (grbm_soft_reset || srbm_soft_reset) {
  4630. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4631. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4632. return true;
  4633. } else {
  4634. adev->gfx.grbm_soft_reset = 0;
  4635. adev->gfx.srbm_soft_reset = 0;
  4636. return false;
  4637. }
  4638. }
  4639. static int gfx_v8_0_pre_soft_reset(void *handle)
  4640. {
  4641. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4642. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4643. if ((!adev->gfx.grbm_soft_reset) &&
  4644. (!adev->gfx.srbm_soft_reset))
  4645. return 0;
  4646. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4647. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4648. /* stop the rlc */
  4649. gfx_v8_0_rlc_stop(adev);
  4650. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4651. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4652. /* Disable GFX parsing/prefetching */
  4653. gfx_v8_0_cp_gfx_enable(adev, false);
  4654. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4655. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4656. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4657. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4658. int i;
  4659. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4660. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4661. mutex_lock(&adev->srbm_mutex);
  4662. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4663. gfx_v8_0_deactivate_hqd(adev, 2);
  4664. vi_srbm_select(adev, 0, 0, 0, 0);
  4665. mutex_unlock(&adev->srbm_mutex);
  4666. }
  4667. /* Disable MEC parsing/prefetching */
  4668. gfx_v8_0_cp_compute_enable(adev, false);
  4669. }
  4670. return 0;
  4671. }
  4672. static int gfx_v8_0_soft_reset(void *handle)
  4673. {
  4674. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4675. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4676. u32 tmp;
  4677. if ((!adev->gfx.grbm_soft_reset) &&
  4678. (!adev->gfx.srbm_soft_reset))
  4679. return 0;
  4680. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4681. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4682. if (grbm_soft_reset || srbm_soft_reset) {
  4683. tmp = RREG32(mmGMCON_DEBUG);
  4684. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4685. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4686. WREG32(mmGMCON_DEBUG, tmp);
  4687. udelay(50);
  4688. }
  4689. if (grbm_soft_reset) {
  4690. tmp = RREG32(mmGRBM_SOFT_RESET);
  4691. tmp |= grbm_soft_reset;
  4692. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4693. WREG32(mmGRBM_SOFT_RESET, tmp);
  4694. tmp = RREG32(mmGRBM_SOFT_RESET);
  4695. udelay(50);
  4696. tmp &= ~grbm_soft_reset;
  4697. WREG32(mmGRBM_SOFT_RESET, tmp);
  4698. tmp = RREG32(mmGRBM_SOFT_RESET);
  4699. }
  4700. if (srbm_soft_reset) {
  4701. tmp = RREG32(mmSRBM_SOFT_RESET);
  4702. tmp |= srbm_soft_reset;
  4703. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4704. WREG32(mmSRBM_SOFT_RESET, tmp);
  4705. tmp = RREG32(mmSRBM_SOFT_RESET);
  4706. udelay(50);
  4707. tmp &= ~srbm_soft_reset;
  4708. WREG32(mmSRBM_SOFT_RESET, tmp);
  4709. tmp = RREG32(mmSRBM_SOFT_RESET);
  4710. }
  4711. if (grbm_soft_reset || srbm_soft_reset) {
  4712. tmp = RREG32(mmGMCON_DEBUG);
  4713. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4714. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4715. WREG32(mmGMCON_DEBUG, tmp);
  4716. }
  4717. /* Wait a little for things to settle down */
  4718. udelay(50);
  4719. return 0;
  4720. }
  4721. static int gfx_v8_0_post_soft_reset(void *handle)
  4722. {
  4723. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4724. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4725. if ((!adev->gfx.grbm_soft_reset) &&
  4726. (!adev->gfx.srbm_soft_reset))
  4727. return 0;
  4728. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4729. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4730. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4731. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4732. gfx_v8_0_cp_gfx_resume(adev);
  4733. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4734. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4735. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4736. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4737. int i;
  4738. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4739. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4740. mutex_lock(&adev->srbm_mutex);
  4741. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4742. gfx_v8_0_deactivate_hqd(adev, 2);
  4743. vi_srbm_select(adev, 0, 0, 0, 0);
  4744. mutex_unlock(&adev->srbm_mutex);
  4745. }
  4746. gfx_v8_0_kiq_resume(adev);
  4747. }
  4748. gfx_v8_0_rlc_start(adev);
  4749. return 0;
  4750. }
  4751. /**
  4752. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4753. *
  4754. * @adev: amdgpu_device pointer
  4755. *
  4756. * Fetches a GPU clock counter snapshot.
  4757. * Returns the 64 bit clock counter snapshot.
  4758. */
  4759. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4760. {
  4761. uint64_t clock;
  4762. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4763. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4764. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4765. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4766. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4767. return clock;
  4768. }
  4769. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4770. uint32_t vmid,
  4771. uint32_t gds_base, uint32_t gds_size,
  4772. uint32_t gws_base, uint32_t gws_size,
  4773. uint32_t oa_base, uint32_t oa_size)
  4774. {
  4775. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4776. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4777. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4778. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4779. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4780. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4781. /* GDS Base */
  4782. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4783. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4784. WRITE_DATA_DST_SEL(0)));
  4785. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4786. amdgpu_ring_write(ring, 0);
  4787. amdgpu_ring_write(ring, gds_base);
  4788. /* GDS Size */
  4789. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4790. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4791. WRITE_DATA_DST_SEL(0)));
  4792. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4793. amdgpu_ring_write(ring, 0);
  4794. amdgpu_ring_write(ring, gds_size);
  4795. /* GWS */
  4796. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4797. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4798. WRITE_DATA_DST_SEL(0)));
  4799. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4800. amdgpu_ring_write(ring, 0);
  4801. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4802. /* OA */
  4803. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4804. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4805. WRITE_DATA_DST_SEL(0)));
  4806. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4807. amdgpu_ring_write(ring, 0);
  4808. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4809. }
  4810. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4811. {
  4812. WREG32(mmSQ_IND_INDEX,
  4813. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4814. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4815. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4816. (SQ_IND_INDEX__FORCE_READ_MASK));
  4817. return RREG32(mmSQ_IND_DATA);
  4818. }
  4819. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4820. uint32_t wave, uint32_t thread,
  4821. uint32_t regno, uint32_t num, uint32_t *out)
  4822. {
  4823. WREG32(mmSQ_IND_INDEX,
  4824. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4825. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4826. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4827. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4828. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4829. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4830. while (num--)
  4831. *(out++) = RREG32(mmSQ_IND_DATA);
  4832. }
  4833. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4834. {
  4835. /* type 0 wave data */
  4836. dst[(*no_fields)++] = 0;
  4837. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4838. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4839. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4840. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4841. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4842. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4843. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4844. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4845. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4846. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4847. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4848. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4849. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4850. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4851. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4852. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4853. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4854. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4855. }
  4856. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4857. uint32_t wave, uint32_t start,
  4858. uint32_t size, uint32_t *dst)
  4859. {
  4860. wave_read_regs(
  4861. adev, simd, wave, 0,
  4862. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4863. }
  4864. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4865. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4866. .select_se_sh = &gfx_v8_0_select_se_sh,
  4867. .read_wave_data = &gfx_v8_0_read_wave_data,
  4868. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4869. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4870. };
  4871. static int gfx_v8_0_early_init(void *handle)
  4872. {
  4873. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4874. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4875. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4876. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4877. gfx_v8_0_set_ring_funcs(adev);
  4878. gfx_v8_0_set_irq_funcs(adev);
  4879. gfx_v8_0_set_gds_init(adev);
  4880. gfx_v8_0_set_rlc_funcs(adev);
  4881. return 0;
  4882. }
  4883. static int gfx_v8_0_late_init(void *handle)
  4884. {
  4885. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4886. int r;
  4887. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4888. if (r)
  4889. return r;
  4890. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4891. if (r)
  4892. return r;
  4893. /* requires IBs so do in late init after IB pool is initialized */
  4894. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4895. if (r)
  4896. return r;
  4897. amdgpu_device_ip_set_powergating_state(adev,
  4898. AMD_IP_BLOCK_TYPE_GFX,
  4899. AMD_PG_STATE_GATE);
  4900. return 0;
  4901. }
  4902. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4903. bool enable)
  4904. {
  4905. if ((adev->asic_type == CHIP_POLARIS11) ||
  4906. (adev->asic_type == CHIP_POLARIS12))
  4907. /* Send msg to SMU via Powerplay */
  4908. amdgpu_device_ip_set_powergating_state(adev,
  4909. AMD_IP_BLOCK_TYPE_SMC,
  4910. enable ?
  4911. AMD_PG_STATE_GATE : AMD_PG_STATE_UNGATE);
  4912. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4913. }
  4914. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  4915. bool enable)
  4916. {
  4917. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  4918. }
  4919. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  4920. bool enable)
  4921. {
  4922. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  4923. }
  4924. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  4925. bool enable)
  4926. {
  4927. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  4928. }
  4929. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  4930. bool enable)
  4931. {
  4932. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  4933. /* Read any GFX register to wake up GFX. */
  4934. if (!enable)
  4935. RREG32(mmDB_RENDER_CONTROL);
  4936. }
  4937. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  4938. bool enable)
  4939. {
  4940. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  4941. cz_enable_gfx_cg_power_gating(adev, true);
  4942. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  4943. cz_enable_gfx_pipeline_power_gating(adev, true);
  4944. } else {
  4945. cz_enable_gfx_cg_power_gating(adev, false);
  4946. cz_enable_gfx_pipeline_power_gating(adev, false);
  4947. }
  4948. }
  4949. static int gfx_v8_0_set_powergating_state(void *handle,
  4950. enum amd_powergating_state state)
  4951. {
  4952. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4953. bool enable = (state == AMD_PG_STATE_GATE);
  4954. if (amdgpu_sriov_vf(adev))
  4955. return 0;
  4956. switch (adev->asic_type) {
  4957. case CHIP_CARRIZO:
  4958. case CHIP_STONEY:
  4959. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  4960. cz_enable_sck_slow_down_on_power_up(adev, true);
  4961. cz_enable_sck_slow_down_on_power_down(adev, true);
  4962. } else {
  4963. cz_enable_sck_slow_down_on_power_up(adev, false);
  4964. cz_enable_sck_slow_down_on_power_down(adev, false);
  4965. }
  4966. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  4967. cz_enable_cp_power_gating(adev, true);
  4968. else
  4969. cz_enable_cp_power_gating(adev, false);
  4970. cz_update_gfx_cg_power_gating(adev, enable);
  4971. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4972. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4973. else
  4974. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4975. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4976. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4977. else
  4978. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4979. break;
  4980. case CHIP_POLARIS11:
  4981. case CHIP_POLARIS12:
  4982. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  4983. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  4984. else
  4985. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  4986. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  4987. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  4988. else
  4989. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  4990. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  4991. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  4992. else
  4993. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  4994. break;
  4995. default:
  4996. break;
  4997. }
  4998. return 0;
  4999. }
  5000. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5001. {
  5002. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5003. int data;
  5004. if (amdgpu_sriov_vf(adev))
  5005. *flags = 0;
  5006. /* AMD_CG_SUPPORT_GFX_MGCG */
  5007. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5008. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5009. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5010. /* AMD_CG_SUPPORT_GFX_CGLG */
  5011. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5012. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5013. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5014. /* AMD_CG_SUPPORT_GFX_CGLS */
  5015. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5016. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5017. /* AMD_CG_SUPPORT_GFX_CGTS */
  5018. data = RREG32(mmCGTS_SM_CTRL_REG);
  5019. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5020. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5021. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5022. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5023. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5024. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5025. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5026. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5027. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5028. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5029. data = RREG32(mmCP_MEM_SLP_CNTL);
  5030. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5031. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5032. }
  5033. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5034. uint32_t reg_addr, uint32_t cmd)
  5035. {
  5036. uint32_t data;
  5037. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5038. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5039. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5040. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5041. if (adev->asic_type == CHIP_STONEY)
  5042. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5043. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5044. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5045. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5046. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5047. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5048. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5049. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5050. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5051. else
  5052. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5053. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5054. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5055. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5056. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5057. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5058. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5059. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5060. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5061. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5062. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5063. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5064. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5065. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5066. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5067. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5068. }
  5069. #define MSG_ENTER_RLC_SAFE_MODE 1
  5070. #define MSG_EXIT_RLC_SAFE_MODE 0
  5071. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5072. #define RLC_GPR_REG2__REQ__SHIFT 0
  5073. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5074. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5075. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5076. {
  5077. u32 data;
  5078. unsigned i;
  5079. data = RREG32(mmRLC_CNTL);
  5080. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5081. return;
  5082. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5083. data |= RLC_SAFE_MODE__CMD_MASK;
  5084. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5085. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5086. WREG32(mmRLC_SAFE_MODE, data);
  5087. for (i = 0; i < adev->usec_timeout; i++) {
  5088. if ((RREG32(mmRLC_GPM_STAT) &
  5089. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5090. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5091. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5092. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5093. break;
  5094. udelay(1);
  5095. }
  5096. for (i = 0; i < adev->usec_timeout; i++) {
  5097. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5098. break;
  5099. udelay(1);
  5100. }
  5101. adev->gfx.rlc.in_safe_mode = true;
  5102. }
  5103. }
  5104. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5105. {
  5106. u32 data = 0;
  5107. unsigned i;
  5108. data = RREG32(mmRLC_CNTL);
  5109. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5110. return;
  5111. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5112. if (adev->gfx.rlc.in_safe_mode) {
  5113. data |= RLC_SAFE_MODE__CMD_MASK;
  5114. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5115. WREG32(mmRLC_SAFE_MODE, data);
  5116. adev->gfx.rlc.in_safe_mode = false;
  5117. }
  5118. }
  5119. for (i = 0; i < adev->usec_timeout; i++) {
  5120. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5121. break;
  5122. udelay(1);
  5123. }
  5124. }
  5125. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5126. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5127. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5128. };
  5129. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5130. bool enable)
  5131. {
  5132. uint32_t temp, data;
  5133. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5134. /* It is disabled by HW by default */
  5135. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5136. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5137. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5138. /* 1 - RLC memory Light sleep */
  5139. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5140. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5141. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5142. }
  5143. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5144. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5145. if (adev->flags & AMD_IS_APU)
  5146. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5147. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5148. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5149. else
  5150. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5151. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5152. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5153. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5154. if (temp != data)
  5155. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5156. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5157. gfx_v8_0_wait_for_rlc_serdes(adev);
  5158. /* 5 - clear mgcg override */
  5159. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5160. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5161. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5162. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5163. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5164. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5165. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5166. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5167. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5168. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5169. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5170. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5171. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5172. if (temp != data)
  5173. WREG32(mmCGTS_SM_CTRL_REG, data);
  5174. }
  5175. udelay(50);
  5176. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5177. gfx_v8_0_wait_for_rlc_serdes(adev);
  5178. } else {
  5179. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5180. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5181. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5182. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5183. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5184. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5185. if (temp != data)
  5186. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5187. /* 2 - disable MGLS in RLC */
  5188. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5189. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5190. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5191. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5192. }
  5193. /* 3 - disable MGLS in CP */
  5194. data = RREG32(mmCP_MEM_SLP_CNTL);
  5195. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5196. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5197. WREG32(mmCP_MEM_SLP_CNTL, data);
  5198. }
  5199. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5200. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5201. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5202. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5203. if (temp != data)
  5204. WREG32(mmCGTS_SM_CTRL_REG, data);
  5205. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5206. gfx_v8_0_wait_for_rlc_serdes(adev);
  5207. /* 6 - set mgcg override */
  5208. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5209. udelay(50);
  5210. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5211. gfx_v8_0_wait_for_rlc_serdes(adev);
  5212. }
  5213. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5214. }
  5215. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5216. bool enable)
  5217. {
  5218. uint32_t temp, temp1, data, data1;
  5219. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5220. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5221. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5222. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5223. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5224. if (temp1 != data1)
  5225. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5226. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5227. gfx_v8_0_wait_for_rlc_serdes(adev);
  5228. /* 2 - clear cgcg override */
  5229. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5230. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5231. gfx_v8_0_wait_for_rlc_serdes(adev);
  5232. /* 3 - write cmd to set CGLS */
  5233. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5234. /* 4 - enable cgcg */
  5235. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5236. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5237. /* enable cgls*/
  5238. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5239. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5240. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5241. if (temp1 != data1)
  5242. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5243. } else {
  5244. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5245. }
  5246. if (temp != data)
  5247. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5248. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5249. * Cmp_busy/GFX_Idle interrupts
  5250. */
  5251. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5252. } else {
  5253. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5254. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5255. /* TEST CGCG */
  5256. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5257. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5258. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5259. if (temp1 != data1)
  5260. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5261. /* read gfx register to wake up cgcg */
  5262. RREG32(mmCB_CGTT_SCLK_CTRL);
  5263. RREG32(mmCB_CGTT_SCLK_CTRL);
  5264. RREG32(mmCB_CGTT_SCLK_CTRL);
  5265. RREG32(mmCB_CGTT_SCLK_CTRL);
  5266. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5267. gfx_v8_0_wait_for_rlc_serdes(adev);
  5268. /* write cmd to Set CGCG Overrride */
  5269. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5270. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5271. gfx_v8_0_wait_for_rlc_serdes(adev);
  5272. /* write cmd to Clear CGLS */
  5273. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5274. /* disable cgcg, cgls should be disabled too. */
  5275. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5276. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5277. if (temp != data)
  5278. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5279. /* enable interrupts again for PG */
  5280. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5281. }
  5282. gfx_v8_0_wait_for_rlc_serdes(adev);
  5283. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5284. }
  5285. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5286. bool enable)
  5287. {
  5288. if (enable) {
  5289. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5290. * === MGCG + MGLS + TS(CG/LS) ===
  5291. */
  5292. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5293. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5294. } else {
  5295. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5296. * === CGCG + CGLS ===
  5297. */
  5298. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5299. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5300. }
  5301. return 0;
  5302. }
  5303. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5304. enum amd_clockgating_state state)
  5305. {
  5306. uint32_t msg_id, pp_state = 0;
  5307. uint32_t pp_support_state = 0;
  5308. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5309. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5310. pp_support_state = PP_STATE_SUPPORT_LS;
  5311. pp_state = PP_STATE_LS;
  5312. }
  5313. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5314. pp_support_state |= PP_STATE_SUPPORT_CG;
  5315. pp_state |= PP_STATE_CG;
  5316. }
  5317. if (state == AMD_CG_STATE_UNGATE)
  5318. pp_state = 0;
  5319. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5320. PP_BLOCK_GFX_CG,
  5321. pp_support_state,
  5322. pp_state);
  5323. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5324. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5325. }
  5326. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5327. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5328. pp_support_state = PP_STATE_SUPPORT_LS;
  5329. pp_state = PP_STATE_LS;
  5330. }
  5331. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5332. pp_support_state |= PP_STATE_SUPPORT_CG;
  5333. pp_state |= PP_STATE_CG;
  5334. }
  5335. if (state == AMD_CG_STATE_UNGATE)
  5336. pp_state = 0;
  5337. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5338. PP_BLOCK_GFX_MG,
  5339. pp_support_state,
  5340. pp_state);
  5341. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5342. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5343. }
  5344. return 0;
  5345. }
  5346. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5347. enum amd_clockgating_state state)
  5348. {
  5349. uint32_t msg_id, pp_state = 0;
  5350. uint32_t pp_support_state = 0;
  5351. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5352. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5353. pp_support_state = PP_STATE_SUPPORT_LS;
  5354. pp_state = PP_STATE_LS;
  5355. }
  5356. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5357. pp_support_state |= PP_STATE_SUPPORT_CG;
  5358. pp_state |= PP_STATE_CG;
  5359. }
  5360. if (state == AMD_CG_STATE_UNGATE)
  5361. pp_state = 0;
  5362. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5363. PP_BLOCK_GFX_CG,
  5364. pp_support_state,
  5365. pp_state);
  5366. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5367. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5368. }
  5369. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5370. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5371. pp_support_state = PP_STATE_SUPPORT_LS;
  5372. pp_state = PP_STATE_LS;
  5373. }
  5374. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5375. pp_support_state |= PP_STATE_SUPPORT_CG;
  5376. pp_state |= PP_STATE_CG;
  5377. }
  5378. if (state == AMD_CG_STATE_UNGATE)
  5379. pp_state = 0;
  5380. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5381. PP_BLOCK_GFX_3D,
  5382. pp_support_state,
  5383. pp_state);
  5384. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5385. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5386. }
  5387. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5388. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5389. pp_support_state = PP_STATE_SUPPORT_LS;
  5390. pp_state = PP_STATE_LS;
  5391. }
  5392. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5393. pp_support_state |= PP_STATE_SUPPORT_CG;
  5394. pp_state |= PP_STATE_CG;
  5395. }
  5396. if (state == AMD_CG_STATE_UNGATE)
  5397. pp_state = 0;
  5398. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5399. PP_BLOCK_GFX_MG,
  5400. pp_support_state,
  5401. pp_state);
  5402. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5403. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5404. }
  5405. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5406. pp_support_state = PP_STATE_SUPPORT_LS;
  5407. if (state == AMD_CG_STATE_UNGATE)
  5408. pp_state = 0;
  5409. else
  5410. pp_state = PP_STATE_LS;
  5411. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5412. PP_BLOCK_GFX_RLC,
  5413. pp_support_state,
  5414. pp_state);
  5415. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5416. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5417. }
  5418. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5419. pp_support_state = PP_STATE_SUPPORT_LS;
  5420. if (state == AMD_CG_STATE_UNGATE)
  5421. pp_state = 0;
  5422. else
  5423. pp_state = PP_STATE_LS;
  5424. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5425. PP_BLOCK_GFX_CP,
  5426. pp_support_state,
  5427. pp_state);
  5428. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5429. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5430. }
  5431. return 0;
  5432. }
  5433. static int gfx_v8_0_set_clockgating_state(void *handle,
  5434. enum amd_clockgating_state state)
  5435. {
  5436. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5437. if (amdgpu_sriov_vf(adev))
  5438. return 0;
  5439. switch (adev->asic_type) {
  5440. case CHIP_FIJI:
  5441. case CHIP_CARRIZO:
  5442. case CHIP_STONEY:
  5443. gfx_v8_0_update_gfx_clock_gating(adev,
  5444. state == AMD_CG_STATE_GATE);
  5445. break;
  5446. case CHIP_TONGA:
  5447. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5448. break;
  5449. case CHIP_POLARIS10:
  5450. case CHIP_POLARIS11:
  5451. case CHIP_POLARIS12:
  5452. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5453. break;
  5454. default:
  5455. break;
  5456. }
  5457. return 0;
  5458. }
  5459. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5460. {
  5461. return ring->adev->wb.wb[ring->rptr_offs];
  5462. }
  5463. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5464. {
  5465. struct amdgpu_device *adev = ring->adev;
  5466. if (ring->use_doorbell)
  5467. /* XXX check if swapping is necessary on BE */
  5468. return ring->adev->wb.wb[ring->wptr_offs];
  5469. else
  5470. return RREG32(mmCP_RB0_WPTR);
  5471. }
  5472. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5473. {
  5474. struct amdgpu_device *adev = ring->adev;
  5475. if (ring->use_doorbell) {
  5476. /* XXX check if swapping is necessary on BE */
  5477. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5478. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5479. } else {
  5480. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5481. (void)RREG32(mmCP_RB0_WPTR);
  5482. }
  5483. }
  5484. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5485. {
  5486. u32 ref_and_mask, reg_mem_engine;
  5487. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5488. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5489. switch (ring->me) {
  5490. case 1:
  5491. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5492. break;
  5493. case 2:
  5494. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5495. break;
  5496. default:
  5497. return;
  5498. }
  5499. reg_mem_engine = 0;
  5500. } else {
  5501. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5502. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5503. }
  5504. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5505. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5506. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5507. reg_mem_engine));
  5508. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5509. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5510. amdgpu_ring_write(ring, ref_and_mask);
  5511. amdgpu_ring_write(ring, ref_and_mask);
  5512. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5513. }
  5514. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5515. {
  5516. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5517. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5518. EVENT_INDEX(4));
  5519. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5520. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5521. EVENT_INDEX(0));
  5522. }
  5523. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5524. struct amdgpu_ib *ib,
  5525. unsigned vmid, bool ctx_switch)
  5526. {
  5527. u32 header, control = 0;
  5528. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5529. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5530. else
  5531. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5532. control |= ib->length_dw | (vmid << 24);
  5533. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5534. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5535. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5536. gfx_v8_0_ring_emit_de_meta(ring);
  5537. }
  5538. amdgpu_ring_write(ring, header);
  5539. amdgpu_ring_write(ring,
  5540. #ifdef __BIG_ENDIAN
  5541. (2 << 0) |
  5542. #endif
  5543. (ib->gpu_addr & 0xFFFFFFFC));
  5544. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5545. amdgpu_ring_write(ring, control);
  5546. }
  5547. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5548. struct amdgpu_ib *ib,
  5549. unsigned vmid, bool ctx_switch)
  5550. {
  5551. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5552. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5553. amdgpu_ring_write(ring,
  5554. #ifdef __BIG_ENDIAN
  5555. (2 << 0) |
  5556. #endif
  5557. (ib->gpu_addr & 0xFFFFFFFC));
  5558. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5559. amdgpu_ring_write(ring, control);
  5560. }
  5561. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5562. u64 seq, unsigned flags)
  5563. {
  5564. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5565. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5566. /* EVENT_WRITE_EOP - flush caches, send int */
  5567. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5568. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5569. EOP_TC_ACTION_EN |
  5570. EOP_TC_WB_ACTION_EN |
  5571. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5572. EVENT_INDEX(5)));
  5573. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5574. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5575. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5576. amdgpu_ring_write(ring, lower_32_bits(seq));
  5577. amdgpu_ring_write(ring, upper_32_bits(seq));
  5578. }
  5579. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5580. {
  5581. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5582. uint32_t seq = ring->fence_drv.sync_seq;
  5583. uint64_t addr = ring->fence_drv.gpu_addr;
  5584. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5585. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5586. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5587. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5588. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5589. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5590. amdgpu_ring_write(ring, seq);
  5591. amdgpu_ring_write(ring, 0xffffffff);
  5592. amdgpu_ring_write(ring, 4); /* poll interval */
  5593. }
  5594. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5595. unsigned vmid, uint64_t pd_addr)
  5596. {
  5597. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5598. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5599. /* wait for the invalidate to complete */
  5600. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5601. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5602. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5603. WAIT_REG_MEM_ENGINE(0))); /* me */
  5604. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5605. amdgpu_ring_write(ring, 0);
  5606. amdgpu_ring_write(ring, 0); /* ref */
  5607. amdgpu_ring_write(ring, 0); /* mask */
  5608. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5609. /* compute doesn't have PFP */
  5610. if (usepfp) {
  5611. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5612. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5613. amdgpu_ring_write(ring, 0x0);
  5614. }
  5615. }
  5616. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5617. {
  5618. return ring->adev->wb.wb[ring->wptr_offs];
  5619. }
  5620. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5621. {
  5622. struct amdgpu_device *adev = ring->adev;
  5623. /* XXX check if swapping is necessary on BE */
  5624. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5625. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5626. }
  5627. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5628. bool acquire)
  5629. {
  5630. struct amdgpu_device *adev = ring->adev;
  5631. int pipe_num, tmp, reg;
  5632. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5633. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5634. /* first me only has 2 entries, GFX and HP3D */
  5635. if (ring->me > 0)
  5636. pipe_num -= 2;
  5637. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5638. tmp = RREG32(reg);
  5639. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5640. WREG32(reg, tmp);
  5641. }
  5642. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5643. struct amdgpu_ring *ring,
  5644. bool acquire)
  5645. {
  5646. int i, pipe;
  5647. bool reserve;
  5648. struct amdgpu_ring *iring;
  5649. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5650. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5651. if (acquire)
  5652. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5653. else
  5654. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5655. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5656. /* Clear all reservations - everyone reacquires all resources */
  5657. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5658. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5659. true);
  5660. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5661. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5662. true);
  5663. } else {
  5664. /* Lower all pipes without a current reservation */
  5665. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5666. iring = &adev->gfx.gfx_ring[i];
  5667. pipe = amdgpu_gfx_queue_to_bit(adev,
  5668. iring->me,
  5669. iring->pipe,
  5670. 0);
  5671. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5672. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5673. }
  5674. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5675. iring = &adev->gfx.compute_ring[i];
  5676. pipe = amdgpu_gfx_queue_to_bit(adev,
  5677. iring->me,
  5678. iring->pipe,
  5679. 0);
  5680. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5681. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5682. }
  5683. }
  5684. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5685. }
  5686. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5687. struct amdgpu_ring *ring,
  5688. bool acquire)
  5689. {
  5690. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5691. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5692. mutex_lock(&adev->srbm_mutex);
  5693. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5694. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5695. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5696. vi_srbm_select(adev, 0, 0, 0, 0);
  5697. mutex_unlock(&adev->srbm_mutex);
  5698. }
  5699. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5700. enum drm_sched_priority priority)
  5701. {
  5702. struct amdgpu_device *adev = ring->adev;
  5703. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5704. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5705. return;
  5706. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5707. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5708. }
  5709. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5710. u64 addr, u64 seq,
  5711. unsigned flags)
  5712. {
  5713. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5714. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5715. /* RELEASE_MEM - flush caches, send int */
  5716. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5717. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5718. EOP_TC_ACTION_EN |
  5719. EOP_TC_WB_ACTION_EN |
  5720. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5721. EVENT_INDEX(5)));
  5722. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5723. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5724. amdgpu_ring_write(ring, upper_32_bits(addr));
  5725. amdgpu_ring_write(ring, lower_32_bits(seq));
  5726. amdgpu_ring_write(ring, upper_32_bits(seq));
  5727. }
  5728. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5729. u64 seq, unsigned int flags)
  5730. {
  5731. /* we only allocate 32bit for each seq wb address */
  5732. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5733. /* write fence seq to the "addr" */
  5734. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5735. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5736. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5737. amdgpu_ring_write(ring, lower_32_bits(addr));
  5738. amdgpu_ring_write(ring, upper_32_bits(addr));
  5739. amdgpu_ring_write(ring, lower_32_bits(seq));
  5740. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5741. /* set register to trigger INT */
  5742. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5743. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5744. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5745. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5746. amdgpu_ring_write(ring, 0);
  5747. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5748. }
  5749. }
  5750. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5751. {
  5752. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5753. amdgpu_ring_write(ring, 0);
  5754. }
  5755. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5756. {
  5757. uint32_t dw2 = 0;
  5758. if (amdgpu_sriov_vf(ring->adev))
  5759. gfx_v8_0_ring_emit_ce_meta(ring);
  5760. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5761. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5762. gfx_v8_0_ring_emit_vgt_flush(ring);
  5763. /* set load_global_config & load_global_uconfig */
  5764. dw2 |= 0x8001;
  5765. /* set load_cs_sh_regs */
  5766. dw2 |= 0x01000000;
  5767. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5768. dw2 |= 0x10002;
  5769. /* set load_ce_ram if preamble presented */
  5770. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5771. dw2 |= 0x10000000;
  5772. } else {
  5773. /* still load_ce_ram if this is the first time preamble presented
  5774. * although there is no context switch happens.
  5775. */
  5776. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5777. dw2 |= 0x10000000;
  5778. }
  5779. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5780. amdgpu_ring_write(ring, dw2);
  5781. amdgpu_ring_write(ring, 0);
  5782. }
  5783. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5784. {
  5785. unsigned ret;
  5786. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5787. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5788. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5789. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5790. ret = ring->wptr & ring->buf_mask;
  5791. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5792. return ret;
  5793. }
  5794. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5795. {
  5796. unsigned cur;
  5797. BUG_ON(offset > ring->buf_mask);
  5798. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5799. cur = (ring->wptr & ring->buf_mask) - 1;
  5800. if (likely(cur > offset))
  5801. ring->ring[offset] = cur - offset;
  5802. else
  5803. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5804. }
  5805. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5806. {
  5807. struct amdgpu_device *adev = ring->adev;
  5808. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5809. amdgpu_ring_write(ring, 0 | /* src: register*/
  5810. (5 << 8) | /* dst: memory */
  5811. (1 << 20)); /* write confirm */
  5812. amdgpu_ring_write(ring, reg);
  5813. amdgpu_ring_write(ring, 0);
  5814. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5815. adev->virt.reg_val_offs * 4));
  5816. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5817. adev->virt.reg_val_offs * 4));
  5818. }
  5819. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5820. uint32_t val)
  5821. {
  5822. uint32_t cmd;
  5823. switch (ring->funcs->type) {
  5824. case AMDGPU_RING_TYPE_GFX:
  5825. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5826. break;
  5827. case AMDGPU_RING_TYPE_KIQ:
  5828. cmd = 1 << 16; /* no inc addr */
  5829. break;
  5830. default:
  5831. cmd = WR_CONFIRM;
  5832. break;
  5833. }
  5834. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5835. amdgpu_ring_write(ring, cmd);
  5836. amdgpu_ring_write(ring, reg);
  5837. amdgpu_ring_write(ring, 0);
  5838. amdgpu_ring_write(ring, val);
  5839. }
  5840. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5841. enum amdgpu_interrupt_state state)
  5842. {
  5843. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5844. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5845. }
  5846. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5847. int me, int pipe,
  5848. enum amdgpu_interrupt_state state)
  5849. {
  5850. u32 mec_int_cntl, mec_int_cntl_reg;
  5851. /*
  5852. * amdgpu controls only the first MEC. That's why this function only
  5853. * handles the setting of interrupts for this specific MEC. All other
  5854. * pipes' interrupts are set by amdkfd.
  5855. */
  5856. if (me == 1) {
  5857. switch (pipe) {
  5858. case 0:
  5859. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5860. break;
  5861. case 1:
  5862. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5863. break;
  5864. case 2:
  5865. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5866. break;
  5867. case 3:
  5868. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5869. break;
  5870. default:
  5871. DRM_DEBUG("invalid pipe %d\n", pipe);
  5872. return;
  5873. }
  5874. } else {
  5875. DRM_DEBUG("invalid me %d\n", me);
  5876. return;
  5877. }
  5878. switch (state) {
  5879. case AMDGPU_IRQ_STATE_DISABLE:
  5880. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5881. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5882. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5883. break;
  5884. case AMDGPU_IRQ_STATE_ENABLE:
  5885. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5886. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5887. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5888. break;
  5889. default:
  5890. break;
  5891. }
  5892. }
  5893. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  5894. struct amdgpu_irq_src *source,
  5895. unsigned type,
  5896. enum amdgpu_interrupt_state state)
  5897. {
  5898. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  5899. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5900. return 0;
  5901. }
  5902. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  5903. struct amdgpu_irq_src *source,
  5904. unsigned type,
  5905. enum amdgpu_interrupt_state state)
  5906. {
  5907. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  5908. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5909. return 0;
  5910. }
  5911. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  5912. struct amdgpu_irq_src *src,
  5913. unsigned type,
  5914. enum amdgpu_interrupt_state state)
  5915. {
  5916. switch (type) {
  5917. case AMDGPU_CP_IRQ_GFX_EOP:
  5918. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  5919. break;
  5920. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  5921. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  5922. break;
  5923. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  5924. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  5925. break;
  5926. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  5927. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  5928. break;
  5929. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  5930. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  5931. break;
  5932. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  5933. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  5934. break;
  5935. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  5936. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  5937. break;
  5938. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  5939. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  5940. break;
  5941. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  5942. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  5943. break;
  5944. default:
  5945. break;
  5946. }
  5947. return 0;
  5948. }
  5949. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  5950. struct amdgpu_irq_src *source,
  5951. struct amdgpu_iv_entry *entry)
  5952. {
  5953. int i;
  5954. u8 me_id, pipe_id, queue_id;
  5955. struct amdgpu_ring *ring;
  5956. DRM_DEBUG("IH: CP EOP\n");
  5957. me_id = (entry->ring_id & 0x0c) >> 2;
  5958. pipe_id = (entry->ring_id & 0x03) >> 0;
  5959. queue_id = (entry->ring_id & 0x70) >> 4;
  5960. switch (me_id) {
  5961. case 0:
  5962. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  5963. break;
  5964. case 1:
  5965. case 2:
  5966. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  5967. ring = &adev->gfx.compute_ring[i];
  5968. /* Per-queue interrupt is supported for MEC starting from VI.
  5969. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  5970. */
  5971. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  5972. amdgpu_fence_process(ring);
  5973. }
  5974. break;
  5975. }
  5976. return 0;
  5977. }
  5978. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  5979. struct amdgpu_irq_src *source,
  5980. struct amdgpu_iv_entry *entry)
  5981. {
  5982. DRM_ERROR("Illegal register access in command stream\n");
  5983. schedule_work(&adev->reset_work);
  5984. return 0;
  5985. }
  5986. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  5987. struct amdgpu_irq_src *source,
  5988. struct amdgpu_iv_entry *entry)
  5989. {
  5990. DRM_ERROR("Illegal instruction in command stream\n");
  5991. schedule_work(&adev->reset_work);
  5992. return 0;
  5993. }
  5994. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  5995. struct amdgpu_irq_src *src,
  5996. unsigned int type,
  5997. enum amdgpu_interrupt_state state)
  5998. {
  5999. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6000. switch (type) {
  6001. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6002. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6003. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6004. if (ring->me == 1)
  6005. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6006. ring->pipe,
  6007. GENERIC2_INT_ENABLE,
  6008. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6009. else
  6010. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6011. ring->pipe,
  6012. GENERIC2_INT_ENABLE,
  6013. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6014. break;
  6015. default:
  6016. BUG(); /* kiq only support GENERIC2_INT now */
  6017. break;
  6018. }
  6019. return 0;
  6020. }
  6021. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6022. struct amdgpu_irq_src *source,
  6023. struct amdgpu_iv_entry *entry)
  6024. {
  6025. u8 me_id, pipe_id, queue_id;
  6026. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6027. me_id = (entry->ring_id & 0x0c) >> 2;
  6028. pipe_id = (entry->ring_id & 0x03) >> 0;
  6029. queue_id = (entry->ring_id & 0x70) >> 4;
  6030. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6031. me_id, pipe_id, queue_id);
  6032. amdgpu_fence_process(ring);
  6033. return 0;
  6034. }
  6035. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6036. .name = "gfx_v8_0",
  6037. .early_init = gfx_v8_0_early_init,
  6038. .late_init = gfx_v8_0_late_init,
  6039. .sw_init = gfx_v8_0_sw_init,
  6040. .sw_fini = gfx_v8_0_sw_fini,
  6041. .hw_init = gfx_v8_0_hw_init,
  6042. .hw_fini = gfx_v8_0_hw_fini,
  6043. .suspend = gfx_v8_0_suspend,
  6044. .resume = gfx_v8_0_resume,
  6045. .is_idle = gfx_v8_0_is_idle,
  6046. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6047. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6048. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6049. .soft_reset = gfx_v8_0_soft_reset,
  6050. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6051. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6052. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6053. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6054. };
  6055. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6056. .type = AMDGPU_RING_TYPE_GFX,
  6057. .align_mask = 0xff,
  6058. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6059. .support_64bit_ptrs = false,
  6060. .get_rptr = gfx_v8_0_ring_get_rptr,
  6061. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6062. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6063. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6064. 5 + /* COND_EXEC */
  6065. 7 + /* PIPELINE_SYNC */
  6066. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6067. 8 + /* FENCE for VM_FLUSH */
  6068. 20 + /* GDS switch */
  6069. 4 + /* double SWITCH_BUFFER,
  6070. the first COND_EXEC jump to the place just
  6071. prior to this double SWITCH_BUFFER */
  6072. 5 + /* COND_EXEC */
  6073. 7 + /* HDP_flush */
  6074. 4 + /* VGT_flush */
  6075. 14 + /* CE_META */
  6076. 31 + /* DE_META */
  6077. 3 + /* CNTX_CTRL */
  6078. 5 + /* HDP_INVL */
  6079. 8 + 8 + /* FENCE x2 */
  6080. 2, /* SWITCH_BUFFER */
  6081. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6082. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6083. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6084. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6085. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6086. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6087. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6088. .test_ring = gfx_v8_0_ring_test_ring,
  6089. .test_ib = gfx_v8_0_ring_test_ib,
  6090. .insert_nop = amdgpu_ring_insert_nop,
  6091. .pad_ib = amdgpu_ring_generic_pad_ib,
  6092. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6093. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6094. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6095. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6096. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6097. };
  6098. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6099. .type = AMDGPU_RING_TYPE_COMPUTE,
  6100. .align_mask = 0xff,
  6101. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6102. .support_64bit_ptrs = false,
  6103. .get_rptr = gfx_v8_0_ring_get_rptr,
  6104. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6105. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6106. .emit_frame_size =
  6107. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6108. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6109. 5 + /* hdp_invalidate */
  6110. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6111. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6112. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6113. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6114. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6115. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6116. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6117. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6118. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6119. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6120. .test_ring = gfx_v8_0_ring_test_ring,
  6121. .test_ib = gfx_v8_0_ring_test_ib,
  6122. .insert_nop = amdgpu_ring_insert_nop,
  6123. .pad_ib = amdgpu_ring_generic_pad_ib,
  6124. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6125. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6126. };
  6127. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6128. .type = AMDGPU_RING_TYPE_KIQ,
  6129. .align_mask = 0xff,
  6130. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6131. .support_64bit_ptrs = false,
  6132. .get_rptr = gfx_v8_0_ring_get_rptr,
  6133. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6134. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6135. .emit_frame_size =
  6136. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6137. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6138. 5 + /* hdp_invalidate */
  6139. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6140. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6141. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6142. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6143. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6144. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6145. .test_ring = gfx_v8_0_ring_test_ring,
  6146. .test_ib = gfx_v8_0_ring_test_ib,
  6147. .insert_nop = amdgpu_ring_insert_nop,
  6148. .pad_ib = amdgpu_ring_generic_pad_ib,
  6149. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6150. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6151. };
  6152. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6153. {
  6154. int i;
  6155. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6156. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6157. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6158. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6159. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6160. }
  6161. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6162. .set = gfx_v8_0_set_eop_interrupt_state,
  6163. .process = gfx_v8_0_eop_irq,
  6164. };
  6165. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6166. .set = gfx_v8_0_set_priv_reg_fault_state,
  6167. .process = gfx_v8_0_priv_reg_irq,
  6168. };
  6169. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6170. .set = gfx_v8_0_set_priv_inst_fault_state,
  6171. .process = gfx_v8_0_priv_inst_irq,
  6172. };
  6173. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6174. .set = gfx_v8_0_kiq_set_interrupt_state,
  6175. .process = gfx_v8_0_kiq_irq,
  6176. };
  6177. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6178. {
  6179. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6180. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6181. adev->gfx.priv_reg_irq.num_types = 1;
  6182. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6183. adev->gfx.priv_inst_irq.num_types = 1;
  6184. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6185. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6186. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6187. }
  6188. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6189. {
  6190. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6191. }
  6192. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6193. {
  6194. /* init asci gds info */
  6195. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6196. adev->gds.gws.total_size = 64;
  6197. adev->gds.oa.total_size = 16;
  6198. if (adev->gds.mem.total_size == 64 * 1024) {
  6199. adev->gds.mem.gfx_partition_size = 4096;
  6200. adev->gds.mem.cs_partition_size = 4096;
  6201. adev->gds.gws.gfx_partition_size = 4;
  6202. adev->gds.gws.cs_partition_size = 4;
  6203. adev->gds.oa.gfx_partition_size = 4;
  6204. adev->gds.oa.cs_partition_size = 1;
  6205. } else {
  6206. adev->gds.mem.gfx_partition_size = 1024;
  6207. adev->gds.mem.cs_partition_size = 1024;
  6208. adev->gds.gws.gfx_partition_size = 16;
  6209. adev->gds.gws.cs_partition_size = 16;
  6210. adev->gds.oa.gfx_partition_size = 4;
  6211. adev->gds.oa.cs_partition_size = 4;
  6212. }
  6213. }
  6214. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6215. u32 bitmap)
  6216. {
  6217. u32 data;
  6218. if (!bitmap)
  6219. return;
  6220. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6221. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6222. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6223. }
  6224. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6225. {
  6226. u32 data, mask;
  6227. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6228. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6229. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6230. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6231. }
  6232. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6233. {
  6234. int i, j, k, counter, active_cu_number = 0;
  6235. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6236. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6237. unsigned disable_masks[4 * 2];
  6238. u32 ao_cu_num;
  6239. memset(cu_info, 0, sizeof(*cu_info));
  6240. if (adev->flags & AMD_IS_APU)
  6241. ao_cu_num = 2;
  6242. else
  6243. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6244. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6245. mutex_lock(&adev->grbm_idx_mutex);
  6246. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6247. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6248. mask = 1;
  6249. ao_bitmap = 0;
  6250. counter = 0;
  6251. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6252. if (i < 4 && j < 2)
  6253. gfx_v8_0_set_user_cu_inactive_bitmap(
  6254. adev, disable_masks[i * 2 + j]);
  6255. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6256. cu_info->bitmap[i][j] = bitmap;
  6257. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6258. if (bitmap & mask) {
  6259. if (counter < ao_cu_num)
  6260. ao_bitmap |= mask;
  6261. counter ++;
  6262. }
  6263. mask <<= 1;
  6264. }
  6265. active_cu_number += counter;
  6266. if (i < 2 && j < 2)
  6267. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6268. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6269. }
  6270. }
  6271. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6272. mutex_unlock(&adev->grbm_idx_mutex);
  6273. cu_info->number = active_cu_number;
  6274. cu_info->ao_cu_mask = ao_cu_mask;
  6275. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6276. cu_info->max_waves_per_simd = 10;
  6277. cu_info->max_scratch_slots_per_cu = 32;
  6278. cu_info->wave_front_size = 64;
  6279. cu_info->lds_size = 64;
  6280. }
  6281. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6282. {
  6283. .type = AMD_IP_BLOCK_TYPE_GFX,
  6284. .major = 8,
  6285. .minor = 0,
  6286. .rev = 0,
  6287. .funcs = &gfx_v8_0_ip_funcs,
  6288. };
  6289. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6290. {
  6291. .type = AMD_IP_BLOCK_TYPE_GFX,
  6292. .major = 8,
  6293. .minor = 1,
  6294. .rev = 0,
  6295. .funcs = &gfx_v8_0_ip_funcs,
  6296. };
  6297. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6298. {
  6299. uint64_t ce_payload_addr;
  6300. int cnt_ce;
  6301. union {
  6302. struct vi_ce_ib_state regular;
  6303. struct vi_ce_ib_state_chained_ib chained;
  6304. } ce_payload = {};
  6305. if (ring->adev->virt.chained_ib_support) {
  6306. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6307. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6308. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6309. } else {
  6310. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6311. offsetof(struct vi_gfx_meta_data, ce_payload);
  6312. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6313. }
  6314. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6315. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6316. WRITE_DATA_DST_SEL(8) |
  6317. WR_CONFIRM) |
  6318. WRITE_DATA_CACHE_POLICY(0));
  6319. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6320. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6321. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6322. }
  6323. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6324. {
  6325. uint64_t de_payload_addr, gds_addr, csa_addr;
  6326. int cnt_de;
  6327. union {
  6328. struct vi_de_ib_state regular;
  6329. struct vi_de_ib_state_chained_ib chained;
  6330. } de_payload = {};
  6331. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6332. gds_addr = csa_addr + 4096;
  6333. if (ring->adev->virt.chained_ib_support) {
  6334. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6335. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6336. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6337. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6338. } else {
  6339. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6340. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6341. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6342. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6343. }
  6344. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6345. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6346. WRITE_DATA_DST_SEL(8) |
  6347. WR_CONFIRM) |
  6348. WRITE_DATA_CACHE_POLICY(0));
  6349. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6350. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6351. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6352. }