amdgpu_kms.c 36 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /*
  2. * Copyright 2008 Advanced Micro Devices, Inc.
  3. * Copyright 2008 Red Hat Inc.
  4. * Copyright 2009 Jerome Glisse.
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the "Software"),
  8. * to deal in the Software without restriction, including without limitation
  9. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  10. * and/or sell copies of the Software, and to permit persons to whom the
  11. * Software is furnished to do so, subject to the following conditions:
  12. *
  13. * The above copyright notice and this permission notice shall be included in
  14. * all copies or substantial portions of the Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  20. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  21. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  22. * OTHER DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors: Dave Airlie
  25. * Alex Deucher
  26. * Jerome Glisse
  27. */
  28. #include <drm/drmP.h>
  29. #include "amdgpu.h"
  30. #include <drm/amdgpu_drm.h>
  31. #include "amdgpu_uvd.h"
  32. #include "amdgpu_vce.h"
  33. #include <linux/vga_switcheroo.h>
  34. #include <linux/slab.h>
  35. #include <linux/pm_runtime.h>
  36. #include "amdgpu_amdkfd.h"
  37. /**
  38. * amdgpu_driver_unload_kms - Main unload function for KMS.
  39. *
  40. * @dev: drm dev pointer
  41. *
  42. * This is the main unload function for KMS (all asics).
  43. * Returns 0 on success.
  44. */
  45. void amdgpu_driver_unload_kms(struct drm_device *dev)
  46. {
  47. struct amdgpu_device *adev = dev->dev_private;
  48. if (adev == NULL)
  49. return;
  50. if (adev->rmmio == NULL)
  51. goto done_free;
  52. if (amdgpu_sriov_vf(adev))
  53. amdgpu_virt_request_full_gpu(adev, false);
  54. if (amdgpu_device_is_px(dev)) {
  55. pm_runtime_get_sync(dev->dev);
  56. pm_runtime_forbid(dev->dev);
  57. }
  58. amdgpu_amdkfd_device_fini(adev);
  59. amdgpu_acpi_fini(adev);
  60. amdgpu_device_fini(adev);
  61. done_free:
  62. kfree(adev);
  63. dev->dev_private = NULL;
  64. }
  65. /**
  66. * amdgpu_driver_load_kms - Main load function for KMS.
  67. *
  68. * @dev: drm dev pointer
  69. * @flags: device flags
  70. *
  71. * This is the main load function for KMS (all asics).
  72. * Returns 0 on success, error on failure.
  73. */
  74. int amdgpu_driver_load_kms(struct drm_device *dev, unsigned long flags)
  75. {
  76. struct amdgpu_device *adev;
  77. int r, acpi_status;
  78. #ifdef CONFIG_DRM_AMDGPU_SI
  79. if (!amdgpu_si_support) {
  80. switch (flags & AMD_ASIC_MASK) {
  81. case CHIP_TAHITI:
  82. case CHIP_PITCAIRN:
  83. case CHIP_VERDE:
  84. case CHIP_OLAND:
  85. case CHIP_HAINAN:
  86. dev_info(dev->dev,
  87. "SI support provided by radeon.\n");
  88. dev_info(dev->dev,
  89. "Use radeon.si_support=0 amdgpu.si_support=1 to override.\n"
  90. );
  91. return -ENODEV;
  92. }
  93. }
  94. #endif
  95. #ifdef CONFIG_DRM_AMDGPU_CIK
  96. if (!amdgpu_cik_support) {
  97. switch (flags & AMD_ASIC_MASK) {
  98. case CHIP_KAVERI:
  99. case CHIP_BONAIRE:
  100. case CHIP_HAWAII:
  101. case CHIP_KABINI:
  102. case CHIP_MULLINS:
  103. dev_info(dev->dev,
  104. "CIK support provided by radeon.\n");
  105. dev_info(dev->dev,
  106. "Use radeon.cik_support=0 amdgpu.cik_support=1 to override.\n"
  107. );
  108. return -ENODEV;
  109. }
  110. }
  111. #endif
  112. adev = kzalloc(sizeof(struct amdgpu_device), GFP_KERNEL);
  113. if (adev == NULL) {
  114. return -ENOMEM;
  115. }
  116. dev->dev_private = (void *)adev;
  117. if ((amdgpu_runtime_pm != 0) &&
  118. amdgpu_has_atpx() &&
  119. (amdgpu_is_atpx_hybrid() ||
  120. amdgpu_has_atpx_dgpu_power_cntl()) &&
  121. ((flags & AMD_IS_APU) == 0) &&
  122. !pci_is_thunderbolt_attached(dev->pdev))
  123. flags |= AMD_IS_PX;
  124. /* amdgpu_device_init should report only fatal error
  125. * like memory allocation failure or iomapping failure,
  126. * or memory manager initialization failure, it must
  127. * properly initialize the GPU MC controller and permit
  128. * VRAM allocation
  129. */
  130. r = amdgpu_device_init(adev, dev, dev->pdev, flags);
  131. if (r) {
  132. dev_err(&dev->pdev->dev, "Fatal error during GPU init\n");
  133. goto out;
  134. }
  135. /* Call ACPI methods: require modeset init
  136. * but failure is not fatal
  137. */
  138. if (!r) {
  139. acpi_status = amdgpu_acpi_init(adev);
  140. if (acpi_status)
  141. dev_dbg(&dev->pdev->dev,
  142. "Error during ACPI methods call\n");
  143. }
  144. amdgpu_amdkfd_device_probe(adev);
  145. amdgpu_amdkfd_device_init(adev);
  146. if (amdgpu_device_is_px(dev)) {
  147. pm_runtime_use_autosuspend(dev->dev);
  148. pm_runtime_set_autosuspend_delay(dev->dev, 5000);
  149. pm_runtime_set_active(dev->dev);
  150. pm_runtime_allow(dev->dev);
  151. pm_runtime_mark_last_busy(dev->dev);
  152. pm_runtime_put_autosuspend(dev->dev);
  153. }
  154. if (amdgpu_sriov_vf(adev))
  155. amdgpu_virt_release_full_gpu(adev, true);
  156. out:
  157. if (r) {
  158. /* balance pm_runtime_get_sync in amdgpu_driver_unload_kms */
  159. if (adev->rmmio && amdgpu_device_is_px(dev))
  160. pm_runtime_put_noidle(dev->dev);
  161. amdgpu_driver_unload_kms(dev);
  162. }
  163. return r;
  164. }
  165. static int amdgpu_firmware_info(struct drm_amdgpu_info_firmware *fw_info,
  166. struct drm_amdgpu_query_fw *query_fw,
  167. struct amdgpu_device *adev)
  168. {
  169. switch (query_fw->fw_type) {
  170. case AMDGPU_INFO_FW_VCE:
  171. fw_info->ver = adev->vce.fw_version;
  172. fw_info->feature = adev->vce.fb_version;
  173. break;
  174. case AMDGPU_INFO_FW_UVD:
  175. fw_info->ver = adev->uvd.fw_version;
  176. fw_info->feature = 0;
  177. break;
  178. case AMDGPU_INFO_FW_GMC:
  179. fw_info->ver = adev->mc.fw_version;
  180. fw_info->feature = 0;
  181. break;
  182. case AMDGPU_INFO_FW_GFX_ME:
  183. fw_info->ver = adev->gfx.me_fw_version;
  184. fw_info->feature = adev->gfx.me_feature_version;
  185. break;
  186. case AMDGPU_INFO_FW_GFX_PFP:
  187. fw_info->ver = adev->gfx.pfp_fw_version;
  188. fw_info->feature = adev->gfx.pfp_feature_version;
  189. break;
  190. case AMDGPU_INFO_FW_GFX_CE:
  191. fw_info->ver = adev->gfx.ce_fw_version;
  192. fw_info->feature = adev->gfx.ce_feature_version;
  193. break;
  194. case AMDGPU_INFO_FW_GFX_RLC:
  195. fw_info->ver = adev->gfx.rlc_fw_version;
  196. fw_info->feature = adev->gfx.rlc_feature_version;
  197. break;
  198. case AMDGPU_INFO_FW_GFX_MEC:
  199. if (query_fw->index == 0) {
  200. fw_info->ver = adev->gfx.mec_fw_version;
  201. fw_info->feature = adev->gfx.mec_feature_version;
  202. } else if (query_fw->index == 1) {
  203. fw_info->ver = adev->gfx.mec2_fw_version;
  204. fw_info->feature = adev->gfx.mec2_feature_version;
  205. } else
  206. return -EINVAL;
  207. break;
  208. case AMDGPU_INFO_FW_SMC:
  209. fw_info->ver = adev->pm.fw_version;
  210. fw_info->feature = 0;
  211. break;
  212. case AMDGPU_INFO_FW_SDMA:
  213. if (query_fw->index >= adev->sdma.num_instances)
  214. return -EINVAL;
  215. fw_info->ver = adev->sdma.instance[query_fw->index].fw_version;
  216. fw_info->feature = adev->sdma.instance[query_fw->index].feature_version;
  217. break;
  218. case AMDGPU_INFO_FW_SOS:
  219. fw_info->ver = adev->psp.sos_fw_version;
  220. fw_info->feature = adev->psp.sos_feature_version;
  221. break;
  222. case AMDGPU_INFO_FW_ASD:
  223. fw_info->ver = adev->psp.asd_fw_version;
  224. fw_info->feature = adev->psp.asd_feature_version;
  225. break;
  226. default:
  227. return -EINVAL;
  228. }
  229. return 0;
  230. }
  231. /*
  232. * Userspace get information ioctl
  233. */
  234. /**
  235. * amdgpu_info_ioctl - answer a device specific request.
  236. *
  237. * @adev: amdgpu device pointer
  238. * @data: request object
  239. * @filp: drm filp
  240. *
  241. * This function is used to pass device specific parameters to the userspace
  242. * drivers. Examples include: pci device id, pipeline parms, tiling params,
  243. * etc. (all asics).
  244. * Returns 0 on success, -EINVAL on failure.
  245. */
  246. static int amdgpu_info_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
  247. {
  248. struct amdgpu_device *adev = dev->dev_private;
  249. struct amdgpu_fpriv *fpriv = filp->driver_priv;
  250. struct drm_amdgpu_info *info = data;
  251. struct amdgpu_mode_info *minfo = &adev->mode_info;
  252. void __user *out = (void __user *)(uintptr_t)info->return_pointer;
  253. uint32_t size = info->return_size;
  254. struct drm_crtc *crtc;
  255. uint32_t ui32 = 0;
  256. uint64_t ui64 = 0;
  257. int i, found;
  258. int ui32_size = sizeof(ui32);
  259. if (!info->return_size || !info->return_pointer)
  260. return -EINVAL;
  261. if (amdgpu_kms_vram_lost(adev, fpriv))
  262. return -ENODEV;
  263. switch (info->query) {
  264. case AMDGPU_INFO_ACCEL_WORKING:
  265. ui32 = adev->accel_working;
  266. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  267. case AMDGPU_INFO_CRTC_FROM_ID:
  268. for (i = 0, found = 0; i < adev->mode_info.num_crtc; i++) {
  269. crtc = (struct drm_crtc *)minfo->crtcs[i];
  270. if (crtc && crtc->base.id == info->mode_crtc.id) {
  271. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  272. ui32 = amdgpu_crtc->crtc_id;
  273. found = 1;
  274. break;
  275. }
  276. }
  277. if (!found) {
  278. DRM_DEBUG_KMS("unknown crtc id %d\n", info->mode_crtc.id);
  279. return -EINVAL;
  280. }
  281. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  282. case AMDGPU_INFO_HW_IP_INFO: {
  283. struct drm_amdgpu_info_hw_ip ip = {};
  284. enum amd_ip_block_type type;
  285. uint32_t ring_mask = 0;
  286. uint32_t ib_start_alignment = 0;
  287. uint32_t ib_size_alignment = 0;
  288. if (info->query_hw_ip.ip_instance >= AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  289. return -EINVAL;
  290. switch (info->query_hw_ip.type) {
  291. case AMDGPU_HW_IP_GFX:
  292. type = AMD_IP_BLOCK_TYPE_GFX;
  293. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  294. ring_mask |= ((adev->gfx.gfx_ring[i].ready ? 1 : 0) << i);
  295. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  296. ib_size_alignment = 8;
  297. break;
  298. case AMDGPU_HW_IP_COMPUTE:
  299. type = AMD_IP_BLOCK_TYPE_GFX;
  300. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  301. ring_mask |= ((adev->gfx.compute_ring[i].ready ? 1 : 0) << i);
  302. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  303. ib_size_alignment = 8;
  304. break;
  305. case AMDGPU_HW_IP_DMA:
  306. type = AMD_IP_BLOCK_TYPE_SDMA;
  307. for (i = 0; i < adev->sdma.num_instances; i++)
  308. ring_mask |= ((adev->sdma.instance[i].ring.ready ? 1 : 0) << i);
  309. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  310. ib_size_alignment = 1;
  311. break;
  312. case AMDGPU_HW_IP_UVD:
  313. type = AMD_IP_BLOCK_TYPE_UVD;
  314. ring_mask = adev->uvd.ring.ready ? 1 : 0;
  315. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  316. ib_size_alignment = 16;
  317. break;
  318. case AMDGPU_HW_IP_VCE:
  319. type = AMD_IP_BLOCK_TYPE_VCE;
  320. for (i = 0; i < adev->vce.num_rings; i++)
  321. ring_mask |= ((adev->vce.ring[i].ready ? 1 : 0) << i);
  322. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  323. ib_size_alignment = 1;
  324. break;
  325. case AMDGPU_HW_IP_UVD_ENC:
  326. type = AMD_IP_BLOCK_TYPE_UVD;
  327. for (i = 0; i < adev->uvd.num_enc_rings; i++)
  328. ring_mask |= ((adev->uvd.ring_enc[i].ready ? 1 : 0) << i);
  329. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  330. ib_size_alignment = 1;
  331. break;
  332. case AMDGPU_HW_IP_VCN_DEC:
  333. type = AMD_IP_BLOCK_TYPE_VCN;
  334. ring_mask = adev->vcn.ring_dec.ready ? 1 : 0;
  335. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  336. ib_size_alignment = 16;
  337. break;
  338. case AMDGPU_HW_IP_VCN_ENC:
  339. type = AMD_IP_BLOCK_TYPE_VCN;
  340. for (i = 0; i < adev->vcn.num_enc_rings; i++)
  341. ring_mask |= ((adev->vcn.ring_enc[i].ready ? 1 : 0) << i);
  342. ib_start_alignment = AMDGPU_GPU_PAGE_SIZE;
  343. ib_size_alignment = 1;
  344. break;
  345. default:
  346. return -EINVAL;
  347. }
  348. for (i = 0; i < adev->num_ip_blocks; i++) {
  349. if (adev->ip_blocks[i].version->type == type &&
  350. adev->ip_blocks[i].status.valid) {
  351. ip.hw_ip_version_major = adev->ip_blocks[i].version->major;
  352. ip.hw_ip_version_minor = adev->ip_blocks[i].version->minor;
  353. ip.capabilities_flags = 0;
  354. ip.available_rings = ring_mask;
  355. ip.ib_start_alignment = ib_start_alignment;
  356. ip.ib_size_alignment = ib_size_alignment;
  357. break;
  358. }
  359. }
  360. return copy_to_user(out, &ip,
  361. min((size_t)size, sizeof(ip))) ? -EFAULT : 0;
  362. }
  363. case AMDGPU_INFO_HW_IP_COUNT: {
  364. enum amd_ip_block_type type;
  365. uint32_t count = 0;
  366. switch (info->query_hw_ip.type) {
  367. case AMDGPU_HW_IP_GFX:
  368. type = AMD_IP_BLOCK_TYPE_GFX;
  369. break;
  370. case AMDGPU_HW_IP_COMPUTE:
  371. type = AMD_IP_BLOCK_TYPE_GFX;
  372. break;
  373. case AMDGPU_HW_IP_DMA:
  374. type = AMD_IP_BLOCK_TYPE_SDMA;
  375. break;
  376. case AMDGPU_HW_IP_UVD:
  377. type = AMD_IP_BLOCK_TYPE_UVD;
  378. break;
  379. case AMDGPU_HW_IP_VCE:
  380. type = AMD_IP_BLOCK_TYPE_VCE;
  381. break;
  382. case AMDGPU_HW_IP_UVD_ENC:
  383. type = AMD_IP_BLOCK_TYPE_UVD;
  384. break;
  385. case AMDGPU_HW_IP_VCN_DEC:
  386. case AMDGPU_HW_IP_VCN_ENC:
  387. type = AMD_IP_BLOCK_TYPE_VCN;
  388. break;
  389. default:
  390. return -EINVAL;
  391. }
  392. for (i = 0; i < adev->num_ip_blocks; i++)
  393. if (adev->ip_blocks[i].version->type == type &&
  394. adev->ip_blocks[i].status.valid &&
  395. count < AMDGPU_HW_IP_INSTANCE_MAX_COUNT)
  396. count++;
  397. return copy_to_user(out, &count, min(size, 4u)) ? -EFAULT : 0;
  398. }
  399. case AMDGPU_INFO_TIMESTAMP:
  400. ui64 = amdgpu_gfx_get_gpu_clock_counter(adev);
  401. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  402. case AMDGPU_INFO_FW_VERSION: {
  403. struct drm_amdgpu_info_firmware fw_info;
  404. int ret;
  405. /* We only support one instance of each IP block right now. */
  406. if (info->query_fw.ip_instance != 0)
  407. return -EINVAL;
  408. ret = amdgpu_firmware_info(&fw_info, &info->query_fw, adev);
  409. if (ret)
  410. return ret;
  411. return copy_to_user(out, &fw_info,
  412. min((size_t)size, sizeof(fw_info))) ? -EFAULT : 0;
  413. }
  414. case AMDGPU_INFO_NUM_BYTES_MOVED:
  415. ui64 = atomic64_read(&adev->num_bytes_moved);
  416. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  417. case AMDGPU_INFO_NUM_EVICTIONS:
  418. ui64 = atomic64_read(&adev->num_evictions);
  419. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  420. case AMDGPU_INFO_NUM_VRAM_CPU_PAGE_FAULTS:
  421. ui64 = atomic64_read(&adev->num_vram_cpu_page_faults);
  422. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  423. case AMDGPU_INFO_VRAM_USAGE:
  424. ui64 = amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  425. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  426. case AMDGPU_INFO_VIS_VRAM_USAGE:
  427. ui64 = amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  428. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  429. case AMDGPU_INFO_GTT_USAGE:
  430. ui64 = amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  431. return copy_to_user(out, &ui64, min(size, 8u)) ? -EFAULT : 0;
  432. case AMDGPU_INFO_GDS_CONFIG: {
  433. struct drm_amdgpu_info_gds gds_info;
  434. memset(&gds_info, 0, sizeof(gds_info));
  435. gds_info.gds_gfx_partition_size = adev->gds.mem.gfx_partition_size >> AMDGPU_GDS_SHIFT;
  436. gds_info.compute_partition_size = adev->gds.mem.cs_partition_size >> AMDGPU_GDS_SHIFT;
  437. gds_info.gds_total_size = adev->gds.mem.total_size >> AMDGPU_GDS_SHIFT;
  438. gds_info.gws_per_gfx_partition = adev->gds.gws.gfx_partition_size >> AMDGPU_GWS_SHIFT;
  439. gds_info.gws_per_compute_partition = adev->gds.gws.cs_partition_size >> AMDGPU_GWS_SHIFT;
  440. gds_info.oa_per_gfx_partition = adev->gds.oa.gfx_partition_size >> AMDGPU_OA_SHIFT;
  441. gds_info.oa_per_compute_partition = adev->gds.oa.cs_partition_size >> AMDGPU_OA_SHIFT;
  442. return copy_to_user(out, &gds_info,
  443. min((size_t)size, sizeof(gds_info))) ? -EFAULT : 0;
  444. }
  445. case AMDGPU_INFO_VRAM_GTT: {
  446. struct drm_amdgpu_info_vram_gtt vram_gtt;
  447. vram_gtt.vram_size = adev->mc.real_vram_size;
  448. vram_gtt.vram_size -= adev->vram_pin_size;
  449. vram_gtt.vram_cpu_accessible_size = adev->mc.visible_vram_size;
  450. vram_gtt.vram_cpu_accessible_size -= (adev->vram_pin_size - adev->invisible_pin_size);
  451. vram_gtt.gtt_size = adev->mman.bdev.man[TTM_PL_TT].size;
  452. vram_gtt.gtt_size *= PAGE_SIZE;
  453. vram_gtt.gtt_size -= adev->gart_pin_size;
  454. return copy_to_user(out, &vram_gtt,
  455. min((size_t)size, sizeof(vram_gtt))) ? -EFAULT : 0;
  456. }
  457. case AMDGPU_INFO_MEMORY: {
  458. struct drm_amdgpu_memory_info mem;
  459. memset(&mem, 0, sizeof(mem));
  460. mem.vram.total_heap_size = adev->mc.real_vram_size;
  461. mem.vram.usable_heap_size =
  462. adev->mc.real_vram_size - adev->vram_pin_size;
  463. mem.vram.heap_usage =
  464. amdgpu_vram_mgr_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  465. mem.vram.max_allocation = mem.vram.usable_heap_size * 3 / 4;
  466. mem.cpu_accessible_vram.total_heap_size =
  467. adev->mc.visible_vram_size;
  468. mem.cpu_accessible_vram.usable_heap_size =
  469. adev->mc.visible_vram_size -
  470. (adev->vram_pin_size - adev->invisible_pin_size);
  471. mem.cpu_accessible_vram.heap_usage =
  472. amdgpu_vram_mgr_vis_usage(&adev->mman.bdev.man[TTM_PL_VRAM]);
  473. mem.cpu_accessible_vram.max_allocation =
  474. mem.cpu_accessible_vram.usable_heap_size * 3 / 4;
  475. mem.gtt.total_heap_size = adev->mman.bdev.man[TTM_PL_TT].size;
  476. mem.gtt.total_heap_size *= PAGE_SIZE;
  477. mem.gtt.usable_heap_size = mem.gtt.total_heap_size
  478. - adev->gart_pin_size;
  479. mem.gtt.heap_usage =
  480. amdgpu_gtt_mgr_usage(&adev->mman.bdev.man[TTM_PL_TT]);
  481. mem.gtt.max_allocation = mem.gtt.usable_heap_size * 3 / 4;
  482. return copy_to_user(out, &mem,
  483. min((size_t)size, sizeof(mem)))
  484. ? -EFAULT : 0;
  485. }
  486. case AMDGPU_INFO_READ_MMR_REG: {
  487. unsigned n, alloc_size;
  488. uint32_t *regs;
  489. unsigned se_num = (info->read_mmr_reg.instance >>
  490. AMDGPU_INFO_MMR_SE_INDEX_SHIFT) &
  491. AMDGPU_INFO_MMR_SE_INDEX_MASK;
  492. unsigned sh_num = (info->read_mmr_reg.instance >>
  493. AMDGPU_INFO_MMR_SH_INDEX_SHIFT) &
  494. AMDGPU_INFO_MMR_SH_INDEX_MASK;
  495. /* set full masks if the userspace set all bits
  496. * in the bitfields */
  497. if (se_num == AMDGPU_INFO_MMR_SE_INDEX_MASK)
  498. se_num = 0xffffffff;
  499. if (sh_num == AMDGPU_INFO_MMR_SH_INDEX_MASK)
  500. sh_num = 0xffffffff;
  501. regs = kmalloc_array(info->read_mmr_reg.count, sizeof(*regs), GFP_KERNEL);
  502. if (!regs)
  503. return -ENOMEM;
  504. alloc_size = info->read_mmr_reg.count * sizeof(*regs);
  505. for (i = 0; i < info->read_mmr_reg.count; i++)
  506. if (amdgpu_asic_read_register(adev, se_num, sh_num,
  507. info->read_mmr_reg.dword_offset + i,
  508. &regs[i])) {
  509. DRM_DEBUG_KMS("unallowed offset %#x\n",
  510. info->read_mmr_reg.dword_offset + i);
  511. kfree(regs);
  512. return -EFAULT;
  513. }
  514. n = copy_to_user(out, regs, min(size, alloc_size));
  515. kfree(regs);
  516. return n ? -EFAULT : 0;
  517. }
  518. case AMDGPU_INFO_DEV_INFO: {
  519. struct drm_amdgpu_info_device dev_info = {};
  520. dev_info.device_id = dev->pdev->device;
  521. dev_info.chip_rev = adev->rev_id;
  522. dev_info.external_rev = adev->external_rev_id;
  523. dev_info.pci_rev = dev->pdev->revision;
  524. dev_info.family = adev->family;
  525. dev_info.num_shader_engines = adev->gfx.config.max_shader_engines;
  526. dev_info.num_shader_arrays_per_engine = adev->gfx.config.max_sh_per_se;
  527. /* return all clocks in KHz */
  528. dev_info.gpu_counter_freq = amdgpu_asic_get_xclk(adev) * 10;
  529. if (adev->pm.dpm_enabled) {
  530. dev_info.max_engine_clock = amdgpu_dpm_get_sclk(adev, false) * 10;
  531. dev_info.max_memory_clock = amdgpu_dpm_get_mclk(adev, false) * 10;
  532. } else {
  533. dev_info.max_engine_clock = adev->clock.default_sclk * 10;
  534. dev_info.max_memory_clock = adev->clock.default_mclk * 10;
  535. }
  536. dev_info.enabled_rb_pipes_mask = adev->gfx.config.backend_enable_mask;
  537. dev_info.num_rb_pipes = adev->gfx.config.max_backends_per_se *
  538. adev->gfx.config.max_shader_engines;
  539. dev_info.num_hw_gfx_contexts = adev->gfx.config.max_hw_contexts;
  540. dev_info._pad = 0;
  541. dev_info.ids_flags = 0;
  542. if (adev->flags & AMD_IS_APU)
  543. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_FUSION;
  544. if (amdgpu_sriov_vf(adev))
  545. dev_info.ids_flags |= AMDGPU_IDS_FLAGS_PREEMPTION;
  546. dev_info.virtual_address_offset = AMDGPU_VA_RESERVED_SIZE;
  547. dev_info.virtual_address_max = (uint64_t)adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
  548. dev_info.virtual_address_alignment = max((int)PAGE_SIZE, AMDGPU_GPU_PAGE_SIZE);
  549. dev_info.pte_fragment_size =
  550. (1 << AMDGPU_LOG2_PAGES_PER_FRAG(adev)) *
  551. AMDGPU_GPU_PAGE_SIZE;
  552. dev_info.gart_page_size = AMDGPU_GPU_PAGE_SIZE;
  553. dev_info.cu_active_number = adev->gfx.cu_info.number;
  554. dev_info.cu_ao_mask = adev->gfx.cu_info.ao_cu_mask;
  555. dev_info.ce_ram_size = adev->gfx.ce_ram_size;
  556. memcpy(&dev_info.cu_ao_bitmap[0], &adev->gfx.cu_info.ao_cu_bitmap[0],
  557. sizeof(adev->gfx.cu_info.ao_cu_bitmap));
  558. memcpy(&dev_info.cu_bitmap[0], &adev->gfx.cu_info.bitmap[0],
  559. sizeof(adev->gfx.cu_info.bitmap));
  560. dev_info.vram_type = adev->mc.vram_type;
  561. dev_info.vram_bit_width = adev->mc.vram_width;
  562. dev_info.vce_harvest_config = adev->vce.harvest_config;
  563. dev_info.gc_double_offchip_lds_buf =
  564. adev->gfx.config.double_offchip_lds_buf;
  565. if (amdgpu_ngg) {
  566. dev_info.prim_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PRIM].gpu_addr;
  567. dev_info.prim_buf_size = adev->gfx.ngg.buf[NGG_PRIM].size;
  568. dev_info.pos_buf_gpu_addr = adev->gfx.ngg.buf[NGG_POS].gpu_addr;
  569. dev_info.pos_buf_size = adev->gfx.ngg.buf[NGG_POS].size;
  570. dev_info.cntl_sb_buf_gpu_addr = adev->gfx.ngg.buf[NGG_CNTL].gpu_addr;
  571. dev_info.cntl_sb_buf_size = adev->gfx.ngg.buf[NGG_CNTL].size;
  572. dev_info.param_buf_gpu_addr = adev->gfx.ngg.buf[NGG_PARAM].gpu_addr;
  573. dev_info.param_buf_size = adev->gfx.ngg.buf[NGG_PARAM].size;
  574. }
  575. dev_info.wave_front_size = adev->gfx.cu_info.wave_front_size;
  576. dev_info.num_shader_visible_vgprs = adev->gfx.config.max_gprs;
  577. dev_info.num_cu_per_sh = adev->gfx.config.max_cu_per_sh;
  578. dev_info.num_tcc_blocks = adev->gfx.config.max_texture_channel_caches;
  579. dev_info.gs_vgt_table_depth = adev->gfx.config.gs_vgt_table_depth;
  580. dev_info.gs_prim_buffer_depth = adev->gfx.config.gs_prim_buffer_depth;
  581. dev_info.max_gs_waves_per_vgt = adev->gfx.config.max_gs_threads;
  582. return copy_to_user(out, &dev_info,
  583. min((size_t)size, sizeof(dev_info))) ? -EFAULT : 0;
  584. }
  585. case AMDGPU_INFO_VCE_CLOCK_TABLE: {
  586. unsigned i;
  587. struct drm_amdgpu_info_vce_clock_table vce_clk_table = {};
  588. struct amd_vce_state *vce_state;
  589. for (i = 0; i < AMDGPU_VCE_CLOCK_TABLE_ENTRIES; i++) {
  590. vce_state = amdgpu_dpm_get_vce_clock_state(adev, i);
  591. if (vce_state) {
  592. vce_clk_table.entries[i].sclk = vce_state->sclk;
  593. vce_clk_table.entries[i].mclk = vce_state->mclk;
  594. vce_clk_table.entries[i].eclk = vce_state->evclk;
  595. vce_clk_table.num_valid_entries++;
  596. }
  597. }
  598. return copy_to_user(out, &vce_clk_table,
  599. min((size_t)size, sizeof(vce_clk_table))) ? -EFAULT : 0;
  600. }
  601. case AMDGPU_INFO_VBIOS: {
  602. uint32_t bios_size = adev->bios_size;
  603. switch (info->vbios_info.type) {
  604. case AMDGPU_INFO_VBIOS_SIZE:
  605. return copy_to_user(out, &bios_size,
  606. min((size_t)size, sizeof(bios_size)))
  607. ? -EFAULT : 0;
  608. case AMDGPU_INFO_VBIOS_IMAGE: {
  609. uint8_t *bios;
  610. uint32_t bios_offset = info->vbios_info.offset;
  611. if (bios_offset >= bios_size)
  612. return -EINVAL;
  613. bios = adev->bios + bios_offset;
  614. return copy_to_user(out, bios,
  615. min((size_t)size, (size_t)(bios_size - bios_offset)))
  616. ? -EFAULT : 0;
  617. }
  618. default:
  619. DRM_DEBUG_KMS("Invalid request %d\n",
  620. info->vbios_info.type);
  621. return -EINVAL;
  622. }
  623. }
  624. case AMDGPU_INFO_NUM_HANDLES: {
  625. struct drm_amdgpu_info_num_handles handle;
  626. switch (info->query_hw_ip.type) {
  627. case AMDGPU_HW_IP_UVD:
  628. /* Starting Polaris, we support unlimited UVD handles */
  629. if (adev->asic_type < CHIP_POLARIS10) {
  630. handle.uvd_max_handles = adev->uvd.max_handles;
  631. handle.uvd_used_handles = amdgpu_uvd_used_handles(adev);
  632. return copy_to_user(out, &handle,
  633. min((size_t)size, sizeof(handle))) ? -EFAULT : 0;
  634. } else {
  635. return -ENODATA;
  636. }
  637. break;
  638. default:
  639. return -EINVAL;
  640. }
  641. }
  642. case AMDGPU_INFO_SENSOR: {
  643. struct pp_gpu_power query = {0};
  644. int query_size = sizeof(query);
  645. if (amdgpu_dpm == 0)
  646. return -ENOENT;
  647. switch (info->sensor_info.type) {
  648. case AMDGPU_INFO_SENSOR_GFX_SCLK:
  649. /* get sclk in Mhz */
  650. if (amdgpu_dpm_read_sensor(adev,
  651. AMDGPU_PP_SENSOR_GFX_SCLK,
  652. (void *)&ui32, &ui32_size)) {
  653. return -EINVAL;
  654. }
  655. ui32 /= 100;
  656. break;
  657. case AMDGPU_INFO_SENSOR_GFX_MCLK:
  658. /* get mclk in Mhz */
  659. if (amdgpu_dpm_read_sensor(adev,
  660. AMDGPU_PP_SENSOR_GFX_MCLK,
  661. (void *)&ui32, &ui32_size)) {
  662. return -EINVAL;
  663. }
  664. ui32 /= 100;
  665. break;
  666. case AMDGPU_INFO_SENSOR_GPU_TEMP:
  667. /* get temperature in millidegrees C */
  668. if (amdgpu_dpm_read_sensor(adev,
  669. AMDGPU_PP_SENSOR_GPU_TEMP,
  670. (void *)&ui32, &ui32_size)) {
  671. return -EINVAL;
  672. }
  673. break;
  674. case AMDGPU_INFO_SENSOR_GPU_LOAD:
  675. /* get GPU load */
  676. if (amdgpu_dpm_read_sensor(adev,
  677. AMDGPU_PP_SENSOR_GPU_LOAD,
  678. (void *)&ui32, &ui32_size)) {
  679. return -EINVAL;
  680. }
  681. break;
  682. case AMDGPU_INFO_SENSOR_GPU_AVG_POWER:
  683. /* get average GPU power */
  684. if (amdgpu_dpm_read_sensor(adev,
  685. AMDGPU_PP_SENSOR_GPU_POWER,
  686. (void *)&query, &query_size)) {
  687. return -EINVAL;
  688. }
  689. ui32 = query.average_gpu_power >> 8;
  690. break;
  691. case AMDGPU_INFO_SENSOR_VDDNB:
  692. /* get VDDNB in millivolts */
  693. if (amdgpu_dpm_read_sensor(adev,
  694. AMDGPU_PP_SENSOR_VDDNB,
  695. (void *)&ui32, &ui32_size)) {
  696. return -EINVAL;
  697. }
  698. break;
  699. case AMDGPU_INFO_SENSOR_VDDGFX:
  700. /* get VDDGFX in millivolts */
  701. if (amdgpu_dpm_read_sensor(adev,
  702. AMDGPU_PP_SENSOR_VDDGFX,
  703. (void *)&ui32, &ui32_size)) {
  704. return -EINVAL;
  705. }
  706. break;
  707. default:
  708. DRM_DEBUG_KMS("Invalid request %d\n",
  709. info->sensor_info.type);
  710. return -EINVAL;
  711. }
  712. return copy_to_user(out, &ui32, min(size, 4u)) ? -EFAULT : 0;
  713. }
  714. default:
  715. DRM_DEBUG_KMS("Invalid request %d\n", info->query);
  716. return -EINVAL;
  717. }
  718. return 0;
  719. }
  720. /*
  721. * Outdated mess for old drm with Xorg being in charge (void function now).
  722. */
  723. /**
  724. * amdgpu_driver_lastclose_kms - drm callback for last close
  725. *
  726. * @dev: drm dev pointer
  727. *
  728. * Switch vga_switcheroo state after last close (all asics).
  729. */
  730. void amdgpu_driver_lastclose_kms(struct drm_device *dev)
  731. {
  732. struct amdgpu_device *adev = dev->dev_private;
  733. amdgpu_fbdev_restore_mode(adev);
  734. vga_switcheroo_process_delayed_switch();
  735. }
  736. bool amdgpu_kms_vram_lost(struct amdgpu_device *adev,
  737. struct amdgpu_fpriv *fpriv)
  738. {
  739. return fpriv->vram_lost_counter != atomic_read(&adev->vram_lost_counter);
  740. }
  741. /**
  742. * amdgpu_driver_open_kms - drm callback for open
  743. *
  744. * @dev: drm dev pointer
  745. * @file_priv: drm file
  746. *
  747. * On device open, init vm on cayman+ (all asics).
  748. * Returns 0 on success, error on failure.
  749. */
  750. int amdgpu_driver_open_kms(struct drm_device *dev, struct drm_file *file_priv)
  751. {
  752. struct amdgpu_device *adev = dev->dev_private;
  753. struct amdgpu_fpriv *fpriv;
  754. int r;
  755. file_priv->driver_priv = NULL;
  756. r = pm_runtime_get_sync(dev->dev);
  757. if (r < 0)
  758. return r;
  759. fpriv = kzalloc(sizeof(*fpriv), GFP_KERNEL);
  760. if (unlikely(!fpriv)) {
  761. r = -ENOMEM;
  762. goto out_suspend;
  763. }
  764. r = amdgpu_vm_init(adev, &fpriv->vm,
  765. AMDGPU_VM_CONTEXT_GFX);
  766. if (r) {
  767. kfree(fpriv);
  768. goto out_suspend;
  769. }
  770. fpriv->prt_va = amdgpu_vm_bo_add(adev, &fpriv->vm, NULL);
  771. if (!fpriv->prt_va) {
  772. r = -ENOMEM;
  773. amdgpu_vm_fini(adev, &fpriv->vm);
  774. kfree(fpriv);
  775. goto out_suspend;
  776. }
  777. if (amdgpu_sriov_vf(adev)) {
  778. r = amdgpu_map_static_csa(adev, &fpriv->vm, &fpriv->csa_va);
  779. if (r)
  780. goto out_suspend;
  781. }
  782. mutex_init(&fpriv->bo_list_lock);
  783. idr_init(&fpriv->bo_list_handles);
  784. amdgpu_ctx_mgr_init(&fpriv->ctx_mgr);
  785. fpriv->vram_lost_counter = atomic_read(&adev->vram_lost_counter);
  786. file_priv->driver_priv = fpriv;
  787. out_suspend:
  788. pm_runtime_mark_last_busy(dev->dev);
  789. pm_runtime_put_autosuspend(dev->dev);
  790. return r;
  791. }
  792. /**
  793. * amdgpu_driver_postclose_kms - drm callback for post close
  794. *
  795. * @dev: drm dev pointer
  796. * @file_priv: drm file
  797. *
  798. * On device post close, tear down vm on cayman+ (all asics).
  799. */
  800. void amdgpu_driver_postclose_kms(struct drm_device *dev,
  801. struct drm_file *file_priv)
  802. {
  803. struct amdgpu_device *adev = dev->dev_private;
  804. struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
  805. struct amdgpu_bo_list *list;
  806. int handle;
  807. if (!fpriv)
  808. return;
  809. pm_runtime_get_sync(dev->dev);
  810. amdgpu_ctx_mgr_fini(&fpriv->ctx_mgr);
  811. if (adev->asic_type != CHIP_RAVEN) {
  812. amdgpu_uvd_free_handles(adev, file_priv);
  813. amdgpu_vce_free_handles(adev, file_priv);
  814. }
  815. amdgpu_vm_bo_rmv(adev, fpriv->prt_va);
  816. if (amdgpu_sriov_vf(adev)) {
  817. /* TODO: how to handle reserve failure */
  818. BUG_ON(amdgpu_bo_reserve(adev->virt.csa_obj, true));
  819. amdgpu_vm_bo_rmv(adev, fpriv->csa_va);
  820. fpriv->csa_va = NULL;
  821. amdgpu_bo_unreserve(adev->virt.csa_obj);
  822. }
  823. amdgpu_vm_fini(adev, &fpriv->vm);
  824. idr_for_each_entry(&fpriv->bo_list_handles, list, handle)
  825. amdgpu_bo_list_free(list);
  826. idr_destroy(&fpriv->bo_list_handles);
  827. mutex_destroy(&fpriv->bo_list_lock);
  828. kfree(fpriv);
  829. file_priv->driver_priv = NULL;
  830. pm_runtime_mark_last_busy(dev->dev);
  831. pm_runtime_put_autosuspend(dev->dev);
  832. }
  833. /*
  834. * VBlank related functions.
  835. */
  836. /**
  837. * amdgpu_get_vblank_counter_kms - get frame count
  838. *
  839. * @dev: drm dev pointer
  840. * @pipe: crtc to get the frame count from
  841. *
  842. * Gets the frame count on the requested crtc (all asics).
  843. * Returns frame count on success, -EINVAL on failure.
  844. */
  845. u32 amdgpu_get_vblank_counter_kms(struct drm_device *dev, unsigned int pipe)
  846. {
  847. struct amdgpu_device *adev = dev->dev_private;
  848. int vpos, hpos, stat;
  849. u32 count;
  850. if (pipe >= adev->mode_info.num_crtc) {
  851. DRM_ERROR("Invalid crtc %u\n", pipe);
  852. return -EINVAL;
  853. }
  854. /* The hw increments its frame counter at start of vsync, not at start
  855. * of vblank, as is required by DRM core vblank counter handling.
  856. * Cook the hw count here to make it appear to the caller as if it
  857. * incremented at start of vblank. We measure distance to start of
  858. * vblank in vpos. vpos therefore will be >= 0 between start of vblank
  859. * and start of vsync, so vpos >= 0 means to bump the hw frame counter
  860. * result by 1 to give the proper appearance to caller.
  861. */
  862. if (adev->mode_info.crtcs[pipe]) {
  863. /* Repeat readout if needed to provide stable result if
  864. * we cross start of vsync during the queries.
  865. */
  866. do {
  867. count = amdgpu_display_vblank_get_counter(adev, pipe);
  868. /* Ask amdgpu_get_crtc_scanoutpos to return vpos as
  869. * distance to start of vblank, instead of regular
  870. * vertical scanout pos.
  871. */
  872. stat = amdgpu_get_crtc_scanoutpos(
  873. dev, pipe, GET_DISTANCE_TO_VBLANKSTART,
  874. &vpos, &hpos, NULL, NULL,
  875. &adev->mode_info.crtcs[pipe]->base.hwmode);
  876. } while (count != amdgpu_display_vblank_get_counter(adev, pipe));
  877. if (((stat & (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE)) !=
  878. (DRM_SCANOUTPOS_VALID | DRM_SCANOUTPOS_ACCURATE))) {
  879. DRM_DEBUG_VBL("Query failed! stat %d\n", stat);
  880. } else {
  881. DRM_DEBUG_VBL("crtc %d: dist from vblank start %d\n",
  882. pipe, vpos);
  883. /* Bump counter if we are at >= leading edge of vblank,
  884. * but before vsync where vpos would turn negative and
  885. * the hw counter really increments.
  886. */
  887. if (vpos >= 0)
  888. count++;
  889. }
  890. } else {
  891. /* Fallback to use value as is. */
  892. count = amdgpu_display_vblank_get_counter(adev, pipe);
  893. DRM_DEBUG_VBL("NULL mode info! Returned count may be wrong.\n");
  894. }
  895. return count;
  896. }
  897. /**
  898. * amdgpu_enable_vblank_kms - enable vblank interrupt
  899. *
  900. * @dev: drm dev pointer
  901. * @pipe: crtc to enable vblank interrupt for
  902. *
  903. * Enable the interrupt on the requested crtc (all asics).
  904. * Returns 0 on success, -EINVAL on failure.
  905. */
  906. int amdgpu_enable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  907. {
  908. struct amdgpu_device *adev = dev->dev_private;
  909. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  910. return amdgpu_irq_get(adev, &adev->crtc_irq, idx);
  911. }
  912. /**
  913. * amdgpu_disable_vblank_kms - disable vblank interrupt
  914. *
  915. * @dev: drm dev pointer
  916. * @pipe: crtc to disable vblank interrupt for
  917. *
  918. * Disable the interrupt on the requested crtc (all asics).
  919. */
  920. void amdgpu_disable_vblank_kms(struct drm_device *dev, unsigned int pipe)
  921. {
  922. struct amdgpu_device *adev = dev->dev_private;
  923. int idx = amdgpu_crtc_idx_to_irq_type(adev, pipe);
  924. amdgpu_irq_put(adev, &adev->crtc_irq, idx);
  925. }
  926. const struct drm_ioctl_desc amdgpu_ioctls_kms[] = {
  927. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_CREATE, amdgpu_gem_create_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  928. DRM_IOCTL_DEF_DRV(AMDGPU_CTX, amdgpu_ctx_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  929. DRM_IOCTL_DEF_DRV(AMDGPU_VM, amdgpu_vm_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  930. DRM_IOCTL_DEF_DRV(AMDGPU_BO_LIST, amdgpu_bo_list_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  931. /* KMS */
  932. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_MMAP, amdgpu_gem_mmap_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  933. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_WAIT_IDLE, amdgpu_gem_wait_idle_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  934. DRM_IOCTL_DEF_DRV(AMDGPU_CS, amdgpu_cs_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  935. DRM_IOCTL_DEF_DRV(AMDGPU_INFO, amdgpu_info_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  936. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_CS, amdgpu_cs_wait_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  937. DRM_IOCTL_DEF_DRV(AMDGPU_WAIT_FENCES, amdgpu_cs_wait_fences_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  938. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_METADATA, amdgpu_gem_metadata_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  939. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_VA, amdgpu_gem_va_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  940. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_OP, amdgpu_gem_op_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  941. DRM_IOCTL_DEF_DRV(AMDGPU_GEM_USERPTR, amdgpu_gem_userptr_ioctl, DRM_AUTH|DRM_RENDER_ALLOW),
  942. };
  943. const int amdgpu_max_kms_ioctl = ARRAY_SIZE(amdgpu_ioctls_kms);
  944. /*
  945. * Debugfs info
  946. */
  947. #if defined(CONFIG_DEBUG_FS)
  948. static int amdgpu_debugfs_firmware_info(struct seq_file *m, void *data)
  949. {
  950. struct drm_info_node *node = (struct drm_info_node *) m->private;
  951. struct drm_device *dev = node->minor->dev;
  952. struct amdgpu_device *adev = dev->dev_private;
  953. struct drm_amdgpu_info_firmware fw_info;
  954. struct drm_amdgpu_query_fw query_fw;
  955. int ret, i;
  956. /* VCE */
  957. query_fw.fw_type = AMDGPU_INFO_FW_VCE;
  958. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  959. if (ret)
  960. return ret;
  961. seq_printf(m, "VCE feature version: %u, firmware version: 0x%08x\n",
  962. fw_info.feature, fw_info.ver);
  963. /* UVD */
  964. query_fw.fw_type = AMDGPU_INFO_FW_UVD;
  965. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  966. if (ret)
  967. return ret;
  968. seq_printf(m, "UVD feature version: %u, firmware version: 0x%08x\n",
  969. fw_info.feature, fw_info.ver);
  970. /* GMC */
  971. query_fw.fw_type = AMDGPU_INFO_FW_GMC;
  972. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  973. if (ret)
  974. return ret;
  975. seq_printf(m, "MC feature version: %u, firmware version: 0x%08x\n",
  976. fw_info.feature, fw_info.ver);
  977. /* ME */
  978. query_fw.fw_type = AMDGPU_INFO_FW_GFX_ME;
  979. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  980. if (ret)
  981. return ret;
  982. seq_printf(m, "ME feature version: %u, firmware version: 0x%08x\n",
  983. fw_info.feature, fw_info.ver);
  984. /* PFP */
  985. query_fw.fw_type = AMDGPU_INFO_FW_GFX_PFP;
  986. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  987. if (ret)
  988. return ret;
  989. seq_printf(m, "PFP feature version: %u, firmware version: 0x%08x\n",
  990. fw_info.feature, fw_info.ver);
  991. /* CE */
  992. query_fw.fw_type = AMDGPU_INFO_FW_GFX_CE;
  993. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  994. if (ret)
  995. return ret;
  996. seq_printf(m, "CE feature version: %u, firmware version: 0x%08x\n",
  997. fw_info.feature, fw_info.ver);
  998. /* RLC */
  999. query_fw.fw_type = AMDGPU_INFO_FW_GFX_RLC;
  1000. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1001. if (ret)
  1002. return ret;
  1003. seq_printf(m, "RLC feature version: %u, firmware version: 0x%08x\n",
  1004. fw_info.feature, fw_info.ver);
  1005. /* MEC */
  1006. query_fw.fw_type = AMDGPU_INFO_FW_GFX_MEC;
  1007. query_fw.index = 0;
  1008. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1009. if (ret)
  1010. return ret;
  1011. seq_printf(m, "MEC feature version: %u, firmware version: 0x%08x\n",
  1012. fw_info.feature, fw_info.ver);
  1013. /* MEC2 */
  1014. if (adev->asic_type == CHIP_KAVERI ||
  1015. (adev->asic_type > CHIP_TOPAZ && adev->asic_type != CHIP_STONEY)) {
  1016. query_fw.index = 1;
  1017. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1018. if (ret)
  1019. return ret;
  1020. seq_printf(m, "MEC2 feature version: %u, firmware version: 0x%08x\n",
  1021. fw_info.feature, fw_info.ver);
  1022. }
  1023. /* PSP SOS */
  1024. query_fw.fw_type = AMDGPU_INFO_FW_SOS;
  1025. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1026. if (ret)
  1027. return ret;
  1028. seq_printf(m, "SOS feature version: %u, firmware version: 0x%08x\n",
  1029. fw_info.feature, fw_info.ver);
  1030. /* PSP ASD */
  1031. query_fw.fw_type = AMDGPU_INFO_FW_ASD;
  1032. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1033. if (ret)
  1034. return ret;
  1035. seq_printf(m, "ASD feature version: %u, firmware version: 0x%08x\n",
  1036. fw_info.feature, fw_info.ver);
  1037. /* SMC */
  1038. query_fw.fw_type = AMDGPU_INFO_FW_SMC;
  1039. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1040. if (ret)
  1041. return ret;
  1042. seq_printf(m, "SMC feature version: %u, firmware version: 0x%08x\n",
  1043. fw_info.feature, fw_info.ver);
  1044. /* SDMA */
  1045. query_fw.fw_type = AMDGPU_INFO_FW_SDMA;
  1046. for (i = 0; i < adev->sdma.num_instances; i++) {
  1047. query_fw.index = i;
  1048. ret = amdgpu_firmware_info(&fw_info, &query_fw, adev);
  1049. if (ret)
  1050. return ret;
  1051. seq_printf(m, "SDMA%d feature version: %u, firmware version: 0x%08x\n",
  1052. i, fw_info.feature, fw_info.ver);
  1053. }
  1054. return 0;
  1055. }
  1056. static const struct drm_info_list amdgpu_firmware_info_list[] = {
  1057. {"amdgpu_firmware_info", amdgpu_debugfs_firmware_info, 0, NULL},
  1058. };
  1059. #endif
  1060. int amdgpu_debugfs_firmware_init(struct amdgpu_device *adev)
  1061. {
  1062. #if defined(CONFIG_DEBUG_FS)
  1063. return amdgpu_debugfs_add_files(adev, amdgpu_firmware_info_list,
  1064. ARRAY_SIZE(amdgpu_firmware_info_list));
  1065. #else
  1066. return 0;
  1067. #endif
  1068. }