dwc3-pci.c 9.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362
  1. /**
  2. * dwc3-pci.c - PCI Specific glue layer
  3. *
  4. * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
  5. *
  6. * Authors: Felipe Balbi <balbi@ti.com>,
  7. * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
  8. *
  9. * This program is free software: you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 of
  11. * the License as published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #include <linux/kernel.h>
  19. #include <linux/module.h>
  20. #include <linux/slab.h>
  21. #include <linux/pci.h>
  22. #include <linux/pm_runtime.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/gpio/consumer.h>
  25. #include <linux/acpi.h>
  26. #include <linux/delay.h>
  27. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3 0xabcd
  28. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI 0xabce
  29. #define PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31 0xabcf
  30. #define PCI_DEVICE_ID_INTEL_BYT 0x0f37
  31. #define PCI_DEVICE_ID_INTEL_MRFLD 0x119e
  32. #define PCI_DEVICE_ID_INTEL_BSW 0x22b7
  33. #define PCI_DEVICE_ID_INTEL_SPTLP 0x9d30
  34. #define PCI_DEVICE_ID_INTEL_SPTH 0xa130
  35. #define PCI_DEVICE_ID_INTEL_BXT 0x0aaa
  36. #define PCI_DEVICE_ID_INTEL_BXT_M 0x1aaa
  37. #define PCI_DEVICE_ID_INTEL_APL 0x5aaa
  38. #define PCI_DEVICE_ID_INTEL_KBP 0xa2b0
  39. #define PCI_INTEL_BXT_DSM_UUID "732b85d5-b7a7-4a1b-9ba0-4bbd00ffd511"
  40. #define PCI_INTEL_BXT_FUNC_PMU_PWR 4
  41. #define PCI_INTEL_BXT_STATE_D0 0
  42. #define PCI_INTEL_BXT_STATE_D3 3
  43. /**
  44. * struct dwc3_pci - Driver private structure
  45. * @dwc3: child dwc3 platform_device
  46. * @pci: our link to PCI bus
  47. * @uuid: _DSM UUID
  48. * @has_dsm_for_pm: true for devices which need to run _DSM on runtime PM
  49. */
  50. struct dwc3_pci {
  51. struct platform_device *dwc3;
  52. struct pci_dev *pci;
  53. u8 uuid[16];
  54. unsigned int has_dsm_for_pm:1;
  55. };
  56. static const struct acpi_gpio_params reset_gpios = { 0, 0, false };
  57. static const struct acpi_gpio_params cs_gpios = { 1, 0, false };
  58. static const struct acpi_gpio_mapping acpi_dwc3_byt_gpios[] = {
  59. { "reset-gpios", &reset_gpios, 1 },
  60. { "cs-gpios", &cs_gpios, 1 },
  61. { },
  62. };
  63. static int dwc3_pci_quirks(struct dwc3_pci *dwc)
  64. {
  65. struct platform_device *dwc3 = dwc->dwc3;
  66. struct pci_dev *pdev = dwc->pci;
  67. if (pdev->vendor == PCI_VENDOR_ID_AMD &&
  68. pdev->device == PCI_DEVICE_ID_AMD_NL_USB) {
  69. struct property_entry properties[] = {
  70. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  71. PROPERTY_ENTRY_U8("snps,lpm-nyet-threshold", 0xf),
  72. PROPERTY_ENTRY_BOOL("snps,u2exit_lfps_quirk"),
  73. PROPERTY_ENTRY_BOOL("snps,u2ss_inp3_quirk"),
  74. PROPERTY_ENTRY_BOOL("snps,req_p1p2p3_quirk"),
  75. PROPERTY_ENTRY_BOOL("snps,del_p1p2p3_quirk"),
  76. PROPERTY_ENTRY_BOOL("snps,del_phy_power_chg_quirk"),
  77. PROPERTY_ENTRY_BOOL("snps,lfps_filter_quirk"),
  78. PROPERTY_ENTRY_BOOL("snps,rx_detect_poll_quirk"),
  79. PROPERTY_ENTRY_BOOL("snps,tx_de_emphasis_quirk"),
  80. PROPERTY_ENTRY_U8("snps,tx_de_emphasis", 1),
  81. /*
  82. * FIXME these quirks should be removed when AMD NL
  83. * tapes out
  84. */
  85. PROPERTY_ENTRY_BOOL("snps,disable_scramble_quirk"),
  86. PROPERTY_ENTRY_BOOL("snps,dis_u3_susphy_quirk"),
  87. PROPERTY_ENTRY_BOOL("snps,dis_u2_susphy_quirk"),
  88. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  89. { },
  90. };
  91. return platform_device_add_properties(dwc3, properties);
  92. }
  93. if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
  94. int ret;
  95. struct property_entry properties[] = {
  96. PROPERTY_ENTRY_STRING("dr_mode", "peripheral"),
  97. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  98. { }
  99. };
  100. ret = platform_device_add_properties(dwc3, properties);
  101. if (ret < 0)
  102. return ret;
  103. if (pdev->device == PCI_DEVICE_ID_INTEL_BXT ||
  104. pdev->device == PCI_DEVICE_ID_INTEL_BXT_M) {
  105. acpi_str_to_uuid(PCI_INTEL_BXT_DSM_UUID, dwc->uuid);
  106. dwc->has_dsm_for_pm = true;
  107. }
  108. if (pdev->device == PCI_DEVICE_ID_INTEL_BYT) {
  109. struct gpio_desc *gpio;
  110. acpi_dev_add_driver_gpios(ACPI_COMPANION(&pdev->dev),
  111. acpi_dwc3_byt_gpios);
  112. /*
  113. * These GPIOs will turn on the USB2 PHY. Note that we have to
  114. * put the gpio descriptors again here because the phy driver
  115. * might want to grab them, too.
  116. */
  117. gpio = gpiod_get_optional(&pdev->dev, "cs", GPIOD_OUT_LOW);
  118. if (IS_ERR(gpio))
  119. return PTR_ERR(gpio);
  120. gpiod_set_value_cansleep(gpio, 1);
  121. gpiod_put(gpio);
  122. gpio = gpiod_get_optional(&pdev->dev, "reset", GPIOD_OUT_LOW);
  123. if (IS_ERR(gpio))
  124. return PTR_ERR(gpio);
  125. if (gpio) {
  126. gpiod_set_value_cansleep(gpio, 1);
  127. gpiod_put(gpio);
  128. usleep_range(10000, 11000);
  129. }
  130. }
  131. }
  132. if (pdev->vendor == PCI_VENDOR_ID_SYNOPSYS &&
  133. (pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3 ||
  134. pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI ||
  135. pdev->device == PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31)) {
  136. struct property_entry properties[] = {
  137. PROPERTY_ENTRY_BOOL("snps,usb3_lpm_capable"),
  138. PROPERTY_ENTRY_BOOL("snps,has-lpm-erratum"),
  139. PROPERTY_ENTRY_BOOL("snps,dis_enblslpm_quirk"),
  140. PROPERTY_ENTRY_BOOL("linux,sysdev_is_parent"),
  141. { },
  142. };
  143. return platform_device_add_properties(dwc3, properties);
  144. }
  145. return 0;
  146. }
  147. static int dwc3_pci_probe(struct pci_dev *pci,
  148. const struct pci_device_id *id)
  149. {
  150. struct dwc3_pci *dwc;
  151. struct resource res[2];
  152. int ret;
  153. struct device *dev = &pci->dev;
  154. ret = pcim_enable_device(pci);
  155. if (ret) {
  156. dev_err(dev, "failed to enable pci device\n");
  157. return -ENODEV;
  158. }
  159. pci_set_master(pci);
  160. dwc = devm_kzalloc(dev, sizeof(*dwc), GFP_KERNEL);
  161. if (!dwc)
  162. return -ENOMEM;
  163. dwc->dwc3 = platform_device_alloc("dwc3", PLATFORM_DEVID_AUTO);
  164. if (!dwc->dwc3)
  165. return -ENOMEM;
  166. memset(res, 0x00, sizeof(struct resource) * ARRAY_SIZE(res));
  167. res[0].start = pci_resource_start(pci, 0);
  168. res[0].end = pci_resource_end(pci, 0);
  169. res[0].name = "dwc_usb3";
  170. res[0].flags = IORESOURCE_MEM;
  171. res[1].start = pci->irq;
  172. res[1].name = "dwc_usb3";
  173. res[1].flags = IORESOURCE_IRQ;
  174. ret = platform_device_add_resources(dwc->dwc3, res, ARRAY_SIZE(res));
  175. if (ret) {
  176. dev_err(dev, "couldn't add resources to dwc3 device\n");
  177. return ret;
  178. }
  179. dwc->pci = pci;
  180. dwc->dwc3->dev.parent = dev;
  181. ACPI_COMPANION_SET(&dwc->dwc3->dev, ACPI_COMPANION(dev));
  182. ret = dwc3_pci_quirks(dwc);
  183. if (ret)
  184. goto err;
  185. ret = platform_device_add(dwc->dwc3);
  186. if (ret) {
  187. dev_err(dev, "failed to register dwc3 device\n");
  188. goto err;
  189. }
  190. device_init_wakeup(dev, true);
  191. device_set_run_wake(dev, true);
  192. pci_set_drvdata(pci, dwc);
  193. pm_runtime_put(dev);
  194. return 0;
  195. err:
  196. platform_device_put(dwc->dwc3);
  197. return ret;
  198. }
  199. static void dwc3_pci_remove(struct pci_dev *pci)
  200. {
  201. struct dwc3_pci *dwc = pci_get_drvdata(pci);
  202. device_init_wakeup(&pci->dev, false);
  203. pm_runtime_get(&pci->dev);
  204. acpi_dev_remove_driver_gpios(ACPI_COMPANION(&pci->dev));
  205. platform_device_unregister(dwc->dwc3);
  206. }
  207. static const struct pci_device_id dwc3_pci_id_table[] = {
  208. {
  209. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  210. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3),
  211. },
  212. {
  213. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  214. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI),
  215. },
  216. {
  217. PCI_DEVICE(PCI_VENDOR_ID_SYNOPSYS,
  218. PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31),
  219. },
  220. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BSW), },
  221. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BYT), },
  222. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_MRFLD), },
  223. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SPTLP), },
  224. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_SPTH), },
  225. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BXT), },
  226. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_BXT_M), },
  227. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_APL), },
  228. { PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_KBP), },
  229. { PCI_DEVICE(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB), },
  230. { } /* Terminating Entry */
  231. };
  232. MODULE_DEVICE_TABLE(pci, dwc3_pci_id_table);
  233. #if defined(CONFIG_PM) || defined(CONFIG_PM_SLEEP)
  234. static int dwc3_pci_dsm(struct dwc3_pci *dwc, int param)
  235. {
  236. union acpi_object *obj;
  237. union acpi_object tmp;
  238. union acpi_object argv4 = ACPI_INIT_DSM_ARGV4(1, &tmp);
  239. if (!dwc->has_dsm_for_pm)
  240. return 0;
  241. tmp.type = ACPI_TYPE_INTEGER;
  242. tmp.integer.value = param;
  243. obj = acpi_evaluate_dsm(ACPI_HANDLE(&dwc->pci->dev), dwc->uuid,
  244. 1, PCI_INTEL_BXT_FUNC_PMU_PWR, &argv4);
  245. if (!obj) {
  246. dev_err(&dwc->pci->dev, "failed to evaluate _DSM\n");
  247. return -EIO;
  248. }
  249. ACPI_FREE(obj);
  250. return 0;
  251. }
  252. #endif /* CONFIG_PM || CONFIG_PM_SLEEP */
  253. #ifdef CONFIG_PM
  254. static int dwc3_pci_runtime_suspend(struct device *dev)
  255. {
  256. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  257. if (device_run_wake(dev))
  258. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  259. return -EBUSY;
  260. }
  261. static int dwc3_pci_runtime_resume(struct device *dev)
  262. {
  263. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  264. struct platform_device *dwc3 = dwc->dwc3;
  265. int ret;
  266. ret = dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  267. if (ret)
  268. return ret;
  269. return pm_runtime_get(&dwc3->dev);
  270. }
  271. #endif /* CONFIG_PM */
  272. #ifdef CONFIG_PM_SLEEP
  273. static int dwc3_pci_suspend(struct device *dev)
  274. {
  275. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  276. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D3);
  277. }
  278. static int dwc3_pci_resume(struct device *dev)
  279. {
  280. struct dwc3_pci *dwc = dev_get_drvdata(dev);
  281. return dwc3_pci_dsm(dwc, PCI_INTEL_BXT_STATE_D0);
  282. }
  283. #endif /* CONFIG_PM_SLEEP */
  284. static struct dev_pm_ops dwc3_pci_dev_pm_ops = {
  285. SET_SYSTEM_SLEEP_PM_OPS(dwc3_pci_suspend, dwc3_pci_resume)
  286. SET_RUNTIME_PM_OPS(dwc3_pci_runtime_suspend, dwc3_pci_runtime_resume,
  287. NULL)
  288. };
  289. static struct pci_driver dwc3_pci_driver = {
  290. .name = "dwc3-pci",
  291. .id_table = dwc3_pci_id_table,
  292. .probe = dwc3_pci_probe,
  293. .remove = dwc3_pci_remove,
  294. .driver = {
  295. .pm = &dwc3_pci_dev_pm_ops,
  296. }
  297. };
  298. MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
  299. MODULE_LICENSE("GPL v2");
  300. MODULE_DESCRIPTION("DesignWare USB3 PCI Glue Layer");
  301. module_pci_driver(dwc3_pci_driver);