amd_shared.h 7.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245
  1. /*
  2. * Copyright 2015 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. */
  22. #ifndef __AMD_SHARED_H__
  23. #define __AMD_SHARED_H__
  24. #define AMD_MAX_USEC_TIMEOUT 200000 /* 200 ms */
  25. /*
  26. * Supported ASIC types
  27. */
  28. enum amd_asic_type {
  29. CHIP_TAHITI = 0,
  30. CHIP_PITCAIRN,
  31. CHIP_VERDE,
  32. CHIP_OLAND,
  33. CHIP_HAINAN,
  34. CHIP_BONAIRE,
  35. CHIP_KAVERI,
  36. CHIP_KABINI,
  37. CHIP_HAWAII,
  38. CHIP_MULLINS,
  39. CHIP_TOPAZ,
  40. CHIP_TONGA,
  41. CHIP_FIJI,
  42. CHIP_CARRIZO,
  43. CHIP_STONEY,
  44. CHIP_POLARIS10,
  45. CHIP_POLARIS11,
  46. CHIP_POLARIS12,
  47. CHIP_VEGA10,
  48. CHIP_LAST,
  49. };
  50. /*
  51. * Chip flags
  52. */
  53. enum amd_chip_flags {
  54. AMD_ASIC_MASK = 0x0000ffffUL,
  55. AMD_FLAGS_MASK = 0xffff0000UL,
  56. AMD_IS_MOBILITY = 0x00010000UL,
  57. AMD_IS_APU = 0x00020000UL,
  58. AMD_IS_PX = 0x00040000UL,
  59. AMD_EXP_HW_SUPPORT = 0x00080000UL,
  60. };
  61. enum amd_ip_block_type {
  62. AMD_IP_BLOCK_TYPE_COMMON,
  63. AMD_IP_BLOCK_TYPE_GMC,
  64. AMD_IP_BLOCK_TYPE_IH,
  65. AMD_IP_BLOCK_TYPE_SMC,
  66. AMD_IP_BLOCK_TYPE_PSP,
  67. AMD_IP_BLOCK_TYPE_DCE,
  68. AMD_IP_BLOCK_TYPE_GFX,
  69. AMD_IP_BLOCK_TYPE_SDMA,
  70. AMD_IP_BLOCK_TYPE_UVD,
  71. AMD_IP_BLOCK_TYPE_VCE,
  72. AMD_IP_BLOCK_TYPE_ACP,
  73. AMD_IP_BLOCK_TYPE_GFXHUB,
  74. AMD_IP_BLOCK_TYPE_MMHUB
  75. };
  76. enum amd_clockgating_state {
  77. AMD_CG_STATE_GATE = 0,
  78. AMD_CG_STATE_UNGATE,
  79. };
  80. enum amd_dpm_forced_level {
  81. AMD_DPM_FORCED_LEVEL_AUTO = 0x1,
  82. AMD_DPM_FORCED_LEVEL_MANUAL = 0x2,
  83. AMD_DPM_FORCED_LEVEL_LOW = 0x4,
  84. AMD_DPM_FORCED_LEVEL_HIGH = 0x8,
  85. AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD = 0x10,
  86. AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK = 0x20,
  87. AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK = 0x40,
  88. AMD_DPM_FORCED_LEVEL_PROFILE_PEAK = 0x80,
  89. AMD_DPM_FORCED_LEVEL_PROFILE_EXIT = 0x100,
  90. };
  91. enum amd_powergating_state {
  92. AMD_PG_STATE_GATE = 0,
  93. AMD_PG_STATE_UNGATE,
  94. };
  95. struct amd_vce_state {
  96. /* vce clocks */
  97. u32 evclk;
  98. u32 ecclk;
  99. /* gpu clocks */
  100. u32 sclk;
  101. u32 mclk;
  102. u8 clk_idx;
  103. u8 pstate;
  104. };
  105. #define AMD_MAX_VCE_LEVELS 6
  106. enum amd_vce_level {
  107. AMD_VCE_LEVEL_AC_ALL = 0, /* AC, All cases */
  108. AMD_VCE_LEVEL_DC_EE = 1, /* DC, entropy encoding */
  109. AMD_VCE_LEVEL_DC_LL_LOW = 2, /* DC, low latency queue, res <= 720 */
  110. AMD_VCE_LEVEL_DC_LL_HIGH = 3, /* DC, low latency queue, 1080 >= res > 720 */
  111. AMD_VCE_LEVEL_DC_GP_LOW = 4, /* DC, general purpose queue, res <= 720 */
  112. AMD_VCE_LEVEL_DC_GP_HIGH = 5, /* DC, general purpose queue, 1080 >= res > 720 */
  113. };
  114. enum amd_pp_profile_type {
  115. AMD_PP_GFX_PROFILE,
  116. AMD_PP_COMPUTE_PROFILE,
  117. };
  118. struct amd_pp_profile {
  119. enum amd_pp_profile_type type;
  120. uint32_t min_sclk;
  121. uint32_t min_mclk;
  122. uint16_t activity_threshold;
  123. uint8_t up_hyst;
  124. uint8_t down_hyst;
  125. };
  126. /* CG flags */
  127. #define AMD_CG_SUPPORT_GFX_MGCG (1 << 0)
  128. #define AMD_CG_SUPPORT_GFX_MGLS (1 << 1)
  129. #define AMD_CG_SUPPORT_GFX_CGCG (1 << 2)
  130. #define AMD_CG_SUPPORT_GFX_CGLS (1 << 3)
  131. #define AMD_CG_SUPPORT_GFX_CGTS (1 << 4)
  132. #define AMD_CG_SUPPORT_GFX_CGTS_LS (1 << 5)
  133. #define AMD_CG_SUPPORT_GFX_CP_LS (1 << 6)
  134. #define AMD_CG_SUPPORT_GFX_RLC_LS (1 << 7)
  135. #define AMD_CG_SUPPORT_MC_LS (1 << 8)
  136. #define AMD_CG_SUPPORT_MC_MGCG (1 << 9)
  137. #define AMD_CG_SUPPORT_SDMA_LS (1 << 10)
  138. #define AMD_CG_SUPPORT_SDMA_MGCG (1 << 11)
  139. #define AMD_CG_SUPPORT_BIF_LS (1 << 12)
  140. #define AMD_CG_SUPPORT_UVD_MGCG (1 << 13)
  141. #define AMD_CG_SUPPORT_VCE_MGCG (1 << 14)
  142. #define AMD_CG_SUPPORT_HDP_LS (1 << 15)
  143. #define AMD_CG_SUPPORT_HDP_MGCG (1 << 16)
  144. #define AMD_CG_SUPPORT_ROM_MGCG (1 << 17)
  145. #define AMD_CG_SUPPORT_DRM_LS (1 << 18)
  146. #define AMD_CG_SUPPORT_BIF_MGCG (1 << 19)
  147. #define AMD_CG_SUPPORT_GFX_3D_CGCG (1 << 20)
  148. #define AMD_CG_SUPPORT_GFX_3D_CGLS (1 << 21)
  149. #define AMD_CG_SUPPORT_DRM_MGCG (1 << 22)
  150. #define AMD_CG_SUPPORT_DF_MGCG (1 << 23)
  151. /* PG flags */
  152. #define AMD_PG_SUPPORT_GFX_PG (1 << 0)
  153. #define AMD_PG_SUPPORT_GFX_SMG (1 << 1)
  154. #define AMD_PG_SUPPORT_GFX_DMG (1 << 2)
  155. #define AMD_PG_SUPPORT_UVD (1 << 3)
  156. #define AMD_PG_SUPPORT_VCE (1 << 4)
  157. #define AMD_PG_SUPPORT_CP (1 << 5)
  158. #define AMD_PG_SUPPORT_GDS (1 << 6)
  159. #define AMD_PG_SUPPORT_RLC_SMU_HS (1 << 7)
  160. #define AMD_PG_SUPPORT_SDMA (1 << 8)
  161. #define AMD_PG_SUPPORT_ACP (1 << 9)
  162. #define AMD_PG_SUPPORT_SAMU (1 << 10)
  163. #define AMD_PG_SUPPORT_GFX_QUICK_MG (1 << 11)
  164. #define AMD_PG_SUPPORT_GFX_PIPELINE (1 << 12)
  165. enum amd_pm_state_type {
  166. /* not used for dpm */
  167. POWER_STATE_TYPE_DEFAULT,
  168. POWER_STATE_TYPE_POWERSAVE,
  169. /* user selectable states */
  170. POWER_STATE_TYPE_BATTERY,
  171. POWER_STATE_TYPE_BALANCED,
  172. POWER_STATE_TYPE_PERFORMANCE,
  173. /* internal states */
  174. POWER_STATE_TYPE_INTERNAL_UVD,
  175. POWER_STATE_TYPE_INTERNAL_UVD_SD,
  176. POWER_STATE_TYPE_INTERNAL_UVD_HD,
  177. POWER_STATE_TYPE_INTERNAL_UVD_HD2,
  178. POWER_STATE_TYPE_INTERNAL_UVD_MVC,
  179. POWER_STATE_TYPE_INTERNAL_BOOT,
  180. POWER_STATE_TYPE_INTERNAL_THERMAL,
  181. POWER_STATE_TYPE_INTERNAL_ACPI,
  182. POWER_STATE_TYPE_INTERNAL_ULV,
  183. POWER_STATE_TYPE_INTERNAL_3DPERF,
  184. };
  185. struct amd_ip_funcs {
  186. /* Name of IP block */
  187. char *name;
  188. /* sets up early driver state (pre sw_init), does not configure hw - Optional */
  189. int (*early_init)(void *handle);
  190. /* sets up late driver/hw state (post hw_init) - Optional */
  191. int (*late_init)(void *handle);
  192. /* sets up driver state, does not configure hw */
  193. int (*sw_init)(void *handle);
  194. /* tears down driver state, does not configure hw */
  195. int (*sw_fini)(void *handle);
  196. /* sets up the hw state */
  197. int (*hw_init)(void *handle);
  198. /* tears down the hw state */
  199. int (*hw_fini)(void *handle);
  200. void (*late_fini)(void *handle);
  201. /* handles IP specific hw/sw changes for suspend */
  202. int (*suspend)(void *handle);
  203. /* handles IP specific hw/sw changes for resume */
  204. int (*resume)(void *handle);
  205. /* returns current IP block idle status */
  206. bool (*is_idle)(void *handle);
  207. /* poll for idle */
  208. int (*wait_for_idle)(void *handle);
  209. /* check soft reset the IP block */
  210. bool (*check_soft_reset)(void *handle);
  211. /* pre soft reset the IP block */
  212. int (*pre_soft_reset)(void *handle);
  213. /* soft reset the IP block */
  214. int (*soft_reset)(void *handle);
  215. /* post soft reset the IP block */
  216. int (*post_soft_reset)(void *handle);
  217. /* enable/disable cg for the IP block */
  218. int (*set_clockgating_state)(void *handle,
  219. enum amd_clockgating_state state);
  220. /* enable/disable pg for the IP block */
  221. int (*set_powergating_state)(void *handle,
  222. enum amd_powergating_state state);
  223. /* get current clockgating status */
  224. void (*get_clockgating_state)(void *handle, u32 *flags);
  225. };
  226. #endif /* __AMD_SHARED_H__ */