vcn_v1_0.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. #include "ivsrcid/vcn/irqsrcs_vcn_1_0.h"
  36. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev);
  40. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr);
  42. /**
  43. * vcn_v1_0_early_init - set function pointers
  44. *
  45. * @handle: amdgpu_device pointer
  46. *
  47. * Set ring and irq function pointers
  48. */
  49. static int vcn_v1_0_early_init(void *handle)
  50. {
  51. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  52. adev->vcn.num_enc_rings = 2;
  53. vcn_v1_0_set_dec_ring_funcs(adev);
  54. vcn_v1_0_set_enc_ring_funcs(adev);
  55. vcn_v1_0_set_jpeg_ring_funcs(adev);
  56. vcn_v1_0_set_irq_funcs(adev);
  57. return 0;
  58. }
  59. /**
  60. * vcn_v1_0_sw_init - sw init for VCN block
  61. *
  62. * @handle: amdgpu_device pointer
  63. *
  64. * Load firmware and sw initialization
  65. */
  66. static int vcn_v1_0_sw_init(void *handle)
  67. {
  68. struct amdgpu_ring *ring;
  69. int i, r;
  70. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  71. /* VCN DEC TRAP */
  72. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, VCN_1_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->vcn.irq);
  73. if (r)
  74. return r;
  75. /* VCN ENC TRAP */
  76. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  77. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + VCN_1_0__SRCID__UVD_ENC_GENERAL_PURPOSE,
  78. &adev->vcn.irq);
  79. if (r)
  80. return r;
  81. }
  82. /* VCN JPEG TRAP */
  83. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->vcn.irq);
  84. if (r)
  85. return r;
  86. r = amdgpu_vcn_sw_init(adev);
  87. if (r)
  88. return r;
  89. r = amdgpu_vcn_resume(adev);
  90. if (r)
  91. return r;
  92. ring = &adev->vcn.ring_dec;
  93. sprintf(ring->name, "vcn_dec");
  94. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  95. if (r)
  96. return r;
  97. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  98. ring = &adev->vcn.ring_enc[i];
  99. sprintf(ring->name, "vcn_enc%d", i);
  100. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  101. if (r)
  102. return r;
  103. }
  104. ring = &adev->vcn.ring_jpeg;
  105. sprintf(ring->name, "vcn_jpeg");
  106. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  107. if (r)
  108. return r;
  109. return r;
  110. }
  111. /**
  112. * vcn_v1_0_sw_fini - sw fini for VCN block
  113. *
  114. * @handle: amdgpu_device pointer
  115. *
  116. * VCN suspend and free up sw allocation
  117. */
  118. static int vcn_v1_0_sw_fini(void *handle)
  119. {
  120. int r;
  121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  122. r = amdgpu_vcn_suspend(adev);
  123. if (r)
  124. return r;
  125. r = amdgpu_vcn_sw_fini(adev);
  126. return r;
  127. }
  128. /**
  129. * vcn_v1_0_hw_init - start and test VCN block
  130. *
  131. * @handle: amdgpu_device pointer
  132. *
  133. * Initialize the hardware, boot up the VCPU and do some testing
  134. */
  135. static int vcn_v1_0_hw_init(void *handle)
  136. {
  137. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  138. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  139. int i, r;
  140. ring->ready = true;
  141. r = amdgpu_ring_test_ring(ring);
  142. if (r) {
  143. ring->ready = false;
  144. goto done;
  145. }
  146. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  147. ring = &adev->vcn.ring_enc[i];
  148. ring->ready = true;
  149. r = amdgpu_ring_test_ring(ring);
  150. if (r) {
  151. ring->ready = false;
  152. goto done;
  153. }
  154. }
  155. ring = &adev->vcn.ring_jpeg;
  156. ring->ready = true;
  157. r = amdgpu_ring_test_ring(ring);
  158. if (r) {
  159. ring->ready = false;
  160. goto done;
  161. }
  162. done:
  163. if (!r)
  164. DRM_INFO("VCN decode and encode initialized successfully.\n");
  165. return r;
  166. }
  167. /**
  168. * vcn_v1_0_hw_fini - stop the hardware block
  169. *
  170. * @handle: amdgpu_device pointer
  171. *
  172. * Stop the VCN block, mark ring as not ready any more
  173. */
  174. static int vcn_v1_0_hw_fini(void *handle)
  175. {
  176. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  177. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  178. if (RREG32_SOC15(VCN, 0, mmUVD_STATUS))
  179. vcn_v1_0_stop(adev);
  180. ring->ready = false;
  181. return 0;
  182. }
  183. /**
  184. * vcn_v1_0_suspend - suspend VCN block
  185. *
  186. * @handle: amdgpu_device pointer
  187. *
  188. * HW fini and suspend VCN block
  189. */
  190. static int vcn_v1_0_suspend(void *handle)
  191. {
  192. int r;
  193. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  194. r = vcn_v1_0_hw_fini(adev);
  195. if (r)
  196. return r;
  197. r = amdgpu_vcn_suspend(adev);
  198. return r;
  199. }
  200. /**
  201. * vcn_v1_0_resume - resume VCN block
  202. *
  203. * @handle: amdgpu_device pointer
  204. *
  205. * Resume firmware and hw init VCN block
  206. */
  207. static int vcn_v1_0_resume(void *handle)
  208. {
  209. int r;
  210. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  211. r = amdgpu_vcn_resume(adev);
  212. if (r)
  213. return r;
  214. r = vcn_v1_0_hw_init(adev);
  215. return r;
  216. }
  217. /**
  218. * vcn_v1_0_mc_resume - memory controller programming
  219. *
  220. * @adev: amdgpu_device pointer
  221. *
  222. * Let the VCN memory controller know it's offsets
  223. */
  224. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  225. {
  226. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  227. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  228. lower_32_bits(adev->vcn.gpu_addr));
  229. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  230. upper_32_bits(adev->vcn.gpu_addr));
  231. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  232. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  233. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  234. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  235. lower_32_bits(adev->vcn.gpu_addr + size));
  236. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  237. upper_32_bits(adev->vcn.gpu_addr + size));
  238. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  239. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  240. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  241. lower_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  242. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  243. upper_32_bits(adev->vcn.gpu_addr + size + AMDGPU_VCN_HEAP_SIZE));
  244. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  245. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  246. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  247. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  248. adev->gfx.config.gb_addr_config);
  249. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  250. adev->gfx.config.gb_addr_config);
  251. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  252. adev->gfx.config.gb_addr_config);
  253. }
  254. /**
  255. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  256. *
  257. * @adev: amdgpu_device pointer
  258. * @sw: enable SW clock gating
  259. *
  260. * Disable clock gating for VCN block
  261. */
  262. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
  263. {
  264. uint32_t data;
  265. /* JPEG disable CGC */
  266. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  267. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  268. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  269. else
  270. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  271. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  272. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  273. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  274. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  275. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  276. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  277. /* UVD disable CGC */
  278. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  279. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  280. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  281. else
  282. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  283. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  284. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  285. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  286. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  287. data &= ~(UVD_CGC_GATE__SYS_MASK
  288. | UVD_CGC_GATE__UDEC_MASK
  289. | UVD_CGC_GATE__MPEG2_MASK
  290. | UVD_CGC_GATE__REGS_MASK
  291. | UVD_CGC_GATE__RBC_MASK
  292. | UVD_CGC_GATE__LMI_MC_MASK
  293. | UVD_CGC_GATE__LMI_UMC_MASK
  294. | UVD_CGC_GATE__IDCT_MASK
  295. | UVD_CGC_GATE__MPRD_MASK
  296. | UVD_CGC_GATE__MPC_MASK
  297. | UVD_CGC_GATE__LBSI_MASK
  298. | UVD_CGC_GATE__LRBBM_MASK
  299. | UVD_CGC_GATE__UDEC_RE_MASK
  300. | UVD_CGC_GATE__UDEC_CM_MASK
  301. | UVD_CGC_GATE__UDEC_IT_MASK
  302. | UVD_CGC_GATE__UDEC_DB_MASK
  303. | UVD_CGC_GATE__UDEC_MP_MASK
  304. | UVD_CGC_GATE__WCB_MASK
  305. | UVD_CGC_GATE__VCPU_MASK
  306. | UVD_CGC_GATE__SCPU_MASK);
  307. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  308. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  309. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  310. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  311. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  312. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  313. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  314. | UVD_CGC_CTRL__SYS_MODE_MASK
  315. | UVD_CGC_CTRL__UDEC_MODE_MASK
  316. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  317. | UVD_CGC_CTRL__REGS_MODE_MASK
  318. | UVD_CGC_CTRL__RBC_MODE_MASK
  319. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  320. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  321. | UVD_CGC_CTRL__IDCT_MODE_MASK
  322. | UVD_CGC_CTRL__MPRD_MODE_MASK
  323. | UVD_CGC_CTRL__MPC_MODE_MASK
  324. | UVD_CGC_CTRL__LBSI_MODE_MASK
  325. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  326. | UVD_CGC_CTRL__WCB_MODE_MASK
  327. | UVD_CGC_CTRL__VCPU_MODE_MASK
  328. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  329. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  330. /* turn on */
  331. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  332. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  333. | UVD_SUVD_CGC_GATE__SIT_MASK
  334. | UVD_SUVD_CGC_GATE__SMP_MASK
  335. | UVD_SUVD_CGC_GATE__SCM_MASK
  336. | UVD_SUVD_CGC_GATE__SDB_MASK
  337. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  338. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  339. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  340. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  341. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  342. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  343. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  344. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  345. | UVD_SUVD_CGC_GATE__SCLR_MASK
  346. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  347. | UVD_SUVD_CGC_GATE__ENT_MASK
  348. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  349. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  350. | UVD_SUVD_CGC_GATE__SITE_MASK
  351. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  352. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  353. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  354. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  355. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  356. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  357. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  358. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  359. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  360. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  361. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  362. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  363. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  364. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  365. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  366. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  367. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  368. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  369. }
  370. /**
  371. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  372. *
  373. * @adev: amdgpu_device pointer
  374. * @sw: enable SW clock gating
  375. *
  376. * Enable clock gating for VCN block
  377. */
  378. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
  379. {
  380. uint32_t data = 0;
  381. /* enable JPEG CGC */
  382. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  383. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  384. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  385. else
  386. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  387. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  388. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  389. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  390. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  391. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  392. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  393. /* enable UVD CGC */
  394. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  395. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  396. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  397. else
  398. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  399. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  400. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  401. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  402. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  403. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  404. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  405. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  406. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  407. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  408. | UVD_CGC_CTRL__SYS_MODE_MASK
  409. | UVD_CGC_CTRL__UDEC_MODE_MASK
  410. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  411. | UVD_CGC_CTRL__REGS_MODE_MASK
  412. | UVD_CGC_CTRL__RBC_MODE_MASK
  413. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  414. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  415. | UVD_CGC_CTRL__IDCT_MODE_MASK
  416. | UVD_CGC_CTRL__MPRD_MODE_MASK
  417. | UVD_CGC_CTRL__MPC_MODE_MASK
  418. | UVD_CGC_CTRL__LBSI_MODE_MASK
  419. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  420. | UVD_CGC_CTRL__WCB_MODE_MASK
  421. | UVD_CGC_CTRL__VCPU_MODE_MASK
  422. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  423. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  424. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  425. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  426. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  427. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  428. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  429. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  430. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  431. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  432. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  433. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  434. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  435. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  436. }
  437. static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
  438. {
  439. uint32_t data = 0;
  440. int ret;
  441. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  442. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  443. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  444. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  445. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  446. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  447. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  448. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  449. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  450. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  451. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  452. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  453. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  454. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
  455. } else {
  456. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  457. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  458. | 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  459. | 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  460. | 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  461. | 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  462. | 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  463. | 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  464. | 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  465. | 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  466. | 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  467. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  468. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
  469. }
  470. /* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
  471. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  472. data &= ~0x103;
  473. if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
  474. data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
  475. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  476. }
  477. static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
  478. {
  479. uint32_t data = 0;
  480. int ret;
  481. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  482. /* Before power off, this indicator has to be turned on */
  483. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  484. data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
  485. data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
  486. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  487. data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  488. | 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  489. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  490. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  491. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  492. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  493. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  494. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  495. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  496. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  497. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  498. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  499. data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
  500. | 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
  501. | 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
  502. | 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
  503. | 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
  504. | 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
  505. | 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
  506. | 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
  507. | 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
  508. | 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
  509. | 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
  510. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
  511. }
  512. }
  513. /**
  514. * vcn_v1_0_start - start VCN block
  515. *
  516. * @adev: amdgpu_device pointer
  517. *
  518. * Setup and start the VCN block
  519. */
  520. static int vcn_v1_0_start(struct amdgpu_device *adev)
  521. {
  522. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  523. uint32_t rb_bufsz, tmp;
  524. uint32_t lmi_swap_cntl;
  525. int i, j, r;
  526. /* disable byte swapping */
  527. lmi_swap_cntl = 0;
  528. vcn_1_0_disable_static_power_gating(adev);
  529. /* disable clock gating */
  530. vcn_v1_0_disable_clock_gating(adev);
  531. vcn_v1_0_mc_resume(adev);
  532. /* disable interupt */
  533. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  534. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  535. /* stall UMC and register bus before resetting VCPU */
  536. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  537. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  538. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  539. mdelay(1);
  540. /* put LMI, VCPU, RBC etc... into reset */
  541. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  542. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  543. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  544. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  545. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  546. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  547. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  548. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  549. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  550. mdelay(5);
  551. /* initialize VCN memory controller */
  552. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  553. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  554. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  555. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  556. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  557. UVD_LMI_CTRL__REQ_MODE_MASK |
  558. 0x00100000L);
  559. #ifdef __BIG_ENDIAN
  560. /* swap (8 in 32) RB and IB */
  561. lmi_swap_cntl = 0xa;
  562. #endif
  563. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  564. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  565. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  566. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  567. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  568. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  569. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  570. /* take all subblocks out of reset, except VCPU */
  571. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  572. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  573. mdelay(5);
  574. /* enable VCPU clock */
  575. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  576. UVD_VCPU_CNTL__CLK_EN_MASK);
  577. /* enable UMC */
  578. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  579. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  580. /* boot up the VCPU */
  581. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  582. mdelay(10);
  583. for (i = 0; i < 10; ++i) {
  584. uint32_t status;
  585. for (j = 0; j < 100; ++j) {
  586. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  587. if (status & 2)
  588. break;
  589. mdelay(10);
  590. }
  591. r = 0;
  592. if (status & 2)
  593. break;
  594. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  595. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  596. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  597. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  598. mdelay(10);
  599. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  600. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  601. mdelay(10);
  602. r = -1;
  603. }
  604. if (r) {
  605. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  606. return r;
  607. }
  608. /* enable master interrupt */
  609. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  610. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  611. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  612. /* clear the bit 4 of VCN_STATUS */
  613. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  614. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  615. /* force RBC into idle state */
  616. rb_bufsz = order_base_2(ring->ring_size);
  617. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  618. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  619. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  620. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  621. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  622. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  623. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  624. /* set the write pointer delay */
  625. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  626. /* set the wb address */
  627. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  628. (upper_32_bits(ring->gpu_addr) >> 2));
  629. /* programm the RB_BASE for ring buffer */
  630. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  631. lower_32_bits(ring->gpu_addr));
  632. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  633. upper_32_bits(ring->gpu_addr));
  634. /* Initialize the ring buffer's read and write pointers */
  635. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  636. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  637. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  638. lower_32_bits(ring->wptr));
  639. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  640. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  641. ring = &adev->vcn.ring_enc[0];
  642. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  643. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  644. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  645. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  646. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  647. ring = &adev->vcn.ring_enc[1];
  648. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  649. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  650. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  651. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  652. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  653. ring = &adev->vcn.ring_jpeg;
  654. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  655. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, (0x00000001L | 0x00000002L));
  656. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW, lower_32_bits(ring->gpu_addr));
  657. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH, upper_32_bits(ring->gpu_addr));
  658. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, 0);
  659. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, 0);
  660. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000002L);
  661. /* initialize wptr */
  662. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  663. /* copy patch commands to the jpeg ring */
  664. vcn_v1_0_jpeg_ring_set_patch_ring(ring,
  665. (ring->wptr + ring->max_dw * amdgpu_sched_hw_submission));
  666. return 0;
  667. }
  668. /**
  669. * vcn_v1_0_stop - stop VCN block
  670. *
  671. * @adev: amdgpu_device pointer
  672. *
  673. * stop the VCN block
  674. */
  675. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  676. {
  677. /* force RBC into idle state */
  678. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  679. /* Stall UMC and register bus before resetting VCPU */
  680. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  681. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  682. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  683. mdelay(1);
  684. /* put VCPU into reset */
  685. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  686. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  687. mdelay(5);
  688. /* disable VCPU clock */
  689. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  690. /* Unstall UMC and register bus */
  691. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  692. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  693. WREG32_SOC15(VCN, 0, mmUVD_STATUS, 0);
  694. vcn_v1_0_enable_clock_gating(adev);
  695. vcn_1_0_enable_static_power_gating(adev);
  696. return 0;
  697. }
  698. static bool vcn_v1_0_is_idle(void *handle)
  699. {
  700. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  701. return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == 0x2);
  702. }
  703. static int vcn_v1_0_wait_for_idle(void *handle)
  704. {
  705. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  706. int ret = 0;
  707. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, 0x2, 0x2, ret);
  708. return ret;
  709. }
  710. static int vcn_v1_0_set_clockgating_state(void *handle,
  711. enum amd_clockgating_state state)
  712. {
  713. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  714. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  715. if (enable) {
  716. /* wait for STATUS to clear */
  717. if (vcn_v1_0_is_idle(handle))
  718. return -EBUSY;
  719. vcn_v1_0_enable_clock_gating(adev);
  720. } else {
  721. /* disable HW gating and enable Sw gating */
  722. vcn_v1_0_disable_clock_gating(adev);
  723. }
  724. return 0;
  725. }
  726. /**
  727. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  728. *
  729. * @ring: amdgpu_ring pointer
  730. *
  731. * Returns the current hardware read pointer
  732. */
  733. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  734. {
  735. struct amdgpu_device *adev = ring->adev;
  736. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  737. }
  738. /**
  739. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  740. *
  741. * @ring: amdgpu_ring pointer
  742. *
  743. * Returns the current hardware write pointer
  744. */
  745. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  746. {
  747. struct amdgpu_device *adev = ring->adev;
  748. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  749. }
  750. /**
  751. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  752. *
  753. * @ring: amdgpu_ring pointer
  754. *
  755. * Commits the write pointer to the hardware
  756. */
  757. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  758. {
  759. struct amdgpu_device *adev = ring->adev;
  760. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  761. }
  762. /**
  763. * vcn_v1_0_dec_ring_insert_start - insert a start command
  764. *
  765. * @ring: amdgpu_ring pointer
  766. *
  767. * Write a start command to the ring.
  768. */
  769. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  770. {
  771. struct amdgpu_device *adev = ring->adev;
  772. amdgpu_ring_write(ring,
  773. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  774. amdgpu_ring_write(ring, 0);
  775. amdgpu_ring_write(ring,
  776. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  777. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  778. }
  779. /**
  780. * vcn_v1_0_dec_ring_insert_end - insert a end command
  781. *
  782. * @ring: amdgpu_ring pointer
  783. *
  784. * Write a end command to the ring.
  785. */
  786. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  787. {
  788. struct amdgpu_device *adev = ring->adev;
  789. amdgpu_ring_write(ring,
  790. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  791. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  792. }
  793. /**
  794. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  795. *
  796. * @ring: amdgpu_ring pointer
  797. * @fence: fence to emit
  798. *
  799. * Write a fence and a trap command to the ring.
  800. */
  801. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  802. unsigned flags)
  803. {
  804. struct amdgpu_device *adev = ring->adev;
  805. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  806. amdgpu_ring_write(ring,
  807. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  808. amdgpu_ring_write(ring, seq);
  809. amdgpu_ring_write(ring,
  810. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  811. amdgpu_ring_write(ring, addr & 0xffffffff);
  812. amdgpu_ring_write(ring,
  813. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  814. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  815. amdgpu_ring_write(ring,
  816. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  817. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  818. amdgpu_ring_write(ring,
  819. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  820. amdgpu_ring_write(ring, 0);
  821. amdgpu_ring_write(ring,
  822. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  823. amdgpu_ring_write(ring, 0);
  824. amdgpu_ring_write(ring,
  825. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  826. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  827. }
  828. /**
  829. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  830. *
  831. * @ring: amdgpu_ring pointer
  832. * @ib: indirect buffer to execute
  833. *
  834. * Write ring commands to execute the indirect buffer
  835. */
  836. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  837. struct amdgpu_ib *ib,
  838. unsigned vmid, bool ctx_switch)
  839. {
  840. struct amdgpu_device *adev = ring->adev;
  841. amdgpu_ring_write(ring,
  842. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  843. amdgpu_ring_write(ring, vmid);
  844. amdgpu_ring_write(ring,
  845. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  846. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  847. amdgpu_ring_write(ring,
  848. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  849. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  850. amdgpu_ring_write(ring,
  851. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  852. amdgpu_ring_write(ring, ib->length_dw);
  853. }
  854. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  855. uint32_t reg, uint32_t val,
  856. uint32_t mask)
  857. {
  858. struct amdgpu_device *adev = ring->adev;
  859. amdgpu_ring_write(ring,
  860. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  861. amdgpu_ring_write(ring, reg << 2);
  862. amdgpu_ring_write(ring,
  863. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  864. amdgpu_ring_write(ring, val);
  865. amdgpu_ring_write(ring,
  866. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  867. amdgpu_ring_write(ring, mask);
  868. amdgpu_ring_write(ring,
  869. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  870. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  871. }
  872. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  873. unsigned vmid, uint64_t pd_addr)
  874. {
  875. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  876. uint32_t data0, data1, mask;
  877. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  878. /* wait for register write */
  879. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  880. data1 = lower_32_bits(pd_addr);
  881. mask = 0xffffffff;
  882. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  883. }
  884. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  885. uint32_t reg, uint32_t val)
  886. {
  887. struct amdgpu_device *adev = ring->adev;
  888. amdgpu_ring_write(ring,
  889. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  890. amdgpu_ring_write(ring, reg << 2);
  891. amdgpu_ring_write(ring,
  892. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  893. amdgpu_ring_write(ring, val);
  894. amdgpu_ring_write(ring,
  895. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  896. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  897. }
  898. /**
  899. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  900. *
  901. * @ring: amdgpu_ring pointer
  902. *
  903. * Returns the current hardware enc read pointer
  904. */
  905. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  906. {
  907. struct amdgpu_device *adev = ring->adev;
  908. if (ring == &adev->vcn.ring_enc[0])
  909. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  910. else
  911. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  912. }
  913. /**
  914. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  915. *
  916. * @ring: amdgpu_ring pointer
  917. *
  918. * Returns the current hardware enc write pointer
  919. */
  920. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  921. {
  922. struct amdgpu_device *adev = ring->adev;
  923. if (ring == &adev->vcn.ring_enc[0])
  924. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  925. else
  926. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  927. }
  928. /**
  929. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  930. *
  931. * @ring: amdgpu_ring pointer
  932. *
  933. * Commits the enc write pointer to the hardware
  934. */
  935. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  936. {
  937. struct amdgpu_device *adev = ring->adev;
  938. if (ring == &adev->vcn.ring_enc[0])
  939. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  940. lower_32_bits(ring->wptr));
  941. else
  942. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  943. lower_32_bits(ring->wptr));
  944. }
  945. /**
  946. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  947. *
  948. * @ring: amdgpu_ring pointer
  949. * @fence: fence to emit
  950. *
  951. * Write enc a fence and a trap command to the ring.
  952. */
  953. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  954. u64 seq, unsigned flags)
  955. {
  956. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  957. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  958. amdgpu_ring_write(ring, addr);
  959. amdgpu_ring_write(ring, upper_32_bits(addr));
  960. amdgpu_ring_write(ring, seq);
  961. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  962. }
  963. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  964. {
  965. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  966. }
  967. /**
  968. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  969. *
  970. * @ring: amdgpu_ring pointer
  971. * @ib: indirect buffer to execute
  972. *
  973. * Write enc ring commands to execute the indirect buffer
  974. */
  975. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  976. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  977. {
  978. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  979. amdgpu_ring_write(ring, vmid);
  980. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  981. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  982. amdgpu_ring_write(ring, ib->length_dw);
  983. }
  984. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  985. uint32_t reg, uint32_t val,
  986. uint32_t mask)
  987. {
  988. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  989. amdgpu_ring_write(ring, reg << 2);
  990. amdgpu_ring_write(ring, mask);
  991. amdgpu_ring_write(ring, val);
  992. }
  993. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  994. unsigned int vmid, uint64_t pd_addr)
  995. {
  996. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  997. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  998. /* wait for reg writes */
  999. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  1000. lower_32_bits(pd_addr), 0xffffffff);
  1001. }
  1002. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1003. uint32_t reg, uint32_t val)
  1004. {
  1005. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  1006. amdgpu_ring_write(ring, reg << 2);
  1007. amdgpu_ring_write(ring, val);
  1008. }
  1009. /**
  1010. * vcn_v1_0_jpeg_ring_get_rptr - get read pointer
  1011. *
  1012. * @ring: amdgpu_ring pointer
  1013. *
  1014. * Returns the current hardware read pointer
  1015. */
  1016. static uint64_t vcn_v1_0_jpeg_ring_get_rptr(struct amdgpu_ring *ring)
  1017. {
  1018. struct amdgpu_device *adev = ring->adev;
  1019. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1020. }
  1021. /**
  1022. * vcn_v1_0_jpeg_ring_get_wptr - get write pointer
  1023. *
  1024. * @ring: amdgpu_ring pointer
  1025. *
  1026. * Returns the current hardware write pointer
  1027. */
  1028. static uint64_t vcn_v1_0_jpeg_ring_get_wptr(struct amdgpu_ring *ring)
  1029. {
  1030. struct amdgpu_device *adev = ring->adev;
  1031. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  1032. }
  1033. /**
  1034. * vcn_v1_0_jpeg_ring_set_wptr - set write pointer
  1035. *
  1036. * @ring: amdgpu_ring pointer
  1037. *
  1038. * Commits the write pointer to the hardware
  1039. */
  1040. static void vcn_v1_0_jpeg_ring_set_wptr(struct amdgpu_ring *ring)
  1041. {
  1042. struct amdgpu_device *adev = ring->adev;
  1043. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
  1044. }
  1045. /**
  1046. * vcn_v1_0_jpeg_ring_insert_start - insert a start command
  1047. *
  1048. * @ring: amdgpu_ring pointer
  1049. *
  1050. * Write a start command to the ring.
  1051. */
  1052. static void vcn_v1_0_jpeg_ring_insert_start(struct amdgpu_ring *ring)
  1053. {
  1054. struct amdgpu_device *adev = ring->adev;
  1055. amdgpu_ring_write(ring,
  1056. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1057. amdgpu_ring_write(ring, 0x68e04);
  1058. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1059. amdgpu_ring_write(ring, 0x80010000);
  1060. }
  1061. /**
  1062. * vcn_v1_0_jpeg_ring_insert_end - insert a end command
  1063. *
  1064. * @ring: amdgpu_ring pointer
  1065. *
  1066. * Write a end command to the ring.
  1067. */
  1068. static void vcn_v1_0_jpeg_ring_insert_end(struct amdgpu_ring *ring)
  1069. {
  1070. struct amdgpu_device *adev = ring->adev;
  1071. amdgpu_ring_write(ring,
  1072. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1073. amdgpu_ring_write(ring, 0x68e04);
  1074. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1075. amdgpu_ring_write(ring, 0x00010000);
  1076. }
  1077. /**
  1078. * vcn_v1_0_jpeg_ring_emit_fence - emit an fence & trap command
  1079. *
  1080. * @ring: amdgpu_ring pointer
  1081. * @fence: fence to emit
  1082. *
  1083. * Write a fence and a trap command to the ring.
  1084. */
  1085. static void vcn_v1_0_jpeg_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1086. unsigned flags)
  1087. {
  1088. struct amdgpu_device *adev = ring->adev;
  1089. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1090. amdgpu_ring_write(ring,
  1091. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA0), 0, 0, PACKETJ_TYPE0));
  1092. amdgpu_ring_write(ring, seq);
  1093. amdgpu_ring_write(ring,
  1094. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA1), 0, 0, PACKETJ_TYPE0));
  1095. amdgpu_ring_write(ring, seq);
  1096. amdgpu_ring_write(ring,
  1097. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1098. amdgpu_ring_write(ring, lower_32_bits(addr));
  1099. amdgpu_ring_write(ring,
  1100. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1101. amdgpu_ring_write(ring, upper_32_bits(addr));
  1102. amdgpu_ring_write(ring,
  1103. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, 0, PACKETJ_TYPE0));
  1104. amdgpu_ring_write(ring, 0x8);
  1105. amdgpu_ring_write(ring,
  1106. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE4));
  1107. amdgpu_ring_write(ring, 0);
  1108. amdgpu_ring_write(ring,
  1109. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1110. amdgpu_ring_write(ring, 0x01400200);
  1111. amdgpu_ring_write(ring,
  1112. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1113. amdgpu_ring_write(ring, seq);
  1114. amdgpu_ring_write(ring,
  1115. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1116. amdgpu_ring_write(ring, lower_32_bits(addr));
  1117. amdgpu_ring_write(ring,
  1118. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1119. amdgpu_ring_write(ring, upper_32_bits(addr));
  1120. amdgpu_ring_write(ring,
  1121. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE2));
  1122. amdgpu_ring_write(ring, 0xffffffff);
  1123. amdgpu_ring_write(ring,
  1124. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1125. amdgpu_ring_write(ring, 0x3fbc);
  1126. amdgpu_ring_write(ring,
  1127. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1128. amdgpu_ring_write(ring, 0x1);
  1129. }
  1130. /**
  1131. * vcn_v1_0_jpeg_ring_emit_ib - execute indirect buffer
  1132. *
  1133. * @ring: amdgpu_ring pointer
  1134. * @ib: indirect buffer to execute
  1135. *
  1136. * Write ring commands to execute the indirect buffer.
  1137. */
  1138. static void vcn_v1_0_jpeg_ring_emit_ib(struct amdgpu_ring *ring,
  1139. struct amdgpu_ib *ib,
  1140. unsigned vmid, bool ctx_switch)
  1141. {
  1142. struct amdgpu_device *adev = ring->adev;
  1143. amdgpu_ring_write(ring,
  1144. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_VMID), 0, 0, PACKETJ_TYPE0));
  1145. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1146. amdgpu_ring_write(ring,
  1147. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JPEG_VMID), 0, 0, PACKETJ_TYPE0));
  1148. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1149. amdgpu_ring_write(ring,
  1150. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1151. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1152. amdgpu_ring_write(ring,
  1153. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1154. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1155. amdgpu_ring_write(ring,
  1156. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_IB_SIZE), 0, 0, PACKETJ_TYPE0));
  1157. amdgpu_ring_write(ring, ib->length_dw);
  1158. amdgpu_ring_write(ring,
  1159. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1160. amdgpu_ring_write(ring, lower_32_bits(ring->gpu_addr));
  1161. amdgpu_ring_write(ring,
  1162. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1163. amdgpu_ring_write(ring, upper_32_bits(ring->gpu_addr));
  1164. amdgpu_ring_write(ring,
  1165. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE2));
  1166. amdgpu_ring_write(ring, 0);
  1167. amdgpu_ring_write(ring,
  1168. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1169. amdgpu_ring_write(ring, 0x01400200);
  1170. amdgpu_ring_write(ring,
  1171. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1172. amdgpu_ring_write(ring, 0x2);
  1173. amdgpu_ring_write(ring,
  1174. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_STATUS), 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE3));
  1175. amdgpu_ring_write(ring, 0x2);
  1176. }
  1177. static void vcn_v1_0_jpeg_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1178. uint32_t reg, uint32_t val,
  1179. uint32_t mask)
  1180. {
  1181. struct amdgpu_device *adev = ring->adev;
  1182. uint32_t reg_offset = (reg << 2);
  1183. amdgpu_ring_write(ring,
  1184. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1185. amdgpu_ring_write(ring, 0x01400200);
  1186. amdgpu_ring_write(ring,
  1187. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1188. amdgpu_ring_write(ring, val);
  1189. amdgpu_ring_write(ring,
  1190. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1191. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1192. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1193. amdgpu_ring_write(ring, 0);
  1194. amdgpu_ring_write(ring,
  1195. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3));
  1196. } else {
  1197. amdgpu_ring_write(ring, reg_offset);
  1198. amdgpu_ring_write(ring,
  1199. PACKETJ(0, 0, 0, PACKETJ_TYPE3));
  1200. }
  1201. amdgpu_ring_write(ring, mask);
  1202. }
  1203. static void vcn_v1_0_jpeg_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1204. unsigned vmid, uint64_t pd_addr)
  1205. {
  1206. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1207. uint32_t data0, data1, mask;
  1208. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1209. /* wait for register write */
  1210. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1211. data1 = lower_32_bits(pd_addr);
  1212. mask = 0xffffffff;
  1213. vcn_v1_0_jpeg_ring_emit_reg_wait(ring, data0, data1, mask);
  1214. }
  1215. static void vcn_v1_0_jpeg_ring_emit_wreg(struct amdgpu_ring *ring,
  1216. uint32_t reg, uint32_t val)
  1217. {
  1218. struct amdgpu_device *adev = ring->adev;
  1219. uint32_t reg_offset = (reg << 2);
  1220. amdgpu_ring_write(ring,
  1221. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1222. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1223. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1224. amdgpu_ring_write(ring, 0);
  1225. amdgpu_ring_write(ring,
  1226. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0));
  1227. } else {
  1228. amdgpu_ring_write(ring, reg_offset);
  1229. amdgpu_ring_write(ring,
  1230. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1231. }
  1232. amdgpu_ring_write(ring, val);
  1233. }
  1234. static void vcn_v1_0_jpeg_ring_nop(struct amdgpu_ring *ring, uint32_t count)
  1235. {
  1236. int i;
  1237. WARN_ON(ring->wptr % 2 || count % 2);
  1238. for (i = 0; i < count / 2; i++) {
  1239. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE6));
  1240. amdgpu_ring_write(ring, 0);
  1241. }
  1242. }
  1243. static void vcn_v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t val)
  1244. {
  1245. struct amdgpu_device *adev = ring->adev;
  1246. ring->ring[(*ptr)++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1247. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1248. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1249. ring->ring[(*ptr)++] = 0;
  1250. ring->ring[(*ptr)++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0);
  1251. } else {
  1252. ring->ring[(*ptr)++] = reg_offset;
  1253. ring->ring[(*ptr)++] = PACKETJ(0, 0, 0, PACKETJ_TYPE0);
  1254. }
  1255. ring->ring[(*ptr)++] = val;
  1256. }
  1257. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr)
  1258. {
  1259. struct amdgpu_device *adev = ring->adev;
  1260. uint32_t reg, reg_offset, val, mask, i;
  1261. // 1st: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW
  1262. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW);
  1263. reg_offset = (reg << 2);
  1264. val = lower_32_bits(ring->gpu_addr);
  1265. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1266. // 2nd: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH
  1267. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH);
  1268. reg_offset = (reg << 2);
  1269. val = upper_32_bits(ring->gpu_addr);
  1270. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1271. // 3rd to 5th: issue MEM_READ commands
  1272. for (i = 0; i <= 2; i++) {
  1273. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE2);
  1274. ring->ring[ptr++] = 0;
  1275. }
  1276. // 6th: program mmUVD_JRBC_RB_CNTL register to enable NO_FETCH and RPTR write ability
  1277. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1278. reg_offset = (reg << 2);
  1279. val = 0x13;
  1280. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1281. // 7th: program mmUVD_JRBC_RB_REF_DATA
  1282. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA);
  1283. reg_offset = (reg << 2);
  1284. val = 0x1;
  1285. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1286. // 8th: issue conditional register read mmUVD_JRBC_RB_CNTL
  1287. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1288. reg_offset = (reg << 2);
  1289. val = 0x1;
  1290. mask = 0x1;
  1291. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0);
  1292. ring->ring[ptr++] = 0x01400200;
  1293. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0);
  1294. ring->ring[ptr++] = val;
  1295. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1296. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1297. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1298. ring->ring[ptr++] = 0;
  1299. ring->ring[ptr++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3);
  1300. } else {
  1301. ring->ring[ptr++] = reg_offset;
  1302. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE3);
  1303. }
  1304. ring->ring[ptr++] = mask;
  1305. //9th to 21st: insert no-op
  1306. for (i = 0; i <= 12; i++) {
  1307. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  1308. ring->ring[ptr++] = 0;
  1309. }
  1310. //22nd: reset mmUVD_JRBC_RB_RPTR
  1311. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1312. reg_offset = (reg << 2);
  1313. val = 0;
  1314. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1315. //23rd: program mmUVD_JRBC_RB_CNTL to disable no_fetch
  1316. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1317. reg_offset = (reg << 2);
  1318. val = 0x12;
  1319. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1320. }
  1321. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  1322. struct amdgpu_irq_src *source,
  1323. unsigned type,
  1324. enum amdgpu_interrupt_state state)
  1325. {
  1326. return 0;
  1327. }
  1328. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  1329. struct amdgpu_irq_src *source,
  1330. struct amdgpu_iv_entry *entry)
  1331. {
  1332. DRM_DEBUG("IH: VCN TRAP\n");
  1333. switch (entry->src_id) {
  1334. case 124:
  1335. amdgpu_fence_process(&adev->vcn.ring_dec);
  1336. break;
  1337. case 119:
  1338. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  1339. break;
  1340. case 120:
  1341. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  1342. break;
  1343. case 126:
  1344. amdgpu_fence_process(&adev->vcn.ring_jpeg);
  1345. break;
  1346. default:
  1347. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1348. entry->src_id, entry->src_data[0]);
  1349. break;
  1350. }
  1351. return 0;
  1352. }
  1353. static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1354. {
  1355. struct amdgpu_device *adev = ring->adev;
  1356. int i;
  1357. WARN_ON(ring->wptr % 2 || count % 2);
  1358. for (i = 0; i < count / 2; i++) {
  1359. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  1360. amdgpu_ring_write(ring, 0);
  1361. }
  1362. }
  1363. static int vcn_v1_0_set_powergating_state(void *handle,
  1364. enum amd_powergating_state state)
  1365. {
  1366. /* This doesn't actually powergate the VCN block.
  1367. * That's done in the dpm code via the SMC. This
  1368. * just re-inits the block as necessary. The actual
  1369. * gating still happens in the dpm code. We should
  1370. * revisit this when there is a cleaner line between
  1371. * the smc and the hw blocks
  1372. */
  1373. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1374. if (state == AMD_PG_STATE_GATE)
  1375. return vcn_v1_0_stop(adev);
  1376. else
  1377. return vcn_v1_0_start(adev);
  1378. }
  1379. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  1380. .name = "vcn_v1_0",
  1381. .early_init = vcn_v1_0_early_init,
  1382. .late_init = NULL,
  1383. .sw_init = vcn_v1_0_sw_init,
  1384. .sw_fini = vcn_v1_0_sw_fini,
  1385. .hw_init = vcn_v1_0_hw_init,
  1386. .hw_fini = vcn_v1_0_hw_fini,
  1387. .suspend = vcn_v1_0_suspend,
  1388. .resume = vcn_v1_0_resume,
  1389. .is_idle = vcn_v1_0_is_idle,
  1390. .wait_for_idle = vcn_v1_0_wait_for_idle,
  1391. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  1392. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  1393. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  1394. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  1395. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  1396. .set_powergating_state = vcn_v1_0_set_powergating_state,
  1397. };
  1398. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  1399. .type = AMDGPU_RING_TYPE_VCN_DEC,
  1400. .align_mask = 0xf,
  1401. .support_64bit_ptrs = false,
  1402. .vmhub = AMDGPU_MMHUB,
  1403. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  1404. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  1405. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  1406. .emit_frame_size =
  1407. 6 + 6 + /* hdp invalidate / flush */
  1408. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1409. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1410. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1411. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1412. 6,
  1413. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  1414. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  1415. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  1416. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  1417. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  1418. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  1419. .insert_nop = vcn_v1_0_dec_ring_insert_nop,
  1420. .insert_start = vcn_v1_0_dec_ring_insert_start,
  1421. .insert_end = vcn_v1_0_dec_ring_insert_end,
  1422. .pad_ib = amdgpu_ring_generic_pad_ib,
  1423. .begin_use = amdgpu_vcn_ring_begin_use,
  1424. .end_use = amdgpu_vcn_ring_end_use,
  1425. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  1426. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  1427. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1428. };
  1429. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1430. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1431. .align_mask = 0x3f,
  1432. .nop = VCN_ENC_CMD_NO_OP,
  1433. .support_64bit_ptrs = false,
  1434. .vmhub = AMDGPU_MMHUB,
  1435. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1436. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1437. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1438. .emit_frame_size =
  1439. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1440. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1441. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1442. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1443. 1, /* vcn_v1_0_enc_ring_insert_end */
  1444. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1445. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1446. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1447. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1448. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1449. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1450. .insert_nop = amdgpu_ring_insert_nop,
  1451. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1452. .pad_ib = amdgpu_ring_generic_pad_ib,
  1453. .begin_use = amdgpu_vcn_ring_begin_use,
  1454. .end_use = amdgpu_vcn_ring_end_use,
  1455. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  1456. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  1457. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1458. };
  1459. static const struct amdgpu_ring_funcs vcn_v1_0_jpeg_ring_vm_funcs = {
  1460. .type = AMDGPU_RING_TYPE_VCN_JPEG,
  1461. .align_mask = 0xf,
  1462. .nop = PACKET0(0x81ff, 0),
  1463. .support_64bit_ptrs = false,
  1464. .vmhub = AMDGPU_MMHUB,
  1465. .extra_dw = 64,
  1466. .get_rptr = vcn_v1_0_jpeg_ring_get_rptr,
  1467. .get_wptr = vcn_v1_0_jpeg_ring_get_wptr,
  1468. .set_wptr = vcn_v1_0_jpeg_ring_set_wptr,
  1469. .emit_frame_size =
  1470. 6 + 6 + /* hdp invalidate / flush */
  1471. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1472. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1473. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1474. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1475. 6,
  1476. .emit_ib_size = 22, /* vcn_v1_0_dec_ring_emit_ib */
  1477. .emit_ib = vcn_v1_0_jpeg_ring_emit_ib,
  1478. .emit_fence = vcn_v1_0_jpeg_ring_emit_fence,
  1479. .emit_vm_flush = vcn_v1_0_jpeg_ring_emit_vm_flush,
  1480. .test_ring = amdgpu_vcn_jpeg_ring_test_ring,
  1481. .test_ib = amdgpu_vcn_jpeg_ring_test_ib,
  1482. .insert_nop = vcn_v1_0_jpeg_ring_nop,
  1483. .insert_start = vcn_v1_0_jpeg_ring_insert_start,
  1484. .insert_end = vcn_v1_0_jpeg_ring_insert_end,
  1485. .pad_ib = amdgpu_ring_generic_pad_ib,
  1486. .begin_use = amdgpu_vcn_ring_begin_use,
  1487. .end_use = amdgpu_vcn_ring_end_use,
  1488. .emit_wreg = vcn_v1_0_jpeg_ring_emit_wreg,
  1489. .emit_reg_wait = vcn_v1_0_jpeg_ring_emit_reg_wait,
  1490. };
  1491. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1492. {
  1493. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1494. DRM_INFO("VCN decode is enabled in VM mode\n");
  1495. }
  1496. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1497. {
  1498. int i;
  1499. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1500. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1501. DRM_INFO("VCN encode is enabled in VM mode\n");
  1502. }
  1503. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev)
  1504. {
  1505. adev->vcn.ring_jpeg.funcs = &vcn_v1_0_jpeg_ring_vm_funcs;
  1506. DRM_INFO("VCN jpeg decode is enabled in VM mode\n");
  1507. }
  1508. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1509. .set = vcn_v1_0_set_interrupt_state,
  1510. .process = vcn_v1_0_process_interrupt,
  1511. };
  1512. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1513. {
  1514. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1515. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1516. }
  1517. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1518. {
  1519. .type = AMD_IP_BLOCK_TYPE_VCN,
  1520. .major = 1,
  1521. .minor = 0,
  1522. .rev = 0,
  1523. .funcs = &vcn_v1_0_ip_funcs,
  1524. };