uvd_v7_0.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_uvd.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "mmsch_v1_0.h"
  31. #include "uvd/uvd_7_0_offset.h"
  32. #include "uvd/uvd_7_0_sh_mask.h"
  33. #include "vce/vce_4_0_offset.h"
  34. #include "vce/vce_4_0_default.h"
  35. #include "vce/vce_4_0_sh_mask.h"
  36. #include "nbif/nbif_6_1_offset.h"
  37. #include "hdp/hdp_4_0_offset.h"
  38. #include "mmhub/mmhub_1_0_offset.h"
  39. #include "mmhub/mmhub_1_0_sh_mask.h"
  40. #include "ivsrcid/uvd/irqsrcs_uvd_7_0.h"
  41. #define UVD7_MAX_HW_INSTANCES_VEGA20 2
  42. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  43. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  44. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  45. static int uvd_v7_0_start(struct amdgpu_device *adev);
  46. static void uvd_v7_0_stop(struct amdgpu_device *adev);
  47. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev);
  48. static int amdgpu_ih_clientid_uvds[] = {
  49. SOC15_IH_CLIENTID_UVD,
  50. SOC15_IH_CLIENTID_UVD1
  51. };
  52. /**
  53. * uvd_v7_0_ring_get_rptr - get read pointer
  54. *
  55. * @ring: amdgpu_ring pointer
  56. *
  57. * Returns the current hardware read pointer
  58. */
  59. static uint64_t uvd_v7_0_ring_get_rptr(struct amdgpu_ring *ring)
  60. {
  61. struct amdgpu_device *adev = ring->adev;
  62. return RREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_RPTR);
  63. }
  64. /**
  65. * uvd_v7_0_enc_ring_get_rptr - get enc read pointer
  66. *
  67. * @ring: amdgpu_ring pointer
  68. *
  69. * Returns the current hardware enc read pointer
  70. */
  71. static uint64_t uvd_v7_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  72. {
  73. struct amdgpu_device *adev = ring->adev;
  74. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  75. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_RPTR);
  76. else
  77. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_RPTR2);
  78. }
  79. /**
  80. * uvd_v7_0_ring_get_wptr - get write pointer
  81. *
  82. * @ring: amdgpu_ring pointer
  83. *
  84. * Returns the current hardware write pointer
  85. */
  86. static uint64_t uvd_v7_0_ring_get_wptr(struct amdgpu_ring *ring)
  87. {
  88. struct amdgpu_device *adev = ring->adev;
  89. return RREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_WPTR);
  90. }
  91. /**
  92. * uvd_v7_0_enc_ring_get_wptr - get enc write pointer
  93. *
  94. * @ring: amdgpu_ring pointer
  95. *
  96. * Returns the current hardware enc write pointer
  97. */
  98. static uint64_t uvd_v7_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  99. {
  100. struct amdgpu_device *adev = ring->adev;
  101. if (ring->use_doorbell)
  102. return adev->wb.wb[ring->wptr_offs];
  103. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  104. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR);
  105. else
  106. return RREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2);
  107. }
  108. /**
  109. * uvd_v7_0_ring_set_wptr - set write pointer
  110. *
  111. * @ring: amdgpu_ring pointer
  112. *
  113. * Commits the write pointer to the hardware
  114. */
  115. static void uvd_v7_0_ring_set_wptr(struct amdgpu_ring *ring)
  116. {
  117. struct amdgpu_device *adev = ring->adev;
  118. WREG32_SOC15(UVD, ring->me, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  119. }
  120. /**
  121. * uvd_v7_0_enc_ring_set_wptr - set enc write pointer
  122. *
  123. * @ring: amdgpu_ring pointer
  124. *
  125. * Commits the enc write pointer to the hardware
  126. */
  127. static void uvd_v7_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  128. {
  129. struct amdgpu_device *adev = ring->adev;
  130. if (ring->use_doorbell) {
  131. /* XXX check if swapping is necessary on BE */
  132. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  133. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  134. return;
  135. }
  136. if (ring == &adev->uvd.inst[ring->me].ring_enc[0])
  137. WREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR,
  138. lower_32_bits(ring->wptr));
  139. else
  140. WREG32_SOC15(UVD, ring->me, mmUVD_RB_WPTR2,
  141. lower_32_bits(ring->wptr));
  142. }
  143. /**
  144. * uvd_v7_0_enc_ring_test_ring - test if UVD ENC ring is working
  145. *
  146. * @ring: the engine to test on
  147. *
  148. */
  149. static int uvd_v7_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  150. {
  151. struct amdgpu_device *adev = ring->adev;
  152. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  153. unsigned i;
  154. int r;
  155. if (amdgpu_sriov_vf(adev))
  156. return 0;
  157. r = amdgpu_ring_alloc(ring, 16);
  158. if (r) {
  159. DRM_ERROR("amdgpu: uvd enc failed to lock (%d)ring %d (%d).\n",
  160. ring->me, ring->idx, r);
  161. return r;
  162. }
  163. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  164. amdgpu_ring_commit(ring);
  165. for (i = 0; i < adev->usec_timeout; i++) {
  166. if (amdgpu_ring_get_rptr(ring) != rptr)
  167. break;
  168. DRM_UDELAY(1);
  169. }
  170. if (i < adev->usec_timeout) {
  171. DRM_DEBUG("(%d)ring test on %d succeeded in %d usecs\n",
  172. ring->me, ring->idx, i);
  173. } else {
  174. DRM_ERROR("amdgpu: (%d)ring %d test failed\n",
  175. ring->me, ring->idx);
  176. r = -ETIMEDOUT;
  177. }
  178. return r;
  179. }
  180. /**
  181. * uvd_v7_0_enc_get_create_msg - generate a UVD ENC create msg
  182. *
  183. * @adev: amdgpu_device pointer
  184. * @ring: ring we should submit the msg to
  185. * @handle: session handle to use
  186. * @fence: optional fence to return
  187. *
  188. * Open up a stream for HW test
  189. */
  190. static int uvd_v7_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  191. struct dma_fence **fence)
  192. {
  193. const unsigned ib_size_dw = 16;
  194. struct amdgpu_job *job;
  195. struct amdgpu_ib *ib;
  196. struct dma_fence *f = NULL;
  197. uint64_t dummy;
  198. int i, r;
  199. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  200. if (r)
  201. return r;
  202. ib = &job->ibs[0];
  203. dummy = ib->gpu_addr + 1024;
  204. ib->length_dw = 0;
  205. ib->ptr[ib->length_dw++] = 0x00000018;
  206. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  207. ib->ptr[ib->length_dw++] = handle;
  208. ib->ptr[ib->length_dw++] = 0x00000000;
  209. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  210. ib->ptr[ib->length_dw++] = dummy;
  211. ib->ptr[ib->length_dw++] = 0x00000014;
  212. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  213. ib->ptr[ib->length_dw++] = 0x0000001c;
  214. ib->ptr[ib->length_dw++] = 0x00000000;
  215. ib->ptr[ib->length_dw++] = 0x00000000;
  216. ib->ptr[ib->length_dw++] = 0x00000008;
  217. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  218. for (i = ib->length_dw; i < ib_size_dw; ++i)
  219. ib->ptr[i] = 0x0;
  220. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  221. job->fence = dma_fence_get(f);
  222. if (r)
  223. goto err;
  224. amdgpu_job_free(job);
  225. if (fence)
  226. *fence = dma_fence_get(f);
  227. dma_fence_put(f);
  228. return 0;
  229. err:
  230. amdgpu_job_free(job);
  231. return r;
  232. }
  233. /**
  234. * uvd_v7_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  235. *
  236. * @adev: amdgpu_device pointer
  237. * @ring: ring we should submit the msg to
  238. * @handle: session handle to use
  239. * @fence: optional fence to return
  240. *
  241. * Close up a stream for HW test or if userspace failed to do so
  242. */
  243. int uvd_v7_0_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  244. bool direct, struct dma_fence **fence)
  245. {
  246. const unsigned ib_size_dw = 16;
  247. struct amdgpu_job *job;
  248. struct amdgpu_ib *ib;
  249. struct dma_fence *f = NULL;
  250. uint64_t dummy;
  251. int i, r;
  252. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  253. if (r)
  254. return r;
  255. ib = &job->ibs[0];
  256. dummy = ib->gpu_addr + 1024;
  257. ib->length_dw = 0;
  258. ib->ptr[ib->length_dw++] = 0x00000018;
  259. ib->ptr[ib->length_dw++] = 0x00000001;
  260. ib->ptr[ib->length_dw++] = handle;
  261. ib->ptr[ib->length_dw++] = 0x00000000;
  262. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  263. ib->ptr[ib->length_dw++] = dummy;
  264. ib->ptr[ib->length_dw++] = 0x00000014;
  265. ib->ptr[ib->length_dw++] = 0x00000002;
  266. ib->ptr[ib->length_dw++] = 0x0000001c;
  267. ib->ptr[ib->length_dw++] = 0x00000000;
  268. ib->ptr[ib->length_dw++] = 0x00000000;
  269. ib->ptr[ib->length_dw++] = 0x00000008;
  270. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  271. for (i = ib->length_dw; i < ib_size_dw; ++i)
  272. ib->ptr[i] = 0x0;
  273. if (direct) {
  274. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  275. job->fence = dma_fence_get(f);
  276. if (r)
  277. goto err;
  278. amdgpu_job_free(job);
  279. } else {
  280. r = amdgpu_job_submit(job, &ring->adev->vce.entity,
  281. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  282. if (r)
  283. goto err;
  284. }
  285. if (fence)
  286. *fence = dma_fence_get(f);
  287. dma_fence_put(f);
  288. return 0;
  289. err:
  290. amdgpu_job_free(job);
  291. return r;
  292. }
  293. /**
  294. * uvd_v7_0_enc_ring_test_ib - test if UVD ENC IBs are working
  295. *
  296. * @ring: the engine to test on
  297. *
  298. */
  299. static int uvd_v7_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  300. {
  301. struct dma_fence *fence = NULL;
  302. long r;
  303. r = uvd_v7_0_enc_get_create_msg(ring, 1, NULL);
  304. if (r) {
  305. DRM_ERROR("amdgpu: (%d)failed to get create msg (%ld).\n", ring->me, r);
  306. goto error;
  307. }
  308. r = uvd_v7_0_enc_get_destroy_msg(ring, 1, true, &fence);
  309. if (r) {
  310. DRM_ERROR("amdgpu: (%d)failed to get destroy ib (%ld).\n", ring->me, r);
  311. goto error;
  312. }
  313. r = dma_fence_wait_timeout(fence, false, timeout);
  314. if (r == 0) {
  315. DRM_ERROR("amdgpu: (%d)IB test timed out.\n", ring->me);
  316. r = -ETIMEDOUT;
  317. } else if (r < 0) {
  318. DRM_ERROR("amdgpu: (%d)fence wait failed (%ld).\n", ring->me, r);
  319. } else {
  320. DRM_DEBUG("ib test on (%d)ring %d succeeded\n", ring->me, ring->idx);
  321. r = 0;
  322. }
  323. error:
  324. dma_fence_put(fence);
  325. return r;
  326. }
  327. static int uvd_v7_0_early_init(void *handle)
  328. {
  329. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  330. if (adev->asic_type == CHIP_VEGA20)
  331. adev->uvd.num_uvd_inst = UVD7_MAX_HW_INSTANCES_VEGA20;
  332. else
  333. adev->uvd.num_uvd_inst = 1;
  334. if (amdgpu_sriov_vf(adev))
  335. adev->uvd.num_enc_rings = 1;
  336. else
  337. adev->uvd.num_enc_rings = 2;
  338. uvd_v7_0_set_ring_funcs(adev);
  339. uvd_v7_0_set_enc_ring_funcs(adev);
  340. uvd_v7_0_set_irq_funcs(adev);
  341. return 0;
  342. }
  343. static int uvd_v7_0_sw_init(void *handle)
  344. {
  345. struct amdgpu_ring *ring;
  346. struct drm_sched_rq *rq;
  347. int i, j, r;
  348. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  349. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  350. /* UVD TRAP */
  351. r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], UVD_7_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->uvd.inst[j].irq);
  352. if (r)
  353. return r;
  354. /* UVD ENC TRAP */
  355. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  356. r = amdgpu_irq_add_id(adev, amdgpu_ih_clientid_uvds[j], i + UVD_7_0__SRCID__UVD_ENC_GEN_PURP, &adev->uvd.inst[j].irq);
  357. if (r)
  358. return r;
  359. }
  360. }
  361. r = amdgpu_uvd_sw_init(adev);
  362. if (r)
  363. return r;
  364. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  365. const struct common_firmware_header *hdr;
  366. hdr = (const struct common_firmware_header *)adev->uvd.fw->data;
  367. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].ucode_id = AMDGPU_UCODE_ID_UVD;
  368. adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].fw = adev->uvd.fw;
  369. adev->firmware.fw_size +=
  370. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  371. DRM_INFO("PSP loading UVD firmware\n");
  372. }
  373. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  374. ring = &adev->uvd.inst[j].ring_enc[0];
  375. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_NORMAL];
  376. r = drm_sched_entity_init(&adev->uvd.inst[j].entity_enc,
  377. &rq, 1, NULL);
  378. if (r) {
  379. DRM_ERROR("(%d)Failed setting up UVD ENC run queue.\n", j);
  380. return r;
  381. }
  382. }
  383. r = amdgpu_uvd_resume(adev);
  384. if (r)
  385. return r;
  386. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  387. if (!amdgpu_sriov_vf(adev)) {
  388. ring = &adev->uvd.inst[j].ring;
  389. sprintf(ring->name, "uvd<%d>", j);
  390. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst[j].irq, 0);
  391. if (r)
  392. return r;
  393. }
  394. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  395. ring = &adev->uvd.inst[j].ring_enc[i];
  396. sprintf(ring->name, "uvd_enc%d<%d>", i, j);
  397. if (amdgpu_sriov_vf(adev)) {
  398. ring->use_doorbell = true;
  399. /* currently only use the first enconding ring for
  400. * sriov, so set unused location for other unused rings.
  401. */
  402. if (i == 0)
  403. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING0_1 * 2;
  404. else
  405. ring->doorbell_index = AMDGPU_DOORBELL64_UVD_RING2_3 * 2 + 1;
  406. }
  407. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst[j].irq, 0);
  408. if (r)
  409. return r;
  410. }
  411. }
  412. r = amdgpu_virt_alloc_mm_table(adev);
  413. if (r)
  414. return r;
  415. return r;
  416. }
  417. static int uvd_v7_0_sw_fini(void *handle)
  418. {
  419. int i, j, r;
  420. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  421. amdgpu_virt_free_mm_table(adev);
  422. r = amdgpu_uvd_suspend(adev);
  423. if (r)
  424. return r;
  425. for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
  426. drm_sched_entity_destroy(&adev->uvd.inst[j].ring_enc[0].sched, &adev->uvd.inst[j].entity_enc);
  427. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  428. amdgpu_ring_fini(&adev->uvd.inst[j].ring_enc[i]);
  429. }
  430. return amdgpu_uvd_sw_fini(adev);
  431. }
  432. /**
  433. * uvd_v7_0_hw_init - start and test UVD block
  434. *
  435. * @adev: amdgpu_device pointer
  436. *
  437. * Initialize the hardware, boot up the VCPU and do some testing
  438. */
  439. static int uvd_v7_0_hw_init(void *handle)
  440. {
  441. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  442. struct amdgpu_ring *ring;
  443. uint32_t tmp;
  444. int i, j, r;
  445. if (amdgpu_sriov_vf(adev))
  446. r = uvd_v7_0_sriov_start(adev);
  447. else
  448. r = uvd_v7_0_start(adev);
  449. if (r)
  450. goto done;
  451. for (j = 0; j < adev->uvd.num_uvd_inst; ++j) {
  452. ring = &adev->uvd.inst[j].ring;
  453. if (!amdgpu_sriov_vf(adev)) {
  454. ring->ready = true;
  455. r = amdgpu_ring_test_ring(ring);
  456. if (r) {
  457. ring->ready = false;
  458. goto done;
  459. }
  460. r = amdgpu_ring_alloc(ring, 10);
  461. if (r) {
  462. DRM_ERROR("amdgpu: (%d)ring failed to lock UVD ring (%d).\n", j, r);
  463. goto done;
  464. }
  465. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  466. mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL), 0);
  467. amdgpu_ring_write(ring, tmp);
  468. amdgpu_ring_write(ring, 0xFFFFF);
  469. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  470. mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL), 0);
  471. amdgpu_ring_write(ring, tmp);
  472. amdgpu_ring_write(ring, 0xFFFFF);
  473. tmp = PACKET0(SOC15_REG_OFFSET(UVD, j,
  474. mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL), 0);
  475. amdgpu_ring_write(ring, tmp);
  476. amdgpu_ring_write(ring, 0xFFFFF);
  477. /* Clear timeout status bits */
  478. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,
  479. mmUVD_SEMA_TIMEOUT_STATUS), 0));
  480. amdgpu_ring_write(ring, 0x8);
  481. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, j,
  482. mmUVD_SEMA_CNTL), 0));
  483. amdgpu_ring_write(ring, 3);
  484. amdgpu_ring_commit(ring);
  485. }
  486. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  487. ring = &adev->uvd.inst[j].ring_enc[i];
  488. ring->ready = true;
  489. r = amdgpu_ring_test_ring(ring);
  490. if (r) {
  491. ring->ready = false;
  492. goto done;
  493. }
  494. }
  495. }
  496. done:
  497. if (!r)
  498. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  499. return r;
  500. }
  501. /**
  502. * uvd_v7_0_hw_fini - stop the hardware block
  503. *
  504. * @adev: amdgpu_device pointer
  505. *
  506. * Stop the UVD block, mark ring as not ready any more
  507. */
  508. static int uvd_v7_0_hw_fini(void *handle)
  509. {
  510. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  511. int i;
  512. if (!amdgpu_sriov_vf(adev))
  513. uvd_v7_0_stop(adev);
  514. else {
  515. /* full access mode, so don't touch any UVD register */
  516. DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
  517. }
  518. for (i = 0; i < adev->uvd.num_uvd_inst; ++i)
  519. adev->uvd.inst[i].ring.ready = false;
  520. return 0;
  521. }
  522. static int uvd_v7_0_suspend(void *handle)
  523. {
  524. int r;
  525. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  526. r = uvd_v7_0_hw_fini(adev);
  527. if (r)
  528. return r;
  529. return amdgpu_uvd_suspend(adev);
  530. }
  531. static int uvd_v7_0_resume(void *handle)
  532. {
  533. int r;
  534. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  535. r = amdgpu_uvd_resume(adev);
  536. if (r)
  537. return r;
  538. return uvd_v7_0_hw_init(adev);
  539. }
  540. /**
  541. * uvd_v7_0_mc_resume - memory controller programming
  542. *
  543. * @adev: amdgpu_device pointer
  544. *
  545. * Let the UVD memory controller know it's offsets
  546. */
  547. static void uvd_v7_0_mc_resume(struct amdgpu_device *adev)
  548. {
  549. uint32_t size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  550. uint32_t offset;
  551. int i;
  552. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  553. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  554. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  555. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  556. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  557. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  558. offset = 0;
  559. } else {
  560. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  561. lower_32_bits(adev->uvd.inst[i].gpu_addr));
  562. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  563. upper_32_bits(adev->uvd.inst[i].gpu_addr));
  564. offset = size;
  565. }
  566. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET0,
  567. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  568. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE0, size);
  569. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  570. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  571. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  572. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  573. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET1, (1 << 21));
  574. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_UVD_HEAP_SIZE);
  575. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  576. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  577. WREG32_SOC15(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  578. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  579. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_OFFSET2, (2 << 21));
  580. WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE2,
  581. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  582. WREG32_SOC15(UVD, i, mmUVD_UDEC_ADDR_CONFIG,
  583. adev->gfx.config.gb_addr_config);
  584. WREG32_SOC15(UVD, i, mmUVD_UDEC_DB_ADDR_CONFIG,
  585. adev->gfx.config.gb_addr_config);
  586. WREG32_SOC15(UVD, i, mmUVD_UDEC_DBW_ADDR_CONFIG,
  587. adev->gfx.config.gb_addr_config);
  588. WREG32_SOC15(UVD, i, mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  589. }
  590. }
  591. static int uvd_v7_0_mmsch_start(struct amdgpu_device *adev,
  592. struct amdgpu_mm_table *table)
  593. {
  594. uint32_t data = 0, loop;
  595. uint64_t addr = table->gpu_addr;
  596. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
  597. uint32_t size;
  598. int i;
  599. size = header->header_size + header->vce_table_size + header->uvd_table_size;
  600. /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
  601. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO, lower_32_bits(addr));
  602. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI, upper_32_bits(addr));
  603. /* 2, update vmid of descriptor */
  604. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID);
  605. data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
  606. data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
  607. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_VMID, data);
  608. /* 3, notify mmsch about the size of this descriptor */
  609. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE, size);
  610. /* 4, set resp to zero */
  611. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP, 0);
  612. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  613. WDOORBELL32(adev->uvd.inst[i].ring_enc[0].doorbell_index, 0);
  614. adev->wb.wb[adev->uvd.inst[i].ring_enc[0].wptr_offs] = 0;
  615. adev->uvd.inst[i].ring_enc[0].wptr = 0;
  616. adev->uvd.inst[i].ring_enc[0].wptr_old = 0;
  617. }
  618. /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
  619. WREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST, 0x10000001);
  620. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  621. loop = 1000;
  622. while ((data & 0x10000002) != 0x10000002) {
  623. udelay(10);
  624. data = RREG32_SOC15(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP);
  625. loop--;
  626. if (!loop)
  627. break;
  628. }
  629. if (!loop) {
  630. dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
  631. return -EBUSY;
  632. }
  633. return 0;
  634. }
  635. static int uvd_v7_0_sriov_start(struct amdgpu_device *adev)
  636. {
  637. struct amdgpu_ring *ring;
  638. uint32_t offset, size, tmp;
  639. uint32_t table_size = 0;
  640. struct mmsch_v1_0_cmd_direct_write direct_wt = { {0} };
  641. struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { {0} };
  642. struct mmsch_v1_0_cmd_direct_polling direct_poll = { {0} };
  643. struct mmsch_v1_0_cmd_end end = { {0} };
  644. uint32_t *init_table = adev->virt.mm_table.cpu_addr;
  645. struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
  646. uint8_t i = 0;
  647. direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
  648. direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
  649. direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
  650. end.cmd_header.command_type = MMSCH_COMMAND__END;
  651. if (header->uvd_table_offset == 0 && header->uvd_table_size == 0) {
  652. header->version = MMSCH_VERSION;
  653. header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
  654. if (header->vce_table_offset == 0 && header->vce_table_size == 0)
  655. header->uvd_table_offset = header->header_size;
  656. else
  657. header->uvd_table_offset = header->vce_table_size + header->vce_table_offset;
  658. init_table += header->uvd_table_offset;
  659. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  660. ring = &adev->uvd.inst[i].ring;
  661. ring->wptr = 0;
  662. size = AMDGPU_GPU_PAGE_ALIGN(adev->uvd.fw->size + 4);
  663. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS),
  664. 0xFFFFFFFF, 0x00000004);
  665. /* mc resume*/
  666. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  667. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  668. lower_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  669. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  670. upper_32_bits(adev->firmware.ucode[AMDGPU_UCODE_ID_UVD].mc_addr));
  671. offset = 0;
  672. } else {
  673. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW),
  674. lower_32_bits(adev->uvd.inst[i].gpu_addr));
  675. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH),
  676. upper_32_bits(adev->uvd.inst[i].gpu_addr));
  677. offset = size;
  678. }
  679. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET0),
  680. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  681. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE0), size);
  682. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW),
  683. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  684. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH),
  685. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset));
  686. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET1), (1 << 21));
  687. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE);
  688. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW),
  689. lower_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  690. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH),
  691. upper_32_bits(adev->uvd.inst[i].gpu_addr + offset + AMDGPU_UVD_HEAP_SIZE));
  692. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_OFFSET2), (2 << 21));
  693. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE2),
  694. AMDGPU_UVD_STACK_SIZE + (AMDGPU_UVD_SESSION_SIZE * 40));
  695. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_GP_SCRATCH4), adev->uvd.max_handles);
  696. /* mc resume end*/
  697. /* disable clock gating */
  698. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_CGC_CTRL),
  699. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK, 0);
  700. /* disable interupt */
  701. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN),
  702. ~UVD_MASTINT_EN__VCPU_EN_MASK, 0);
  703. /* stall UMC and register bus before resetting VCPU */
  704. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  705. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  706. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  707. /* put LMI, VCPU, RBC etc... into reset */
  708. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET),
  709. (uint32_t)(UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  710. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  711. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  712. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  713. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  714. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  715. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  716. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK));
  717. /* initialize UVD memory controller */
  718. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL),
  719. (uint32_t)((0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  720. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  721. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  722. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  723. UVD_LMI_CTRL__REQ_MODE_MASK |
  724. 0x00100000L));
  725. /* take all subblocks out of reset, except VCPU */
  726. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET),
  727. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  728. /* enable VCPU clock */
  729. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CNTL),
  730. UVD_VCPU_CNTL__CLK_EN_MASK);
  731. /* enable master interrupt */
  732. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_MASTINT_EN),
  733. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  734. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  735. /* clear the bit 4 of UVD_STATUS */
  736. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS),
  737. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT), 0);
  738. /* force RBC into idle state */
  739. size = order_base_2(ring->ring_size);
  740. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, size);
  741. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  742. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RBC_RB_CNTL), tmp);
  743. ring = &adev->uvd.inst[i].ring_enc[0];
  744. ring->wptr = 0;
  745. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_LO), ring->gpu_addr);
  746. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
  747. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_RB_SIZE), ring->ring_size / 4);
  748. /* boot up the VCPU */
  749. MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_SOFT_RESET), 0);
  750. /* enable UMC */
  751. MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  752. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK, 0);
  753. MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(UVD, i, mmUVD_STATUS), 0x02, 0x02);
  754. }
  755. /* add end packet */
  756. memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
  757. table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
  758. header->uvd_table_size = table_size;
  759. }
  760. return uvd_v7_0_mmsch_start(adev, &adev->virt.mm_table);
  761. }
  762. /**
  763. * uvd_v7_0_start - start UVD block
  764. *
  765. * @adev: amdgpu_device pointer
  766. *
  767. * Setup and start the UVD block
  768. */
  769. static int uvd_v7_0_start(struct amdgpu_device *adev)
  770. {
  771. struct amdgpu_ring *ring;
  772. uint32_t rb_bufsz, tmp;
  773. uint32_t lmi_swap_cntl;
  774. uint32_t mp_swap_cntl;
  775. int i, j, k, r;
  776. for (k = 0; k < adev->uvd.num_uvd_inst; ++k) {
  777. /* disable DPG */
  778. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_POWER_STATUS), 0,
  779. ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  780. }
  781. /* disable byte swapping */
  782. lmi_swap_cntl = 0;
  783. mp_swap_cntl = 0;
  784. uvd_v7_0_mc_resume(adev);
  785. for (k = 0; k < adev->uvd.num_uvd_inst; ++k) {
  786. ring = &adev->uvd.inst[k].ring;
  787. /* disable clock gating */
  788. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_CGC_CTRL), 0,
  789. ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK);
  790. /* disable interupt */
  791. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN), 0,
  792. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  793. /* stall UMC and register bus before resetting VCPU */
  794. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_LMI_CTRL2),
  795. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  796. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  797. mdelay(1);
  798. /* put LMI, VCPU, RBC etc... into reset */
  799. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET,
  800. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  801. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  802. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  803. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  804. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  805. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  806. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  807. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  808. mdelay(5);
  809. /* initialize UVD memory controller */
  810. WREG32_SOC15(UVD, k, mmUVD_LMI_CTRL,
  811. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  812. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  813. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  814. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  815. UVD_LMI_CTRL__REQ_MODE_MASK |
  816. 0x00100000L);
  817. #ifdef __BIG_ENDIAN
  818. /* swap (8 in 32) RB and IB */
  819. lmi_swap_cntl = 0xa;
  820. mp_swap_cntl = 0;
  821. #endif
  822. WREG32_SOC15(UVD, k, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  823. WREG32_SOC15(UVD, k, mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  824. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  825. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXA1, 0x0);
  826. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  827. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXB1, 0x0);
  828. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_ALU, 0);
  829. WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUX, 0x88);
  830. /* take all subblocks out of reset, except VCPU */
  831. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET,
  832. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  833. mdelay(5);
  834. /* enable VCPU clock */
  835. WREG32_SOC15(UVD, k, mmUVD_VCPU_CNTL,
  836. UVD_VCPU_CNTL__CLK_EN_MASK);
  837. /* enable UMC */
  838. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_LMI_CTRL2), 0,
  839. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  840. /* boot up the VCPU */
  841. WREG32_SOC15(UVD, k, mmUVD_SOFT_RESET, 0);
  842. mdelay(10);
  843. for (i = 0; i < 10; ++i) {
  844. uint32_t status;
  845. for (j = 0; j < 100; ++j) {
  846. status = RREG32_SOC15(UVD, k, mmUVD_STATUS);
  847. if (status & 2)
  848. break;
  849. mdelay(10);
  850. }
  851. r = 0;
  852. if (status & 2)
  853. break;
  854. DRM_ERROR("UVD(%d) not responding, trying to reset the VCPU!!!\n", k);
  855. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_SOFT_RESET),
  856. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  857. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  858. mdelay(10);
  859. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_SOFT_RESET), 0,
  860. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  861. mdelay(10);
  862. r = -1;
  863. }
  864. if (r) {
  865. DRM_ERROR("UVD(%d) not responding, giving up!!!\n", k);
  866. return r;
  867. }
  868. /* enable master interrupt */
  869. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_MASTINT_EN),
  870. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  871. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  872. /* clear the bit 4 of UVD_STATUS */
  873. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_STATUS), 0,
  874. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  875. /* force RBC into idle state */
  876. rb_bufsz = order_base_2(ring->ring_size);
  877. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  878. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  879. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  880. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  881. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  882. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  883. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_CNTL, tmp);
  884. /* set the write pointer delay */
  885. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_WPTR_CNTL, 0);
  886. /* set the wb address */
  887. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR_ADDR,
  888. (upper_32_bits(ring->gpu_addr) >> 2));
  889. /* programm the RB_BASE for ring buffer */
  890. WREG32_SOC15(UVD, k, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  891. lower_32_bits(ring->gpu_addr));
  892. WREG32_SOC15(UVD, k, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  893. upper_32_bits(ring->gpu_addr));
  894. /* Initialize the ring buffer's read and write pointers */
  895. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR, 0);
  896. ring->wptr = RREG32_SOC15(UVD, k, mmUVD_RBC_RB_RPTR);
  897. WREG32_SOC15(UVD, k, mmUVD_RBC_RB_WPTR,
  898. lower_32_bits(ring->wptr));
  899. WREG32_P(SOC15_REG_OFFSET(UVD, k, mmUVD_RBC_RB_CNTL), 0,
  900. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  901. ring = &adev->uvd.inst[k].ring_enc[0];
  902. WREG32_SOC15(UVD, k, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  903. WREG32_SOC15(UVD, k, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  904. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_LO, ring->gpu_addr);
  905. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  906. WREG32_SOC15(UVD, k, mmUVD_RB_SIZE, ring->ring_size / 4);
  907. ring = &adev->uvd.inst[k].ring_enc[1];
  908. WREG32_SOC15(UVD, k, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  909. WREG32_SOC15(UVD, k, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  910. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  911. WREG32_SOC15(UVD, k, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  912. WREG32_SOC15(UVD, k, mmUVD_RB_SIZE2, ring->ring_size / 4);
  913. }
  914. return 0;
  915. }
  916. /**
  917. * uvd_v7_0_stop - stop UVD block
  918. *
  919. * @adev: amdgpu_device pointer
  920. *
  921. * stop the UVD block
  922. */
  923. static void uvd_v7_0_stop(struct amdgpu_device *adev)
  924. {
  925. uint8_t i = 0;
  926. for (i = 0; i < adev->uvd.num_uvd_inst; ++i) {
  927. /* force RBC into idle state */
  928. WREG32_SOC15(UVD, i, mmUVD_RBC_RB_CNTL, 0x11010101);
  929. /* Stall UMC and register bus before resetting VCPU */
  930. WREG32_P(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2),
  931. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  932. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  933. mdelay(1);
  934. /* put VCPU into reset */
  935. WREG32_SOC15(UVD, i, mmUVD_SOFT_RESET,
  936. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  937. mdelay(5);
  938. /* disable VCPU clock */
  939. WREG32_SOC15(UVD, i, mmUVD_VCPU_CNTL, 0x0);
  940. /* Unstall UMC and register bus */
  941. WREG32_P(SOC15_REG_OFFSET(UVD, i, mmUVD_LMI_CTRL2), 0,
  942. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  943. }
  944. }
  945. /**
  946. * uvd_v7_0_ring_emit_fence - emit an fence & trap command
  947. *
  948. * @ring: amdgpu_ring pointer
  949. * @fence: fence to emit
  950. *
  951. * Write a fence and a trap command to the ring.
  952. */
  953. static void uvd_v7_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  954. unsigned flags)
  955. {
  956. struct amdgpu_device *adev = ring->adev;
  957. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  958. amdgpu_ring_write(ring,
  959. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_CONTEXT_ID), 0));
  960. amdgpu_ring_write(ring, seq);
  961. amdgpu_ring_write(ring,
  962. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  963. amdgpu_ring_write(ring, addr & 0xffffffff);
  964. amdgpu_ring_write(ring,
  965. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  966. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  967. amdgpu_ring_write(ring,
  968. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  969. amdgpu_ring_write(ring, 0);
  970. amdgpu_ring_write(ring,
  971. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  972. amdgpu_ring_write(ring, 0);
  973. amdgpu_ring_write(ring,
  974. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  975. amdgpu_ring_write(ring, 0);
  976. amdgpu_ring_write(ring,
  977. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  978. amdgpu_ring_write(ring, 2);
  979. }
  980. /**
  981. * uvd_v7_0_enc_ring_emit_fence - emit an enc fence & trap command
  982. *
  983. * @ring: amdgpu_ring pointer
  984. * @fence: fence to emit
  985. *
  986. * Write enc a fence and a trap command to the ring.
  987. */
  988. static void uvd_v7_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  989. u64 seq, unsigned flags)
  990. {
  991. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  992. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  993. amdgpu_ring_write(ring, addr);
  994. amdgpu_ring_write(ring, upper_32_bits(addr));
  995. amdgpu_ring_write(ring, seq);
  996. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  997. }
  998. /**
  999. * uvd_v7_0_ring_emit_hdp_flush - skip HDP flushing
  1000. *
  1001. * @ring: amdgpu_ring pointer
  1002. */
  1003. static void uvd_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1004. {
  1005. /* The firmware doesn't seem to like touching registers at this point. */
  1006. }
  1007. /**
  1008. * uvd_v7_0_ring_test_ring - register write test
  1009. *
  1010. * @ring: amdgpu_ring pointer
  1011. *
  1012. * Test if we can successfully write to the context register
  1013. */
  1014. static int uvd_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1015. {
  1016. struct amdgpu_device *adev = ring->adev;
  1017. uint32_t tmp = 0;
  1018. unsigned i;
  1019. int r;
  1020. WREG32_SOC15(UVD, ring->me, mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  1021. r = amdgpu_ring_alloc(ring, 3);
  1022. if (r) {
  1023. DRM_ERROR("amdgpu: (%d)cp failed to lock ring %d (%d).\n",
  1024. ring->me, ring->idx, r);
  1025. return r;
  1026. }
  1027. amdgpu_ring_write(ring,
  1028. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_CONTEXT_ID), 0));
  1029. amdgpu_ring_write(ring, 0xDEADBEEF);
  1030. amdgpu_ring_commit(ring);
  1031. for (i = 0; i < adev->usec_timeout; i++) {
  1032. tmp = RREG32_SOC15(UVD, ring->me, mmUVD_CONTEXT_ID);
  1033. if (tmp == 0xDEADBEEF)
  1034. break;
  1035. DRM_UDELAY(1);
  1036. }
  1037. if (i < adev->usec_timeout) {
  1038. DRM_DEBUG("(%d)ring test on %d succeeded in %d usecs\n",
  1039. ring->me, ring->idx, i);
  1040. } else {
  1041. DRM_ERROR("(%d)amdgpu: ring %d test failed (0x%08X)\n",
  1042. ring->me, ring->idx, tmp);
  1043. r = -EINVAL;
  1044. }
  1045. return r;
  1046. }
  1047. /**
  1048. * uvd_v7_0_ring_emit_ib - execute indirect buffer
  1049. *
  1050. * @ring: amdgpu_ring pointer
  1051. * @ib: indirect buffer to execute
  1052. *
  1053. * Write ring commands to execute the indirect buffer
  1054. */
  1055. static void uvd_v7_0_ring_emit_ib(struct amdgpu_ring *ring,
  1056. struct amdgpu_ib *ib,
  1057. unsigned vmid, bool ctx_switch)
  1058. {
  1059. struct amdgpu_device *adev = ring->adev;
  1060. amdgpu_ring_write(ring,
  1061. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_VMID), 0));
  1062. amdgpu_ring_write(ring, vmid);
  1063. amdgpu_ring_write(ring,
  1064. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  1065. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1066. amdgpu_ring_write(ring,
  1067. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  1068. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1069. amdgpu_ring_write(ring,
  1070. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_RBC_IB_SIZE), 0));
  1071. amdgpu_ring_write(ring, ib->length_dw);
  1072. }
  1073. /**
  1074. * uvd_v7_0_enc_ring_emit_ib - enc execute indirect buffer
  1075. *
  1076. * @ring: amdgpu_ring pointer
  1077. * @ib: indirect buffer to execute
  1078. *
  1079. * Write enc ring commands to execute the indirect buffer
  1080. */
  1081. static void uvd_v7_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  1082. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  1083. {
  1084. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  1085. amdgpu_ring_write(ring, vmid);
  1086. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1087. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1088. amdgpu_ring_write(ring, ib->length_dw);
  1089. }
  1090. static void uvd_v7_0_ring_emit_wreg(struct amdgpu_ring *ring,
  1091. uint32_t reg, uint32_t val)
  1092. {
  1093. struct amdgpu_device *adev = ring->adev;
  1094. amdgpu_ring_write(ring,
  1095. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  1096. amdgpu_ring_write(ring, reg << 2);
  1097. amdgpu_ring_write(ring,
  1098. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  1099. amdgpu_ring_write(ring, val);
  1100. amdgpu_ring_write(ring,
  1101. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1102. amdgpu_ring_write(ring, 8);
  1103. }
  1104. static void uvd_v7_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  1105. uint32_t val, uint32_t mask)
  1106. {
  1107. struct amdgpu_device *adev = ring->adev;
  1108. amdgpu_ring_write(ring,
  1109. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA0), 0));
  1110. amdgpu_ring_write(ring, reg << 2);
  1111. amdgpu_ring_write(ring,
  1112. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_DATA1), 0));
  1113. amdgpu_ring_write(ring, val);
  1114. amdgpu_ring_write(ring,
  1115. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GP_SCRATCH8), 0));
  1116. amdgpu_ring_write(ring, mask);
  1117. amdgpu_ring_write(ring,
  1118. PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_GPCOM_VCPU_CMD), 0));
  1119. amdgpu_ring_write(ring, 12);
  1120. }
  1121. static void uvd_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1122. unsigned vmid, uint64_t pd_addr)
  1123. {
  1124. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1125. uint32_t data0, data1, mask;
  1126. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1127. /* wait for reg writes */
  1128. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1129. data1 = lower_32_bits(pd_addr);
  1130. mask = 0xffffffff;
  1131. uvd_v7_0_ring_emit_reg_wait(ring, data0, data1, mask);
  1132. }
  1133. static void uvd_v7_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1134. {
  1135. struct amdgpu_device *adev = ring->adev;
  1136. int i;
  1137. WARN_ON(ring->wptr % 2 || count % 2);
  1138. for (i = 0; i < count / 2; i++) {
  1139. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, ring->me, mmUVD_NO_OP), 0));
  1140. amdgpu_ring_write(ring, 0);
  1141. }
  1142. }
  1143. static void uvd_v7_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  1144. {
  1145. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  1146. }
  1147. static void uvd_v7_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1148. uint32_t reg, uint32_t val,
  1149. uint32_t mask)
  1150. {
  1151. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WAIT);
  1152. amdgpu_ring_write(ring, reg << 2);
  1153. amdgpu_ring_write(ring, mask);
  1154. amdgpu_ring_write(ring, val);
  1155. }
  1156. static void uvd_v7_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1157. unsigned int vmid, uint64_t pd_addr)
  1158. {
  1159. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1160. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1161. /* wait for reg writes */
  1162. uvd_v7_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  1163. lower_32_bits(pd_addr), 0xffffffff);
  1164. }
  1165. static void uvd_v7_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1166. uint32_t reg, uint32_t val)
  1167. {
  1168. amdgpu_ring_write(ring, HEVC_ENC_CMD_REG_WRITE);
  1169. amdgpu_ring_write(ring, reg << 2);
  1170. amdgpu_ring_write(ring, val);
  1171. }
  1172. #if 0
  1173. static bool uvd_v7_0_is_idle(void *handle)
  1174. {
  1175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1176. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  1177. }
  1178. static int uvd_v7_0_wait_for_idle(void *handle)
  1179. {
  1180. unsigned i;
  1181. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1182. for (i = 0; i < adev->usec_timeout; i++) {
  1183. if (uvd_v7_0_is_idle(handle))
  1184. return 0;
  1185. }
  1186. return -ETIMEDOUT;
  1187. }
  1188. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  1189. static bool uvd_v7_0_check_soft_reset(void *handle)
  1190. {
  1191. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1192. u32 srbm_soft_reset = 0;
  1193. u32 tmp = RREG32(mmSRBM_STATUS);
  1194. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  1195. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  1196. (RREG32_SOC15(UVD, ring->me, mmUVD_STATUS) &
  1197. AMDGPU_UVD_STATUS_BUSY_MASK))
  1198. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1199. SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  1200. if (srbm_soft_reset) {
  1201. adev->uvd.inst[ring->me].srbm_soft_reset = srbm_soft_reset;
  1202. return true;
  1203. } else {
  1204. adev->uvd.inst[ring->me].srbm_soft_reset = 0;
  1205. return false;
  1206. }
  1207. }
  1208. static int uvd_v7_0_pre_soft_reset(void *handle)
  1209. {
  1210. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1211. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1212. return 0;
  1213. uvd_v7_0_stop(adev);
  1214. return 0;
  1215. }
  1216. static int uvd_v7_0_soft_reset(void *handle)
  1217. {
  1218. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1219. u32 srbm_soft_reset;
  1220. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1221. return 0;
  1222. srbm_soft_reset = adev->uvd.inst[ring->me].srbm_soft_reset;
  1223. if (srbm_soft_reset) {
  1224. u32 tmp;
  1225. tmp = RREG32(mmSRBM_SOFT_RESET);
  1226. tmp |= srbm_soft_reset;
  1227. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1228. WREG32(mmSRBM_SOFT_RESET, tmp);
  1229. tmp = RREG32(mmSRBM_SOFT_RESET);
  1230. udelay(50);
  1231. tmp &= ~srbm_soft_reset;
  1232. WREG32(mmSRBM_SOFT_RESET, tmp);
  1233. tmp = RREG32(mmSRBM_SOFT_RESET);
  1234. /* Wait a little for things to settle down */
  1235. udelay(50);
  1236. }
  1237. return 0;
  1238. }
  1239. static int uvd_v7_0_post_soft_reset(void *handle)
  1240. {
  1241. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1242. if (!adev->uvd.inst[ring->me].srbm_soft_reset)
  1243. return 0;
  1244. mdelay(5);
  1245. return uvd_v7_0_start(adev);
  1246. }
  1247. #endif
  1248. static int uvd_v7_0_set_interrupt_state(struct amdgpu_device *adev,
  1249. struct amdgpu_irq_src *source,
  1250. unsigned type,
  1251. enum amdgpu_interrupt_state state)
  1252. {
  1253. // TODO
  1254. return 0;
  1255. }
  1256. static int uvd_v7_0_process_interrupt(struct amdgpu_device *adev,
  1257. struct amdgpu_irq_src *source,
  1258. struct amdgpu_iv_entry *entry)
  1259. {
  1260. uint32_t ip_instance;
  1261. switch (entry->client_id) {
  1262. case SOC15_IH_CLIENTID_UVD:
  1263. ip_instance = 0;
  1264. break;
  1265. case SOC15_IH_CLIENTID_UVD1:
  1266. ip_instance = 1;
  1267. break;
  1268. default:
  1269. DRM_ERROR("Unhandled client id: %d\n", entry->client_id);
  1270. return 0;
  1271. }
  1272. DRM_DEBUG("IH: UVD TRAP\n");
  1273. switch (entry->src_id) {
  1274. case 124:
  1275. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring);
  1276. break;
  1277. case 119:
  1278. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring_enc[0]);
  1279. break;
  1280. case 120:
  1281. if (!amdgpu_sriov_vf(adev))
  1282. amdgpu_fence_process(&adev->uvd.inst[ip_instance].ring_enc[1]);
  1283. break;
  1284. default:
  1285. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1286. entry->src_id, entry->src_data[0]);
  1287. break;
  1288. }
  1289. return 0;
  1290. }
  1291. #if 0
  1292. static void uvd_v7_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1293. {
  1294. uint32_t data, data1, data2, suvd_flags;
  1295. data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_CTRL);
  1296. data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
  1297. data2 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL);
  1298. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1299. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1300. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1301. UVD_SUVD_CGC_GATE__SIT_MASK |
  1302. UVD_SUVD_CGC_GATE__SMP_MASK |
  1303. UVD_SUVD_CGC_GATE__SCM_MASK |
  1304. UVD_SUVD_CGC_GATE__SDB_MASK;
  1305. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1306. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1307. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1308. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1309. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1310. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1311. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1312. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1313. UVD_CGC_CTRL__SYS_MODE_MASK |
  1314. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1315. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1316. UVD_CGC_CTRL__REGS_MODE_MASK |
  1317. UVD_CGC_CTRL__RBC_MODE_MASK |
  1318. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1319. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1320. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1321. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1322. UVD_CGC_CTRL__MPC_MODE_MASK |
  1323. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1324. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1325. UVD_CGC_CTRL__WCB_MODE_MASK |
  1326. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1327. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1328. UVD_CGC_CTRL__JPEG2_MODE_MASK |
  1329. UVD_CGC_CTRL__SCPU_MODE_MASK);
  1330. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1331. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1332. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1333. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1334. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1335. data1 |= suvd_flags;
  1336. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_CTRL, data);
  1337. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, 0);
  1338. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
  1339. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_CTRL, data2);
  1340. }
  1341. static void uvd_v7_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1342. {
  1343. uint32_t data, data1, cgc_flags, suvd_flags;
  1344. data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE);
  1345. data1 = RREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE);
  1346. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1347. UVD_CGC_GATE__UDEC_MASK |
  1348. UVD_CGC_GATE__MPEG2_MASK |
  1349. UVD_CGC_GATE__RBC_MASK |
  1350. UVD_CGC_GATE__LMI_MC_MASK |
  1351. UVD_CGC_GATE__IDCT_MASK |
  1352. UVD_CGC_GATE__MPRD_MASK |
  1353. UVD_CGC_GATE__MPC_MASK |
  1354. UVD_CGC_GATE__LBSI_MASK |
  1355. UVD_CGC_GATE__LRBBM_MASK |
  1356. UVD_CGC_GATE__UDEC_RE_MASK |
  1357. UVD_CGC_GATE__UDEC_CM_MASK |
  1358. UVD_CGC_GATE__UDEC_IT_MASK |
  1359. UVD_CGC_GATE__UDEC_DB_MASK |
  1360. UVD_CGC_GATE__UDEC_MP_MASK |
  1361. UVD_CGC_GATE__WCB_MASK |
  1362. UVD_CGC_GATE__VCPU_MASK |
  1363. UVD_CGC_GATE__SCPU_MASK |
  1364. UVD_CGC_GATE__JPEG_MASK |
  1365. UVD_CGC_GATE__JPEG2_MASK;
  1366. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1367. UVD_SUVD_CGC_GATE__SIT_MASK |
  1368. UVD_SUVD_CGC_GATE__SMP_MASK |
  1369. UVD_SUVD_CGC_GATE__SCM_MASK |
  1370. UVD_SUVD_CGC_GATE__SDB_MASK;
  1371. data |= cgc_flags;
  1372. data1 |= suvd_flags;
  1373. WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, data);
  1374. WREG32_SOC15(UVD, ring->me, mmUVD_SUVD_CGC_GATE, data1);
  1375. }
  1376. static void uvd_v7_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
  1377. {
  1378. u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
  1379. if (enable)
  1380. tmp |= (GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1381. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1382. else
  1383. tmp &= ~(GCK_DFS_BYPASS_CNTL__BYPASSDCLK_MASK |
  1384. GCK_DFS_BYPASS_CNTL__BYPASSVCLK_MASK);
  1385. WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
  1386. }
  1387. static int uvd_v7_0_set_clockgating_state(void *handle,
  1388. enum amd_clockgating_state state)
  1389. {
  1390. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1391. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1392. uvd_v7_0_set_bypass_mode(adev, enable);
  1393. if (!(adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG))
  1394. return 0;
  1395. if (enable) {
  1396. /* disable HW gating and enable Sw gating */
  1397. uvd_v7_0_set_sw_clock_gating(adev);
  1398. } else {
  1399. /* wait for STATUS to clear */
  1400. if (uvd_v7_0_wait_for_idle(handle))
  1401. return -EBUSY;
  1402. /* enable HW gates because UVD is idle */
  1403. /* uvd_v7_0_set_hw_clock_gating(adev); */
  1404. }
  1405. return 0;
  1406. }
  1407. static int uvd_v7_0_set_powergating_state(void *handle,
  1408. enum amd_powergating_state state)
  1409. {
  1410. /* This doesn't actually powergate the UVD block.
  1411. * That's done in the dpm code via the SMC. This
  1412. * just re-inits the block as necessary. The actual
  1413. * gating still happens in the dpm code. We should
  1414. * revisit this when there is a cleaner line between
  1415. * the smc and the hw blocks
  1416. */
  1417. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1418. if (!(adev->pg_flags & AMD_PG_SUPPORT_UVD))
  1419. return 0;
  1420. WREG32_SOC15(UVD, ring->me, mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1421. if (state == AMD_PG_STATE_GATE) {
  1422. uvd_v7_0_stop(adev);
  1423. return 0;
  1424. } else {
  1425. return uvd_v7_0_start(adev);
  1426. }
  1427. }
  1428. #endif
  1429. static int uvd_v7_0_set_clockgating_state(void *handle,
  1430. enum amd_clockgating_state state)
  1431. {
  1432. /* needed for driver unload*/
  1433. return 0;
  1434. }
  1435. const struct amd_ip_funcs uvd_v7_0_ip_funcs = {
  1436. .name = "uvd_v7_0",
  1437. .early_init = uvd_v7_0_early_init,
  1438. .late_init = NULL,
  1439. .sw_init = uvd_v7_0_sw_init,
  1440. .sw_fini = uvd_v7_0_sw_fini,
  1441. .hw_init = uvd_v7_0_hw_init,
  1442. .hw_fini = uvd_v7_0_hw_fini,
  1443. .suspend = uvd_v7_0_suspend,
  1444. .resume = uvd_v7_0_resume,
  1445. .is_idle = NULL /* uvd_v7_0_is_idle */,
  1446. .wait_for_idle = NULL /* uvd_v7_0_wait_for_idle */,
  1447. .check_soft_reset = NULL /* uvd_v7_0_check_soft_reset */,
  1448. .pre_soft_reset = NULL /* uvd_v7_0_pre_soft_reset */,
  1449. .soft_reset = NULL /* uvd_v7_0_soft_reset */,
  1450. .post_soft_reset = NULL /* uvd_v7_0_post_soft_reset */,
  1451. .set_clockgating_state = uvd_v7_0_set_clockgating_state,
  1452. .set_powergating_state = NULL /* uvd_v7_0_set_powergating_state */,
  1453. };
  1454. static const struct amdgpu_ring_funcs uvd_v7_0_ring_vm_funcs = {
  1455. .type = AMDGPU_RING_TYPE_UVD,
  1456. .align_mask = 0xf,
  1457. .support_64bit_ptrs = false,
  1458. .vmhub = AMDGPU_MMHUB,
  1459. .get_rptr = uvd_v7_0_ring_get_rptr,
  1460. .get_wptr = uvd_v7_0_ring_get_wptr,
  1461. .set_wptr = uvd_v7_0_ring_set_wptr,
  1462. .emit_frame_size =
  1463. 6 + /* hdp invalidate */
  1464. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1465. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1466. 8 + /* uvd_v7_0_ring_emit_vm_flush */
  1467. 14 + 14, /* uvd_v7_0_ring_emit_fence x2 vm fence */
  1468. .emit_ib_size = 8, /* uvd_v7_0_ring_emit_ib */
  1469. .emit_ib = uvd_v7_0_ring_emit_ib,
  1470. .emit_fence = uvd_v7_0_ring_emit_fence,
  1471. .emit_vm_flush = uvd_v7_0_ring_emit_vm_flush,
  1472. .emit_hdp_flush = uvd_v7_0_ring_emit_hdp_flush,
  1473. .test_ring = uvd_v7_0_ring_test_ring,
  1474. .test_ib = amdgpu_uvd_ring_test_ib,
  1475. .insert_nop = uvd_v7_0_ring_insert_nop,
  1476. .pad_ib = amdgpu_ring_generic_pad_ib,
  1477. .begin_use = amdgpu_uvd_ring_begin_use,
  1478. .end_use = amdgpu_uvd_ring_end_use,
  1479. .emit_wreg = uvd_v7_0_ring_emit_wreg,
  1480. .emit_reg_wait = uvd_v7_0_ring_emit_reg_wait,
  1481. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1482. };
  1483. static const struct amdgpu_ring_funcs uvd_v7_0_enc_ring_vm_funcs = {
  1484. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1485. .align_mask = 0x3f,
  1486. .nop = HEVC_ENC_CMD_NO_OP,
  1487. .support_64bit_ptrs = false,
  1488. .vmhub = AMDGPU_MMHUB,
  1489. .get_rptr = uvd_v7_0_enc_ring_get_rptr,
  1490. .get_wptr = uvd_v7_0_enc_ring_get_wptr,
  1491. .set_wptr = uvd_v7_0_enc_ring_set_wptr,
  1492. .emit_frame_size =
  1493. 3 + 3 + /* hdp flush / invalidate */
  1494. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1495. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1496. 4 + /* uvd_v7_0_enc_ring_emit_vm_flush */
  1497. 5 + 5 + /* uvd_v7_0_enc_ring_emit_fence x2 vm fence */
  1498. 1, /* uvd_v7_0_enc_ring_insert_end */
  1499. .emit_ib_size = 5, /* uvd_v7_0_enc_ring_emit_ib */
  1500. .emit_ib = uvd_v7_0_enc_ring_emit_ib,
  1501. .emit_fence = uvd_v7_0_enc_ring_emit_fence,
  1502. .emit_vm_flush = uvd_v7_0_enc_ring_emit_vm_flush,
  1503. .test_ring = uvd_v7_0_enc_ring_test_ring,
  1504. .test_ib = uvd_v7_0_enc_ring_test_ib,
  1505. .insert_nop = amdgpu_ring_insert_nop,
  1506. .insert_end = uvd_v7_0_enc_ring_insert_end,
  1507. .pad_ib = amdgpu_ring_generic_pad_ib,
  1508. .begin_use = amdgpu_uvd_ring_begin_use,
  1509. .end_use = amdgpu_uvd_ring_end_use,
  1510. .emit_wreg = uvd_v7_0_enc_ring_emit_wreg,
  1511. .emit_reg_wait = uvd_v7_0_enc_ring_emit_reg_wait,
  1512. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1513. };
  1514. static void uvd_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  1515. {
  1516. int i;
  1517. for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
  1518. adev->uvd.inst[i].ring.funcs = &uvd_v7_0_ring_vm_funcs;
  1519. adev->uvd.inst[i].ring.me = i;
  1520. DRM_INFO("UVD(%d) is enabled in VM mode\n", i);
  1521. }
  1522. }
  1523. static void uvd_v7_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1524. {
  1525. int i, j;
  1526. for (j = 0; j < adev->uvd.num_uvd_inst; j++) {
  1527. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  1528. adev->uvd.inst[j].ring_enc[i].funcs = &uvd_v7_0_enc_ring_vm_funcs;
  1529. adev->uvd.inst[j].ring_enc[i].me = j;
  1530. }
  1531. DRM_INFO("UVD(%d) ENC is enabled in VM mode\n", j);
  1532. }
  1533. }
  1534. static const struct amdgpu_irq_src_funcs uvd_v7_0_irq_funcs = {
  1535. .set = uvd_v7_0_set_interrupt_state,
  1536. .process = uvd_v7_0_process_interrupt,
  1537. };
  1538. static void uvd_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  1539. {
  1540. int i;
  1541. for (i = 0; i < adev->uvd.num_uvd_inst; i++) {
  1542. adev->uvd.inst[i].irq.num_types = adev->uvd.num_enc_rings + 1;
  1543. adev->uvd.inst[i].irq.funcs = &uvd_v7_0_irq_funcs;
  1544. }
  1545. }
  1546. const struct amdgpu_ip_block_version uvd_v7_0_ip_block =
  1547. {
  1548. .type = AMD_IP_BLOCK_TYPE_UVD,
  1549. .major = 7,
  1550. .minor = 0,
  1551. .rev = 0,
  1552. .funcs = &uvd_v7_0_ip_funcs,
  1553. };