uvd_v5_0.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_5_0_d.h"
  30. #include "uvd/uvd_5_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "bif/bif_5_0_d.h"
  34. #include "vi.h"
  35. #include "smu/smu_7_1_2_d.h"
  36. #include "smu/smu_7_1_2_sh_mask.h"
  37. #include "ivsrcid/ivsrcid_vislands30.h"
  38. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev);
  39. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev);
  40. static int uvd_v5_0_start(struct amdgpu_device *adev);
  41. static void uvd_v5_0_stop(struct amdgpu_device *adev);
  42. static int uvd_v5_0_set_clockgating_state(void *handle,
  43. enum amd_clockgating_state state);
  44. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  45. bool enable);
  46. /**
  47. * uvd_v5_0_ring_get_rptr - get read pointer
  48. *
  49. * @ring: amdgpu_ring pointer
  50. *
  51. * Returns the current hardware read pointer
  52. */
  53. static uint64_t uvd_v5_0_ring_get_rptr(struct amdgpu_ring *ring)
  54. {
  55. struct amdgpu_device *adev = ring->adev;
  56. return RREG32(mmUVD_RBC_RB_RPTR);
  57. }
  58. /**
  59. * uvd_v5_0_ring_get_wptr - get write pointer
  60. *
  61. * @ring: amdgpu_ring pointer
  62. *
  63. * Returns the current hardware write pointer
  64. */
  65. static uint64_t uvd_v5_0_ring_get_wptr(struct amdgpu_ring *ring)
  66. {
  67. struct amdgpu_device *adev = ring->adev;
  68. return RREG32(mmUVD_RBC_RB_WPTR);
  69. }
  70. /**
  71. * uvd_v5_0_ring_set_wptr - set write pointer
  72. *
  73. * @ring: amdgpu_ring pointer
  74. *
  75. * Commits the write pointer to the hardware
  76. */
  77. static void uvd_v5_0_ring_set_wptr(struct amdgpu_ring *ring)
  78. {
  79. struct amdgpu_device *adev = ring->adev;
  80. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  81. }
  82. static int uvd_v5_0_early_init(void *handle)
  83. {
  84. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  85. adev->uvd.num_uvd_inst = 1;
  86. uvd_v5_0_set_ring_funcs(adev);
  87. uvd_v5_0_set_irq_funcs(adev);
  88. return 0;
  89. }
  90. static int uvd_v5_0_sw_init(void *handle)
  91. {
  92. struct amdgpu_ring *ring;
  93. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  94. int r;
  95. /* UVD TRAP */
  96. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
  97. if (r)
  98. return r;
  99. r = amdgpu_uvd_sw_init(adev);
  100. if (r)
  101. return r;
  102. r = amdgpu_uvd_resume(adev);
  103. if (r)
  104. return r;
  105. ring = &adev->uvd.inst->ring;
  106. sprintf(ring->name, "uvd");
  107. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  108. return r;
  109. }
  110. static int uvd_v5_0_sw_fini(void *handle)
  111. {
  112. int r;
  113. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  114. r = amdgpu_uvd_suspend(adev);
  115. if (r)
  116. return r;
  117. return amdgpu_uvd_sw_fini(adev);
  118. }
  119. /**
  120. * uvd_v5_0_hw_init - start and test UVD block
  121. *
  122. * @adev: amdgpu_device pointer
  123. *
  124. * Initialize the hardware, boot up the VCPU and do some testing
  125. */
  126. static int uvd_v5_0_hw_init(void *handle)
  127. {
  128. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  129. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  130. uint32_t tmp;
  131. int r;
  132. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  133. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  134. uvd_v5_0_enable_mgcg(adev, true);
  135. ring->ready = true;
  136. r = amdgpu_ring_test_ring(ring);
  137. if (r) {
  138. ring->ready = false;
  139. goto done;
  140. }
  141. r = amdgpu_ring_alloc(ring, 10);
  142. if (r) {
  143. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  144. goto done;
  145. }
  146. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  147. amdgpu_ring_write(ring, tmp);
  148. amdgpu_ring_write(ring, 0xFFFFF);
  149. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  150. amdgpu_ring_write(ring, tmp);
  151. amdgpu_ring_write(ring, 0xFFFFF);
  152. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  153. amdgpu_ring_write(ring, tmp);
  154. amdgpu_ring_write(ring, 0xFFFFF);
  155. /* Clear timeout status bits */
  156. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  157. amdgpu_ring_write(ring, 0x8);
  158. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  159. amdgpu_ring_write(ring, 3);
  160. amdgpu_ring_commit(ring);
  161. done:
  162. if (!r)
  163. DRM_INFO("UVD initialized successfully.\n");
  164. return r;
  165. }
  166. /**
  167. * uvd_v5_0_hw_fini - stop the hardware block
  168. *
  169. * @adev: amdgpu_device pointer
  170. *
  171. * Stop the UVD block, mark ring as not ready any more
  172. */
  173. static int uvd_v5_0_hw_fini(void *handle)
  174. {
  175. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  176. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  177. if (RREG32(mmUVD_STATUS) != 0)
  178. uvd_v5_0_stop(adev);
  179. ring->ready = false;
  180. return 0;
  181. }
  182. static int uvd_v5_0_suspend(void *handle)
  183. {
  184. int r;
  185. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  186. r = uvd_v5_0_hw_fini(adev);
  187. if (r)
  188. return r;
  189. uvd_v5_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
  190. return amdgpu_uvd_suspend(adev);
  191. }
  192. static int uvd_v5_0_resume(void *handle)
  193. {
  194. int r;
  195. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  196. r = amdgpu_uvd_resume(adev);
  197. if (r)
  198. return r;
  199. return uvd_v5_0_hw_init(adev);
  200. }
  201. /**
  202. * uvd_v5_0_mc_resume - memory controller programming
  203. *
  204. * @adev: amdgpu_device pointer
  205. *
  206. * Let the UVD memory controller know it's offsets
  207. */
  208. static void uvd_v5_0_mc_resume(struct amdgpu_device *adev)
  209. {
  210. uint64_t offset;
  211. uint32_t size;
  212. /* programm memory controller bits 0-27 */
  213. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  214. lower_32_bits(adev->uvd.inst->gpu_addr));
  215. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  216. upper_32_bits(adev->uvd.inst->gpu_addr));
  217. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  218. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  219. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  220. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  221. offset += size;
  222. size = AMDGPU_UVD_HEAP_SIZE;
  223. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  224. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  225. offset += size;
  226. size = AMDGPU_UVD_STACK_SIZE +
  227. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  228. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  229. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  230. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  231. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  232. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  233. }
  234. /**
  235. * uvd_v5_0_start - start UVD block
  236. *
  237. * @adev: amdgpu_device pointer
  238. *
  239. * Setup and start the UVD block
  240. */
  241. static int uvd_v5_0_start(struct amdgpu_device *adev)
  242. {
  243. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  244. uint32_t rb_bufsz, tmp;
  245. uint32_t lmi_swap_cntl;
  246. uint32_t mp_swap_cntl;
  247. int i, j, r;
  248. /*disable DPG */
  249. WREG32_P(mmUVD_POWER_STATUS, 0, ~(1 << 2));
  250. /* disable byte swapping */
  251. lmi_swap_cntl = 0;
  252. mp_swap_cntl = 0;
  253. uvd_v5_0_mc_resume(adev);
  254. /* disable interupt */
  255. WREG32_P(mmUVD_MASTINT_EN, 0, ~(1 << 1));
  256. /* stall UMC and register bus before resetting VCPU */
  257. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  258. mdelay(1);
  259. /* put LMI, VCPU, RBC etc... into reset */
  260. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  261. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK | UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  262. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK | UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  263. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK | UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  264. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  265. mdelay(5);
  266. /* take UVD block out of reset */
  267. WREG32_P(mmSRBM_SOFT_RESET, 0, ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  268. mdelay(5);
  269. /* initialize UVD memory controller */
  270. WREG32(mmUVD_LMI_CTRL, 0x40 | (1 << 8) | (1 << 13) |
  271. (1 << 21) | (1 << 9) | (1 << 20));
  272. #ifdef __BIG_ENDIAN
  273. /* swap (8 in 32) RB and IB */
  274. lmi_swap_cntl = 0xa;
  275. mp_swap_cntl = 0;
  276. #endif
  277. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  278. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  279. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  280. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  281. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  282. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  283. WREG32(mmUVD_MPC_SET_ALU, 0);
  284. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  285. /* take all subblocks out of reset, except VCPU */
  286. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  287. mdelay(5);
  288. /* enable VCPU clock */
  289. WREG32(mmUVD_VCPU_CNTL, 1 << 9);
  290. /* enable UMC */
  291. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  292. /* boot up the VCPU */
  293. WREG32(mmUVD_SOFT_RESET, 0);
  294. mdelay(10);
  295. for (i = 0; i < 10; ++i) {
  296. uint32_t status;
  297. for (j = 0; j < 100; ++j) {
  298. status = RREG32(mmUVD_STATUS);
  299. if (status & 2)
  300. break;
  301. mdelay(10);
  302. }
  303. r = 0;
  304. if (status & 2)
  305. break;
  306. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  307. WREG32_P(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  308. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  309. mdelay(10);
  310. WREG32_P(mmUVD_SOFT_RESET, 0, ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  311. mdelay(10);
  312. r = -1;
  313. }
  314. if (r) {
  315. DRM_ERROR("UVD not responding, giving up!!!\n");
  316. return r;
  317. }
  318. /* enable master interrupt */
  319. WREG32_P(mmUVD_MASTINT_EN, 3 << 1, ~(3 << 1));
  320. /* clear the bit 4 of UVD_STATUS */
  321. WREG32_P(mmUVD_STATUS, 0, ~(2 << 1));
  322. rb_bufsz = order_base_2(ring->ring_size);
  323. tmp = 0;
  324. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  325. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  326. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  327. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  328. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  329. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  330. /* force RBC into idle state */
  331. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  332. /* set the write pointer delay */
  333. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  334. /* set the wb address */
  335. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  336. /* programm the RB_BASE for ring buffer */
  337. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  338. lower_32_bits(ring->gpu_addr));
  339. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  340. upper_32_bits(ring->gpu_addr));
  341. /* Initialize the ring buffer's read and write pointers */
  342. WREG32(mmUVD_RBC_RB_RPTR, 0);
  343. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  344. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  345. WREG32_P(mmUVD_RBC_RB_CNTL, 0, ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  346. return 0;
  347. }
  348. /**
  349. * uvd_v5_0_stop - stop UVD block
  350. *
  351. * @adev: amdgpu_device pointer
  352. *
  353. * stop the UVD block
  354. */
  355. static void uvd_v5_0_stop(struct amdgpu_device *adev)
  356. {
  357. /* force RBC into idle state */
  358. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  359. /* Stall UMC and register bus before resetting VCPU */
  360. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  361. mdelay(1);
  362. /* put VCPU into reset */
  363. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  364. mdelay(5);
  365. /* disable VCPU clock */
  366. WREG32(mmUVD_VCPU_CNTL, 0x0);
  367. /* Unstall UMC and register bus */
  368. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  369. WREG32(mmUVD_STATUS, 0);
  370. }
  371. /**
  372. * uvd_v5_0_ring_emit_fence - emit an fence & trap command
  373. *
  374. * @ring: amdgpu_ring pointer
  375. * @fence: fence to emit
  376. *
  377. * Write a fence and a trap command to the ring.
  378. */
  379. static void uvd_v5_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  380. unsigned flags)
  381. {
  382. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  383. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  384. amdgpu_ring_write(ring, seq);
  385. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  386. amdgpu_ring_write(ring, addr & 0xffffffff);
  387. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  388. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  389. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  390. amdgpu_ring_write(ring, 0);
  391. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  392. amdgpu_ring_write(ring, 0);
  393. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  394. amdgpu_ring_write(ring, 0);
  395. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  396. amdgpu_ring_write(ring, 2);
  397. }
  398. /**
  399. * uvd_v5_0_ring_test_ring - register write test
  400. *
  401. * @ring: amdgpu_ring pointer
  402. *
  403. * Test if we can successfully write to the context register
  404. */
  405. static int uvd_v5_0_ring_test_ring(struct amdgpu_ring *ring)
  406. {
  407. struct amdgpu_device *adev = ring->adev;
  408. uint32_t tmp = 0;
  409. unsigned i;
  410. int r;
  411. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  412. r = amdgpu_ring_alloc(ring, 3);
  413. if (r) {
  414. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  415. ring->idx, r);
  416. return r;
  417. }
  418. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  419. amdgpu_ring_write(ring, 0xDEADBEEF);
  420. amdgpu_ring_commit(ring);
  421. for (i = 0; i < adev->usec_timeout; i++) {
  422. tmp = RREG32(mmUVD_CONTEXT_ID);
  423. if (tmp == 0xDEADBEEF)
  424. break;
  425. DRM_UDELAY(1);
  426. }
  427. if (i < adev->usec_timeout) {
  428. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  429. ring->idx, i);
  430. } else {
  431. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  432. ring->idx, tmp);
  433. r = -EINVAL;
  434. }
  435. return r;
  436. }
  437. /**
  438. * uvd_v5_0_ring_emit_ib - execute indirect buffer
  439. *
  440. * @ring: amdgpu_ring pointer
  441. * @ib: indirect buffer to execute
  442. *
  443. * Write ring commands to execute the indirect buffer
  444. */
  445. static void uvd_v5_0_ring_emit_ib(struct amdgpu_ring *ring,
  446. struct amdgpu_ib *ib,
  447. unsigned vmid, bool ctx_switch)
  448. {
  449. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  450. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  451. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  452. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  453. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  454. amdgpu_ring_write(ring, ib->length_dw);
  455. }
  456. static void uvd_v5_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  457. {
  458. int i;
  459. WARN_ON(ring->wptr % 2 || count % 2);
  460. for (i = 0; i < count / 2; i++) {
  461. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  462. amdgpu_ring_write(ring, 0);
  463. }
  464. }
  465. static bool uvd_v5_0_is_idle(void *handle)
  466. {
  467. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  468. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  469. }
  470. static int uvd_v5_0_wait_for_idle(void *handle)
  471. {
  472. unsigned i;
  473. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  474. for (i = 0; i < adev->usec_timeout; i++) {
  475. if (!(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK))
  476. return 0;
  477. }
  478. return -ETIMEDOUT;
  479. }
  480. static int uvd_v5_0_soft_reset(void *handle)
  481. {
  482. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  483. uvd_v5_0_stop(adev);
  484. WREG32_P(mmSRBM_SOFT_RESET, SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK,
  485. ~SRBM_SOFT_RESET__SOFT_RESET_UVD_MASK);
  486. mdelay(5);
  487. return uvd_v5_0_start(adev);
  488. }
  489. static int uvd_v5_0_set_interrupt_state(struct amdgpu_device *adev,
  490. struct amdgpu_irq_src *source,
  491. unsigned type,
  492. enum amdgpu_interrupt_state state)
  493. {
  494. // TODO
  495. return 0;
  496. }
  497. static int uvd_v5_0_process_interrupt(struct amdgpu_device *adev,
  498. struct amdgpu_irq_src *source,
  499. struct amdgpu_iv_entry *entry)
  500. {
  501. DRM_DEBUG("IH: UVD TRAP\n");
  502. amdgpu_fence_process(&adev->uvd.inst->ring);
  503. return 0;
  504. }
  505. static void uvd_v5_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  506. {
  507. uint32_t data1, data3, suvd_flags;
  508. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  509. data3 = RREG32(mmUVD_CGC_GATE);
  510. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  511. UVD_SUVD_CGC_GATE__SIT_MASK |
  512. UVD_SUVD_CGC_GATE__SMP_MASK |
  513. UVD_SUVD_CGC_GATE__SCM_MASK |
  514. UVD_SUVD_CGC_GATE__SDB_MASK;
  515. if (enable) {
  516. data3 |= (UVD_CGC_GATE__SYS_MASK |
  517. UVD_CGC_GATE__UDEC_MASK |
  518. UVD_CGC_GATE__MPEG2_MASK |
  519. UVD_CGC_GATE__RBC_MASK |
  520. UVD_CGC_GATE__LMI_MC_MASK |
  521. UVD_CGC_GATE__IDCT_MASK |
  522. UVD_CGC_GATE__MPRD_MASK |
  523. UVD_CGC_GATE__MPC_MASK |
  524. UVD_CGC_GATE__LBSI_MASK |
  525. UVD_CGC_GATE__LRBBM_MASK |
  526. UVD_CGC_GATE__UDEC_RE_MASK |
  527. UVD_CGC_GATE__UDEC_CM_MASK |
  528. UVD_CGC_GATE__UDEC_IT_MASK |
  529. UVD_CGC_GATE__UDEC_DB_MASK |
  530. UVD_CGC_GATE__UDEC_MP_MASK |
  531. UVD_CGC_GATE__WCB_MASK |
  532. UVD_CGC_GATE__JPEG_MASK |
  533. UVD_CGC_GATE__SCPU_MASK);
  534. /* only in pg enabled, we can gate clock to vcpu*/
  535. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  536. data3 |= UVD_CGC_GATE__VCPU_MASK;
  537. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  538. data1 |= suvd_flags;
  539. } else {
  540. data3 = 0;
  541. data1 = 0;
  542. }
  543. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  544. WREG32(mmUVD_CGC_GATE, data3);
  545. }
  546. static void uvd_v5_0_set_sw_clock_gating(struct amdgpu_device *adev)
  547. {
  548. uint32_t data, data2;
  549. data = RREG32(mmUVD_CGC_CTRL);
  550. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  551. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  552. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  553. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  554. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  555. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  556. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  557. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  558. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  559. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  560. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  561. UVD_CGC_CTRL__SYS_MODE_MASK |
  562. UVD_CGC_CTRL__UDEC_MODE_MASK |
  563. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  564. UVD_CGC_CTRL__REGS_MODE_MASK |
  565. UVD_CGC_CTRL__RBC_MODE_MASK |
  566. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  567. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  568. UVD_CGC_CTRL__IDCT_MODE_MASK |
  569. UVD_CGC_CTRL__MPRD_MODE_MASK |
  570. UVD_CGC_CTRL__MPC_MODE_MASK |
  571. UVD_CGC_CTRL__LBSI_MODE_MASK |
  572. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  573. UVD_CGC_CTRL__WCB_MODE_MASK |
  574. UVD_CGC_CTRL__VCPU_MODE_MASK |
  575. UVD_CGC_CTRL__JPEG_MODE_MASK |
  576. UVD_CGC_CTRL__SCPU_MODE_MASK);
  577. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  578. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  579. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  580. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  581. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  582. WREG32(mmUVD_CGC_CTRL, data);
  583. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  584. }
  585. #if 0
  586. static void uvd_v5_0_set_hw_clock_gating(struct amdgpu_device *adev)
  587. {
  588. uint32_t data, data1, cgc_flags, suvd_flags;
  589. data = RREG32(mmUVD_CGC_GATE);
  590. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  591. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  592. UVD_CGC_GATE__UDEC_MASK |
  593. UVD_CGC_GATE__MPEG2_MASK |
  594. UVD_CGC_GATE__RBC_MASK |
  595. UVD_CGC_GATE__LMI_MC_MASK |
  596. UVD_CGC_GATE__IDCT_MASK |
  597. UVD_CGC_GATE__MPRD_MASK |
  598. UVD_CGC_GATE__MPC_MASK |
  599. UVD_CGC_GATE__LBSI_MASK |
  600. UVD_CGC_GATE__LRBBM_MASK |
  601. UVD_CGC_GATE__UDEC_RE_MASK |
  602. UVD_CGC_GATE__UDEC_CM_MASK |
  603. UVD_CGC_GATE__UDEC_IT_MASK |
  604. UVD_CGC_GATE__UDEC_DB_MASK |
  605. UVD_CGC_GATE__UDEC_MP_MASK |
  606. UVD_CGC_GATE__WCB_MASK |
  607. UVD_CGC_GATE__VCPU_MASK |
  608. UVD_CGC_GATE__SCPU_MASK;
  609. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  610. UVD_SUVD_CGC_GATE__SIT_MASK |
  611. UVD_SUVD_CGC_GATE__SMP_MASK |
  612. UVD_SUVD_CGC_GATE__SCM_MASK |
  613. UVD_SUVD_CGC_GATE__SDB_MASK;
  614. data |= cgc_flags;
  615. data1 |= suvd_flags;
  616. WREG32(mmUVD_CGC_GATE, data);
  617. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  618. }
  619. #endif
  620. static void uvd_v5_0_enable_mgcg(struct amdgpu_device *adev,
  621. bool enable)
  622. {
  623. u32 orig, data;
  624. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  625. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  626. data |= 0xfff;
  627. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  628. orig = data = RREG32(mmUVD_CGC_CTRL);
  629. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  630. if (orig != data)
  631. WREG32(mmUVD_CGC_CTRL, data);
  632. } else {
  633. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  634. data &= ~0xfff;
  635. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  636. orig = data = RREG32(mmUVD_CGC_CTRL);
  637. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  638. if (orig != data)
  639. WREG32(mmUVD_CGC_CTRL, data);
  640. }
  641. }
  642. static int uvd_v5_0_set_clockgating_state(void *handle,
  643. enum amd_clockgating_state state)
  644. {
  645. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  646. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  647. if (enable) {
  648. /* wait for STATUS to clear */
  649. if (uvd_v5_0_wait_for_idle(handle))
  650. return -EBUSY;
  651. uvd_v5_0_enable_clock_gating(adev, true);
  652. /* enable HW gates because UVD is idle */
  653. /* uvd_v5_0_set_hw_clock_gating(adev); */
  654. } else {
  655. uvd_v5_0_enable_clock_gating(adev, false);
  656. }
  657. uvd_v5_0_set_sw_clock_gating(adev);
  658. return 0;
  659. }
  660. static int uvd_v5_0_set_powergating_state(void *handle,
  661. enum amd_powergating_state state)
  662. {
  663. /* This doesn't actually powergate the UVD block.
  664. * That's done in the dpm code via the SMC. This
  665. * just re-inits the block as necessary. The actual
  666. * gating still happens in the dpm code. We should
  667. * revisit this when there is a cleaner line between
  668. * the smc and the hw blocks
  669. */
  670. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  671. int ret = 0;
  672. if (state == AMD_PG_STATE_GATE) {
  673. uvd_v5_0_stop(adev);
  674. } else {
  675. ret = uvd_v5_0_start(adev);
  676. if (ret)
  677. goto out;
  678. }
  679. out:
  680. return ret;
  681. }
  682. static void uvd_v5_0_get_clockgating_state(void *handle, u32 *flags)
  683. {
  684. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  685. int data;
  686. mutex_lock(&adev->pm.mutex);
  687. if (RREG32_SMC(ixCURRENT_PG_STATUS) &
  688. CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  689. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  690. goto out;
  691. }
  692. /* AMD_CG_SUPPORT_UVD_MGCG */
  693. data = RREG32(mmUVD_CGC_CTRL);
  694. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  695. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  696. out:
  697. mutex_unlock(&adev->pm.mutex);
  698. }
  699. static const struct amd_ip_funcs uvd_v5_0_ip_funcs = {
  700. .name = "uvd_v5_0",
  701. .early_init = uvd_v5_0_early_init,
  702. .late_init = NULL,
  703. .sw_init = uvd_v5_0_sw_init,
  704. .sw_fini = uvd_v5_0_sw_fini,
  705. .hw_init = uvd_v5_0_hw_init,
  706. .hw_fini = uvd_v5_0_hw_fini,
  707. .suspend = uvd_v5_0_suspend,
  708. .resume = uvd_v5_0_resume,
  709. .is_idle = uvd_v5_0_is_idle,
  710. .wait_for_idle = uvd_v5_0_wait_for_idle,
  711. .soft_reset = uvd_v5_0_soft_reset,
  712. .set_clockgating_state = uvd_v5_0_set_clockgating_state,
  713. .set_powergating_state = uvd_v5_0_set_powergating_state,
  714. .get_clockgating_state = uvd_v5_0_get_clockgating_state,
  715. };
  716. static const struct amdgpu_ring_funcs uvd_v5_0_ring_funcs = {
  717. .type = AMDGPU_RING_TYPE_UVD,
  718. .align_mask = 0xf,
  719. .support_64bit_ptrs = false,
  720. .get_rptr = uvd_v5_0_ring_get_rptr,
  721. .get_wptr = uvd_v5_0_ring_get_wptr,
  722. .set_wptr = uvd_v5_0_ring_set_wptr,
  723. .parse_cs = amdgpu_uvd_ring_parse_cs,
  724. .emit_frame_size =
  725. 14, /* uvd_v5_0_ring_emit_fence x1 no user fence */
  726. .emit_ib_size = 6, /* uvd_v5_0_ring_emit_ib */
  727. .emit_ib = uvd_v5_0_ring_emit_ib,
  728. .emit_fence = uvd_v5_0_ring_emit_fence,
  729. .test_ring = uvd_v5_0_ring_test_ring,
  730. .test_ib = amdgpu_uvd_ring_test_ib,
  731. .insert_nop = uvd_v5_0_ring_insert_nop,
  732. .pad_ib = amdgpu_ring_generic_pad_ib,
  733. .begin_use = amdgpu_uvd_ring_begin_use,
  734. .end_use = amdgpu_uvd_ring_end_use,
  735. };
  736. static void uvd_v5_0_set_ring_funcs(struct amdgpu_device *adev)
  737. {
  738. adev->uvd.inst->ring.funcs = &uvd_v5_0_ring_funcs;
  739. }
  740. static const struct amdgpu_irq_src_funcs uvd_v5_0_irq_funcs = {
  741. .set = uvd_v5_0_set_interrupt_state,
  742. .process = uvd_v5_0_process_interrupt,
  743. };
  744. static void uvd_v5_0_set_irq_funcs(struct amdgpu_device *adev)
  745. {
  746. adev->uvd.inst->irq.num_types = 1;
  747. adev->uvd.inst->irq.funcs = &uvd_v5_0_irq_funcs;
  748. }
  749. const struct amdgpu_ip_block_version uvd_v5_0_ip_block =
  750. {
  751. .type = AMD_IP_BLOCK_TYPE_UVD,
  752. .major = 5,
  753. .minor = 0,
  754. .rev = 0,
  755. .funcs = &uvd_v5_0_ip_funcs,
  756. };