gmc_v8_0.c 49 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v8_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "gmc/gmc_8_1_d.h"
  30. #include "gmc/gmc_8_1_sh_mask.h"
  31. #include "bif/bif_5_0_d.h"
  32. #include "bif/bif_5_0_sh_mask.h"
  33. #include "oss/oss_3_0_d.h"
  34. #include "oss/oss_3_0_sh_mask.h"
  35. #include "dce/dce_10_0_d.h"
  36. #include "dce/dce_10_0_sh_mask.h"
  37. #include "vid.h"
  38. #include "vi.h"
  39. #include "amdgpu_atombios.h"
  40. #include "ivsrcid/ivsrcid_vislands30.h"
  41. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev);
  42. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  43. static int gmc_v8_0_wait_for_idle(void *handle);
  44. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  45. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  46. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  47. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  48. static const u32 golden_settings_tonga_a11[] =
  49. {
  50. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  51. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  52. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  53. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  54. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  55. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  56. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  57. };
  58. static const u32 tonga_mgcg_cgcg_init[] =
  59. {
  60. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  61. };
  62. static const u32 golden_settings_fiji_a10[] =
  63. {
  64. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  65. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  66. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  67. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  68. };
  69. static const u32 fiji_mgcg_cgcg_init[] =
  70. {
  71. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  72. };
  73. static const u32 golden_settings_polaris11_a11[] =
  74. {
  75. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  76. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  77. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  78. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  79. };
  80. static const u32 golden_settings_polaris10_a11[] =
  81. {
  82. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  83. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  84. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  85. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  86. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  87. };
  88. static const u32 cz_mgcg_cgcg_init[] =
  89. {
  90. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  91. };
  92. static const u32 stoney_mgcg_cgcg_init[] =
  93. {
  94. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  95. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  96. };
  97. static const u32 golden_settings_stoney_common[] =
  98. {
  99. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  100. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  101. };
  102. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  103. {
  104. switch (adev->asic_type) {
  105. case CHIP_FIJI:
  106. amdgpu_device_program_register_sequence(adev,
  107. fiji_mgcg_cgcg_init,
  108. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  109. amdgpu_device_program_register_sequence(adev,
  110. golden_settings_fiji_a10,
  111. ARRAY_SIZE(golden_settings_fiji_a10));
  112. break;
  113. case CHIP_TONGA:
  114. amdgpu_device_program_register_sequence(adev,
  115. tonga_mgcg_cgcg_init,
  116. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  117. amdgpu_device_program_register_sequence(adev,
  118. golden_settings_tonga_a11,
  119. ARRAY_SIZE(golden_settings_tonga_a11));
  120. break;
  121. case CHIP_POLARIS11:
  122. case CHIP_POLARIS12:
  123. case CHIP_VEGAM:
  124. amdgpu_device_program_register_sequence(adev,
  125. golden_settings_polaris11_a11,
  126. ARRAY_SIZE(golden_settings_polaris11_a11));
  127. break;
  128. case CHIP_POLARIS10:
  129. amdgpu_device_program_register_sequence(adev,
  130. golden_settings_polaris10_a11,
  131. ARRAY_SIZE(golden_settings_polaris10_a11));
  132. break;
  133. case CHIP_CARRIZO:
  134. amdgpu_device_program_register_sequence(adev,
  135. cz_mgcg_cgcg_init,
  136. ARRAY_SIZE(cz_mgcg_cgcg_init));
  137. break;
  138. case CHIP_STONEY:
  139. amdgpu_device_program_register_sequence(adev,
  140. stoney_mgcg_cgcg_init,
  141. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  142. amdgpu_device_program_register_sequence(adev,
  143. golden_settings_stoney_common,
  144. ARRAY_SIZE(golden_settings_stoney_common));
  145. break;
  146. default:
  147. break;
  148. }
  149. }
  150. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  151. {
  152. u32 blackout;
  153. gmc_v8_0_wait_for_idle(adev);
  154. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  155. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  156. /* Block CPU access */
  157. WREG32(mmBIF_FB_EN, 0);
  158. /* blackout the MC */
  159. blackout = REG_SET_FIELD(blackout,
  160. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  161. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  162. }
  163. /* wait for the MC to settle */
  164. udelay(100);
  165. }
  166. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  167. {
  168. u32 tmp;
  169. /* unblackout the MC */
  170. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  171. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  172. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  173. /* allow CPU access */
  174. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  175. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  176. WREG32(mmBIF_FB_EN, tmp);
  177. }
  178. /**
  179. * gmc_v8_0_init_microcode - load ucode images from disk
  180. *
  181. * @adev: amdgpu_device pointer
  182. *
  183. * Use the firmware interface to load the ucode images into
  184. * the driver (not loaded into hw).
  185. * Returns 0 on success, error on failure.
  186. */
  187. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  188. {
  189. const char *chip_name;
  190. char fw_name[30];
  191. int err;
  192. DRM_DEBUG("\n");
  193. switch (adev->asic_type) {
  194. case CHIP_TONGA:
  195. chip_name = "tonga";
  196. break;
  197. case CHIP_POLARIS11:
  198. chip_name = "polaris11";
  199. break;
  200. case CHIP_POLARIS10:
  201. chip_name = "polaris10";
  202. break;
  203. case CHIP_POLARIS12:
  204. chip_name = "polaris12";
  205. break;
  206. case CHIP_FIJI:
  207. case CHIP_CARRIZO:
  208. case CHIP_STONEY:
  209. case CHIP_VEGAM:
  210. return 0;
  211. default: BUG();
  212. }
  213. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  214. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  215. if (err)
  216. goto out;
  217. err = amdgpu_ucode_validate(adev->gmc.fw);
  218. out:
  219. if (err) {
  220. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  221. release_firmware(adev->gmc.fw);
  222. adev->gmc.fw = NULL;
  223. }
  224. return err;
  225. }
  226. /**
  227. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  228. *
  229. * @adev: amdgpu_device pointer
  230. *
  231. * Load the GDDR MC ucode into the hw (CIK).
  232. * Returns 0 on success, error on failure.
  233. */
  234. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  235. {
  236. const struct mc_firmware_header_v1_0 *hdr;
  237. const __le32 *fw_data = NULL;
  238. const __le32 *io_mc_regs = NULL;
  239. u32 running;
  240. int i, ucode_size, regs_size;
  241. /* Skip MC ucode loading on SR-IOV capable boards.
  242. * vbios does this for us in asic_init in that case.
  243. * Skip MC ucode loading on VF, because hypervisor will do that
  244. * for this adaptor.
  245. */
  246. if (amdgpu_sriov_bios(adev))
  247. return 0;
  248. if (!adev->gmc.fw)
  249. return -EINVAL;
  250. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  251. amdgpu_ucode_print_mc_hdr(&hdr->header);
  252. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  253. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  254. io_mc_regs = (const __le32 *)
  255. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  256. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  257. fw_data = (const __le32 *)
  258. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  259. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  260. if (running == 0) {
  261. /* reset the engine and set to writable */
  262. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  263. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  264. /* load mc io regs */
  265. for (i = 0; i < regs_size; i++) {
  266. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  267. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  268. }
  269. /* load the MC ucode */
  270. for (i = 0; i < ucode_size; i++)
  271. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  272. /* put the engine back into the active state */
  273. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  274. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  275. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  276. /* wait for training to complete */
  277. for (i = 0; i < adev->usec_timeout; i++) {
  278. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  279. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  280. break;
  281. udelay(1);
  282. }
  283. for (i = 0; i < adev->usec_timeout; i++) {
  284. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  285. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  286. break;
  287. udelay(1);
  288. }
  289. }
  290. return 0;
  291. }
  292. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  293. {
  294. const struct mc_firmware_header_v1_0 *hdr;
  295. const __le32 *fw_data = NULL;
  296. const __le32 *io_mc_regs = NULL;
  297. u32 data, vbios_version;
  298. int i, ucode_size, regs_size;
  299. /* Skip MC ucode loading on SR-IOV capable boards.
  300. * vbios does this for us in asic_init in that case.
  301. * Skip MC ucode loading on VF, because hypervisor will do that
  302. * for this adaptor.
  303. */
  304. if (amdgpu_sriov_bios(adev))
  305. return 0;
  306. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, 0x9F);
  307. data = RREG32(mmMC_SEQ_IO_DEBUG_DATA);
  308. vbios_version = data & 0xf;
  309. if (vbios_version == 0)
  310. return 0;
  311. if (!adev->gmc.fw)
  312. return -EINVAL;
  313. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  314. amdgpu_ucode_print_mc_hdr(&hdr->header);
  315. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  316. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  317. io_mc_regs = (const __le32 *)
  318. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  319. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  320. fw_data = (const __le32 *)
  321. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  322. data = RREG32(mmMC_SEQ_MISC0);
  323. data &= ~(0x40);
  324. WREG32(mmMC_SEQ_MISC0, data);
  325. /* load mc io regs */
  326. for (i = 0; i < regs_size; i++) {
  327. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  328. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  329. }
  330. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  331. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  332. /* load the MC ucode */
  333. for (i = 0; i < ucode_size; i++)
  334. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  335. /* put the engine back into the active state */
  336. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  337. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  338. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  339. /* wait for training to complete */
  340. for (i = 0; i < adev->usec_timeout; i++) {
  341. data = RREG32(mmMC_SEQ_MISC0);
  342. if (data & 0x80)
  343. break;
  344. udelay(1);
  345. }
  346. return 0;
  347. }
  348. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  349. struct amdgpu_gmc *mc)
  350. {
  351. u64 base = 0;
  352. if (!amdgpu_sriov_vf(adev))
  353. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  354. base <<= 24;
  355. amdgpu_device_vram_location(adev, &adev->gmc, base);
  356. amdgpu_device_gart_location(adev, mc);
  357. }
  358. /**
  359. * gmc_v8_0_mc_program - program the GPU memory controller
  360. *
  361. * @adev: amdgpu_device pointer
  362. *
  363. * Set the location of vram, gart, and AGP in the GPU's
  364. * physical address space (CIK).
  365. */
  366. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  367. {
  368. u32 tmp;
  369. int i, j;
  370. /* Initialize HDP */
  371. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  372. WREG32((0xb05 + j), 0x00000000);
  373. WREG32((0xb06 + j), 0x00000000);
  374. WREG32((0xb07 + j), 0x00000000);
  375. WREG32((0xb08 + j), 0x00000000);
  376. WREG32((0xb09 + j), 0x00000000);
  377. }
  378. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  379. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  380. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  381. }
  382. if (adev->mode_info.num_crtc) {
  383. /* Lockout access through VGA aperture*/
  384. tmp = RREG32(mmVGA_HDP_CONTROL);
  385. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  386. WREG32(mmVGA_HDP_CONTROL, tmp);
  387. /* disable VGA render */
  388. tmp = RREG32(mmVGA_RENDER_CONTROL);
  389. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  390. WREG32(mmVGA_RENDER_CONTROL, tmp);
  391. }
  392. /* Update configuration */
  393. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  394. adev->gmc.vram_start >> 12);
  395. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  396. adev->gmc.vram_end >> 12);
  397. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  398. adev->vram_scratch.gpu_addr >> 12);
  399. if (amdgpu_sriov_vf(adev)) {
  400. tmp = ((adev->gmc.vram_end >> 24) & 0xFFFF) << 16;
  401. tmp |= ((adev->gmc.vram_start >> 24) & 0xFFFF);
  402. WREG32(mmMC_VM_FB_LOCATION, tmp);
  403. /* XXX double check these! */
  404. WREG32(mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
  405. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  406. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  407. }
  408. WREG32(mmMC_VM_AGP_BASE, 0);
  409. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  410. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  411. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  412. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  413. }
  414. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  415. tmp = RREG32(mmHDP_MISC_CNTL);
  416. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  417. WREG32(mmHDP_MISC_CNTL, tmp);
  418. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  419. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  420. }
  421. /**
  422. * gmc_v8_0_mc_init - initialize the memory controller driver params
  423. *
  424. * @adev: amdgpu_device pointer
  425. *
  426. * Look up the amount of vram, vram width, and decide how to place
  427. * vram and gart within the GPU's physical address space (CIK).
  428. * Returns 0 for success.
  429. */
  430. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  431. {
  432. int r;
  433. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  434. if (!adev->gmc.vram_width) {
  435. u32 tmp;
  436. int chansize, numchan;
  437. /* Get VRAM informations */
  438. tmp = RREG32(mmMC_ARB_RAMCFG);
  439. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  440. chansize = 64;
  441. } else {
  442. chansize = 32;
  443. }
  444. tmp = RREG32(mmMC_SHARED_CHMAP);
  445. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  446. case 0:
  447. default:
  448. numchan = 1;
  449. break;
  450. case 1:
  451. numchan = 2;
  452. break;
  453. case 2:
  454. numchan = 4;
  455. break;
  456. case 3:
  457. numchan = 8;
  458. break;
  459. case 4:
  460. numchan = 3;
  461. break;
  462. case 5:
  463. numchan = 6;
  464. break;
  465. case 6:
  466. numchan = 10;
  467. break;
  468. case 7:
  469. numchan = 12;
  470. break;
  471. case 8:
  472. numchan = 16;
  473. break;
  474. }
  475. adev->gmc.vram_width = numchan * chansize;
  476. }
  477. /* size in MB on si */
  478. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  479. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  480. if (!(adev->flags & AMD_IS_APU)) {
  481. r = amdgpu_device_resize_fb_bar(adev);
  482. if (r)
  483. return r;
  484. }
  485. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  486. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  487. #ifdef CONFIG_X86_64
  488. if (adev->flags & AMD_IS_APU) {
  489. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  490. adev->gmc.aper_size = adev->gmc.real_vram_size;
  491. }
  492. #endif
  493. /* In case the PCI BAR is larger than the actual amount of vram */
  494. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  495. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  496. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  497. /* set the gart size */
  498. if (amdgpu_gart_size == -1) {
  499. switch (adev->asic_type) {
  500. case CHIP_POLARIS10: /* all engines support GPUVM */
  501. case CHIP_POLARIS11: /* all engines support GPUVM */
  502. case CHIP_POLARIS12: /* all engines support GPUVM */
  503. case CHIP_VEGAM: /* all engines support GPUVM */
  504. default:
  505. adev->gmc.gart_size = 256ULL << 20;
  506. break;
  507. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  508. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  509. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  510. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  511. adev->gmc.gart_size = 1024ULL << 20;
  512. break;
  513. }
  514. } else {
  515. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  516. }
  517. gmc_v8_0_vram_gtt_location(adev, &adev->gmc);
  518. return 0;
  519. }
  520. /*
  521. * GART
  522. * VMID 0 is the physical GPU addresses as used by the kernel.
  523. * VMIDs 1-15 are used for userspace clients and are handled
  524. * by the amdgpu vm/hsa code.
  525. */
  526. /**
  527. * gmc_v8_0_flush_gpu_tlb - gart tlb flush callback
  528. *
  529. * @adev: amdgpu_device pointer
  530. * @vmid: vm instance to flush
  531. *
  532. * Flush the TLB for the requested page table (CIK).
  533. */
  534. static void gmc_v8_0_flush_gpu_tlb(struct amdgpu_device *adev,
  535. uint32_t vmid)
  536. {
  537. /* bits 0-15 are the VM contexts0-15 */
  538. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  539. }
  540. static uint64_t gmc_v8_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  541. unsigned vmid, uint64_t pd_addr)
  542. {
  543. uint32_t reg;
  544. if (vmid < 8)
  545. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  546. else
  547. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  548. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  549. /* bits 0-15 are the VM contexts0-15 */
  550. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  551. return pd_addr;
  552. }
  553. static void gmc_v8_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  554. unsigned pasid)
  555. {
  556. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  557. }
  558. /**
  559. * gmc_v8_0_set_pte_pde - update the page tables using MMIO
  560. *
  561. * @adev: amdgpu_device pointer
  562. * @cpu_pt_addr: cpu address of the page table
  563. * @gpu_page_idx: entry in the page table to update
  564. * @addr: dst addr to write into pte/pde
  565. * @flags: access flags
  566. *
  567. * Update the page tables using the CPU.
  568. */
  569. static int gmc_v8_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  570. uint32_t gpu_page_idx, uint64_t addr,
  571. uint64_t flags)
  572. {
  573. void __iomem *ptr = (void *)cpu_pt_addr;
  574. uint64_t value;
  575. /*
  576. * PTE format on VI:
  577. * 63:40 reserved
  578. * 39:12 4k physical page base address
  579. * 11:7 fragment
  580. * 6 write
  581. * 5 read
  582. * 4 exe
  583. * 3 reserved
  584. * 2 snooped
  585. * 1 system
  586. * 0 valid
  587. *
  588. * PDE format on VI:
  589. * 63:59 block fragment size
  590. * 58:40 reserved
  591. * 39:1 physical base address of PTE
  592. * bits 5:1 must be 0.
  593. * 0 valid
  594. */
  595. value = addr & 0x000000FFFFFFF000ULL;
  596. value |= flags;
  597. writeq(value, ptr + (gpu_page_idx * 8));
  598. return 0;
  599. }
  600. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  601. uint32_t flags)
  602. {
  603. uint64_t pte_flag = 0;
  604. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  605. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  606. if (flags & AMDGPU_VM_PAGE_READABLE)
  607. pte_flag |= AMDGPU_PTE_READABLE;
  608. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  609. pte_flag |= AMDGPU_PTE_WRITEABLE;
  610. if (flags & AMDGPU_VM_PAGE_PRT)
  611. pte_flag |= AMDGPU_PTE_PRT;
  612. return pte_flag;
  613. }
  614. static void gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, int level,
  615. uint64_t *addr, uint64_t *flags)
  616. {
  617. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  618. }
  619. /**
  620. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  621. *
  622. * @adev: amdgpu_device pointer
  623. * @value: true redirects VM faults to the default page
  624. */
  625. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  626. bool value)
  627. {
  628. u32 tmp;
  629. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  630. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  631. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  632. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  633. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  634. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  635. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  636. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  637. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  638. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  639. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  640. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  641. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  642. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  643. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  644. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  645. }
  646. /**
  647. * gmc_v8_0_set_prt - set PRT VM fault
  648. *
  649. * @adev: amdgpu_device pointer
  650. * @enable: enable/disable VM fault handling for PRT
  651. */
  652. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  653. {
  654. u32 tmp;
  655. if (enable && !adev->gmc.prt_warning) {
  656. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  657. adev->gmc.prt_warning = true;
  658. }
  659. tmp = RREG32(mmVM_PRT_CNTL);
  660. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  661. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  662. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  663. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  664. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  665. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  666. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  667. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  668. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  669. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  670. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  671. L1_TLB_STORE_INVALID_ENTRIES, enable);
  672. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  673. MASK_PDE0_FAULT, enable);
  674. WREG32(mmVM_PRT_CNTL, tmp);
  675. if (enable) {
  676. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  677. uint32_t high = adev->vm_manager.max_pfn -
  678. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  679. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  680. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  681. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  682. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  683. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  684. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  685. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  686. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  687. } else {
  688. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  689. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  690. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  691. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  692. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  693. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  694. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  695. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  696. }
  697. }
  698. /**
  699. * gmc_v8_0_gart_enable - gart enable
  700. *
  701. * @adev: amdgpu_device pointer
  702. *
  703. * This sets up the TLBs, programs the page tables for VMID0,
  704. * sets up the hw for VMIDs 1-15 which are allocated on
  705. * demand, and sets up the global locations for the LDS, GDS,
  706. * and GPUVM for FSA64 clients (CIK).
  707. * Returns 0 for success, errors for failure.
  708. */
  709. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  710. {
  711. int r, i;
  712. u32 tmp, field;
  713. if (adev->gart.robj == NULL) {
  714. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  715. return -EINVAL;
  716. }
  717. r = amdgpu_gart_table_vram_pin(adev);
  718. if (r)
  719. return r;
  720. /* Setup TLB control */
  721. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  722. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  723. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  724. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  725. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  726. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  727. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  728. /* Setup L2 cache */
  729. tmp = RREG32(mmVM_L2_CNTL);
  730. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  731. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  732. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  733. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  734. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  735. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  736. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  737. WREG32(mmVM_L2_CNTL, tmp);
  738. tmp = RREG32(mmVM_L2_CNTL2);
  739. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  740. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  741. WREG32(mmVM_L2_CNTL2, tmp);
  742. field = adev->vm_manager.fragment_size;
  743. tmp = RREG32(mmVM_L2_CNTL3);
  744. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  745. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  746. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  747. WREG32(mmVM_L2_CNTL3, tmp);
  748. /* XXX: set to enable PTE/PDE in system memory */
  749. tmp = RREG32(mmVM_L2_CNTL4);
  750. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  751. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  752. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  753. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  754. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  755. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  756. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  757. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  758. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  759. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  760. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  761. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  762. WREG32(mmVM_L2_CNTL4, tmp);
  763. /* setup context0 */
  764. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  765. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  766. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  767. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  768. (u32)(adev->dummy_page_addr >> 12));
  769. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  770. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  771. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  772. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  773. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  774. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  775. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  776. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  777. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  778. /* empty context1-15 */
  779. /* FIXME start with 4G, once using 2 level pt switch to full
  780. * vm size space
  781. */
  782. /* set vm size, must be a multiple of 4 */
  783. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  784. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  785. for (i = 1; i < 16; i++) {
  786. if (i < 8)
  787. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  788. adev->gart.table_addr >> 12);
  789. else
  790. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  791. adev->gart.table_addr >> 12);
  792. }
  793. /* enable context1-15 */
  794. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  795. (u32)(adev->dummy_page_addr >> 12));
  796. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  797. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  798. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  799. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  800. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  801. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  802. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  803. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  804. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  805. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  806. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  807. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  808. adev->vm_manager.block_size - 9);
  809. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  810. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  811. gmc_v8_0_set_fault_enable_default(adev, false);
  812. else
  813. gmc_v8_0_set_fault_enable_default(adev, true);
  814. gmc_v8_0_flush_gpu_tlb(adev, 0);
  815. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  816. (unsigned)(adev->gmc.gart_size >> 20),
  817. (unsigned long long)adev->gart.table_addr);
  818. adev->gart.ready = true;
  819. return 0;
  820. }
  821. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  822. {
  823. int r;
  824. if (adev->gart.robj) {
  825. WARN(1, "R600 PCIE GART already initialized\n");
  826. return 0;
  827. }
  828. /* Initialize common gart structure */
  829. r = amdgpu_gart_init(adev);
  830. if (r)
  831. return r;
  832. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  833. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  834. return amdgpu_gart_table_vram_alloc(adev);
  835. }
  836. /**
  837. * gmc_v8_0_gart_disable - gart disable
  838. *
  839. * @adev: amdgpu_device pointer
  840. *
  841. * This disables all VM page table (CIK).
  842. */
  843. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  844. {
  845. u32 tmp;
  846. /* Disable all tables */
  847. WREG32(mmVM_CONTEXT0_CNTL, 0);
  848. WREG32(mmVM_CONTEXT1_CNTL, 0);
  849. /* Setup TLB control */
  850. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  851. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  852. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  853. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  854. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  855. /* Setup L2 cache */
  856. tmp = RREG32(mmVM_L2_CNTL);
  857. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  858. WREG32(mmVM_L2_CNTL, tmp);
  859. WREG32(mmVM_L2_CNTL2, 0);
  860. amdgpu_gart_table_vram_unpin(adev);
  861. }
  862. /**
  863. * gmc_v8_0_gart_fini - vm fini callback
  864. *
  865. * @adev: amdgpu_device pointer
  866. *
  867. * Tears down the driver GART/VM setup (CIK).
  868. */
  869. static void gmc_v8_0_gart_fini(struct amdgpu_device *adev)
  870. {
  871. amdgpu_gart_table_vram_free(adev);
  872. amdgpu_gart_fini(adev);
  873. }
  874. /**
  875. * gmc_v8_0_vm_decode_fault - print human readable fault info
  876. *
  877. * @adev: amdgpu_device pointer
  878. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  879. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  880. *
  881. * Print human readable fault information (CIK).
  882. */
  883. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  884. u32 addr, u32 mc_client, unsigned pasid)
  885. {
  886. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  887. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  888. PROTECTIONS);
  889. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  890. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  891. u32 mc_id;
  892. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  893. MEMORY_CLIENT_ID);
  894. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  895. protections, vmid, pasid, addr,
  896. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  897. MEMORY_CLIENT_RW) ?
  898. "write" : "read", block, mc_client, mc_id);
  899. }
  900. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  901. {
  902. switch (mc_seq_vram_type) {
  903. case MC_SEQ_MISC0__MT__GDDR1:
  904. return AMDGPU_VRAM_TYPE_GDDR1;
  905. case MC_SEQ_MISC0__MT__DDR2:
  906. return AMDGPU_VRAM_TYPE_DDR2;
  907. case MC_SEQ_MISC0__MT__GDDR3:
  908. return AMDGPU_VRAM_TYPE_GDDR3;
  909. case MC_SEQ_MISC0__MT__GDDR4:
  910. return AMDGPU_VRAM_TYPE_GDDR4;
  911. case MC_SEQ_MISC0__MT__GDDR5:
  912. return AMDGPU_VRAM_TYPE_GDDR5;
  913. case MC_SEQ_MISC0__MT__HBM:
  914. return AMDGPU_VRAM_TYPE_HBM;
  915. case MC_SEQ_MISC0__MT__DDR3:
  916. return AMDGPU_VRAM_TYPE_DDR3;
  917. default:
  918. return AMDGPU_VRAM_TYPE_UNKNOWN;
  919. }
  920. }
  921. static int gmc_v8_0_early_init(void *handle)
  922. {
  923. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  924. gmc_v8_0_set_gmc_funcs(adev);
  925. gmc_v8_0_set_irq_funcs(adev);
  926. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  927. adev->gmc.shared_aperture_end =
  928. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  929. adev->gmc.private_aperture_start =
  930. adev->gmc.shared_aperture_end + 1;
  931. adev->gmc.private_aperture_end =
  932. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  933. return 0;
  934. }
  935. static int gmc_v8_0_late_init(void *handle)
  936. {
  937. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  938. amdgpu_bo_late_init(adev);
  939. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  940. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  941. else
  942. return 0;
  943. }
  944. static unsigned gmc_v8_0_get_vbios_fb_size(struct amdgpu_device *adev)
  945. {
  946. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  947. unsigned size;
  948. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  949. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  950. } else {
  951. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  952. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  953. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  954. 4);
  955. }
  956. /* return 0 if the pre-OS buffer uses up most of vram */
  957. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  958. return 0;
  959. return size;
  960. }
  961. #define mmMC_SEQ_MISC0_FIJI 0xA71
  962. static int gmc_v8_0_sw_init(void *handle)
  963. {
  964. int r;
  965. int dma_bits;
  966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  967. if (adev->flags & AMD_IS_APU) {
  968. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  969. } else {
  970. u32 tmp;
  971. if ((adev->asic_type == CHIP_FIJI) ||
  972. (adev->asic_type == CHIP_VEGAM))
  973. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  974. else
  975. tmp = RREG32(mmMC_SEQ_MISC0);
  976. tmp &= MC_SEQ_MISC0__MT__MASK;
  977. adev->gmc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  978. }
  979. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
  980. if (r)
  981. return r;
  982. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
  983. if (r)
  984. return r;
  985. /* Adjust VM size here.
  986. * Currently set to 4GB ((1 << 20) 4k pages).
  987. * Max GPUVM size for cayman and SI is 40 bits.
  988. */
  989. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  990. /* Set the internal MC address mask
  991. * This is the max address of the GPU's
  992. * internal address space.
  993. */
  994. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  995. /* set DMA mask + need_dma32 flags.
  996. * PCIE - can handle 40-bits.
  997. * IGP - can handle 40-bits
  998. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  999. */
  1000. adev->need_dma32 = false;
  1001. dma_bits = adev->need_dma32 ? 32 : 40;
  1002. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1003. if (r) {
  1004. adev->need_dma32 = true;
  1005. dma_bits = 32;
  1006. pr_warn("amdgpu: No suitable DMA available\n");
  1007. }
  1008. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1009. if (r) {
  1010. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  1011. pr_warn("amdgpu: No coherent DMA available\n");
  1012. }
  1013. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  1014. r = gmc_v8_0_init_microcode(adev);
  1015. if (r) {
  1016. DRM_ERROR("Failed to load mc firmware!\n");
  1017. return r;
  1018. }
  1019. r = gmc_v8_0_mc_init(adev);
  1020. if (r)
  1021. return r;
  1022. adev->gmc.stolen_size = gmc_v8_0_get_vbios_fb_size(adev);
  1023. /* Memory manager */
  1024. r = amdgpu_bo_init(adev);
  1025. if (r)
  1026. return r;
  1027. r = gmc_v8_0_gart_init(adev);
  1028. if (r)
  1029. return r;
  1030. /*
  1031. * number of VMs
  1032. * VMID 0 is reserved for System
  1033. * amdgpu graphics/compute will use VMIDs 1-7
  1034. * amdkfd will use VMIDs 8-15
  1035. */
  1036. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  1037. amdgpu_vm_manager_init(adev);
  1038. /* base offset of vram pages */
  1039. if (adev->flags & AMD_IS_APU) {
  1040. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1041. tmp <<= 22;
  1042. adev->vm_manager.vram_base_offset = tmp;
  1043. } else {
  1044. adev->vm_manager.vram_base_offset = 0;
  1045. }
  1046. return 0;
  1047. }
  1048. static int gmc_v8_0_sw_fini(void *handle)
  1049. {
  1050. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1051. amdgpu_gem_force_release(adev);
  1052. amdgpu_vm_manager_fini(adev);
  1053. gmc_v8_0_gart_fini(adev);
  1054. amdgpu_bo_fini(adev);
  1055. release_firmware(adev->gmc.fw);
  1056. adev->gmc.fw = NULL;
  1057. return 0;
  1058. }
  1059. static int gmc_v8_0_hw_init(void *handle)
  1060. {
  1061. int r;
  1062. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1063. gmc_v8_0_init_golden_registers(adev);
  1064. gmc_v8_0_mc_program(adev);
  1065. if (adev->asic_type == CHIP_TONGA) {
  1066. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1067. if (r) {
  1068. DRM_ERROR("Failed to load MC firmware!\n");
  1069. return r;
  1070. }
  1071. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1072. adev->asic_type == CHIP_POLARIS10 ||
  1073. adev->asic_type == CHIP_POLARIS12) {
  1074. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1075. if (r) {
  1076. DRM_ERROR("Failed to load MC firmware!\n");
  1077. return r;
  1078. }
  1079. }
  1080. r = gmc_v8_0_gart_enable(adev);
  1081. if (r)
  1082. return r;
  1083. return r;
  1084. }
  1085. static int gmc_v8_0_hw_fini(void *handle)
  1086. {
  1087. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1088. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  1089. gmc_v8_0_gart_disable(adev);
  1090. return 0;
  1091. }
  1092. static int gmc_v8_0_suspend(void *handle)
  1093. {
  1094. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1095. gmc_v8_0_hw_fini(adev);
  1096. return 0;
  1097. }
  1098. static int gmc_v8_0_resume(void *handle)
  1099. {
  1100. int r;
  1101. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1102. r = gmc_v8_0_hw_init(adev);
  1103. if (r)
  1104. return r;
  1105. amdgpu_vmid_reset_all(adev);
  1106. return 0;
  1107. }
  1108. static bool gmc_v8_0_is_idle(void *handle)
  1109. {
  1110. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1111. u32 tmp = RREG32(mmSRBM_STATUS);
  1112. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1113. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1114. return false;
  1115. return true;
  1116. }
  1117. static int gmc_v8_0_wait_for_idle(void *handle)
  1118. {
  1119. unsigned i;
  1120. u32 tmp;
  1121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1122. for (i = 0; i < adev->usec_timeout; i++) {
  1123. /* read MC_STATUS */
  1124. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1125. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1126. SRBM_STATUS__MCC_BUSY_MASK |
  1127. SRBM_STATUS__MCD_BUSY_MASK |
  1128. SRBM_STATUS__VMC_BUSY_MASK |
  1129. SRBM_STATUS__VMC1_BUSY_MASK);
  1130. if (!tmp)
  1131. return 0;
  1132. udelay(1);
  1133. }
  1134. return -ETIMEDOUT;
  1135. }
  1136. static bool gmc_v8_0_check_soft_reset(void *handle)
  1137. {
  1138. u32 srbm_soft_reset = 0;
  1139. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1140. u32 tmp = RREG32(mmSRBM_STATUS);
  1141. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1142. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1143. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1144. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1145. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1146. if (!(adev->flags & AMD_IS_APU))
  1147. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1148. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1149. }
  1150. if (srbm_soft_reset) {
  1151. adev->gmc.srbm_soft_reset = srbm_soft_reset;
  1152. return true;
  1153. } else {
  1154. adev->gmc.srbm_soft_reset = 0;
  1155. return false;
  1156. }
  1157. }
  1158. static int gmc_v8_0_pre_soft_reset(void *handle)
  1159. {
  1160. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1161. if (!adev->gmc.srbm_soft_reset)
  1162. return 0;
  1163. gmc_v8_0_mc_stop(adev);
  1164. if (gmc_v8_0_wait_for_idle(adev)) {
  1165. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1166. }
  1167. return 0;
  1168. }
  1169. static int gmc_v8_0_soft_reset(void *handle)
  1170. {
  1171. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1172. u32 srbm_soft_reset;
  1173. if (!adev->gmc.srbm_soft_reset)
  1174. return 0;
  1175. srbm_soft_reset = adev->gmc.srbm_soft_reset;
  1176. if (srbm_soft_reset) {
  1177. u32 tmp;
  1178. tmp = RREG32(mmSRBM_SOFT_RESET);
  1179. tmp |= srbm_soft_reset;
  1180. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1181. WREG32(mmSRBM_SOFT_RESET, tmp);
  1182. tmp = RREG32(mmSRBM_SOFT_RESET);
  1183. udelay(50);
  1184. tmp &= ~srbm_soft_reset;
  1185. WREG32(mmSRBM_SOFT_RESET, tmp);
  1186. tmp = RREG32(mmSRBM_SOFT_RESET);
  1187. /* Wait a little for things to settle down */
  1188. udelay(50);
  1189. }
  1190. return 0;
  1191. }
  1192. static int gmc_v8_0_post_soft_reset(void *handle)
  1193. {
  1194. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1195. if (!adev->gmc.srbm_soft_reset)
  1196. return 0;
  1197. gmc_v8_0_mc_resume(adev);
  1198. return 0;
  1199. }
  1200. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1201. struct amdgpu_irq_src *src,
  1202. unsigned type,
  1203. enum amdgpu_interrupt_state state)
  1204. {
  1205. u32 tmp;
  1206. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1207. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1208. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1209. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1210. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1211. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1212. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1213. switch (state) {
  1214. case AMDGPU_IRQ_STATE_DISABLE:
  1215. /* system context */
  1216. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1217. tmp &= ~bits;
  1218. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1219. /* VMs */
  1220. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1221. tmp &= ~bits;
  1222. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1223. break;
  1224. case AMDGPU_IRQ_STATE_ENABLE:
  1225. /* system context */
  1226. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1227. tmp |= bits;
  1228. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1229. /* VMs */
  1230. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1231. tmp |= bits;
  1232. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1233. break;
  1234. default:
  1235. break;
  1236. }
  1237. return 0;
  1238. }
  1239. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1240. struct amdgpu_irq_src *source,
  1241. struct amdgpu_iv_entry *entry)
  1242. {
  1243. u32 addr, status, mc_client;
  1244. if (amdgpu_sriov_vf(adev)) {
  1245. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1246. entry->src_id, entry->src_data[0]);
  1247. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1248. return 0;
  1249. }
  1250. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1251. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1252. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1253. /* reset addr and status */
  1254. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1255. if (!addr && !status)
  1256. return 0;
  1257. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1258. gmc_v8_0_set_fault_enable_default(adev, false);
  1259. if (printk_ratelimit()) {
  1260. struct amdgpu_task_info task_info = { 0 };
  1261. amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
  1262. dev_err(adev->dev, "GPU fault detected: %d 0x%08x for process %s pid %d thread %s pid %d\n",
  1263. entry->src_id, entry->src_data[0], task_info.process_name,
  1264. task_info.tgid, task_info.task_name, task_info.pid);
  1265. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1266. addr);
  1267. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1268. status);
  1269. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client,
  1270. entry->pasid);
  1271. }
  1272. return 0;
  1273. }
  1274. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1275. bool enable)
  1276. {
  1277. uint32_t data;
  1278. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1279. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1280. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1281. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1282. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1283. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1284. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1285. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1286. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1287. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1288. data = RREG32(mmMC_XPB_CLK_GAT);
  1289. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1290. WREG32(mmMC_XPB_CLK_GAT, data);
  1291. data = RREG32(mmATC_MISC_CG);
  1292. data |= ATC_MISC_CG__ENABLE_MASK;
  1293. WREG32(mmATC_MISC_CG, data);
  1294. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1295. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1296. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1297. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1298. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1299. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1300. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1301. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1302. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1303. data = RREG32(mmVM_L2_CG);
  1304. data |= VM_L2_CG__ENABLE_MASK;
  1305. WREG32(mmVM_L2_CG, data);
  1306. } else {
  1307. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1308. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1309. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1310. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1311. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1312. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1313. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1314. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1315. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1316. data = RREG32(mmMC_XPB_CLK_GAT);
  1317. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1318. WREG32(mmMC_XPB_CLK_GAT, data);
  1319. data = RREG32(mmATC_MISC_CG);
  1320. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1321. WREG32(mmATC_MISC_CG, data);
  1322. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1323. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1324. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1325. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1326. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1327. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1328. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1329. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1330. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1331. data = RREG32(mmVM_L2_CG);
  1332. data &= ~VM_L2_CG__ENABLE_MASK;
  1333. WREG32(mmVM_L2_CG, data);
  1334. }
  1335. }
  1336. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1337. bool enable)
  1338. {
  1339. uint32_t data;
  1340. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1341. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1342. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1343. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1344. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1345. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1346. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1347. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1348. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1349. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1350. data = RREG32(mmMC_XPB_CLK_GAT);
  1351. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1352. WREG32(mmMC_XPB_CLK_GAT, data);
  1353. data = RREG32(mmATC_MISC_CG);
  1354. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1355. WREG32(mmATC_MISC_CG, data);
  1356. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1357. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1358. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1359. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1360. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1361. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1362. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1363. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1364. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1365. data = RREG32(mmVM_L2_CG);
  1366. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1367. WREG32(mmVM_L2_CG, data);
  1368. } else {
  1369. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1370. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1371. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1372. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1373. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1374. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1375. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1376. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1377. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1378. data = RREG32(mmMC_XPB_CLK_GAT);
  1379. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1380. WREG32(mmMC_XPB_CLK_GAT, data);
  1381. data = RREG32(mmATC_MISC_CG);
  1382. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1383. WREG32(mmATC_MISC_CG, data);
  1384. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1385. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1386. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1387. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1388. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1389. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1390. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1391. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1392. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1393. data = RREG32(mmVM_L2_CG);
  1394. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1395. WREG32(mmVM_L2_CG, data);
  1396. }
  1397. }
  1398. static int gmc_v8_0_set_clockgating_state(void *handle,
  1399. enum amd_clockgating_state state)
  1400. {
  1401. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1402. if (amdgpu_sriov_vf(adev))
  1403. return 0;
  1404. switch (adev->asic_type) {
  1405. case CHIP_FIJI:
  1406. fiji_update_mc_medium_grain_clock_gating(adev,
  1407. state == AMD_CG_STATE_GATE);
  1408. fiji_update_mc_light_sleep(adev,
  1409. state == AMD_CG_STATE_GATE);
  1410. break;
  1411. default:
  1412. break;
  1413. }
  1414. return 0;
  1415. }
  1416. static int gmc_v8_0_set_powergating_state(void *handle,
  1417. enum amd_powergating_state state)
  1418. {
  1419. return 0;
  1420. }
  1421. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1422. {
  1423. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1424. int data;
  1425. if (amdgpu_sriov_vf(adev))
  1426. *flags = 0;
  1427. /* AMD_CG_SUPPORT_MC_MGCG */
  1428. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1429. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1430. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1431. /* AMD_CG_SUPPORT_MC_LS */
  1432. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1433. *flags |= AMD_CG_SUPPORT_MC_LS;
  1434. }
  1435. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1436. .name = "gmc_v8_0",
  1437. .early_init = gmc_v8_0_early_init,
  1438. .late_init = gmc_v8_0_late_init,
  1439. .sw_init = gmc_v8_0_sw_init,
  1440. .sw_fini = gmc_v8_0_sw_fini,
  1441. .hw_init = gmc_v8_0_hw_init,
  1442. .hw_fini = gmc_v8_0_hw_fini,
  1443. .suspend = gmc_v8_0_suspend,
  1444. .resume = gmc_v8_0_resume,
  1445. .is_idle = gmc_v8_0_is_idle,
  1446. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1447. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1448. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1449. .soft_reset = gmc_v8_0_soft_reset,
  1450. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1451. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1452. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1453. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1454. };
  1455. static const struct amdgpu_gmc_funcs gmc_v8_0_gmc_funcs = {
  1456. .flush_gpu_tlb = gmc_v8_0_flush_gpu_tlb,
  1457. .emit_flush_gpu_tlb = gmc_v8_0_emit_flush_gpu_tlb,
  1458. .emit_pasid_mapping = gmc_v8_0_emit_pasid_mapping,
  1459. .set_pte_pde = gmc_v8_0_set_pte_pde,
  1460. .set_prt = gmc_v8_0_set_prt,
  1461. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1462. .get_vm_pde = gmc_v8_0_get_vm_pde
  1463. };
  1464. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1465. .set = gmc_v8_0_vm_fault_interrupt_state,
  1466. .process = gmc_v8_0_process_interrupt,
  1467. };
  1468. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev)
  1469. {
  1470. if (adev->gmc.gmc_funcs == NULL)
  1471. adev->gmc.gmc_funcs = &gmc_v8_0_gmc_funcs;
  1472. }
  1473. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1474. {
  1475. adev->gmc.vm_fault.num_types = 1;
  1476. adev->gmc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1477. }
  1478. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1479. {
  1480. .type = AMD_IP_BLOCK_TYPE_GMC,
  1481. .major = 8,
  1482. .minor = 0,
  1483. .rev = 0,
  1484. .funcs = &gmc_v8_0_ip_funcs,
  1485. };
  1486. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1487. {
  1488. .type = AMD_IP_BLOCK_TYPE_GMC,
  1489. .major = 8,
  1490. .minor = 1,
  1491. .rev = 0,
  1492. .funcs = &gmc_v8_0_ip_funcs,
  1493. };
  1494. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1495. {
  1496. .type = AMD_IP_BLOCK_TYPE_GMC,
  1497. .major = 8,
  1498. .minor = 5,
  1499. .rev = 0,
  1500. .funcs = &gmc_v8_0_ip_funcs,
  1501. };