gfx_v9_0.c 152 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "amdgpu_atomfirmware.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #include "ivsrcid/gfx/irqsrcs_gfx_9_0.h"
  39. #define GFX9_NUM_GFX_RINGS 1
  40. #define GFX9_MEC_HPD_SIZE 2048
  41. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  42. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  61. MODULE_FIRMWARE("amdgpu/vega20_ce.bin");
  62. MODULE_FIRMWARE("amdgpu/vega20_pfp.bin");
  63. MODULE_FIRMWARE("amdgpu/vega20_me.bin");
  64. MODULE_FIRMWARE("amdgpu/vega20_mec.bin");
  65. MODULE_FIRMWARE("amdgpu/vega20_mec2.bin");
  66. MODULE_FIRMWARE("amdgpu/vega20_rlc.bin");
  67. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  68. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  69. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  70. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  71. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  72. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  73. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  74. {
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  91. };
  92. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  93. {
  94. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800)
  101. };
  102. static const struct soc15_reg_golden golden_settings_gc_9_0_vg20[] =
  103. {
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x0f000080, 0x04000080),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xf3e777ff, 0x22014042),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xf3e777ff, 0x22014042),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0x00003e00, 0x00000400),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xff840000, 0x04040000),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00030000),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
  113. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x000b0000, 0x000b0000),
  114. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01000000, 0x01000000)
  115. };
  116. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  117. {
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  127. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  128. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  129. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  135. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  136. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  137. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  138. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  139. };
  140. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  141. {
  142. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  148. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  149. };
  150. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  151. {
  152. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  153. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  154. };
  155. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  156. {
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  159. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  160. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  161. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  162. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  163. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  166. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  167. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  168. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  171. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  172. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  173. };
  174. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  175. {
  176. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  177. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  178. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  179. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  180. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  181. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  182. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  183. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  184. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  185. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  186. };
  187. static const u32 GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[] =
  188. {
  189. mmRLC_SRM_INDEX_CNTL_ADDR_0 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  190. mmRLC_SRM_INDEX_CNTL_ADDR_1 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  191. mmRLC_SRM_INDEX_CNTL_ADDR_2 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  192. mmRLC_SRM_INDEX_CNTL_ADDR_3 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  193. mmRLC_SRM_INDEX_CNTL_ADDR_4 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  194. mmRLC_SRM_INDEX_CNTL_ADDR_5 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  195. mmRLC_SRM_INDEX_CNTL_ADDR_6 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  196. mmRLC_SRM_INDEX_CNTL_ADDR_7 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  197. };
  198. static const u32 GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[] =
  199. {
  200. mmRLC_SRM_INDEX_CNTL_DATA_0 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  201. mmRLC_SRM_INDEX_CNTL_DATA_1 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  202. mmRLC_SRM_INDEX_CNTL_DATA_2 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  203. mmRLC_SRM_INDEX_CNTL_DATA_3 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  204. mmRLC_SRM_INDEX_CNTL_DATA_4 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  205. mmRLC_SRM_INDEX_CNTL_DATA_5 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  206. mmRLC_SRM_INDEX_CNTL_DATA_6 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  207. mmRLC_SRM_INDEX_CNTL_DATA_7 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  208. };
  209. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  210. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  211. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  212. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  213. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  214. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  215. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  216. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  217. struct amdgpu_cu_info *cu_info);
  218. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  219. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  220. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  221. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  222. {
  223. switch (adev->asic_type) {
  224. case CHIP_VEGA10:
  225. soc15_program_register_sequence(adev,
  226. golden_settings_gc_9_0,
  227. ARRAY_SIZE(golden_settings_gc_9_0));
  228. soc15_program_register_sequence(adev,
  229. golden_settings_gc_9_0_vg10,
  230. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  231. break;
  232. case CHIP_VEGA12:
  233. soc15_program_register_sequence(adev,
  234. golden_settings_gc_9_2_1,
  235. ARRAY_SIZE(golden_settings_gc_9_2_1));
  236. soc15_program_register_sequence(adev,
  237. golden_settings_gc_9_2_1_vg12,
  238. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  239. break;
  240. case CHIP_VEGA20:
  241. soc15_program_register_sequence(adev,
  242. golden_settings_gc_9_0,
  243. ARRAY_SIZE(golden_settings_gc_9_0));
  244. soc15_program_register_sequence(adev,
  245. golden_settings_gc_9_0_vg20,
  246. ARRAY_SIZE(golden_settings_gc_9_0_vg20));
  247. break;
  248. case CHIP_RAVEN:
  249. soc15_program_register_sequence(adev,
  250. golden_settings_gc_9_1,
  251. ARRAY_SIZE(golden_settings_gc_9_1));
  252. soc15_program_register_sequence(adev,
  253. golden_settings_gc_9_1_rv1,
  254. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  255. break;
  256. default:
  257. break;
  258. }
  259. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  260. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  261. }
  262. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  263. {
  264. adev->gfx.scratch.num_reg = 8;
  265. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  266. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  267. }
  268. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  269. bool wc, uint32_t reg, uint32_t val)
  270. {
  271. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  272. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  273. WRITE_DATA_DST_SEL(0) |
  274. (wc ? WR_CONFIRM : 0));
  275. amdgpu_ring_write(ring, reg);
  276. amdgpu_ring_write(ring, 0);
  277. amdgpu_ring_write(ring, val);
  278. }
  279. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  280. int mem_space, int opt, uint32_t addr0,
  281. uint32_t addr1, uint32_t ref, uint32_t mask,
  282. uint32_t inv)
  283. {
  284. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  285. amdgpu_ring_write(ring,
  286. /* memory (1) or register (0) */
  287. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  288. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  289. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  290. WAIT_REG_MEM_ENGINE(eng_sel)));
  291. if (mem_space)
  292. BUG_ON(addr0 & 0x3); /* Dword align */
  293. amdgpu_ring_write(ring, addr0);
  294. amdgpu_ring_write(ring, addr1);
  295. amdgpu_ring_write(ring, ref);
  296. amdgpu_ring_write(ring, mask);
  297. amdgpu_ring_write(ring, inv); /* poll interval */
  298. }
  299. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  300. {
  301. struct amdgpu_device *adev = ring->adev;
  302. uint32_t scratch;
  303. uint32_t tmp = 0;
  304. unsigned i;
  305. int r;
  306. r = amdgpu_gfx_scratch_get(adev, &scratch);
  307. if (r) {
  308. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  309. return r;
  310. }
  311. WREG32(scratch, 0xCAFEDEAD);
  312. r = amdgpu_ring_alloc(ring, 3);
  313. if (r) {
  314. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  315. ring->idx, r);
  316. amdgpu_gfx_scratch_free(adev, scratch);
  317. return r;
  318. }
  319. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  320. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  321. amdgpu_ring_write(ring, 0xDEADBEEF);
  322. amdgpu_ring_commit(ring);
  323. for (i = 0; i < adev->usec_timeout; i++) {
  324. tmp = RREG32(scratch);
  325. if (tmp == 0xDEADBEEF)
  326. break;
  327. DRM_UDELAY(1);
  328. }
  329. if (i < adev->usec_timeout) {
  330. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  331. ring->idx, i);
  332. } else {
  333. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  334. ring->idx, scratch, tmp);
  335. r = -EINVAL;
  336. }
  337. amdgpu_gfx_scratch_free(adev, scratch);
  338. return r;
  339. }
  340. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  341. {
  342. struct amdgpu_device *adev = ring->adev;
  343. struct amdgpu_ib ib;
  344. struct dma_fence *f = NULL;
  345. unsigned index;
  346. uint64_t gpu_addr;
  347. uint32_t tmp;
  348. long r;
  349. r = amdgpu_device_wb_get(adev, &index);
  350. if (r) {
  351. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  352. return r;
  353. }
  354. gpu_addr = adev->wb.gpu_addr + (index * 4);
  355. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  356. memset(&ib, 0, sizeof(ib));
  357. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  358. if (r) {
  359. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  360. goto err1;
  361. }
  362. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  363. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  364. ib.ptr[2] = lower_32_bits(gpu_addr);
  365. ib.ptr[3] = upper_32_bits(gpu_addr);
  366. ib.ptr[4] = 0xDEADBEEF;
  367. ib.length_dw = 5;
  368. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  369. if (r)
  370. goto err2;
  371. r = dma_fence_wait_timeout(f, false, timeout);
  372. if (r == 0) {
  373. DRM_ERROR("amdgpu: IB test timed out.\n");
  374. r = -ETIMEDOUT;
  375. goto err2;
  376. } else if (r < 0) {
  377. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  378. goto err2;
  379. }
  380. tmp = adev->wb.wb[index];
  381. if (tmp == 0xDEADBEEF) {
  382. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  383. r = 0;
  384. } else {
  385. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  386. r = -EINVAL;
  387. }
  388. err2:
  389. amdgpu_ib_free(adev, &ib, NULL);
  390. dma_fence_put(f);
  391. err1:
  392. amdgpu_device_wb_free(adev, index);
  393. return r;
  394. }
  395. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  396. {
  397. release_firmware(adev->gfx.pfp_fw);
  398. adev->gfx.pfp_fw = NULL;
  399. release_firmware(adev->gfx.me_fw);
  400. adev->gfx.me_fw = NULL;
  401. release_firmware(adev->gfx.ce_fw);
  402. adev->gfx.ce_fw = NULL;
  403. release_firmware(adev->gfx.rlc_fw);
  404. adev->gfx.rlc_fw = NULL;
  405. release_firmware(adev->gfx.mec_fw);
  406. adev->gfx.mec_fw = NULL;
  407. release_firmware(adev->gfx.mec2_fw);
  408. adev->gfx.mec2_fw = NULL;
  409. kfree(adev->gfx.rlc.register_list_format);
  410. }
  411. static void gfx_v9_0_init_rlc_ext_microcode(struct amdgpu_device *adev)
  412. {
  413. const struct rlc_firmware_header_v2_1 *rlc_hdr;
  414. rlc_hdr = (const struct rlc_firmware_header_v2_1 *)adev->gfx.rlc_fw->data;
  415. adev->gfx.rlc_srlc_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_ucode_ver);
  416. adev->gfx.rlc_srlc_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_feature_ver);
  417. adev->gfx.rlc.save_restore_list_cntl_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_cntl_size_bytes);
  418. adev->gfx.rlc.save_restore_list_cntl = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_cntl_offset_bytes);
  419. adev->gfx.rlc_srlg_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_ucode_ver);
  420. adev->gfx.rlc_srlg_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_feature_ver);
  421. adev->gfx.rlc.save_restore_list_gpm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_gpm_size_bytes);
  422. adev->gfx.rlc.save_restore_list_gpm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_gpm_offset_bytes);
  423. adev->gfx.rlc_srls_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_ucode_ver);
  424. adev->gfx.rlc_srls_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_feature_ver);
  425. adev->gfx.rlc.save_restore_list_srm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_srm_size_bytes);
  426. adev->gfx.rlc.save_restore_list_srm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_srm_offset_bytes);
  427. adev->gfx.rlc.reg_list_format_direct_reg_list_length =
  428. le32_to_cpu(rlc_hdr->reg_list_format_direct_reg_list_length);
  429. }
  430. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  431. {
  432. const char *chip_name;
  433. char fw_name[30];
  434. int err;
  435. struct amdgpu_firmware_info *info = NULL;
  436. const struct common_firmware_header *header = NULL;
  437. const struct gfx_firmware_header_v1_0 *cp_hdr;
  438. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  439. unsigned int *tmp = NULL;
  440. unsigned int i = 0;
  441. uint16_t version_major;
  442. uint16_t version_minor;
  443. DRM_DEBUG("\n");
  444. switch (adev->asic_type) {
  445. case CHIP_VEGA10:
  446. chip_name = "vega10";
  447. break;
  448. case CHIP_VEGA12:
  449. chip_name = "vega12";
  450. break;
  451. case CHIP_VEGA20:
  452. chip_name = "vega20";
  453. break;
  454. case CHIP_RAVEN:
  455. chip_name = "raven";
  456. break;
  457. default:
  458. BUG();
  459. }
  460. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  461. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  462. if (err)
  463. goto out;
  464. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  465. if (err)
  466. goto out;
  467. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  468. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  469. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  470. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  471. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  472. if (err)
  473. goto out;
  474. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  475. if (err)
  476. goto out;
  477. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  478. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  479. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  480. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  481. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  482. if (err)
  483. goto out;
  484. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  485. if (err)
  486. goto out;
  487. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  488. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  489. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  490. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  491. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  492. if (err)
  493. goto out;
  494. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  495. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  496. version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
  497. version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
  498. if (version_major == 2 && version_minor == 1)
  499. adev->gfx.rlc.is_rlc_v2_1 = true;
  500. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  501. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  502. adev->gfx.rlc.save_and_restore_offset =
  503. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  504. adev->gfx.rlc.clear_state_descriptor_offset =
  505. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  506. adev->gfx.rlc.avail_scratch_ram_locations =
  507. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  508. adev->gfx.rlc.reg_restore_list_size =
  509. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  510. adev->gfx.rlc.reg_list_format_start =
  511. le32_to_cpu(rlc_hdr->reg_list_format_start);
  512. adev->gfx.rlc.reg_list_format_separate_start =
  513. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  514. adev->gfx.rlc.starting_offsets_start =
  515. le32_to_cpu(rlc_hdr->starting_offsets_start);
  516. adev->gfx.rlc.reg_list_format_size_bytes =
  517. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  518. adev->gfx.rlc.reg_list_size_bytes =
  519. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  520. adev->gfx.rlc.register_list_format =
  521. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  522. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  523. if (!adev->gfx.rlc.register_list_format) {
  524. err = -ENOMEM;
  525. goto out;
  526. }
  527. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  528. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  529. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  530. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  531. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  532. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  533. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  534. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  535. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  536. if (adev->gfx.rlc.is_rlc_v2_1)
  537. gfx_v9_0_init_rlc_ext_microcode(adev);
  538. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  539. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  540. if (err)
  541. goto out;
  542. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  543. if (err)
  544. goto out;
  545. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  546. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  547. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  548. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  549. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  550. if (!err) {
  551. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  552. if (err)
  553. goto out;
  554. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  555. adev->gfx.mec2_fw->data;
  556. adev->gfx.mec2_fw_version =
  557. le32_to_cpu(cp_hdr->header.ucode_version);
  558. adev->gfx.mec2_feature_version =
  559. le32_to_cpu(cp_hdr->ucode_feature_version);
  560. } else {
  561. err = 0;
  562. adev->gfx.mec2_fw = NULL;
  563. }
  564. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  565. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  566. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  567. info->fw = adev->gfx.pfp_fw;
  568. header = (const struct common_firmware_header *)info->fw->data;
  569. adev->firmware.fw_size +=
  570. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  571. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  572. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  573. info->fw = adev->gfx.me_fw;
  574. header = (const struct common_firmware_header *)info->fw->data;
  575. adev->firmware.fw_size +=
  576. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  577. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  578. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  579. info->fw = adev->gfx.ce_fw;
  580. header = (const struct common_firmware_header *)info->fw->data;
  581. adev->firmware.fw_size +=
  582. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  583. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  584. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  585. info->fw = adev->gfx.rlc_fw;
  586. header = (const struct common_firmware_header *)info->fw->data;
  587. adev->firmware.fw_size +=
  588. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  589. if (adev->gfx.rlc.is_rlc_v2_1 &&
  590. adev->gfx.rlc.save_restore_list_cntl_size_bytes &&
  591. adev->gfx.rlc.save_restore_list_gpm_size_bytes &&
  592. adev->gfx.rlc.save_restore_list_srm_size_bytes) {
  593. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL];
  594. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL;
  595. info->fw = adev->gfx.rlc_fw;
  596. adev->firmware.fw_size +=
  597. ALIGN(adev->gfx.rlc.save_restore_list_cntl_size_bytes, PAGE_SIZE);
  598. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM];
  599. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM;
  600. info->fw = adev->gfx.rlc_fw;
  601. adev->firmware.fw_size +=
  602. ALIGN(adev->gfx.rlc.save_restore_list_gpm_size_bytes, PAGE_SIZE);
  603. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM];
  604. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM;
  605. info->fw = adev->gfx.rlc_fw;
  606. adev->firmware.fw_size +=
  607. ALIGN(adev->gfx.rlc.save_restore_list_srm_size_bytes, PAGE_SIZE);
  608. }
  609. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  610. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  611. info->fw = adev->gfx.mec_fw;
  612. header = (const struct common_firmware_header *)info->fw->data;
  613. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  614. adev->firmware.fw_size +=
  615. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  616. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  617. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  618. info->fw = adev->gfx.mec_fw;
  619. adev->firmware.fw_size +=
  620. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  621. if (adev->gfx.mec2_fw) {
  622. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  623. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  624. info->fw = adev->gfx.mec2_fw;
  625. header = (const struct common_firmware_header *)info->fw->data;
  626. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  627. adev->firmware.fw_size +=
  628. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  629. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  630. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  631. info->fw = adev->gfx.mec2_fw;
  632. adev->firmware.fw_size +=
  633. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  634. }
  635. }
  636. out:
  637. if (err) {
  638. dev_err(adev->dev,
  639. "gfx9: Failed to load firmware \"%s\"\n",
  640. fw_name);
  641. release_firmware(adev->gfx.pfp_fw);
  642. adev->gfx.pfp_fw = NULL;
  643. release_firmware(adev->gfx.me_fw);
  644. adev->gfx.me_fw = NULL;
  645. release_firmware(adev->gfx.ce_fw);
  646. adev->gfx.ce_fw = NULL;
  647. release_firmware(adev->gfx.rlc_fw);
  648. adev->gfx.rlc_fw = NULL;
  649. release_firmware(adev->gfx.mec_fw);
  650. adev->gfx.mec_fw = NULL;
  651. release_firmware(adev->gfx.mec2_fw);
  652. adev->gfx.mec2_fw = NULL;
  653. }
  654. return err;
  655. }
  656. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  657. {
  658. u32 count = 0;
  659. const struct cs_section_def *sect = NULL;
  660. const struct cs_extent_def *ext = NULL;
  661. /* begin clear state */
  662. count += 2;
  663. /* context control state */
  664. count += 3;
  665. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  666. for (ext = sect->section; ext->extent != NULL; ++ext) {
  667. if (sect->id == SECT_CONTEXT)
  668. count += 2 + ext->reg_count;
  669. else
  670. return 0;
  671. }
  672. }
  673. /* end clear state */
  674. count += 2;
  675. /* clear state */
  676. count += 2;
  677. return count;
  678. }
  679. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  680. volatile u32 *buffer)
  681. {
  682. u32 count = 0, i;
  683. const struct cs_section_def *sect = NULL;
  684. const struct cs_extent_def *ext = NULL;
  685. if (adev->gfx.rlc.cs_data == NULL)
  686. return;
  687. if (buffer == NULL)
  688. return;
  689. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  690. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  691. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  692. buffer[count++] = cpu_to_le32(0x80000000);
  693. buffer[count++] = cpu_to_le32(0x80000000);
  694. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  695. for (ext = sect->section; ext->extent != NULL; ++ext) {
  696. if (sect->id == SECT_CONTEXT) {
  697. buffer[count++] =
  698. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  699. buffer[count++] = cpu_to_le32(ext->reg_index -
  700. PACKET3_SET_CONTEXT_REG_START);
  701. for (i = 0; i < ext->reg_count; i++)
  702. buffer[count++] = cpu_to_le32(ext->extent[i]);
  703. } else {
  704. return;
  705. }
  706. }
  707. }
  708. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  709. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  710. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  711. buffer[count++] = cpu_to_le32(0);
  712. }
  713. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  714. {
  715. uint32_t data;
  716. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  717. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  718. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  719. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  720. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  721. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  722. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  723. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  724. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  725. mutex_lock(&adev->grbm_idx_mutex);
  726. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  727. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  728. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  729. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  730. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  731. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  732. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  733. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  734. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  735. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  736. data &= 0x0000FFFF;
  737. data |= 0x00C00000;
  738. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  739. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  740. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  741. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  742. * but used for RLC_LB_CNTL configuration */
  743. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  744. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  745. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  746. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  747. mutex_unlock(&adev->grbm_idx_mutex);
  748. }
  749. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  750. {
  751. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  752. }
  753. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  754. {
  755. const __le32 *fw_data;
  756. volatile u32 *dst_ptr;
  757. int me, i, max_me = 5;
  758. u32 bo_offset = 0;
  759. u32 table_offset, table_size;
  760. /* write the cp table buffer */
  761. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  762. for (me = 0; me < max_me; me++) {
  763. if (me == 0) {
  764. const struct gfx_firmware_header_v1_0 *hdr =
  765. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  766. fw_data = (const __le32 *)
  767. (adev->gfx.ce_fw->data +
  768. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  769. table_offset = le32_to_cpu(hdr->jt_offset);
  770. table_size = le32_to_cpu(hdr->jt_size);
  771. } else if (me == 1) {
  772. const struct gfx_firmware_header_v1_0 *hdr =
  773. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  774. fw_data = (const __le32 *)
  775. (adev->gfx.pfp_fw->data +
  776. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  777. table_offset = le32_to_cpu(hdr->jt_offset);
  778. table_size = le32_to_cpu(hdr->jt_size);
  779. } else if (me == 2) {
  780. const struct gfx_firmware_header_v1_0 *hdr =
  781. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  782. fw_data = (const __le32 *)
  783. (adev->gfx.me_fw->data +
  784. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  785. table_offset = le32_to_cpu(hdr->jt_offset);
  786. table_size = le32_to_cpu(hdr->jt_size);
  787. } else if (me == 3) {
  788. const struct gfx_firmware_header_v1_0 *hdr =
  789. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  790. fw_data = (const __le32 *)
  791. (adev->gfx.mec_fw->data +
  792. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  793. table_offset = le32_to_cpu(hdr->jt_offset);
  794. table_size = le32_to_cpu(hdr->jt_size);
  795. } else if (me == 4) {
  796. const struct gfx_firmware_header_v1_0 *hdr =
  797. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  798. fw_data = (const __le32 *)
  799. (adev->gfx.mec2_fw->data +
  800. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  801. table_offset = le32_to_cpu(hdr->jt_offset);
  802. table_size = le32_to_cpu(hdr->jt_size);
  803. }
  804. for (i = 0; i < table_size; i ++) {
  805. dst_ptr[bo_offset + i] =
  806. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  807. }
  808. bo_offset += table_size;
  809. }
  810. }
  811. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  812. {
  813. /* clear state block */
  814. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  815. &adev->gfx.rlc.clear_state_gpu_addr,
  816. (void **)&adev->gfx.rlc.cs_ptr);
  817. /* jump table block */
  818. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  819. &adev->gfx.rlc.cp_table_gpu_addr,
  820. (void **)&adev->gfx.rlc.cp_table_ptr);
  821. }
  822. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  823. {
  824. volatile u32 *dst_ptr;
  825. u32 dws;
  826. const struct cs_section_def *cs_data;
  827. int r;
  828. adev->gfx.rlc.cs_data = gfx9_cs_data;
  829. cs_data = adev->gfx.rlc.cs_data;
  830. if (cs_data) {
  831. /* clear state block */
  832. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  833. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  834. AMDGPU_GEM_DOMAIN_VRAM,
  835. &adev->gfx.rlc.clear_state_obj,
  836. &adev->gfx.rlc.clear_state_gpu_addr,
  837. (void **)&adev->gfx.rlc.cs_ptr);
  838. if (r) {
  839. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  840. r);
  841. gfx_v9_0_rlc_fini(adev);
  842. return r;
  843. }
  844. /* set up the cs buffer */
  845. dst_ptr = adev->gfx.rlc.cs_ptr;
  846. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  847. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  848. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  849. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  850. }
  851. if (adev->asic_type == CHIP_RAVEN) {
  852. /* TODO: double check the cp_table_size for RV */
  853. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  854. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  855. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  856. &adev->gfx.rlc.cp_table_obj,
  857. &adev->gfx.rlc.cp_table_gpu_addr,
  858. (void **)&adev->gfx.rlc.cp_table_ptr);
  859. if (r) {
  860. dev_err(adev->dev,
  861. "(%d) failed to create cp table bo\n", r);
  862. gfx_v9_0_rlc_fini(adev);
  863. return r;
  864. }
  865. rv_init_cp_jump_table(adev);
  866. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  867. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  868. gfx_v9_0_init_lbpw(adev);
  869. }
  870. return 0;
  871. }
  872. static int gfx_v9_0_csb_vram_pin(struct amdgpu_device *adev)
  873. {
  874. int r;
  875. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  876. if (unlikely(r != 0))
  877. return r;
  878. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj,
  879. AMDGPU_GEM_DOMAIN_VRAM);
  880. if (!r)
  881. adev->gfx.rlc.clear_state_gpu_addr =
  882. amdgpu_bo_gpu_offset(adev->gfx.rlc.clear_state_obj);
  883. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  884. return r;
  885. }
  886. static void gfx_v9_0_csb_vram_unpin(struct amdgpu_device *adev)
  887. {
  888. int r;
  889. if (!adev->gfx.rlc.clear_state_obj)
  890. return;
  891. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  892. if (likely(r == 0)) {
  893. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  894. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  895. }
  896. }
  897. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  898. {
  899. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  900. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  901. }
  902. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  903. {
  904. int r;
  905. u32 *hpd;
  906. const __le32 *fw_data;
  907. unsigned fw_size;
  908. u32 *fw;
  909. size_t mec_hpd_size;
  910. const struct gfx_firmware_header_v1_0 *mec_hdr;
  911. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  912. /* take ownership of the relevant compute queues */
  913. amdgpu_gfx_compute_queue_acquire(adev);
  914. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  915. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  916. AMDGPU_GEM_DOMAIN_GTT,
  917. &adev->gfx.mec.hpd_eop_obj,
  918. &adev->gfx.mec.hpd_eop_gpu_addr,
  919. (void **)&hpd);
  920. if (r) {
  921. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  922. gfx_v9_0_mec_fini(adev);
  923. return r;
  924. }
  925. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  926. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  927. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  928. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  929. fw_data = (const __le32 *)
  930. (adev->gfx.mec_fw->data +
  931. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  932. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  933. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  934. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  935. &adev->gfx.mec.mec_fw_obj,
  936. &adev->gfx.mec.mec_fw_gpu_addr,
  937. (void **)&fw);
  938. if (r) {
  939. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  940. gfx_v9_0_mec_fini(adev);
  941. return r;
  942. }
  943. memcpy(fw, fw_data, fw_size);
  944. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  945. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  946. return 0;
  947. }
  948. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  949. {
  950. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  951. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  952. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  953. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  954. (SQ_IND_INDEX__FORCE_READ_MASK));
  955. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  956. }
  957. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  958. uint32_t wave, uint32_t thread,
  959. uint32_t regno, uint32_t num, uint32_t *out)
  960. {
  961. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  962. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  963. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  964. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  965. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  966. (SQ_IND_INDEX__FORCE_READ_MASK) |
  967. (SQ_IND_INDEX__AUTO_INCR_MASK));
  968. while (num--)
  969. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  970. }
  971. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  972. {
  973. /* type 1 wave data */
  974. dst[(*no_fields)++] = 1;
  975. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  976. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  977. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  978. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  979. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  980. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  981. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  982. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  983. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  984. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  985. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  986. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  987. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  988. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  989. }
  990. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  991. uint32_t wave, uint32_t start,
  992. uint32_t size, uint32_t *dst)
  993. {
  994. wave_read_regs(
  995. adev, simd, wave, 0,
  996. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  997. }
  998. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  999. uint32_t wave, uint32_t thread,
  1000. uint32_t start, uint32_t size,
  1001. uint32_t *dst)
  1002. {
  1003. wave_read_regs(
  1004. adev, simd, wave, thread,
  1005. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  1006. }
  1007. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  1008. u32 me, u32 pipe, u32 q)
  1009. {
  1010. soc15_grbm_select(adev, me, pipe, q, 0);
  1011. }
  1012. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  1013. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  1014. .select_se_sh = &gfx_v9_0_select_se_sh,
  1015. .read_wave_data = &gfx_v9_0_read_wave_data,
  1016. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  1017. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  1018. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  1019. };
  1020. static int gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  1021. {
  1022. u32 gb_addr_config;
  1023. int err;
  1024. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  1025. switch (adev->asic_type) {
  1026. case CHIP_VEGA10:
  1027. adev->gfx.config.max_hw_contexts = 8;
  1028. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1029. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1030. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1031. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1032. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1033. break;
  1034. case CHIP_VEGA12:
  1035. adev->gfx.config.max_hw_contexts = 8;
  1036. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1037. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1038. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1039. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1040. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  1041. DRM_INFO("fix gfx.config for vega12\n");
  1042. break;
  1043. case CHIP_VEGA20:
  1044. adev->gfx.config.max_hw_contexts = 8;
  1045. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1046. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1047. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1048. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1049. gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
  1050. gb_addr_config &= ~0xf3e777ff;
  1051. gb_addr_config |= 0x22014042;
  1052. /* check vbios table if gpu info is not available */
  1053. err = amdgpu_atomfirmware_get_gfx_info(adev);
  1054. if (err)
  1055. return err;
  1056. break;
  1057. case CHIP_RAVEN:
  1058. adev->gfx.config.max_hw_contexts = 8;
  1059. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1060. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1061. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1062. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1063. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1064. break;
  1065. default:
  1066. BUG();
  1067. break;
  1068. }
  1069. adev->gfx.config.gb_addr_config = gb_addr_config;
  1070. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1071. REG_GET_FIELD(
  1072. adev->gfx.config.gb_addr_config,
  1073. GB_ADDR_CONFIG,
  1074. NUM_PIPES);
  1075. adev->gfx.config.max_tile_pipes =
  1076. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1077. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1078. REG_GET_FIELD(
  1079. adev->gfx.config.gb_addr_config,
  1080. GB_ADDR_CONFIG,
  1081. NUM_BANKS);
  1082. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1083. REG_GET_FIELD(
  1084. adev->gfx.config.gb_addr_config,
  1085. GB_ADDR_CONFIG,
  1086. MAX_COMPRESSED_FRAGS);
  1087. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1088. REG_GET_FIELD(
  1089. adev->gfx.config.gb_addr_config,
  1090. GB_ADDR_CONFIG,
  1091. NUM_RB_PER_SE);
  1092. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1093. REG_GET_FIELD(
  1094. adev->gfx.config.gb_addr_config,
  1095. GB_ADDR_CONFIG,
  1096. NUM_SHADER_ENGINES);
  1097. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1098. REG_GET_FIELD(
  1099. adev->gfx.config.gb_addr_config,
  1100. GB_ADDR_CONFIG,
  1101. PIPE_INTERLEAVE_SIZE));
  1102. return 0;
  1103. }
  1104. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1105. struct amdgpu_ngg_buf *ngg_buf,
  1106. int size_se,
  1107. int default_size_se)
  1108. {
  1109. int r;
  1110. if (size_se < 0) {
  1111. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1112. return -EINVAL;
  1113. }
  1114. size_se = size_se ? size_se : default_size_se;
  1115. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1116. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1117. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1118. &ngg_buf->bo,
  1119. &ngg_buf->gpu_addr,
  1120. NULL);
  1121. if (r) {
  1122. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1123. return r;
  1124. }
  1125. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1126. return r;
  1127. }
  1128. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1129. {
  1130. int i;
  1131. for (i = 0; i < NGG_BUF_MAX; i++)
  1132. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1133. &adev->gfx.ngg.buf[i].gpu_addr,
  1134. NULL);
  1135. memset(&adev->gfx.ngg.buf[0], 0,
  1136. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1137. adev->gfx.ngg.init = false;
  1138. return 0;
  1139. }
  1140. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1141. {
  1142. int r;
  1143. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1144. return 0;
  1145. /* GDS reserve memory: 64 bytes alignment */
  1146. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1147. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1148. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1149. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1150. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1151. /* Primitive Buffer */
  1152. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1153. amdgpu_prim_buf_per_se,
  1154. 64 * 1024);
  1155. if (r) {
  1156. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1157. goto err;
  1158. }
  1159. /* Position Buffer */
  1160. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1161. amdgpu_pos_buf_per_se,
  1162. 256 * 1024);
  1163. if (r) {
  1164. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1165. goto err;
  1166. }
  1167. /* Control Sideband */
  1168. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1169. amdgpu_cntl_sb_buf_per_se,
  1170. 256);
  1171. if (r) {
  1172. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1173. goto err;
  1174. }
  1175. /* Parameter Cache, not created by default */
  1176. if (amdgpu_param_buf_per_se <= 0)
  1177. goto out;
  1178. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1179. amdgpu_param_buf_per_se,
  1180. 512 * 1024);
  1181. if (r) {
  1182. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1183. goto err;
  1184. }
  1185. out:
  1186. adev->gfx.ngg.init = true;
  1187. return 0;
  1188. err:
  1189. gfx_v9_0_ngg_fini(adev);
  1190. return r;
  1191. }
  1192. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1193. {
  1194. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1195. int r;
  1196. u32 data, base;
  1197. if (!amdgpu_ngg)
  1198. return 0;
  1199. /* Program buffer size */
  1200. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1201. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1202. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1203. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1204. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1205. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1206. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1207. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1208. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1209. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1210. /* Program buffer base address */
  1211. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1212. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1213. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1214. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1215. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1216. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1217. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1218. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1219. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1220. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1221. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1222. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1223. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1224. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1225. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1226. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1227. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1228. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1229. /* Clear GDS reserved memory */
  1230. r = amdgpu_ring_alloc(ring, 17);
  1231. if (r) {
  1232. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1233. ring->idx, r);
  1234. return r;
  1235. }
  1236. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1237. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1238. (adev->gds.mem.total_size +
  1239. adev->gfx.ngg.gds_reserve_size) >>
  1240. AMDGPU_GDS_SHIFT);
  1241. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1242. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1243. PACKET3_DMA_DATA_DST_SEL(1) |
  1244. PACKET3_DMA_DATA_SRC_SEL(2)));
  1245. amdgpu_ring_write(ring, 0);
  1246. amdgpu_ring_write(ring, 0);
  1247. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1248. amdgpu_ring_write(ring, 0);
  1249. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1250. adev->gfx.ngg.gds_reserve_size);
  1251. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1252. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1253. amdgpu_ring_commit(ring);
  1254. return 0;
  1255. }
  1256. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1257. int mec, int pipe, int queue)
  1258. {
  1259. int r;
  1260. unsigned irq_type;
  1261. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1262. ring = &adev->gfx.compute_ring[ring_id];
  1263. /* mec0 is me1 */
  1264. ring->me = mec + 1;
  1265. ring->pipe = pipe;
  1266. ring->queue = queue;
  1267. ring->ring_obj = NULL;
  1268. ring->use_doorbell = true;
  1269. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1270. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1271. + (ring_id * GFX9_MEC_HPD_SIZE);
  1272. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1273. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1274. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1275. + ring->pipe;
  1276. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1277. r = amdgpu_ring_init(adev, ring, 1024,
  1278. &adev->gfx.eop_irq, irq_type);
  1279. if (r)
  1280. return r;
  1281. return 0;
  1282. }
  1283. static int gfx_v9_0_sw_init(void *handle)
  1284. {
  1285. int i, j, k, r, ring_id;
  1286. struct amdgpu_ring *ring;
  1287. struct amdgpu_kiq *kiq;
  1288. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1289. switch (adev->asic_type) {
  1290. case CHIP_VEGA10:
  1291. case CHIP_VEGA12:
  1292. case CHIP_VEGA20:
  1293. case CHIP_RAVEN:
  1294. adev->gfx.mec.num_mec = 2;
  1295. break;
  1296. default:
  1297. adev->gfx.mec.num_mec = 1;
  1298. break;
  1299. }
  1300. adev->gfx.mec.num_pipe_per_mec = 4;
  1301. adev->gfx.mec.num_queue_per_pipe = 8;
  1302. /* KIQ event */
  1303. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_IB2_INTERRUPT_PKT, &adev->gfx.kiq.irq);
  1304. if (r)
  1305. return r;
  1306. /* EOP Event */
  1307. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_EOP_INTERRUPT, &adev->gfx.eop_irq);
  1308. if (r)
  1309. return r;
  1310. /* Privileged reg */
  1311. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_REG_FAULT,
  1312. &adev->gfx.priv_reg_irq);
  1313. if (r)
  1314. return r;
  1315. /* Privileged inst */
  1316. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_INSTR_FAULT,
  1317. &adev->gfx.priv_inst_irq);
  1318. if (r)
  1319. return r;
  1320. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1321. gfx_v9_0_scratch_init(adev);
  1322. r = gfx_v9_0_init_microcode(adev);
  1323. if (r) {
  1324. DRM_ERROR("Failed to load gfx firmware!\n");
  1325. return r;
  1326. }
  1327. r = gfx_v9_0_rlc_init(adev);
  1328. if (r) {
  1329. DRM_ERROR("Failed to init rlc BOs!\n");
  1330. return r;
  1331. }
  1332. r = gfx_v9_0_mec_init(adev);
  1333. if (r) {
  1334. DRM_ERROR("Failed to init MEC BOs!\n");
  1335. return r;
  1336. }
  1337. /* set up the gfx ring */
  1338. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1339. ring = &adev->gfx.gfx_ring[i];
  1340. ring->ring_obj = NULL;
  1341. if (!i)
  1342. sprintf(ring->name, "gfx");
  1343. else
  1344. sprintf(ring->name, "gfx_%d", i);
  1345. ring->use_doorbell = true;
  1346. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1347. r = amdgpu_ring_init(adev, ring, 1024,
  1348. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1349. if (r)
  1350. return r;
  1351. }
  1352. /* set up the compute queues - allocate horizontally across pipes */
  1353. ring_id = 0;
  1354. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1355. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1356. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1357. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1358. continue;
  1359. r = gfx_v9_0_compute_ring_init(adev,
  1360. ring_id,
  1361. i, k, j);
  1362. if (r)
  1363. return r;
  1364. ring_id++;
  1365. }
  1366. }
  1367. }
  1368. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1369. if (r) {
  1370. DRM_ERROR("Failed to init KIQ BOs!\n");
  1371. return r;
  1372. }
  1373. kiq = &adev->gfx.kiq;
  1374. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1375. if (r)
  1376. return r;
  1377. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1378. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1379. if (r)
  1380. return r;
  1381. /* reserve GDS, GWS and OA resource for gfx */
  1382. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1383. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1384. &adev->gds.gds_gfx_bo, NULL, NULL);
  1385. if (r)
  1386. return r;
  1387. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1388. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1389. &adev->gds.gws_gfx_bo, NULL, NULL);
  1390. if (r)
  1391. return r;
  1392. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1393. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1394. &adev->gds.oa_gfx_bo, NULL, NULL);
  1395. if (r)
  1396. return r;
  1397. adev->gfx.ce_ram_size = 0x8000;
  1398. r = gfx_v9_0_gpu_early_init(adev);
  1399. if (r)
  1400. return r;
  1401. r = gfx_v9_0_ngg_init(adev);
  1402. if (r)
  1403. return r;
  1404. return 0;
  1405. }
  1406. static int gfx_v9_0_sw_fini(void *handle)
  1407. {
  1408. int i;
  1409. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1410. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1411. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1412. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1413. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1414. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1415. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1416. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1417. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1418. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1419. amdgpu_gfx_kiq_fini(adev);
  1420. gfx_v9_0_mec_fini(adev);
  1421. gfx_v9_0_ngg_fini(adev);
  1422. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1423. &adev->gfx.rlc.clear_state_gpu_addr,
  1424. (void **)&adev->gfx.rlc.cs_ptr);
  1425. if (adev->asic_type == CHIP_RAVEN) {
  1426. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1427. &adev->gfx.rlc.cp_table_gpu_addr,
  1428. (void **)&adev->gfx.rlc.cp_table_ptr);
  1429. }
  1430. gfx_v9_0_free_microcode(adev);
  1431. return 0;
  1432. }
  1433. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1434. {
  1435. /* TODO */
  1436. }
  1437. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1438. {
  1439. u32 data;
  1440. if (instance == 0xffffffff)
  1441. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1442. else
  1443. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1444. if (se_num == 0xffffffff)
  1445. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1446. else
  1447. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1448. if (sh_num == 0xffffffff)
  1449. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1450. else
  1451. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1452. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1453. }
  1454. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1455. {
  1456. u32 data, mask;
  1457. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1458. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1459. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1460. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1461. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1462. adev->gfx.config.max_sh_per_se);
  1463. return (~data) & mask;
  1464. }
  1465. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1466. {
  1467. int i, j;
  1468. u32 data;
  1469. u32 active_rbs = 0;
  1470. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1471. adev->gfx.config.max_sh_per_se;
  1472. mutex_lock(&adev->grbm_idx_mutex);
  1473. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1474. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1475. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1476. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1477. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1478. rb_bitmap_width_per_sh);
  1479. }
  1480. }
  1481. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1482. mutex_unlock(&adev->grbm_idx_mutex);
  1483. adev->gfx.config.backend_enable_mask = active_rbs;
  1484. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1485. }
  1486. #define DEFAULT_SH_MEM_BASES (0x6000)
  1487. #define FIRST_COMPUTE_VMID (8)
  1488. #define LAST_COMPUTE_VMID (16)
  1489. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1490. {
  1491. int i;
  1492. uint32_t sh_mem_config;
  1493. uint32_t sh_mem_bases;
  1494. /*
  1495. * Configure apertures:
  1496. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1497. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1498. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1499. */
  1500. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1501. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1502. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1503. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1504. mutex_lock(&adev->srbm_mutex);
  1505. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1506. soc15_grbm_select(adev, 0, 0, 0, i);
  1507. /* CP and shaders */
  1508. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1509. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1510. }
  1511. soc15_grbm_select(adev, 0, 0, 0, 0);
  1512. mutex_unlock(&adev->srbm_mutex);
  1513. }
  1514. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1515. {
  1516. u32 tmp;
  1517. int i;
  1518. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1519. gfx_v9_0_tiling_mode_table_init(adev);
  1520. gfx_v9_0_setup_rb(adev);
  1521. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1522. adev->gfx.config.db_debug2 = RREG32_SOC15(GC, 0, mmDB_DEBUG2);
  1523. /* XXX SH_MEM regs */
  1524. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1525. mutex_lock(&adev->srbm_mutex);
  1526. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1527. soc15_grbm_select(adev, 0, 0, 0, i);
  1528. /* CP and shaders */
  1529. if (i == 0) {
  1530. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1531. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1532. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1533. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1534. } else {
  1535. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1536. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1537. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1538. tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
  1539. (adev->gmc.private_aperture_start >> 48));
  1540. tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
  1541. (adev->gmc.shared_aperture_start >> 48));
  1542. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1543. }
  1544. }
  1545. soc15_grbm_select(adev, 0, 0, 0, 0);
  1546. mutex_unlock(&adev->srbm_mutex);
  1547. gfx_v9_0_init_compute_vmid(adev);
  1548. mutex_lock(&adev->grbm_idx_mutex);
  1549. /*
  1550. * making sure that the following register writes will be broadcasted
  1551. * to all the shaders
  1552. */
  1553. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1554. WREG32_SOC15(GC, 0, mmPA_SC_FIFO_SIZE,
  1555. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  1556. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1557. (adev->gfx.config.sc_prim_fifo_size_backend <<
  1558. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1559. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  1560. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1561. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  1562. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  1563. mutex_unlock(&adev->grbm_idx_mutex);
  1564. }
  1565. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1566. {
  1567. u32 i, j, k;
  1568. u32 mask;
  1569. mutex_lock(&adev->grbm_idx_mutex);
  1570. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1571. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1572. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1573. for (k = 0; k < adev->usec_timeout; k++) {
  1574. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1575. break;
  1576. udelay(1);
  1577. }
  1578. if (k == adev->usec_timeout) {
  1579. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1580. 0xffffffff, 0xffffffff);
  1581. mutex_unlock(&adev->grbm_idx_mutex);
  1582. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1583. i, j);
  1584. return;
  1585. }
  1586. }
  1587. }
  1588. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1589. mutex_unlock(&adev->grbm_idx_mutex);
  1590. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1591. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1592. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1593. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1594. for (k = 0; k < adev->usec_timeout; k++) {
  1595. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1596. break;
  1597. udelay(1);
  1598. }
  1599. }
  1600. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1601. bool enable)
  1602. {
  1603. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1604. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1605. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1606. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1607. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1608. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1609. }
  1610. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1611. {
  1612. /* csib */
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1614. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1615. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1616. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1617. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1618. adev->gfx.rlc.clear_state_size);
  1619. }
  1620. static void gfx_v9_1_parse_ind_reg_list(int *register_list_format,
  1621. int indirect_offset,
  1622. int list_size,
  1623. int *unique_indirect_regs,
  1624. int unique_indirect_reg_count,
  1625. int *indirect_start_offsets,
  1626. int *indirect_start_offsets_count,
  1627. int max_start_offsets_count)
  1628. {
  1629. int idx;
  1630. for (; indirect_offset < list_size; indirect_offset++) {
  1631. WARN_ON(*indirect_start_offsets_count >= max_start_offsets_count);
  1632. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1633. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1634. while (register_list_format[indirect_offset] != 0xFFFFFFFF) {
  1635. indirect_offset += 2;
  1636. /* look for the matching indice */
  1637. for (idx = 0; idx < unique_indirect_reg_count; idx++) {
  1638. if (unique_indirect_regs[idx] ==
  1639. register_list_format[indirect_offset] ||
  1640. !unique_indirect_regs[idx])
  1641. break;
  1642. }
  1643. BUG_ON(idx >= unique_indirect_reg_count);
  1644. if (!unique_indirect_regs[idx])
  1645. unique_indirect_regs[idx] = register_list_format[indirect_offset];
  1646. indirect_offset++;
  1647. }
  1648. }
  1649. }
  1650. static int gfx_v9_1_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1651. {
  1652. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1653. int unique_indirect_reg_count = 0;
  1654. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1655. int indirect_start_offsets_count = 0;
  1656. int list_size = 0;
  1657. int i = 0, j = 0;
  1658. u32 tmp = 0;
  1659. u32 *register_list_format =
  1660. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1661. if (!register_list_format)
  1662. return -ENOMEM;
  1663. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1664. adev->gfx.rlc.reg_list_format_size_bytes);
  1665. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1666. unique_indirect_reg_count = ARRAY_SIZE(unique_indirect_regs);
  1667. gfx_v9_1_parse_ind_reg_list(register_list_format,
  1668. adev->gfx.rlc.reg_list_format_direct_reg_list_length,
  1669. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1670. unique_indirect_regs,
  1671. unique_indirect_reg_count,
  1672. indirect_start_offsets,
  1673. &indirect_start_offsets_count,
  1674. ARRAY_SIZE(indirect_start_offsets));
  1675. /* enable auto inc in case it is disabled */
  1676. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1677. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1678. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1679. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1680. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1681. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1682. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1683. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1684. adev->gfx.rlc.register_restore[i]);
  1685. /* load indirect register */
  1686. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1687. adev->gfx.rlc.reg_list_format_start);
  1688. /* direct register portion */
  1689. for (i = 0; i < adev->gfx.rlc.reg_list_format_direct_reg_list_length; i++)
  1690. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1691. register_list_format[i]);
  1692. /* indirect register portion */
  1693. while (i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2)) {
  1694. if (register_list_format[i] == 0xFFFFFFFF) {
  1695. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1696. continue;
  1697. }
  1698. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1699. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1700. for (j = 0; j < unique_indirect_reg_count; j++) {
  1701. if (register_list_format[i] == unique_indirect_regs[j]) {
  1702. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, j);
  1703. break;
  1704. }
  1705. }
  1706. BUG_ON(j >= unique_indirect_reg_count);
  1707. i++;
  1708. }
  1709. /* set save/restore list size */
  1710. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1711. list_size = list_size >> 1;
  1712. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1713. adev->gfx.rlc.reg_restore_list_size);
  1714. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1715. /* write the starting offsets to RLC scratch ram */
  1716. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1717. adev->gfx.rlc.starting_offsets_start);
  1718. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1719. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1720. indirect_start_offsets[i]);
  1721. /* load unique indirect regs*/
  1722. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1723. if (unique_indirect_regs[i] != 0) {
  1724. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0)
  1725. + GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[i],
  1726. unique_indirect_regs[i] & 0x3FFFF);
  1727. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0)
  1728. + GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[i],
  1729. unique_indirect_regs[i] >> 20);
  1730. }
  1731. }
  1732. kfree(register_list_format);
  1733. return 0;
  1734. }
  1735. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1736. {
  1737. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1738. }
  1739. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1740. bool enable)
  1741. {
  1742. uint32_t data = 0;
  1743. uint32_t default_data = 0;
  1744. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1745. if (enable == true) {
  1746. /* enable GFXIP control over CGPG */
  1747. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1748. if(default_data != data)
  1749. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1750. /* update status */
  1751. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1752. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1753. if(default_data != data)
  1754. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1755. } else {
  1756. /* restore GFXIP control over GCPG */
  1757. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1758. if(default_data != data)
  1759. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1760. }
  1761. }
  1762. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1763. {
  1764. uint32_t data = 0;
  1765. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1766. AMD_PG_SUPPORT_GFX_SMG |
  1767. AMD_PG_SUPPORT_GFX_DMG)) {
  1768. /* init IDLE_POLL_COUNT = 60 */
  1769. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1770. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1771. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1772. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1773. /* init RLC PG Delay */
  1774. data = 0;
  1775. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1776. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1777. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1778. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1779. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1780. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1781. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1782. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1783. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1784. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1785. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1786. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1787. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1788. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1789. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1790. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1791. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1792. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1793. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1794. }
  1795. }
  1796. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1797. bool enable)
  1798. {
  1799. uint32_t data = 0;
  1800. uint32_t default_data = 0;
  1801. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1802. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1803. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1804. enable ? 1 : 0);
  1805. if (default_data != data)
  1806. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1807. }
  1808. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1809. bool enable)
  1810. {
  1811. uint32_t data = 0;
  1812. uint32_t default_data = 0;
  1813. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1814. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1815. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1816. enable ? 1 : 0);
  1817. if(default_data != data)
  1818. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1819. }
  1820. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1821. bool enable)
  1822. {
  1823. uint32_t data = 0;
  1824. uint32_t default_data = 0;
  1825. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1826. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1827. CP_PG_DISABLE,
  1828. enable ? 0 : 1);
  1829. if(default_data != data)
  1830. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1831. }
  1832. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1833. bool enable)
  1834. {
  1835. uint32_t data, default_data;
  1836. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1837. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1838. GFX_POWER_GATING_ENABLE,
  1839. enable ? 1 : 0);
  1840. if(default_data != data)
  1841. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1842. }
  1843. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1844. bool enable)
  1845. {
  1846. uint32_t data, default_data;
  1847. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1848. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1849. GFX_PIPELINE_PG_ENABLE,
  1850. enable ? 1 : 0);
  1851. if(default_data != data)
  1852. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1853. if (!enable)
  1854. /* read any GFX register to wake up GFX */
  1855. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1856. }
  1857. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1858. bool enable)
  1859. {
  1860. uint32_t data, default_data;
  1861. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1862. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1863. STATIC_PER_CU_PG_ENABLE,
  1864. enable ? 1 : 0);
  1865. if(default_data != data)
  1866. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1867. }
  1868. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1869. bool enable)
  1870. {
  1871. uint32_t data, default_data;
  1872. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1873. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1874. DYN_PER_CU_PG_ENABLE,
  1875. enable ? 1 : 0);
  1876. if(default_data != data)
  1877. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1878. }
  1879. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1880. {
  1881. gfx_v9_0_init_csb(adev);
  1882. /*
  1883. * Rlc save restore list is workable since v2_1.
  1884. * And it's needed by gfxoff feature.
  1885. */
  1886. if (adev->gfx.rlc.is_rlc_v2_1) {
  1887. gfx_v9_1_init_rlc_save_restore_list(adev);
  1888. gfx_v9_0_enable_save_restore_machine(adev);
  1889. }
  1890. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1891. AMD_PG_SUPPORT_GFX_SMG |
  1892. AMD_PG_SUPPORT_GFX_DMG |
  1893. AMD_PG_SUPPORT_CP |
  1894. AMD_PG_SUPPORT_GDS |
  1895. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1896. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1897. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1898. gfx_v9_0_init_gfx_power_gating(adev);
  1899. }
  1900. }
  1901. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1902. {
  1903. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1904. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1905. gfx_v9_0_wait_for_rlc_serdes(adev);
  1906. }
  1907. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1908. {
  1909. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1910. udelay(50);
  1911. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1912. udelay(50);
  1913. }
  1914. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1915. {
  1916. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1917. u32 rlc_ucode_ver;
  1918. #endif
  1919. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1920. /* carrizo do enable cp interrupt after cp inited */
  1921. if (!(adev->flags & AMD_IS_APU))
  1922. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1923. udelay(50);
  1924. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1925. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1926. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1927. if(rlc_ucode_ver == 0x108) {
  1928. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1929. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1930. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1931. * default is 0x9C4 to create a 100us interval */
  1932. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1933. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1934. * to disable the page fault retry interrupts, default is
  1935. * 0x100 (256) */
  1936. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1937. }
  1938. #endif
  1939. }
  1940. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1941. {
  1942. const struct rlc_firmware_header_v2_0 *hdr;
  1943. const __le32 *fw_data;
  1944. unsigned i, fw_size;
  1945. if (!adev->gfx.rlc_fw)
  1946. return -EINVAL;
  1947. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1948. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1949. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1950. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1951. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1952. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1953. RLCG_UCODE_LOADING_START_ADDRESS);
  1954. for (i = 0; i < fw_size; i++)
  1955. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1956. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1957. return 0;
  1958. }
  1959. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1960. {
  1961. int r;
  1962. if (amdgpu_sriov_vf(adev)) {
  1963. gfx_v9_0_init_csb(adev);
  1964. return 0;
  1965. }
  1966. gfx_v9_0_rlc_stop(adev);
  1967. /* disable CG */
  1968. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1969. gfx_v9_0_rlc_reset(adev);
  1970. gfx_v9_0_init_pg(adev);
  1971. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1972. /* legacy rlc firmware loading */
  1973. r = gfx_v9_0_rlc_load_microcode(adev);
  1974. if (r)
  1975. return r;
  1976. }
  1977. if (adev->asic_type == CHIP_RAVEN) {
  1978. if (amdgpu_lbpw != 0)
  1979. gfx_v9_0_enable_lbpw(adev, true);
  1980. else
  1981. gfx_v9_0_enable_lbpw(adev, false);
  1982. }
  1983. gfx_v9_0_rlc_start(adev);
  1984. return 0;
  1985. }
  1986. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1987. {
  1988. int i;
  1989. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1990. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1991. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1992. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1993. if (!enable) {
  1994. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1995. adev->gfx.gfx_ring[i].ready = false;
  1996. }
  1997. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1998. udelay(50);
  1999. }
  2000. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2001. {
  2002. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2003. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2004. const struct gfx_firmware_header_v1_0 *me_hdr;
  2005. const __le32 *fw_data;
  2006. unsigned i, fw_size;
  2007. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2008. return -EINVAL;
  2009. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2010. adev->gfx.pfp_fw->data;
  2011. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2012. adev->gfx.ce_fw->data;
  2013. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2014. adev->gfx.me_fw->data;
  2015. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2016. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2017. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2018. gfx_v9_0_cp_gfx_enable(adev, false);
  2019. /* PFP */
  2020. fw_data = (const __le32 *)
  2021. (adev->gfx.pfp_fw->data +
  2022. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2023. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2024. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  2025. for (i = 0; i < fw_size; i++)
  2026. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2027. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2028. /* CE */
  2029. fw_data = (const __le32 *)
  2030. (adev->gfx.ce_fw->data +
  2031. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2032. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2033. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2034. for (i = 0; i < fw_size; i++)
  2035. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2036. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2037. /* ME */
  2038. fw_data = (const __le32 *)
  2039. (adev->gfx.me_fw->data +
  2040. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2041. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2042. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2043. for (i = 0; i < fw_size; i++)
  2044. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2045. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2046. return 0;
  2047. }
  2048. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2049. {
  2050. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2051. const struct cs_section_def *sect = NULL;
  2052. const struct cs_extent_def *ext = NULL;
  2053. int r, i, tmp;
  2054. /* init the CP */
  2055. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2056. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2057. gfx_v9_0_cp_gfx_enable(adev, true);
  2058. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  2059. if (r) {
  2060. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2061. return r;
  2062. }
  2063. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2064. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2065. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2066. amdgpu_ring_write(ring, 0x80000000);
  2067. amdgpu_ring_write(ring, 0x80000000);
  2068. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2069. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2070. if (sect->id == SECT_CONTEXT) {
  2071. amdgpu_ring_write(ring,
  2072. PACKET3(PACKET3_SET_CONTEXT_REG,
  2073. ext->reg_count));
  2074. amdgpu_ring_write(ring,
  2075. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2076. for (i = 0; i < ext->reg_count; i++)
  2077. amdgpu_ring_write(ring, ext->extent[i]);
  2078. }
  2079. }
  2080. }
  2081. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2082. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2083. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2084. amdgpu_ring_write(ring, 0);
  2085. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2086. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2087. amdgpu_ring_write(ring, 0x8000);
  2088. amdgpu_ring_write(ring, 0x8000);
  2089. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  2090. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  2091. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  2092. amdgpu_ring_write(ring, tmp);
  2093. amdgpu_ring_write(ring, 0);
  2094. amdgpu_ring_commit(ring);
  2095. return 0;
  2096. }
  2097. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2098. {
  2099. struct amdgpu_ring *ring;
  2100. u32 tmp;
  2101. u32 rb_bufsz;
  2102. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2103. /* Set the write pointer delay */
  2104. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2105. /* set the RB to use vmid 0 */
  2106. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2107. /* Set ring buffer size */
  2108. ring = &adev->gfx.gfx_ring[0];
  2109. rb_bufsz = order_base_2(ring->ring_size / 8);
  2110. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2111. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2112. #ifdef __BIG_ENDIAN
  2113. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2114. #endif
  2115. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2116. /* Initialize the ring buffer's write pointers */
  2117. ring->wptr = 0;
  2118. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2119. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2120. /* set the wb address wether it's enabled or not */
  2121. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2122. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2123. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2124. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2125. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2126. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2127. mdelay(1);
  2128. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2129. rb_addr = ring->gpu_addr >> 8;
  2130. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2131. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2132. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2133. if (ring->use_doorbell) {
  2134. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2135. DOORBELL_OFFSET, ring->doorbell_index);
  2136. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2137. DOORBELL_EN, 1);
  2138. } else {
  2139. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2140. }
  2141. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2142. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2143. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2144. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2145. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2146. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2147. /* start the ring */
  2148. gfx_v9_0_cp_gfx_start(adev);
  2149. ring->ready = true;
  2150. return 0;
  2151. }
  2152. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2153. {
  2154. int i;
  2155. if (enable) {
  2156. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2157. } else {
  2158. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2159. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2160. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2161. adev->gfx.compute_ring[i].ready = false;
  2162. adev->gfx.kiq.ring.ready = false;
  2163. }
  2164. udelay(50);
  2165. }
  2166. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2167. {
  2168. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2169. const __le32 *fw_data;
  2170. unsigned i;
  2171. u32 tmp;
  2172. if (!adev->gfx.mec_fw)
  2173. return -EINVAL;
  2174. gfx_v9_0_cp_compute_enable(adev, false);
  2175. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2176. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2177. fw_data = (const __le32 *)
  2178. (adev->gfx.mec_fw->data +
  2179. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2180. tmp = 0;
  2181. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2182. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2183. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2184. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2185. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2186. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2187. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2188. /* MEC1 */
  2189. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2190. mec_hdr->jt_offset);
  2191. for (i = 0; i < mec_hdr->jt_size; i++)
  2192. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2193. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2194. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2195. adev->gfx.mec_fw_version);
  2196. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2197. return 0;
  2198. }
  2199. /* KIQ functions */
  2200. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2201. {
  2202. uint32_t tmp;
  2203. struct amdgpu_device *adev = ring->adev;
  2204. /* tell RLC which is KIQ queue */
  2205. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2206. tmp &= 0xffffff00;
  2207. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2208. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2209. tmp |= 0x80;
  2210. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2211. }
  2212. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2213. {
  2214. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2215. uint32_t scratch, tmp = 0;
  2216. uint64_t queue_mask = 0;
  2217. int r, i;
  2218. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2219. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2220. continue;
  2221. /* This situation may be hit in the future if a new HW
  2222. * generation exposes more than 64 queues. If so, the
  2223. * definition of queue_mask needs updating */
  2224. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2225. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2226. break;
  2227. }
  2228. queue_mask |= (1ull << i);
  2229. }
  2230. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2231. if (r) {
  2232. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2233. return r;
  2234. }
  2235. WREG32(scratch, 0xCAFEDEAD);
  2236. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2237. if (r) {
  2238. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2239. amdgpu_gfx_scratch_free(adev, scratch);
  2240. return r;
  2241. }
  2242. /* set resources */
  2243. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2244. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2245. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2246. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2247. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2248. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2249. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2250. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2251. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2252. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2253. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2254. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2255. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2256. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2257. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2258. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2259. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2260. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2261. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2262. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2263. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2264. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2265. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2266. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2267. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2268. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2269. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2270. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2271. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2272. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2273. }
  2274. /* write to scratch for completion */
  2275. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2276. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2277. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2278. amdgpu_ring_commit(kiq_ring);
  2279. for (i = 0; i < adev->usec_timeout; i++) {
  2280. tmp = RREG32(scratch);
  2281. if (tmp == 0xDEADBEEF)
  2282. break;
  2283. DRM_UDELAY(1);
  2284. }
  2285. if (i >= adev->usec_timeout) {
  2286. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2287. scratch, tmp);
  2288. r = -EINVAL;
  2289. }
  2290. amdgpu_gfx_scratch_free(adev, scratch);
  2291. return r;
  2292. }
  2293. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2294. {
  2295. struct amdgpu_device *adev = ring->adev;
  2296. struct v9_mqd *mqd = ring->mqd_ptr;
  2297. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2298. uint32_t tmp;
  2299. mqd->header = 0xC0310800;
  2300. mqd->compute_pipelinestat_enable = 0x00000001;
  2301. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2302. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2303. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2304. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2305. mqd->compute_misc_reserved = 0x00000003;
  2306. mqd->dynamic_cu_mask_addr_lo =
  2307. lower_32_bits(ring->mqd_gpu_addr
  2308. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2309. mqd->dynamic_cu_mask_addr_hi =
  2310. upper_32_bits(ring->mqd_gpu_addr
  2311. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2312. eop_base_addr = ring->eop_gpu_addr >> 8;
  2313. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2314. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2315. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2316. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2317. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2318. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2319. mqd->cp_hqd_eop_control = tmp;
  2320. /* enable doorbell? */
  2321. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2322. if (ring->use_doorbell) {
  2323. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2324. DOORBELL_OFFSET, ring->doorbell_index);
  2325. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2326. DOORBELL_EN, 1);
  2327. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2328. DOORBELL_SOURCE, 0);
  2329. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2330. DOORBELL_HIT, 0);
  2331. } else {
  2332. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2333. DOORBELL_EN, 0);
  2334. }
  2335. mqd->cp_hqd_pq_doorbell_control = tmp;
  2336. /* disable the queue if it's active */
  2337. ring->wptr = 0;
  2338. mqd->cp_hqd_dequeue_request = 0;
  2339. mqd->cp_hqd_pq_rptr = 0;
  2340. mqd->cp_hqd_pq_wptr_lo = 0;
  2341. mqd->cp_hqd_pq_wptr_hi = 0;
  2342. /* set the pointer to the MQD */
  2343. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2344. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2345. /* set MQD vmid to 0 */
  2346. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2347. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2348. mqd->cp_mqd_control = tmp;
  2349. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2350. hqd_gpu_addr = ring->gpu_addr >> 8;
  2351. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2352. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2353. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2354. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2355. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2356. (order_base_2(ring->ring_size / 4) - 1));
  2357. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2358. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2359. #ifdef __BIG_ENDIAN
  2360. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2361. #endif
  2362. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2363. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2364. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2365. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2366. mqd->cp_hqd_pq_control = tmp;
  2367. /* set the wb address whether it's enabled or not */
  2368. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2369. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2370. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2371. upper_32_bits(wb_gpu_addr) & 0xffff;
  2372. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2373. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2374. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2375. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2376. tmp = 0;
  2377. /* enable the doorbell if requested */
  2378. if (ring->use_doorbell) {
  2379. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2380. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2381. DOORBELL_OFFSET, ring->doorbell_index);
  2382. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2383. DOORBELL_EN, 1);
  2384. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2385. DOORBELL_SOURCE, 0);
  2386. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2387. DOORBELL_HIT, 0);
  2388. }
  2389. mqd->cp_hqd_pq_doorbell_control = tmp;
  2390. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2391. ring->wptr = 0;
  2392. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2393. /* set the vmid for the queue */
  2394. mqd->cp_hqd_vmid = 0;
  2395. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2396. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2397. mqd->cp_hqd_persistent_state = tmp;
  2398. /* set MIN_IB_AVAIL_SIZE */
  2399. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2400. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2401. mqd->cp_hqd_ib_control = tmp;
  2402. /* activate the queue */
  2403. mqd->cp_hqd_active = 1;
  2404. return 0;
  2405. }
  2406. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2407. {
  2408. struct amdgpu_device *adev = ring->adev;
  2409. struct v9_mqd *mqd = ring->mqd_ptr;
  2410. int j;
  2411. /* disable wptr polling */
  2412. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2413. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2414. mqd->cp_hqd_eop_base_addr_lo);
  2415. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2416. mqd->cp_hqd_eop_base_addr_hi);
  2417. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2418. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2419. mqd->cp_hqd_eop_control);
  2420. /* enable doorbell? */
  2421. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2422. mqd->cp_hqd_pq_doorbell_control);
  2423. /* disable the queue if it's active */
  2424. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2425. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2426. for (j = 0; j < adev->usec_timeout; j++) {
  2427. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2428. break;
  2429. udelay(1);
  2430. }
  2431. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2432. mqd->cp_hqd_dequeue_request);
  2433. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2434. mqd->cp_hqd_pq_rptr);
  2435. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2436. mqd->cp_hqd_pq_wptr_lo);
  2437. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2438. mqd->cp_hqd_pq_wptr_hi);
  2439. }
  2440. /* set the pointer to the MQD */
  2441. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2442. mqd->cp_mqd_base_addr_lo);
  2443. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2444. mqd->cp_mqd_base_addr_hi);
  2445. /* set MQD vmid to 0 */
  2446. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2447. mqd->cp_mqd_control);
  2448. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2449. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2450. mqd->cp_hqd_pq_base_lo);
  2451. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2452. mqd->cp_hqd_pq_base_hi);
  2453. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2454. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2455. mqd->cp_hqd_pq_control);
  2456. /* set the wb address whether it's enabled or not */
  2457. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2458. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2459. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2460. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2461. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2462. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2463. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2464. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2465. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2466. /* enable the doorbell if requested */
  2467. if (ring->use_doorbell) {
  2468. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2469. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2470. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2471. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2472. }
  2473. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2474. mqd->cp_hqd_pq_doorbell_control);
  2475. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2476. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2477. mqd->cp_hqd_pq_wptr_lo);
  2478. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2479. mqd->cp_hqd_pq_wptr_hi);
  2480. /* set the vmid for the queue */
  2481. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2482. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2483. mqd->cp_hqd_persistent_state);
  2484. /* activate the queue */
  2485. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2486. mqd->cp_hqd_active);
  2487. if (ring->use_doorbell)
  2488. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2489. return 0;
  2490. }
  2491. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2492. {
  2493. struct amdgpu_device *adev = ring->adev;
  2494. int j;
  2495. /* disable the queue if it's active */
  2496. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2497. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2498. for (j = 0; j < adev->usec_timeout; j++) {
  2499. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2500. break;
  2501. udelay(1);
  2502. }
  2503. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2504. DRM_DEBUG("KIQ dequeue request failed.\n");
  2505. /* Manual disable if dequeue request times out */
  2506. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2507. }
  2508. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2509. 0);
  2510. }
  2511. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2512. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2513. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2514. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2515. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2516. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2517. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2518. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2519. return 0;
  2520. }
  2521. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2522. {
  2523. struct amdgpu_device *adev = ring->adev;
  2524. struct v9_mqd *mqd = ring->mqd_ptr;
  2525. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2526. gfx_v9_0_kiq_setting(ring);
  2527. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2528. /* reset MQD to a clean status */
  2529. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2530. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2531. /* reset ring buffer */
  2532. ring->wptr = 0;
  2533. amdgpu_ring_clear_ring(ring);
  2534. mutex_lock(&adev->srbm_mutex);
  2535. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2536. gfx_v9_0_kiq_init_register(ring);
  2537. soc15_grbm_select(adev, 0, 0, 0, 0);
  2538. mutex_unlock(&adev->srbm_mutex);
  2539. } else {
  2540. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2541. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2542. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2543. mutex_lock(&adev->srbm_mutex);
  2544. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2545. gfx_v9_0_mqd_init(ring);
  2546. gfx_v9_0_kiq_init_register(ring);
  2547. soc15_grbm_select(adev, 0, 0, 0, 0);
  2548. mutex_unlock(&adev->srbm_mutex);
  2549. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2550. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2551. }
  2552. return 0;
  2553. }
  2554. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2555. {
  2556. struct amdgpu_device *adev = ring->adev;
  2557. struct v9_mqd *mqd = ring->mqd_ptr;
  2558. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2559. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2560. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2561. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2562. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2563. mutex_lock(&adev->srbm_mutex);
  2564. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2565. gfx_v9_0_mqd_init(ring);
  2566. soc15_grbm_select(adev, 0, 0, 0, 0);
  2567. mutex_unlock(&adev->srbm_mutex);
  2568. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2569. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2570. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2571. /* reset MQD to a clean status */
  2572. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2573. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2574. /* reset ring buffer */
  2575. ring->wptr = 0;
  2576. amdgpu_ring_clear_ring(ring);
  2577. } else {
  2578. amdgpu_ring_clear_ring(ring);
  2579. }
  2580. return 0;
  2581. }
  2582. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2583. {
  2584. struct amdgpu_ring *ring = NULL;
  2585. int r = 0, i;
  2586. gfx_v9_0_cp_compute_enable(adev, true);
  2587. ring = &adev->gfx.kiq.ring;
  2588. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2589. if (unlikely(r != 0))
  2590. goto done;
  2591. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2592. if (!r) {
  2593. r = gfx_v9_0_kiq_init_queue(ring);
  2594. amdgpu_bo_kunmap(ring->mqd_obj);
  2595. ring->mqd_ptr = NULL;
  2596. }
  2597. amdgpu_bo_unreserve(ring->mqd_obj);
  2598. if (r)
  2599. goto done;
  2600. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2601. ring = &adev->gfx.compute_ring[i];
  2602. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2603. if (unlikely(r != 0))
  2604. goto done;
  2605. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2606. if (!r) {
  2607. r = gfx_v9_0_kcq_init_queue(ring);
  2608. amdgpu_bo_kunmap(ring->mqd_obj);
  2609. ring->mqd_ptr = NULL;
  2610. }
  2611. amdgpu_bo_unreserve(ring->mqd_obj);
  2612. if (r)
  2613. goto done;
  2614. }
  2615. r = gfx_v9_0_kiq_kcq_enable(adev);
  2616. done:
  2617. return r;
  2618. }
  2619. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2620. {
  2621. int r, i;
  2622. struct amdgpu_ring *ring;
  2623. if (!(adev->flags & AMD_IS_APU))
  2624. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2625. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2626. /* legacy firmware loading */
  2627. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2628. if (r)
  2629. return r;
  2630. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2631. if (r)
  2632. return r;
  2633. }
  2634. r = gfx_v9_0_cp_gfx_resume(adev);
  2635. if (r)
  2636. return r;
  2637. r = gfx_v9_0_kiq_resume(adev);
  2638. if (r)
  2639. return r;
  2640. ring = &adev->gfx.gfx_ring[0];
  2641. r = amdgpu_ring_test_ring(ring);
  2642. if (r) {
  2643. ring->ready = false;
  2644. return r;
  2645. }
  2646. ring = &adev->gfx.kiq.ring;
  2647. ring->ready = true;
  2648. r = amdgpu_ring_test_ring(ring);
  2649. if (r)
  2650. ring->ready = false;
  2651. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2652. ring = &adev->gfx.compute_ring[i];
  2653. ring->ready = true;
  2654. r = amdgpu_ring_test_ring(ring);
  2655. if (r)
  2656. ring->ready = false;
  2657. }
  2658. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2659. return 0;
  2660. }
  2661. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2662. {
  2663. gfx_v9_0_cp_gfx_enable(adev, enable);
  2664. gfx_v9_0_cp_compute_enable(adev, enable);
  2665. }
  2666. static int gfx_v9_0_hw_init(void *handle)
  2667. {
  2668. int r;
  2669. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2670. gfx_v9_0_init_golden_registers(adev);
  2671. gfx_v9_0_gpu_init(adev);
  2672. r = gfx_v9_0_csb_vram_pin(adev);
  2673. if (r)
  2674. return r;
  2675. r = gfx_v9_0_rlc_resume(adev);
  2676. if (r)
  2677. return r;
  2678. r = gfx_v9_0_cp_resume(adev);
  2679. if (r)
  2680. return r;
  2681. r = gfx_v9_0_ngg_en(adev);
  2682. if (r)
  2683. return r;
  2684. return r;
  2685. }
  2686. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2687. {
  2688. struct amdgpu_device *adev = kiq_ring->adev;
  2689. uint32_t scratch, tmp = 0;
  2690. int r, i;
  2691. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2692. if (r) {
  2693. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2694. return r;
  2695. }
  2696. WREG32(scratch, 0xCAFEDEAD);
  2697. r = amdgpu_ring_alloc(kiq_ring, 10);
  2698. if (r) {
  2699. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2700. amdgpu_gfx_scratch_free(adev, scratch);
  2701. return r;
  2702. }
  2703. /* unmap queues */
  2704. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2705. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2706. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2707. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2708. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2709. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2710. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2711. amdgpu_ring_write(kiq_ring, 0);
  2712. amdgpu_ring_write(kiq_ring, 0);
  2713. amdgpu_ring_write(kiq_ring, 0);
  2714. /* write to scratch for completion */
  2715. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2716. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2717. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2718. amdgpu_ring_commit(kiq_ring);
  2719. for (i = 0; i < adev->usec_timeout; i++) {
  2720. tmp = RREG32(scratch);
  2721. if (tmp == 0xDEADBEEF)
  2722. break;
  2723. DRM_UDELAY(1);
  2724. }
  2725. if (i >= adev->usec_timeout) {
  2726. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2727. r = -EINVAL;
  2728. }
  2729. amdgpu_gfx_scratch_free(adev, scratch);
  2730. return r;
  2731. }
  2732. static int gfx_v9_0_hw_fini(void *handle)
  2733. {
  2734. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2735. int i;
  2736. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  2737. AMD_PG_STATE_UNGATE);
  2738. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2739. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2740. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2741. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2742. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2743. if (amdgpu_sriov_vf(adev)) {
  2744. gfx_v9_0_cp_gfx_enable(adev, false);
  2745. /* must disable polling for SRIOV when hw finished, otherwise
  2746. * CPC engine may still keep fetching WB address which is already
  2747. * invalid after sw finished and trigger DMAR reading error in
  2748. * hypervisor side.
  2749. */
  2750. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2751. return 0;
  2752. }
  2753. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2754. * otherwise KIQ is hanging when binding back
  2755. */
  2756. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2757. mutex_lock(&adev->srbm_mutex);
  2758. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2759. adev->gfx.kiq.ring.pipe,
  2760. adev->gfx.kiq.ring.queue, 0);
  2761. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2762. soc15_grbm_select(adev, 0, 0, 0, 0);
  2763. mutex_unlock(&adev->srbm_mutex);
  2764. }
  2765. gfx_v9_0_cp_enable(adev, false);
  2766. gfx_v9_0_rlc_stop(adev);
  2767. gfx_v9_0_csb_vram_unpin(adev);
  2768. return 0;
  2769. }
  2770. static int gfx_v9_0_suspend(void *handle)
  2771. {
  2772. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2773. adev->gfx.in_suspend = true;
  2774. return gfx_v9_0_hw_fini(adev);
  2775. }
  2776. static int gfx_v9_0_resume(void *handle)
  2777. {
  2778. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2779. int r;
  2780. r = gfx_v9_0_hw_init(adev);
  2781. adev->gfx.in_suspend = false;
  2782. return r;
  2783. }
  2784. static bool gfx_v9_0_is_idle(void *handle)
  2785. {
  2786. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2787. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2788. GRBM_STATUS, GUI_ACTIVE))
  2789. return false;
  2790. else
  2791. return true;
  2792. }
  2793. static int gfx_v9_0_wait_for_idle(void *handle)
  2794. {
  2795. unsigned i;
  2796. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2797. for (i = 0; i < adev->usec_timeout; i++) {
  2798. if (gfx_v9_0_is_idle(handle))
  2799. return 0;
  2800. udelay(1);
  2801. }
  2802. return -ETIMEDOUT;
  2803. }
  2804. static int gfx_v9_0_soft_reset(void *handle)
  2805. {
  2806. u32 grbm_soft_reset = 0;
  2807. u32 tmp;
  2808. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2809. /* GRBM_STATUS */
  2810. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2811. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2812. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2813. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2814. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2815. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2816. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2817. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2818. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2819. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2820. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2821. }
  2822. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2823. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2824. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2825. }
  2826. /* GRBM_STATUS2 */
  2827. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2828. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2829. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2830. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2831. if (grbm_soft_reset) {
  2832. /* stop the rlc */
  2833. gfx_v9_0_rlc_stop(adev);
  2834. /* Disable GFX parsing/prefetching */
  2835. gfx_v9_0_cp_gfx_enable(adev, false);
  2836. /* Disable MEC parsing/prefetching */
  2837. gfx_v9_0_cp_compute_enable(adev, false);
  2838. if (grbm_soft_reset) {
  2839. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2840. tmp |= grbm_soft_reset;
  2841. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2842. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2843. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2844. udelay(50);
  2845. tmp &= ~grbm_soft_reset;
  2846. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2847. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2848. }
  2849. /* Wait a little for things to settle down */
  2850. udelay(50);
  2851. }
  2852. return 0;
  2853. }
  2854. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2855. {
  2856. uint64_t clock;
  2857. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2858. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2859. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2860. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2861. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2862. return clock;
  2863. }
  2864. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2865. uint32_t vmid,
  2866. uint32_t gds_base, uint32_t gds_size,
  2867. uint32_t gws_base, uint32_t gws_size,
  2868. uint32_t oa_base, uint32_t oa_size)
  2869. {
  2870. struct amdgpu_device *adev = ring->adev;
  2871. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2872. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2873. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2874. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2875. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2876. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2877. /* GDS Base */
  2878. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2879. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2880. gds_base);
  2881. /* GDS Size */
  2882. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2883. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2884. gds_size);
  2885. /* GWS */
  2886. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2887. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2888. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2889. /* OA */
  2890. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2891. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2892. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2893. }
  2894. static int gfx_v9_0_early_init(void *handle)
  2895. {
  2896. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2897. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2898. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2899. gfx_v9_0_set_ring_funcs(adev);
  2900. gfx_v9_0_set_irq_funcs(adev);
  2901. gfx_v9_0_set_gds_init(adev);
  2902. gfx_v9_0_set_rlc_funcs(adev);
  2903. return 0;
  2904. }
  2905. static int gfx_v9_0_late_init(void *handle)
  2906. {
  2907. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2908. int r;
  2909. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2910. if (r)
  2911. return r;
  2912. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2913. if (r)
  2914. return r;
  2915. return 0;
  2916. }
  2917. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2918. {
  2919. uint32_t rlc_setting, data;
  2920. unsigned i;
  2921. if (adev->gfx.rlc.in_safe_mode)
  2922. return;
  2923. /* if RLC is not enabled, do nothing */
  2924. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2925. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2926. return;
  2927. if (adev->cg_flags &
  2928. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2929. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2930. data = RLC_SAFE_MODE__CMD_MASK;
  2931. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2932. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2933. /* wait for RLC_SAFE_MODE */
  2934. for (i = 0; i < adev->usec_timeout; i++) {
  2935. if (!REG_GET_FIELD(SOC15_REG_OFFSET(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2936. break;
  2937. udelay(1);
  2938. }
  2939. adev->gfx.rlc.in_safe_mode = true;
  2940. }
  2941. }
  2942. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2943. {
  2944. uint32_t rlc_setting, data;
  2945. if (!adev->gfx.rlc.in_safe_mode)
  2946. return;
  2947. /* if RLC is not enabled, do nothing */
  2948. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2949. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2950. return;
  2951. if (adev->cg_flags &
  2952. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2953. /*
  2954. * Try to exit safe mode only if it is already in safe
  2955. * mode.
  2956. */
  2957. data = RLC_SAFE_MODE__CMD_MASK;
  2958. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2959. adev->gfx.rlc.in_safe_mode = false;
  2960. }
  2961. }
  2962. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2963. bool enable)
  2964. {
  2965. gfx_v9_0_enter_rlc_safe_mode(adev);
  2966. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2967. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2968. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2969. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2970. } else {
  2971. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2972. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2973. }
  2974. gfx_v9_0_exit_rlc_safe_mode(adev);
  2975. }
  2976. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2977. bool enable)
  2978. {
  2979. /* TODO: double check if we need to perform under safe mode */
  2980. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2981. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2982. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2983. else
  2984. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2985. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2986. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2987. else
  2988. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2989. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2990. }
  2991. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2992. bool enable)
  2993. {
  2994. uint32_t data, def;
  2995. /* It is disabled by HW by default */
  2996. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2997. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2998. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2999. if (adev->asic_type != CHIP_VEGA12)
  3000. data &= ~RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3001. data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3002. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3003. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3004. /* only for Vega10 & Raven1 */
  3005. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  3006. if (def != data)
  3007. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3008. /* MGLS is a global flag to control all MGLS in GFX */
  3009. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3010. /* 2 - RLC memory Light sleep */
  3011. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  3012. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3013. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3014. if (def != data)
  3015. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3016. }
  3017. /* 3 - CP memory Light sleep */
  3018. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3019. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3020. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3021. if (def != data)
  3022. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3023. }
  3024. }
  3025. } else {
  3026. /* 1 - MGCG_OVERRIDE */
  3027. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3028. if (adev->asic_type != CHIP_VEGA12)
  3029. data |= RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3030. data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  3031. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3032. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3033. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3034. if (def != data)
  3035. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3036. /* 2 - disable MGLS in RLC */
  3037. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3038. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3039. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3040. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3041. }
  3042. /* 3 - disable MGLS in CP */
  3043. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3044. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3045. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3046. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3047. }
  3048. }
  3049. }
  3050. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3051. bool enable)
  3052. {
  3053. uint32_t data, def;
  3054. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3055. /* Enable 3D CGCG/CGLS */
  3056. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3057. /* write cmd to clear cgcg/cgls ov */
  3058. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3059. /* unset CGCG override */
  3060. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3061. /* update CGCG and CGLS override bits */
  3062. if (def != data)
  3063. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3064. /* enable 3Dcgcg FSM(0x0000363f) */
  3065. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3066. data = (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3067. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3068. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3069. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3070. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3071. if (def != data)
  3072. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3073. /* set IDLE_POLL_COUNT(0x00900100) */
  3074. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3075. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3076. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3077. if (def != data)
  3078. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3079. } else {
  3080. /* Disable CGCG/CGLS */
  3081. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3082. /* disable cgcg, cgls should be disabled */
  3083. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3084. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3085. /* disable cgcg and cgls in FSM */
  3086. if (def != data)
  3087. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3088. }
  3089. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3090. }
  3091. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3092. bool enable)
  3093. {
  3094. uint32_t def, data;
  3095. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3096. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3097. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3098. /* unset CGCG override */
  3099. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3100. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3101. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3102. else
  3103. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3104. /* update CGCG and CGLS override bits */
  3105. if (def != data)
  3106. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3107. /* enable cgcg FSM(0x0000363F) */
  3108. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3109. data = (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3110. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3111. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3112. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3113. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3114. if (def != data)
  3115. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3116. /* set IDLE_POLL_COUNT(0x00900100) */
  3117. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3118. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3119. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3120. if (def != data)
  3121. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3122. } else {
  3123. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3124. /* reset CGCG/CGLS bits */
  3125. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3126. /* disable cgcg and cgls in FSM */
  3127. if (def != data)
  3128. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3129. }
  3130. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3131. }
  3132. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3133. bool enable)
  3134. {
  3135. if (enable) {
  3136. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3137. * === MGCG + MGLS ===
  3138. */
  3139. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3140. /* === CGCG /CGLS for GFX 3D Only === */
  3141. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3142. /* === CGCG + CGLS === */
  3143. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3144. } else {
  3145. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3146. * === CGCG + CGLS ===
  3147. */
  3148. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3149. /* === CGCG /CGLS for GFX 3D Only === */
  3150. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3151. /* === MGCG + MGLS === */
  3152. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3153. }
  3154. return 0;
  3155. }
  3156. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3157. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3158. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3159. };
  3160. static int gfx_v9_0_set_powergating_state(void *handle,
  3161. enum amd_powergating_state state)
  3162. {
  3163. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3164. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3165. switch (adev->asic_type) {
  3166. case CHIP_RAVEN:
  3167. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3168. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3169. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3170. } else {
  3171. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3172. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3173. }
  3174. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3175. gfx_v9_0_enable_cp_power_gating(adev, true);
  3176. else
  3177. gfx_v9_0_enable_cp_power_gating(adev, false);
  3178. /* update gfx cgpg state */
  3179. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3180. /* update mgcg state */
  3181. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3182. /* set gfx off through smu */
  3183. if (enable && adev->powerplay.pp_funcs->set_powergating_by_smu)
  3184. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true);
  3185. break;
  3186. case CHIP_VEGA12:
  3187. /* set gfx off through smu */
  3188. if (enable && adev->powerplay.pp_funcs->set_powergating_by_smu)
  3189. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true);
  3190. break;
  3191. default:
  3192. break;
  3193. }
  3194. return 0;
  3195. }
  3196. static int gfx_v9_0_set_clockgating_state(void *handle,
  3197. enum amd_clockgating_state state)
  3198. {
  3199. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3200. if (amdgpu_sriov_vf(adev))
  3201. return 0;
  3202. switch (adev->asic_type) {
  3203. case CHIP_VEGA10:
  3204. case CHIP_VEGA12:
  3205. case CHIP_VEGA20:
  3206. case CHIP_RAVEN:
  3207. gfx_v9_0_update_gfx_clock_gating(adev,
  3208. state == AMD_CG_STATE_GATE ? true : false);
  3209. break;
  3210. default:
  3211. break;
  3212. }
  3213. return 0;
  3214. }
  3215. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3216. {
  3217. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3218. int data;
  3219. if (amdgpu_sriov_vf(adev))
  3220. *flags = 0;
  3221. /* AMD_CG_SUPPORT_GFX_MGCG */
  3222. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3223. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3224. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3225. /* AMD_CG_SUPPORT_GFX_CGCG */
  3226. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3227. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3228. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3229. /* AMD_CG_SUPPORT_GFX_CGLS */
  3230. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3231. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3232. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3233. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3234. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3235. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3236. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3237. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3238. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3239. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3240. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3241. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3242. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3243. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3244. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3245. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3246. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3247. }
  3248. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3249. {
  3250. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3251. }
  3252. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3253. {
  3254. struct amdgpu_device *adev = ring->adev;
  3255. u64 wptr;
  3256. /* XXX check if swapping is necessary on BE */
  3257. if (ring->use_doorbell) {
  3258. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3259. } else {
  3260. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3261. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3262. }
  3263. return wptr;
  3264. }
  3265. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3266. {
  3267. struct amdgpu_device *adev = ring->adev;
  3268. if (ring->use_doorbell) {
  3269. /* XXX check if swapping is necessary on BE */
  3270. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3271. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3272. } else {
  3273. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3274. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3275. }
  3276. }
  3277. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3278. {
  3279. struct amdgpu_device *adev = ring->adev;
  3280. u32 ref_and_mask, reg_mem_engine;
  3281. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3282. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3283. switch (ring->me) {
  3284. case 1:
  3285. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3286. break;
  3287. case 2:
  3288. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3289. break;
  3290. default:
  3291. return;
  3292. }
  3293. reg_mem_engine = 0;
  3294. } else {
  3295. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3296. reg_mem_engine = 1; /* pfp */
  3297. }
  3298. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3299. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3300. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3301. ref_and_mask, ref_and_mask, 0x20);
  3302. }
  3303. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3304. struct amdgpu_ib *ib,
  3305. unsigned vmid, bool ctx_switch)
  3306. {
  3307. u32 header, control = 0;
  3308. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3309. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3310. else
  3311. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3312. control |= ib->length_dw | (vmid << 24);
  3313. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3314. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3315. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3316. gfx_v9_0_ring_emit_de_meta(ring);
  3317. }
  3318. amdgpu_ring_write(ring, header);
  3319. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3320. amdgpu_ring_write(ring,
  3321. #ifdef __BIG_ENDIAN
  3322. (2 << 0) |
  3323. #endif
  3324. lower_32_bits(ib->gpu_addr));
  3325. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3326. amdgpu_ring_write(ring, control);
  3327. }
  3328. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3329. struct amdgpu_ib *ib,
  3330. unsigned vmid, bool ctx_switch)
  3331. {
  3332. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3333. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3334. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3335. amdgpu_ring_write(ring,
  3336. #ifdef __BIG_ENDIAN
  3337. (2 << 0) |
  3338. #endif
  3339. lower_32_bits(ib->gpu_addr));
  3340. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3341. amdgpu_ring_write(ring, control);
  3342. }
  3343. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3344. u64 seq, unsigned flags)
  3345. {
  3346. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3347. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3348. bool writeback = flags & AMDGPU_FENCE_FLAG_TC_WB_ONLY;
  3349. /* RELEASE_MEM - flush caches, send int */
  3350. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3351. amdgpu_ring_write(ring, ((writeback ? (EOP_TC_WB_ACTION_EN |
  3352. EOP_TC_NC_ACTION_EN) :
  3353. (EOP_TCL1_ACTION_EN |
  3354. EOP_TC_ACTION_EN |
  3355. EOP_TC_WB_ACTION_EN |
  3356. EOP_TC_MD_ACTION_EN)) |
  3357. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3358. EVENT_INDEX(5)));
  3359. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3360. /*
  3361. * the address should be Qword aligned if 64bit write, Dword
  3362. * aligned if only send 32bit data low (discard data high)
  3363. */
  3364. if (write64bit)
  3365. BUG_ON(addr & 0x7);
  3366. else
  3367. BUG_ON(addr & 0x3);
  3368. amdgpu_ring_write(ring, lower_32_bits(addr));
  3369. amdgpu_ring_write(ring, upper_32_bits(addr));
  3370. amdgpu_ring_write(ring, lower_32_bits(seq));
  3371. amdgpu_ring_write(ring, upper_32_bits(seq));
  3372. amdgpu_ring_write(ring, 0);
  3373. }
  3374. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3375. {
  3376. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3377. uint32_t seq = ring->fence_drv.sync_seq;
  3378. uint64_t addr = ring->fence_drv.gpu_addr;
  3379. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3380. lower_32_bits(addr), upper_32_bits(addr),
  3381. seq, 0xffffffff, 4);
  3382. }
  3383. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3384. unsigned vmid, uint64_t pd_addr)
  3385. {
  3386. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3387. /* compute doesn't have PFP */
  3388. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3389. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3390. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3391. amdgpu_ring_write(ring, 0x0);
  3392. }
  3393. }
  3394. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3395. {
  3396. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3397. }
  3398. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3399. {
  3400. u64 wptr;
  3401. /* XXX check if swapping is necessary on BE */
  3402. if (ring->use_doorbell)
  3403. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3404. else
  3405. BUG();
  3406. return wptr;
  3407. }
  3408. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3409. bool acquire)
  3410. {
  3411. struct amdgpu_device *adev = ring->adev;
  3412. int pipe_num, tmp, reg;
  3413. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3414. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3415. /* first me only has 2 entries, GFX and HP3D */
  3416. if (ring->me > 0)
  3417. pipe_num -= 2;
  3418. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3419. tmp = RREG32(reg);
  3420. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3421. WREG32(reg, tmp);
  3422. }
  3423. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3424. struct amdgpu_ring *ring,
  3425. bool acquire)
  3426. {
  3427. int i, pipe;
  3428. bool reserve;
  3429. struct amdgpu_ring *iring;
  3430. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3431. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3432. if (acquire)
  3433. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3434. else
  3435. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3436. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3437. /* Clear all reservations - everyone reacquires all resources */
  3438. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3439. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3440. true);
  3441. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3442. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3443. true);
  3444. } else {
  3445. /* Lower all pipes without a current reservation */
  3446. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3447. iring = &adev->gfx.gfx_ring[i];
  3448. pipe = amdgpu_gfx_queue_to_bit(adev,
  3449. iring->me,
  3450. iring->pipe,
  3451. 0);
  3452. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3453. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3454. }
  3455. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3456. iring = &adev->gfx.compute_ring[i];
  3457. pipe = amdgpu_gfx_queue_to_bit(adev,
  3458. iring->me,
  3459. iring->pipe,
  3460. 0);
  3461. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3462. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3463. }
  3464. }
  3465. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3466. }
  3467. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3468. struct amdgpu_ring *ring,
  3469. bool acquire)
  3470. {
  3471. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3472. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3473. mutex_lock(&adev->srbm_mutex);
  3474. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3475. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3476. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3477. soc15_grbm_select(adev, 0, 0, 0, 0);
  3478. mutex_unlock(&adev->srbm_mutex);
  3479. }
  3480. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3481. enum drm_sched_priority priority)
  3482. {
  3483. struct amdgpu_device *adev = ring->adev;
  3484. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3485. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3486. return;
  3487. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3488. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3489. }
  3490. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3491. {
  3492. struct amdgpu_device *adev = ring->adev;
  3493. /* XXX check if swapping is necessary on BE */
  3494. if (ring->use_doorbell) {
  3495. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3496. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3497. } else{
  3498. BUG(); /* only DOORBELL method supported on gfx9 now */
  3499. }
  3500. }
  3501. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3502. u64 seq, unsigned int flags)
  3503. {
  3504. struct amdgpu_device *adev = ring->adev;
  3505. /* we only allocate 32bit for each seq wb address */
  3506. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3507. /* write fence seq to the "addr" */
  3508. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3509. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3510. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3511. amdgpu_ring_write(ring, lower_32_bits(addr));
  3512. amdgpu_ring_write(ring, upper_32_bits(addr));
  3513. amdgpu_ring_write(ring, lower_32_bits(seq));
  3514. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3515. /* set register to trigger INT */
  3516. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3517. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3518. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3519. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3520. amdgpu_ring_write(ring, 0);
  3521. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3522. }
  3523. }
  3524. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3525. {
  3526. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3527. amdgpu_ring_write(ring, 0);
  3528. }
  3529. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3530. {
  3531. struct v9_ce_ib_state ce_payload = {0};
  3532. uint64_t csa_addr;
  3533. int cnt;
  3534. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3535. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3536. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3537. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3538. WRITE_DATA_DST_SEL(8) |
  3539. WR_CONFIRM) |
  3540. WRITE_DATA_CACHE_POLICY(0));
  3541. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3542. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3543. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3544. }
  3545. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3546. {
  3547. struct v9_de_ib_state de_payload = {0};
  3548. uint64_t csa_addr, gds_addr;
  3549. int cnt;
  3550. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3551. gds_addr = csa_addr + 4096;
  3552. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3553. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3554. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3555. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3556. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3557. WRITE_DATA_DST_SEL(8) |
  3558. WR_CONFIRM) |
  3559. WRITE_DATA_CACHE_POLICY(0));
  3560. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3561. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3562. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3563. }
  3564. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3565. {
  3566. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3567. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3568. }
  3569. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3570. {
  3571. uint32_t dw2 = 0;
  3572. if (amdgpu_sriov_vf(ring->adev))
  3573. gfx_v9_0_ring_emit_ce_meta(ring);
  3574. gfx_v9_0_ring_emit_tmz(ring, true);
  3575. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3576. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3577. /* set load_global_config & load_global_uconfig */
  3578. dw2 |= 0x8001;
  3579. /* set load_cs_sh_regs */
  3580. dw2 |= 0x01000000;
  3581. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3582. dw2 |= 0x10002;
  3583. /* set load_ce_ram if preamble presented */
  3584. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3585. dw2 |= 0x10000000;
  3586. } else {
  3587. /* still load_ce_ram if this is the first time preamble presented
  3588. * although there is no context switch happens.
  3589. */
  3590. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3591. dw2 |= 0x10000000;
  3592. }
  3593. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3594. amdgpu_ring_write(ring, dw2);
  3595. amdgpu_ring_write(ring, 0);
  3596. }
  3597. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3598. {
  3599. unsigned ret;
  3600. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3601. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3602. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3603. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3604. ret = ring->wptr & ring->buf_mask;
  3605. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3606. return ret;
  3607. }
  3608. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3609. {
  3610. unsigned cur;
  3611. BUG_ON(offset > ring->buf_mask);
  3612. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3613. cur = (ring->wptr & ring->buf_mask) - 1;
  3614. if (likely(cur > offset))
  3615. ring->ring[offset] = cur - offset;
  3616. else
  3617. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3618. }
  3619. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3620. {
  3621. struct amdgpu_device *adev = ring->adev;
  3622. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3623. amdgpu_ring_write(ring, 0 | /* src: register*/
  3624. (5 << 8) | /* dst: memory */
  3625. (1 << 20)); /* write confirm */
  3626. amdgpu_ring_write(ring, reg);
  3627. amdgpu_ring_write(ring, 0);
  3628. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3629. adev->virt.reg_val_offs * 4));
  3630. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3631. adev->virt.reg_val_offs * 4));
  3632. }
  3633. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3634. uint32_t val)
  3635. {
  3636. uint32_t cmd = 0;
  3637. switch (ring->funcs->type) {
  3638. case AMDGPU_RING_TYPE_GFX:
  3639. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3640. break;
  3641. case AMDGPU_RING_TYPE_KIQ:
  3642. cmd = (1 << 16); /* no inc addr */
  3643. break;
  3644. default:
  3645. cmd = WR_CONFIRM;
  3646. break;
  3647. }
  3648. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3649. amdgpu_ring_write(ring, cmd);
  3650. amdgpu_ring_write(ring, reg);
  3651. amdgpu_ring_write(ring, 0);
  3652. amdgpu_ring_write(ring, val);
  3653. }
  3654. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3655. uint32_t val, uint32_t mask)
  3656. {
  3657. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3658. }
  3659. static void gfx_v9_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
  3660. uint32_t reg0, uint32_t reg1,
  3661. uint32_t ref, uint32_t mask)
  3662. {
  3663. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3664. if (amdgpu_sriov_vf(ring->adev))
  3665. gfx_v9_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
  3666. ref, mask, 0x20);
  3667. else
  3668. amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
  3669. ref, mask);
  3670. }
  3671. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3672. enum amdgpu_interrupt_state state)
  3673. {
  3674. switch (state) {
  3675. case AMDGPU_IRQ_STATE_DISABLE:
  3676. case AMDGPU_IRQ_STATE_ENABLE:
  3677. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3678. TIME_STAMP_INT_ENABLE,
  3679. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3680. break;
  3681. default:
  3682. break;
  3683. }
  3684. }
  3685. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3686. int me, int pipe,
  3687. enum amdgpu_interrupt_state state)
  3688. {
  3689. u32 mec_int_cntl, mec_int_cntl_reg;
  3690. /*
  3691. * amdgpu controls only the first MEC. That's why this function only
  3692. * handles the setting of interrupts for this specific MEC. All other
  3693. * pipes' interrupts are set by amdkfd.
  3694. */
  3695. if (me == 1) {
  3696. switch (pipe) {
  3697. case 0:
  3698. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3699. break;
  3700. case 1:
  3701. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3702. break;
  3703. case 2:
  3704. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3705. break;
  3706. case 3:
  3707. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3708. break;
  3709. default:
  3710. DRM_DEBUG("invalid pipe %d\n", pipe);
  3711. return;
  3712. }
  3713. } else {
  3714. DRM_DEBUG("invalid me %d\n", me);
  3715. return;
  3716. }
  3717. switch (state) {
  3718. case AMDGPU_IRQ_STATE_DISABLE:
  3719. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3720. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3721. TIME_STAMP_INT_ENABLE, 0);
  3722. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3723. break;
  3724. case AMDGPU_IRQ_STATE_ENABLE:
  3725. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3726. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3727. TIME_STAMP_INT_ENABLE, 1);
  3728. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3729. break;
  3730. default:
  3731. break;
  3732. }
  3733. }
  3734. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3735. struct amdgpu_irq_src *source,
  3736. unsigned type,
  3737. enum amdgpu_interrupt_state state)
  3738. {
  3739. switch (state) {
  3740. case AMDGPU_IRQ_STATE_DISABLE:
  3741. case AMDGPU_IRQ_STATE_ENABLE:
  3742. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3743. PRIV_REG_INT_ENABLE,
  3744. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3745. break;
  3746. default:
  3747. break;
  3748. }
  3749. return 0;
  3750. }
  3751. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3752. struct amdgpu_irq_src *source,
  3753. unsigned type,
  3754. enum amdgpu_interrupt_state state)
  3755. {
  3756. switch (state) {
  3757. case AMDGPU_IRQ_STATE_DISABLE:
  3758. case AMDGPU_IRQ_STATE_ENABLE:
  3759. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3760. PRIV_INSTR_INT_ENABLE,
  3761. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3762. default:
  3763. break;
  3764. }
  3765. return 0;
  3766. }
  3767. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3768. struct amdgpu_irq_src *src,
  3769. unsigned type,
  3770. enum amdgpu_interrupt_state state)
  3771. {
  3772. switch (type) {
  3773. case AMDGPU_CP_IRQ_GFX_EOP:
  3774. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3775. break;
  3776. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3777. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3778. break;
  3779. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3780. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3781. break;
  3782. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3783. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3784. break;
  3785. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3786. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3787. break;
  3788. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3789. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3790. break;
  3791. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3792. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3793. break;
  3794. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3795. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3796. break;
  3797. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3798. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3799. break;
  3800. default:
  3801. break;
  3802. }
  3803. return 0;
  3804. }
  3805. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3806. struct amdgpu_irq_src *source,
  3807. struct amdgpu_iv_entry *entry)
  3808. {
  3809. int i;
  3810. u8 me_id, pipe_id, queue_id;
  3811. struct amdgpu_ring *ring;
  3812. DRM_DEBUG("IH: CP EOP\n");
  3813. me_id = (entry->ring_id & 0x0c) >> 2;
  3814. pipe_id = (entry->ring_id & 0x03) >> 0;
  3815. queue_id = (entry->ring_id & 0x70) >> 4;
  3816. switch (me_id) {
  3817. case 0:
  3818. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3819. break;
  3820. case 1:
  3821. case 2:
  3822. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3823. ring = &adev->gfx.compute_ring[i];
  3824. /* Per-queue interrupt is supported for MEC starting from VI.
  3825. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3826. */
  3827. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3828. amdgpu_fence_process(ring);
  3829. }
  3830. break;
  3831. }
  3832. return 0;
  3833. }
  3834. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3835. struct amdgpu_irq_src *source,
  3836. struct amdgpu_iv_entry *entry)
  3837. {
  3838. DRM_ERROR("Illegal register access in command stream\n");
  3839. schedule_work(&adev->reset_work);
  3840. return 0;
  3841. }
  3842. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3843. struct amdgpu_irq_src *source,
  3844. struct amdgpu_iv_entry *entry)
  3845. {
  3846. DRM_ERROR("Illegal instruction in command stream\n");
  3847. schedule_work(&adev->reset_work);
  3848. return 0;
  3849. }
  3850. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3851. struct amdgpu_irq_src *src,
  3852. unsigned int type,
  3853. enum amdgpu_interrupt_state state)
  3854. {
  3855. uint32_t tmp, target;
  3856. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3857. if (ring->me == 1)
  3858. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3859. else
  3860. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3861. target += ring->pipe;
  3862. switch (type) {
  3863. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3864. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3865. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3866. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3867. GENERIC2_INT_ENABLE, 0);
  3868. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3869. tmp = RREG32(target);
  3870. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3871. GENERIC2_INT_ENABLE, 0);
  3872. WREG32(target, tmp);
  3873. } else {
  3874. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3875. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3876. GENERIC2_INT_ENABLE, 1);
  3877. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3878. tmp = RREG32(target);
  3879. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3880. GENERIC2_INT_ENABLE, 1);
  3881. WREG32(target, tmp);
  3882. }
  3883. break;
  3884. default:
  3885. BUG(); /* kiq only support GENERIC2_INT now */
  3886. break;
  3887. }
  3888. return 0;
  3889. }
  3890. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3891. struct amdgpu_irq_src *source,
  3892. struct amdgpu_iv_entry *entry)
  3893. {
  3894. u8 me_id, pipe_id, queue_id;
  3895. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3896. me_id = (entry->ring_id & 0x0c) >> 2;
  3897. pipe_id = (entry->ring_id & 0x03) >> 0;
  3898. queue_id = (entry->ring_id & 0x70) >> 4;
  3899. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3900. me_id, pipe_id, queue_id);
  3901. amdgpu_fence_process(ring);
  3902. return 0;
  3903. }
  3904. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3905. .name = "gfx_v9_0",
  3906. .early_init = gfx_v9_0_early_init,
  3907. .late_init = gfx_v9_0_late_init,
  3908. .sw_init = gfx_v9_0_sw_init,
  3909. .sw_fini = gfx_v9_0_sw_fini,
  3910. .hw_init = gfx_v9_0_hw_init,
  3911. .hw_fini = gfx_v9_0_hw_fini,
  3912. .suspend = gfx_v9_0_suspend,
  3913. .resume = gfx_v9_0_resume,
  3914. .is_idle = gfx_v9_0_is_idle,
  3915. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3916. .soft_reset = gfx_v9_0_soft_reset,
  3917. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3918. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3919. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3920. };
  3921. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3922. .type = AMDGPU_RING_TYPE_GFX,
  3923. .align_mask = 0xff,
  3924. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3925. .support_64bit_ptrs = true,
  3926. .vmhub = AMDGPU_GFXHUB,
  3927. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3928. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3929. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3930. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3931. 5 + /* COND_EXEC */
  3932. 7 + /* PIPELINE_SYNC */
  3933. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3934. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3935. 2 + /* VM_FLUSH */
  3936. 8 + /* FENCE for VM_FLUSH */
  3937. 20 + /* GDS switch */
  3938. 4 + /* double SWITCH_BUFFER,
  3939. the first COND_EXEC jump to the place just
  3940. prior to this double SWITCH_BUFFER */
  3941. 5 + /* COND_EXEC */
  3942. 7 + /* HDP_flush */
  3943. 4 + /* VGT_flush */
  3944. 14 + /* CE_META */
  3945. 31 + /* DE_META */
  3946. 3 + /* CNTX_CTRL */
  3947. 5 + /* HDP_INVL */
  3948. 8 + 8 + /* FENCE x2 */
  3949. 2, /* SWITCH_BUFFER */
  3950. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3951. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3952. .emit_fence = gfx_v9_0_ring_emit_fence,
  3953. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3954. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3955. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3956. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3957. .test_ring = gfx_v9_0_ring_test_ring,
  3958. .test_ib = gfx_v9_0_ring_test_ib,
  3959. .insert_nop = amdgpu_ring_insert_nop,
  3960. .pad_ib = amdgpu_ring_generic_pad_ib,
  3961. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3962. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3963. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3964. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3965. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3966. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3967. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3968. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3969. };
  3970. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3971. .type = AMDGPU_RING_TYPE_COMPUTE,
  3972. .align_mask = 0xff,
  3973. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3974. .support_64bit_ptrs = true,
  3975. .vmhub = AMDGPU_GFXHUB,
  3976. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3977. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3978. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3979. .emit_frame_size =
  3980. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3981. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3982. 5 + /* hdp invalidate */
  3983. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3984. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3985. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3986. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3987. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3988. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3989. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3990. .emit_fence = gfx_v9_0_ring_emit_fence,
  3991. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3992. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3993. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3994. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3995. .test_ring = gfx_v9_0_ring_test_ring,
  3996. .test_ib = gfx_v9_0_ring_test_ib,
  3997. .insert_nop = amdgpu_ring_insert_nop,
  3998. .pad_ib = amdgpu_ring_generic_pad_ib,
  3999. .set_priority = gfx_v9_0_ring_set_priority_compute,
  4000. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4001. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4002. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4003. };
  4004. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  4005. .type = AMDGPU_RING_TYPE_KIQ,
  4006. .align_mask = 0xff,
  4007. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4008. .support_64bit_ptrs = true,
  4009. .vmhub = AMDGPU_GFXHUB,
  4010. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  4011. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  4012. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  4013. .emit_frame_size =
  4014. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  4015. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  4016. 5 + /* hdp invalidate */
  4017. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  4018. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  4019. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  4020. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  4021. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  4022. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  4023. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  4024. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  4025. .test_ring = gfx_v9_0_ring_test_ring,
  4026. .test_ib = gfx_v9_0_ring_test_ib,
  4027. .insert_nop = amdgpu_ring_insert_nop,
  4028. .pad_ib = amdgpu_ring_generic_pad_ib,
  4029. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  4030. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4031. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4032. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4033. };
  4034. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  4035. {
  4036. int i;
  4037. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  4038. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4039. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  4040. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4041. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  4042. }
  4043. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  4044. .set = gfx_v9_0_kiq_set_interrupt_state,
  4045. .process = gfx_v9_0_kiq_irq,
  4046. };
  4047. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  4048. .set = gfx_v9_0_set_eop_interrupt_state,
  4049. .process = gfx_v9_0_eop_irq,
  4050. };
  4051. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  4052. .set = gfx_v9_0_set_priv_reg_fault_state,
  4053. .process = gfx_v9_0_priv_reg_irq,
  4054. };
  4055. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  4056. .set = gfx_v9_0_set_priv_inst_fault_state,
  4057. .process = gfx_v9_0_priv_inst_irq,
  4058. };
  4059. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  4060. {
  4061. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4062. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  4063. adev->gfx.priv_reg_irq.num_types = 1;
  4064. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  4065. adev->gfx.priv_inst_irq.num_types = 1;
  4066. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  4067. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  4068. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  4069. }
  4070. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  4071. {
  4072. switch (adev->asic_type) {
  4073. case CHIP_VEGA10:
  4074. case CHIP_VEGA12:
  4075. case CHIP_VEGA20:
  4076. case CHIP_RAVEN:
  4077. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  4078. break;
  4079. default:
  4080. break;
  4081. }
  4082. }
  4083. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  4084. {
  4085. /* init asci gds info */
  4086. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  4087. adev->gds.gws.total_size = 64;
  4088. adev->gds.oa.total_size = 16;
  4089. if (adev->gds.mem.total_size == 64 * 1024) {
  4090. adev->gds.mem.gfx_partition_size = 4096;
  4091. adev->gds.mem.cs_partition_size = 4096;
  4092. adev->gds.gws.gfx_partition_size = 4;
  4093. adev->gds.gws.cs_partition_size = 4;
  4094. adev->gds.oa.gfx_partition_size = 4;
  4095. adev->gds.oa.cs_partition_size = 1;
  4096. } else {
  4097. adev->gds.mem.gfx_partition_size = 1024;
  4098. adev->gds.mem.cs_partition_size = 1024;
  4099. adev->gds.gws.gfx_partition_size = 16;
  4100. adev->gds.gws.cs_partition_size = 16;
  4101. adev->gds.oa.gfx_partition_size = 4;
  4102. adev->gds.oa.cs_partition_size = 4;
  4103. }
  4104. }
  4105. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  4106. u32 bitmap)
  4107. {
  4108. u32 data;
  4109. if (!bitmap)
  4110. return;
  4111. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4112. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4113. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  4114. }
  4115. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4116. {
  4117. u32 data, mask;
  4118. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  4119. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  4120. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4121. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4122. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4123. return (~data) & mask;
  4124. }
  4125. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  4126. struct amdgpu_cu_info *cu_info)
  4127. {
  4128. int i, j, k, counter, active_cu_number = 0;
  4129. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4130. unsigned disable_masks[4 * 2];
  4131. if (!adev || !cu_info)
  4132. return -EINVAL;
  4133. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4134. mutex_lock(&adev->grbm_idx_mutex);
  4135. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4136. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4137. mask = 1;
  4138. ao_bitmap = 0;
  4139. counter = 0;
  4140. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  4141. if (i < 4 && j < 2)
  4142. gfx_v9_0_set_user_cu_inactive_bitmap(
  4143. adev, disable_masks[i * 2 + j]);
  4144. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  4145. cu_info->bitmap[i][j] = bitmap;
  4146. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4147. if (bitmap & mask) {
  4148. if (counter < adev->gfx.config.max_cu_per_sh)
  4149. ao_bitmap |= mask;
  4150. counter ++;
  4151. }
  4152. mask <<= 1;
  4153. }
  4154. active_cu_number += counter;
  4155. if (i < 2 && j < 2)
  4156. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4157. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4158. }
  4159. }
  4160. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4161. mutex_unlock(&adev->grbm_idx_mutex);
  4162. cu_info->number = active_cu_number;
  4163. cu_info->ao_cu_mask = ao_cu_mask;
  4164. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4165. return 0;
  4166. }
  4167. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  4168. {
  4169. .type = AMD_IP_BLOCK_TYPE_GFX,
  4170. .major = 9,
  4171. .minor = 0,
  4172. .rev = 0,
  4173. .funcs = &gfx_v9_0_ip_funcs,
  4174. };