amdgpu_vcn.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. #include <linux/firmware.h>
  27. #include <linux/module.h>
  28. #include <drm/drmP.h>
  29. #include <drm/drm.h>
  30. #include "amdgpu.h"
  31. #include "amdgpu_pm.h"
  32. #include "amdgpu_vcn.h"
  33. #include "soc15d.h"
  34. #include "soc15_common.h"
  35. #include "vcn/vcn_1_0_offset.h"
  36. /* 1 second timeout */
  37. #define VCN_IDLE_TIMEOUT msecs_to_jiffies(1000)
  38. /* Firmware Names */
  39. #define FIRMWARE_RAVEN "amdgpu/raven_vcn.bin"
  40. MODULE_FIRMWARE(FIRMWARE_RAVEN);
  41. static void amdgpu_vcn_idle_work_handler(struct work_struct *work);
  42. int amdgpu_vcn_sw_init(struct amdgpu_device *adev)
  43. {
  44. unsigned long bo_size;
  45. const char *fw_name;
  46. const struct common_firmware_header *hdr;
  47. unsigned char fw_check;
  48. int r;
  49. INIT_DELAYED_WORK(&adev->vcn.idle_work, amdgpu_vcn_idle_work_handler);
  50. switch (adev->asic_type) {
  51. case CHIP_RAVEN:
  52. fw_name = FIRMWARE_RAVEN;
  53. break;
  54. default:
  55. return -EINVAL;
  56. }
  57. r = request_firmware(&adev->vcn.fw, fw_name, adev->dev);
  58. if (r) {
  59. dev_err(adev->dev, "amdgpu_vcn: Can't load firmware \"%s\"\n",
  60. fw_name);
  61. return r;
  62. }
  63. r = amdgpu_ucode_validate(adev->vcn.fw);
  64. if (r) {
  65. dev_err(adev->dev, "amdgpu_vcn: Can't validate firmware \"%s\"\n",
  66. fw_name);
  67. release_firmware(adev->vcn.fw);
  68. adev->vcn.fw = NULL;
  69. return r;
  70. }
  71. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  72. adev->vcn.fw_version = le32_to_cpu(hdr->ucode_version);
  73. /* Bit 20-23, it is encode major and non-zero for new naming convention.
  74. * This field is part of version minor and DRM_DISABLED_FLAG in old naming
  75. * convention. Since the l:wq!atest version minor is 0x5B and DRM_DISABLED_FLAG
  76. * is zero in old naming convention, this field is always zero so far.
  77. * These four bits are used to tell which naming convention is present.
  78. */
  79. fw_check = (le32_to_cpu(hdr->ucode_version) >> 20) & 0xf;
  80. if (fw_check) {
  81. unsigned int dec_ver, enc_major, enc_minor, vep, fw_rev;
  82. fw_rev = le32_to_cpu(hdr->ucode_version) & 0xfff;
  83. enc_minor = (le32_to_cpu(hdr->ucode_version) >> 12) & 0xff;
  84. enc_major = fw_check;
  85. dec_ver = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xf;
  86. vep = (le32_to_cpu(hdr->ucode_version) >> 28) & 0xf;
  87. DRM_INFO("Found VCN firmware Version ENC: %hu.%hu DEC: %hu VEP: %hu Revision: %hu\n",
  88. enc_major, enc_minor, dec_ver, vep, fw_rev);
  89. } else {
  90. unsigned int version_major, version_minor, family_id;
  91. family_id = le32_to_cpu(hdr->ucode_version) & 0xff;
  92. version_major = (le32_to_cpu(hdr->ucode_version) >> 24) & 0xff;
  93. version_minor = (le32_to_cpu(hdr->ucode_version) >> 8) & 0xff;
  94. DRM_INFO("Found VCN firmware Version: %hu.%hu Family ID: %hu\n",
  95. version_major, version_minor, family_id);
  96. }
  97. bo_size = AMDGPU_GPU_PAGE_ALIGN(le32_to_cpu(hdr->ucode_size_bytes) + 8)
  98. + AMDGPU_VCN_STACK_SIZE + AMDGPU_VCN_HEAP_SIZE
  99. + AMDGPU_VCN_SESSION_SIZE * 40;
  100. r = amdgpu_bo_create_kernel(adev, bo_size, PAGE_SIZE,
  101. AMDGPU_GEM_DOMAIN_VRAM, &adev->vcn.vcpu_bo,
  102. &adev->vcn.gpu_addr, &adev->vcn.cpu_addr);
  103. if (r) {
  104. dev_err(adev->dev, "(%d) failed to allocate vcn bo\n", r);
  105. return r;
  106. }
  107. return 0;
  108. }
  109. int amdgpu_vcn_sw_fini(struct amdgpu_device *adev)
  110. {
  111. int i;
  112. kfree(adev->vcn.saved_bo);
  113. amdgpu_bo_free_kernel(&adev->vcn.vcpu_bo,
  114. &adev->vcn.gpu_addr,
  115. (void **)&adev->vcn.cpu_addr);
  116. amdgpu_ring_fini(&adev->vcn.ring_dec);
  117. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  118. amdgpu_ring_fini(&adev->vcn.ring_enc[i]);
  119. amdgpu_ring_fini(&adev->vcn.ring_jpeg);
  120. release_firmware(adev->vcn.fw);
  121. return 0;
  122. }
  123. int amdgpu_vcn_suspend(struct amdgpu_device *adev)
  124. {
  125. unsigned size;
  126. void *ptr;
  127. if (adev->vcn.vcpu_bo == NULL)
  128. return 0;
  129. cancel_delayed_work_sync(&adev->vcn.idle_work);
  130. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  131. ptr = adev->vcn.cpu_addr;
  132. adev->vcn.saved_bo = kmalloc(size, GFP_KERNEL);
  133. if (!adev->vcn.saved_bo)
  134. return -ENOMEM;
  135. memcpy_fromio(adev->vcn.saved_bo, ptr, size);
  136. return 0;
  137. }
  138. int amdgpu_vcn_resume(struct amdgpu_device *adev)
  139. {
  140. unsigned size;
  141. void *ptr;
  142. if (adev->vcn.vcpu_bo == NULL)
  143. return -EINVAL;
  144. size = amdgpu_bo_size(adev->vcn.vcpu_bo);
  145. ptr = adev->vcn.cpu_addr;
  146. if (adev->vcn.saved_bo != NULL) {
  147. memcpy_toio(ptr, adev->vcn.saved_bo, size);
  148. kfree(adev->vcn.saved_bo);
  149. adev->vcn.saved_bo = NULL;
  150. } else {
  151. const struct common_firmware_header *hdr;
  152. unsigned offset;
  153. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  154. offset = le32_to_cpu(hdr->ucode_array_offset_bytes);
  155. memcpy_toio(adev->vcn.cpu_addr, adev->vcn.fw->data + offset,
  156. le32_to_cpu(hdr->ucode_size_bytes));
  157. size -= le32_to_cpu(hdr->ucode_size_bytes);
  158. ptr += le32_to_cpu(hdr->ucode_size_bytes);
  159. memset_io(ptr, 0, size);
  160. }
  161. return 0;
  162. }
  163. static void amdgpu_vcn_idle_work_handler(struct work_struct *work)
  164. {
  165. struct amdgpu_device *adev =
  166. container_of(work, struct amdgpu_device, vcn.idle_work.work);
  167. unsigned fences = amdgpu_fence_count_emitted(&adev->vcn.ring_dec);
  168. unsigned i;
  169. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  170. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_enc[i]);
  171. }
  172. fences += amdgpu_fence_count_emitted(&adev->vcn.ring_jpeg);
  173. if (fences == 0) {
  174. if (adev->pm.dpm_enabled)
  175. amdgpu_dpm_enable_uvd(adev, false);
  176. else
  177. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  178. AMD_PG_STATE_GATE);
  179. } else {
  180. schedule_delayed_work(&adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  181. }
  182. }
  183. void amdgpu_vcn_ring_begin_use(struct amdgpu_ring *ring)
  184. {
  185. struct amdgpu_device *adev = ring->adev;
  186. bool set_clocks = !cancel_delayed_work_sync(&adev->vcn.idle_work);
  187. if (set_clocks) {
  188. if (adev->pm.dpm_enabled)
  189. amdgpu_dpm_enable_uvd(adev, true);
  190. else
  191. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCN,
  192. AMD_PG_STATE_UNGATE);
  193. }
  194. }
  195. void amdgpu_vcn_ring_end_use(struct amdgpu_ring *ring)
  196. {
  197. schedule_delayed_work(&ring->adev->vcn.idle_work, VCN_IDLE_TIMEOUT);
  198. }
  199. int amdgpu_vcn_dec_ring_test_ring(struct amdgpu_ring *ring)
  200. {
  201. struct amdgpu_device *adev = ring->adev;
  202. uint32_t tmp = 0;
  203. unsigned i;
  204. int r;
  205. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  206. r = amdgpu_ring_alloc(ring, 3);
  207. if (r) {
  208. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  209. ring->idx, r);
  210. return r;
  211. }
  212. amdgpu_ring_write(ring,
  213. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  214. amdgpu_ring_write(ring, 0xDEADBEEF);
  215. amdgpu_ring_commit(ring);
  216. for (i = 0; i < adev->usec_timeout; i++) {
  217. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  218. if (tmp == 0xDEADBEEF)
  219. break;
  220. DRM_UDELAY(1);
  221. }
  222. if (i < adev->usec_timeout) {
  223. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  224. ring->idx, i);
  225. } else {
  226. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  227. ring->idx, tmp);
  228. r = -EINVAL;
  229. }
  230. return r;
  231. }
  232. static int amdgpu_vcn_dec_send_msg(struct amdgpu_ring *ring,
  233. struct amdgpu_bo *bo,
  234. struct dma_fence **fence)
  235. {
  236. struct amdgpu_device *adev = ring->adev;
  237. struct dma_fence *f = NULL;
  238. struct amdgpu_job *job;
  239. struct amdgpu_ib *ib;
  240. uint64_t addr;
  241. int i, r;
  242. r = amdgpu_job_alloc_with_ib(adev, 64, &job);
  243. if (r)
  244. goto err;
  245. ib = &job->ibs[0];
  246. addr = amdgpu_bo_gpu_offset(bo);
  247. ib->ptr[0] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0);
  248. ib->ptr[1] = addr;
  249. ib->ptr[2] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0);
  250. ib->ptr[3] = addr >> 32;
  251. ib->ptr[4] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0);
  252. ib->ptr[5] = 0;
  253. for (i = 6; i < 16; i += 2) {
  254. ib->ptr[i] = PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0);
  255. ib->ptr[i+1] = 0;
  256. }
  257. ib->length_dw = 16;
  258. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  259. job->fence = dma_fence_get(f);
  260. if (r)
  261. goto err_free;
  262. amdgpu_job_free(job);
  263. amdgpu_bo_fence(bo, f, false);
  264. amdgpu_bo_unreserve(bo);
  265. amdgpu_bo_unref(&bo);
  266. if (fence)
  267. *fence = dma_fence_get(f);
  268. dma_fence_put(f);
  269. return 0;
  270. err_free:
  271. amdgpu_job_free(job);
  272. err:
  273. amdgpu_bo_unreserve(bo);
  274. amdgpu_bo_unref(&bo);
  275. return r;
  276. }
  277. static int amdgpu_vcn_dec_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  278. struct dma_fence **fence)
  279. {
  280. struct amdgpu_device *adev = ring->adev;
  281. struct amdgpu_bo *bo = NULL;
  282. uint32_t *msg;
  283. int r, i;
  284. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  285. AMDGPU_GEM_DOMAIN_VRAM,
  286. &bo, NULL, (void **)&msg);
  287. if (r)
  288. return r;
  289. msg[0] = cpu_to_le32(0x00000028);
  290. msg[1] = cpu_to_le32(0x00000038);
  291. msg[2] = cpu_to_le32(0x00000001);
  292. msg[3] = cpu_to_le32(0x00000000);
  293. msg[4] = cpu_to_le32(handle);
  294. msg[5] = cpu_to_le32(0x00000000);
  295. msg[6] = cpu_to_le32(0x00000001);
  296. msg[7] = cpu_to_le32(0x00000028);
  297. msg[8] = cpu_to_le32(0x00000010);
  298. msg[9] = cpu_to_le32(0x00000000);
  299. msg[10] = cpu_to_le32(0x00000007);
  300. msg[11] = cpu_to_le32(0x00000000);
  301. msg[12] = cpu_to_le32(0x00000780);
  302. msg[13] = cpu_to_le32(0x00000440);
  303. for (i = 14; i < 1024; ++i)
  304. msg[i] = cpu_to_le32(0x0);
  305. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  306. }
  307. static int amdgpu_vcn_dec_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  308. struct dma_fence **fence)
  309. {
  310. struct amdgpu_device *adev = ring->adev;
  311. struct amdgpu_bo *bo = NULL;
  312. uint32_t *msg;
  313. int r, i;
  314. r = amdgpu_bo_create_reserved(adev, 1024, PAGE_SIZE,
  315. AMDGPU_GEM_DOMAIN_VRAM,
  316. &bo, NULL, (void **)&msg);
  317. if (r)
  318. return r;
  319. msg[0] = cpu_to_le32(0x00000028);
  320. msg[1] = cpu_to_le32(0x00000018);
  321. msg[2] = cpu_to_le32(0x00000000);
  322. msg[3] = cpu_to_le32(0x00000002);
  323. msg[4] = cpu_to_le32(handle);
  324. msg[5] = cpu_to_le32(0x00000000);
  325. for (i = 6; i < 1024; ++i)
  326. msg[i] = cpu_to_le32(0x0);
  327. return amdgpu_vcn_dec_send_msg(ring, bo, fence);
  328. }
  329. int amdgpu_vcn_dec_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  330. {
  331. struct dma_fence *fence;
  332. long r;
  333. r = amdgpu_vcn_dec_get_create_msg(ring, 1, NULL);
  334. if (r) {
  335. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  336. goto error;
  337. }
  338. r = amdgpu_vcn_dec_get_destroy_msg(ring, 1, &fence);
  339. if (r) {
  340. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  341. goto error;
  342. }
  343. r = dma_fence_wait_timeout(fence, false, timeout);
  344. if (r == 0) {
  345. DRM_ERROR("amdgpu: IB test timed out.\n");
  346. r = -ETIMEDOUT;
  347. } else if (r < 0) {
  348. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  349. } else {
  350. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  351. r = 0;
  352. }
  353. dma_fence_put(fence);
  354. error:
  355. return r;
  356. }
  357. int amdgpu_vcn_enc_ring_test_ring(struct amdgpu_ring *ring)
  358. {
  359. struct amdgpu_device *adev = ring->adev;
  360. uint32_t rptr = amdgpu_ring_get_rptr(ring);
  361. unsigned i;
  362. int r;
  363. r = amdgpu_ring_alloc(ring, 16);
  364. if (r) {
  365. DRM_ERROR("amdgpu: vcn enc failed to lock ring %d (%d).\n",
  366. ring->idx, r);
  367. return r;
  368. }
  369. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  370. amdgpu_ring_commit(ring);
  371. for (i = 0; i < adev->usec_timeout; i++) {
  372. if (amdgpu_ring_get_rptr(ring) != rptr)
  373. break;
  374. DRM_UDELAY(1);
  375. }
  376. if (i < adev->usec_timeout) {
  377. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  378. ring->idx, i);
  379. } else {
  380. DRM_ERROR("amdgpu: ring %d test failed\n",
  381. ring->idx);
  382. r = -ETIMEDOUT;
  383. }
  384. return r;
  385. }
  386. static int amdgpu_vcn_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  387. struct dma_fence **fence)
  388. {
  389. const unsigned ib_size_dw = 16;
  390. struct amdgpu_job *job;
  391. struct amdgpu_ib *ib;
  392. struct dma_fence *f = NULL;
  393. uint64_t dummy;
  394. int i, r;
  395. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  396. if (r)
  397. return r;
  398. ib = &job->ibs[0];
  399. dummy = ib->gpu_addr + 1024;
  400. ib->length_dw = 0;
  401. ib->ptr[ib->length_dw++] = 0x00000018;
  402. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  403. ib->ptr[ib->length_dw++] = handle;
  404. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  405. ib->ptr[ib->length_dw++] = dummy;
  406. ib->ptr[ib->length_dw++] = 0x0000000b;
  407. ib->ptr[ib->length_dw++] = 0x00000014;
  408. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  409. ib->ptr[ib->length_dw++] = 0x0000001c;
  410. ib->ptr[ib->length_dw++] = 0x00000000;
  411. ib->ptr[ib->length_dw++] = 0x00000000;
  412. ib->ptr[ib->length_dw++] = 0x00000008;
  413. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  414. for (i = ib->length_dw; i < ib_size_dw; ++i)
  415. ib->ptr[i] = 0x0;
  416. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  417. job->fence = dma_fence_get(f);
  418. if (r)
  419. goto err;
  420. amdgpu_job_free(job);
  421. if (fence)
  422. *fence = dma_fence_get(f);
  423. dma_fence_put(f);
  424. return 0;
  425. err:
  426. amdgpu_job_free(job);
  427. return r;
  428. }
  429. static int amdgpu_vcn_enc_get_destroy_msg(struct amdgpu_ring *ring, uint32_t handle,
  430. struct dma_fence **fence)
  431. {
  432. const unsigned ib_size_dw = 16;
  433. struct amdgpu_job *job;
  434. struct amdgpu_ib *ib;
  435. struct dma_fence *f = NULL;
  436. uint64_t dummy;
  437. int i, r;
  438. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  439. if (r)
  440. return r;
  441. ib = &job->ibs[0];
  442. dummy = ib->gpu_addr + 1024;
  443. ib->length_dw = 0;
  444. ib->ptr[ib->length_dw++] = 0x00000018;
  445. ib->ptr[ib->length_dw++] = 0x00000001;
  446. ib->ptr[ib->length_dw++] = handle;
  447. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  448. ib->ptr[ib->length_dw++] = dummy;
  449. ib->ptr[ib->length_dw++] = 0x0000000b;
  450. ib->ptr[ib->length_dw++] = 0x00000014;
  451. ib->ptr[ib->length_dw++] = 0x00000002;
  452. ib->ptr[ib->length_dw++] = 0x0000001c;
  453. ib->ptr[ib->length_dw++] = 0x00000000;
  454. ib->ptr[ib->length_dw++] = 0x00000000;
  455. ib->ptr[ib->length_dw++] = 0x00000008;
  456. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  457. for (i = ib->length_dw; i < ib_size_dw; ++i)
  458. ib->ptr[i] = 0x0;
  459. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  460. job->fence = dma_fence_get(f);
  461. if (r)
  462. goto err;
  463. amdgpu_job_free(job);
  464. if (fence)
  465. *fence = dma_fence_get(f);
  466. dma_fence_put(f);
  467. return 0;
  468. err:
  469. amdgpu_job_free(job);
  470. return r;
  471. }
  472. int amdgpu_vcn_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  473. {
  474. struct dma_fence *fence = NULL;
  475. long r;
  476. r = amdgpu_vcn_enc_get_create_msg(ring, 1, NULL);
  477. if (r) {
  478. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  479. goto error;
  480. }
  481. r = amdgpu_vcn_enc_get_destroy_msg(ring, 1, &fence);
  482. if (r) {
  483. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  484. goto error;
  485. }
  486. r = dma_fence_wait_timeout(fence, false, timeout);
  487. if (r == 0) {
  488. DRM_ERROR("amdgpu: IB test timed out.\n");
  489. r = -ETIMEDOUT;
  490. } else if (r < 0) {
  491. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  492. } else {
  493. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  494. r = 0;
  495. }
  496. error:
  497. dma_fence_put(fence);
  498. return r;
  499. }
  500. int amdgpu_vcn_jpeg_ring_test_ring(struct amdgpu_ring *ring)
  501. {
  502. struct amdgpu_device *adev = ring->adev;
  503. uint32_t tmp = 0;
  504. unsigned i;
  505. int r;
  506. WREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0xCAFEDEAD);
  507. r = amdgpu_ring_alloc(ring, 3);
  508. if (r) {
  509. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  510. ring->idx, r);
  511. return r;
  512. }
  513. amdgpu_ring_write(ring,
  514. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0, 0, 0));
  515. amdgpu_ring_write(ring, 0xDEADBEEF);
  516. amdgpu_ring_commit(ring);
  517. for (i = 0; i < adev->usec_timeout; i++) {
  518. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID));
  519. if (tmp == 0xDEADBEEF)
  520. break;
  521. DRM_UDELAY(1);
  522. }
  523. if (i < adev->usec_timeout) {
  524. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  525. ring->idx, i);
  526. } else {
  527. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  528. ring->idx, tmp);
  529. r = -EINVAL;
  530. }
  531. return r;
  532. }
  533. static int amdgpu_vcn_jpeg_set_reg(struct amdgpu_ring *ring, uint32_t handle,
  534. struct dma_fence **fence)
  535. {
  536. struct amdgpu_device *adev = ring->adev;
  537. struct amdgpu_job *job;
  538. struct amdgpu_ib *ib;
  539. struct dma_fence *f = NULL;
  540. const unsigned ib_size_dw = 16;
  541. int i, r;
  542. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  543. if (r)
  544. return r;
  545. ib = &job->ibs[0];
  546. ib->ptr[0] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH), 0, 0, PACKETJ_TYPE0);
  547. ib->ptr[1] = 0xDEADBEEF;
  548. for (i = 2; i < 16; i += 2) {
  549. ib->ptr[i] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  550. ib->ptr[i+1] = 0;
  551. }
  552. ib->length_dw = 16;
  553. r = amdgpu_ib_schedule(ring, 1, ib, NULL, &f);
  554. job->fence = dma_fence_get(f);
  555. if (r)
  556. goto err;
  557. amdgpu_job_free(job);
  558. if (fence)
  559. *fence = dma_fence_get(f);
  560. dma_fence_put(f);
  561. return 0;
  562. err:
  563. amdgpu_job_free(job);
  564. return r;
  565. }
  566. int amdgpu_vcn_jpeg_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  567. {
  568. struct amdgpu_device *adev = ring->adev;
  569. uint32_t tmp = 0;
  570. unsigned i;
  571. struct dma_fence *fence = NULL;
  572. long r = 0;
  573. r = amdgpu_vcn_jpeg_set_reg(ring, 1, &fence);
  574. if (r) {
  575. DRM_ERROR("amdgpu: failed to set jpeg register (%ld).\n", r);
  576. goto error;
  577. }
  578. r = dma_fence_wait_timeout(fence, false, timeout);
  579. if (r == 0) {
  580. DRM_ERROR("amdgpu: IB test timed out.\n");
  581. r = -ETIMEDOUT;
  582. goto error;
  583. } else if (r < 0) {
  584. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  585. goto error;
  586. } else
  587. r = 0;
  588. for (i = 0; i < adev->usec_timeout; i++) {
  589. tmp = RREG32(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_PITCH));
  590. if (tmp == 0xDEADBEEF)
  591. break;
  592. DRM_UDELAY(1);
  593. }
  594. if (i < adev->usec_timeout)
  595. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  596. else {
  597. DRM_ERROR("ib test failed (0x%08X)\n", tmp);
  598. r = -EINVAL;
  599. }
  600. dma_fence_put(fence);
  601. error:
  602. return r;
  603. }