amdgpu_ttm.c 65 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <drm/ttm/ttm_bo_api.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_placement.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <drm/ttm/ttm_page_alloc.h>
  37. #include <drm/drmP.h>
  38. #include <drm/amdgpu_drm.h>
  39. #include <linux/seq_file.h>
  40. #include <linux/slab.h>
  41. #include <linux/swiotlb.h>
  42. #include <linux/swap.h>
  43. #include <linux/pagemap.h>
  44. #include <linux/debugfs.h>
  45. #include <linux/iommu.h>
  46. #include "amdgpu.h"
  47. #include "amdgpu_object.h"
  48. #include "amdgpu_trace.h"
  49. #include "amdgpu_amdkfd.h"
  50. #include "bif/bif_4_1_d.h"
  51. #define DRM_FILE_PAGE_OFFSET (0x100000000ULL >> PAGE_SHIFT)
  52. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  53. struct ttm_mem_reg *mem, unsigned num_pages,
  54. uint64_t offset, unsigned window,
  55. struct amdgpu_ring *ring,
  56. uint64_t *addr);
  57. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev);
  58. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev);
  59. /*
  60. * Global memory.
  61. */
  62. /**
  63. * amdgpu_ttm_mem_global_init - Initialize and acquire reference to
  64. * memory object
  65. *
  66. * @ref: Object for initialization.
  67. *
  68. * This is called by drm_global_item_ref() when an object is being
  69. * initialized.
  70. */
  71. static int amdgpu_ttm_mem_global_init(struct drm_global_reference *ref)
  72. {
  73. return ttm_mem_global_init(ref->object);
  74. }
  75. /**
  76. * amdgpu_ttm_mem_global_release - Drop reference to a memory object
  77. *
  78. * @ref: Object being removed
  79. *
  80. * This is called by drm_global_item_unref() when an object is being
  81. * released.
  82. */
  83. static void amdgpu_ttm_mem_global_release(struct drm_global_reference *ref)
  84. {
  85. ttm_mem_global_release(ref->object);
  86. }
  87. /**
  88. * amdgpu_ttm_global_init - Initialize global TTM memory reference
  89. * structures.
  90. *
  91. * @adev: AMDGPU device for which the global structures need to be
  92. * registered.
  93. *
  94. * This is called as part of the AMDGPU ttm init from amdgpu_ttm_init()
  95. * during bring up.
  96. */
  97. static int amdgpu_ttm_global_init(struct amdgpu_device *adev)
  98. {
  99. struct drm_global_reference *global_ref;
  100. int r;
  101. /* ensure reference is false in case init fails */
  102. adev->mman.mem_global_referenced = false;
  103. global_ref = &adev->mman.mem_global_ref;
  104. global_ref->global_type = DRM_GLOBAL_TTM_MEM;
  105. global_ref->size = sizeof(struct ttm_mem_global);
  106. global_ref->init = &amdgpu_ttm_mem_global_init;
  107. global_ref->release = &amdgpu_ttm_mem_global_release;
  108. r = drm_global_item_ref(global_ref);
  109. if (r) {
  110. DRM_ERROR("Failed setting up TTM memory accounting "
  111. "subsystem.\n");
  112. goto error_mem;
  113. }
  114. adev->mman.bo_global_ref.mem_glob =
  115. adev->mman.mem_global_ref.object;
  116. global_ref = &adev->mman.bo_global_ref.ref;
  117. global_ref->global_type = DRM_GLOBAL_TTM_BO;
  118. global_ref->size = sizeof(struct ttm_bo_global);
  119. global_ref->init = &ttm_bo_global_init;
  120. global_ref->release = &ttm_bo_global_release;
  121. r = drm_global_item_ref(global_ref);
  122. if (r) {
  123. DRM_ERROR("Failed setting up TTM BO subsystem.\n");
  124. goto error_bo;
  125. }
  126. mutex_init(&adev->mman.gtt_window_lock);
  127. adev->mman.mem_global_referenced = true;
  128. return 0;
  129. error_bo:
  130. drm_global_item_unref(&adev->mman.mem_global_ref);
  131. error_mem:
  132. return r;
  133. }
  134. static void amdgpu_ttm_global_fini(struct amdgpu_device *adev)
  135. {
  136. if (adev->mman.mem_global_referenced) {
  137. mutex_destroy(&adev->mman.gtt_window_lock);
  138. drm_global_item_unref(&adev->mman.bo_global_ref.ref);
  139. drm_global_item_unref(&adev->mman.mem_global_ref);
  140. adev->mman.mem_global_referenced = false;
  141. }
  142. }
  143. static int amdgpu_invalidate_caches(struct ttm_bo_device *bdev, uint32_t flags)
  144. {
  145. return 0;
  146. }
  147. /**
  148. * amdgpu_init_mem_type - Initialize a memory manager for a specific
  149. * type of memory request.
  150. *
  151. * @bdev: The TTM BO device object (contains a reference to
  152. * amdgpu_device)
  153. * @type: The type of memory requested
  154. * @man:
  155. *
  156. * This is called by ttm_bo_init_mm() when a buffer object is being
  157. * initialized.
  158. */
  159. static int amdgpu_init_mem_type(struct ttm_bo_device *bdev, uint32_t type,
  160. struct ttm_mem_type_manager *man)
  161. {
  162. struct amdgpu_device *adev;
  163. adev = amdgpu_ttm_adev(bdev);
  164. switch (type) {
  165. case TTM_PL_SYSTEM:
  166. /* System memory */
  167. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE;
  168. man->available_caching = TTM_PL_MASK_CACHING;
  169. man->default_caching = TTM_PL_FLAG_CACHED;
  170. break;
  171. case TTM_PL_TT:
  172. /* GTT memory */
  173. man->func = &amdgpu_gtt_mgr_func;
  174. man->gpu_offset = adev->gmc.gart_start;
  175. man->available_caching = TTM_PL_MASK_CACHING;
  176. man->default_caching = TTM_PL_FLAG_CACHED;
  177. man->flags = TTM_MEMTYPE_FLAG_MAPPABLE | TTM_MEMTYPE_FLAG_CMA;
  178. break;
  179. case TTM_PL_VRAM:
  180. /* "On-card" video ram */
  181. man->func = &amdgpu_vram_mgr_func;
  182. man->gpu_offset = adev->gmc.vram_start;
  183. man->flags = TTM_MEMTYPE_FLAG_FIXED |
  184. TTM_MEMTYPE_FLAG_MAPPABLE;
  185. man->available_caching = TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_WC;
  186. man->default_caching = TTM_PL_FLAG_WC;
  187. break;
  188. case AMDGPU_PL_GDS:
  189. case AMDGPU_PL_GWS:
  190. case AMDGPU_PL_OA:
  191. /* On-chip GDS memory*/
  192. man->func = &ttm_bo_manager_func;
  193. man->gpu_offset = 0;
  194. man->flags = TTM_MEMTYPE_FLAG_FIXED | TTM_MEMTYPE_FLAG_CMA;
  195. man->available_caching = TTM_PL_FLAG_UNCACHED;
  196. man->default_caching = TTM_PL_FLAG_UNCACHED;
  197. break;
  198. default:
  199. DRM_ERROR("Unsupported memory type %u\n", (unsigned)type);
  200. return -EINVAL;
  201. }
  202. return 0;
  203. }
  204. /**
  205. * amdgpu_evict_flags - Compute placement flags
  206. *
  207. * @bo: The buffer object to evict
  208. * @placement: Possible destination(s) for evicted BO
  209. *
  210. * Fill in placement data when ttm_bo_evict() is called
  211. */
  212. static void amdgpu_evict_flags(struct ttm_buffer_object *bo,
  213. struct ttm_placement *placement)
  214. {
  215. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  216. struct amdgpu_bo *abo;
  217. static const struct ttm_place placements = {
  218. .fpfn = 0,
  219. .lpfn = 0,
  220. .flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM
  221. };
  222. /* Don't handle scatter gather BOs */
  223. if (bo->type == ttm_bo_type_sg) {
  224. placement->num_placement = 0;
  225. placement->num_busy_placement = 0;
  226. return;
  227. }
  228. /* Object isn't an AMDGPU object so ignore */
  229. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo)) {
  230. placement->placement = &placements;
  231. placement->busy_placement = &placements;
  232. placement->num_placement = 1;
  233. placement->num_busy_placement = 1;
  234. return;
  235. }
  236. abo = ttm_to_amdgpu_bo(bo);
  237. switch (bo->mem.mem_type) {
  238. case TTM_PL_VRAM:
  239. if (!adev->mman.buffer_funcs_enabled) {
  240. /* Move to system memory */
  241. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  242. } else if (!amdgpu_gmc_vram_full_visible(&adev->gmc) &&
  243. !(abo->flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  244. amdgpu_bo_in_cpu_visible_vram(abo)) {
  245. /* Try evicting to the CPU inaccessible part of VRAM
  246. * first, but only set GTT as busy placement, so this
  247. * BO will be evicted to GTT rather than causing other
  248. * BOs to be evicted from VRAM
  249. */
  250. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  251. AMDGPU_GEM_DOMAIN_GTT);
  252. abo->placements[0].fpfn = adev->gmc.visible_vram_size >> PAGE_SHIFT;
  253. abo->placements[0].lpfn = 0;
  254. abo->placement.busy_placement = &abo->placements[1];
  255. abo->placement.num_busy_placement = 1;
  256. } else {
  257. /* Move to GTT memory */
  258. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  259. }
  260. break;
  261. case TTM_PL_TT:
  262. default:
  263. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_CPU);
  264. }
  265. *placement = abo->placement;
  266. }
  267. /**
  268. * amdgpu_verify_access - Verify access for a mmap call
  269. *
  270. * @bo: The buffer object to map
  271. * @filp: The file pointer from the process performing the mmap
  272. *
  273. * This is called by ttm_bo_mmap() to verify whether a process
  274. * has the right to mmap a BO to their process space.
  275. */
  276. static int amdgpu_verify_access(struct ttm_buffer_object *bo, struct file *filp)
  277. {
  278. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  279. /*
  280. * Don't verify access for KFD BOs. They don't have a GEM
  281. * object associated with them.
  282. */
  283. if (abo->kfd_bo)
  284. return 0;
  285. if (amdgpu_ttm_tt_get_usermm(bo->ttm))
  286. return -EPERM;
  287. return drm_vma_node_verify_access(&abo->gem_base.vma_node,
  288. filp->private_data);
  289. }
  290. /**
  291. * amdgpu_move_null - Register memory for a buffer object
  292. *
  293. * @bo: The bo to assign the memory to
  294. * @new_mem: The memory to be assigned.
  295. *
  296. * Assign the memory from new_mem to the memory of the buffer object
  297. * bo.
  298. */
  299. static void amdgpu_move_null(struct ttm_buffer_object *bo,
  300. struct ttm_mem_reg *new_mem)
  301. {
  302. struct ttm_mem_reg *old_mem = &bo->mem;
  303. BUG_ON(old_mem->mm_node != NULL);
  304. *old_mem = *new_mem;
  305. new_mem->mm_node = NULL;
  306. }
  307. /**
  308. * amdgpu_mm_node_addr - Compute the GPU relative offset of a GTT
  309. * buffer.
  310. */
  311. static uint64_t amdgpu_mm_node_addr(struct ttm_buffer_object *bo,
  312. struct drm_mm_node *mm_node,
  313. struct ttm_mem_reg *mem)
  314. {
  315. uint64_t addr = 0;
  316. if (mem->mem_type != TTM_PL_TT || amdgpu_gtt_mgr_has_gart_addr(mem)) {
  317. addr = mm_node->start << PAGE_SHIFT;
  318. addr += bo->bdev->man[mem->mem_type].gpu_offset;
  319. }
  320. return addr;
  321. }
  322. /**
  323. * amdgpu_find_mm_node - Helper function finds the drm_mm_node
  324. * corresponding to @offset. It also modifies
  325. * the offset to be within the drm_mm_node
  326. * returned
  327. */
  328. static struct drm_mm_node *amdgpu_find_mm_node(struct ttm_mem_reg *mem,
  329. unsigned long *offset)
  330. {
  331. struct drm_mm_node *mm_node = mem->mm_node;
  332. while (*offset >= (mm_node->size << PAGE_SHIFT)) {
  333. *offset -= (mm_node->size << PAGE_SHIFT);
  334. ++mm_node;
  335. }
  336. return mm_node;
  337. }
  338. /**
  339. * amdgpu_copy_ttm_mem_to_mem - Helper function for copy
  340. *
  341. * The function copies @size bytes from {src->mem + src->offset} to
  342. * {dst->mem + dst->offset}. src->bo and dst->bo could be same BO for a
  343. * move and different for a BO to BO copy.
  344. *
  345. * @f: Returns the last fence if multiple jobs are submitted.
  346. */
  347. int amdgpu_ttm_copy_mem_to_mem(struct amdgpu_device *adev,
  348. struct amdgpu_copy_mem *src,
  349. struct amdgpu_copy_mem *dst,
  350. uint64_t size,
  351. struct reservation_object *resv,
  352. struct dma_fence **f)
  353. {
  354. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  355. struct drm_mm_node *src_mm, *dst_mm;
  356. uint64_t src_node_start, dst_node_start, src_node_size,
  357. dst_node_size, src_page_offset, dst_page_offset;
  358. struct dma_fence *fence = NULL;
  359. int r = 0;
  360. const uint64_t GTT_MAX_BYTES = (AMDGPU_GTT_MAX_TRANSFER_SIZE *
  361. AMDGPU_GPU_PAGE_SIZE);
  362. if (!adev->mman.buffer_funcs_enabled) {
  363. DRM_ERROR("Trying to move memory with ring turned off.\n");
  364. return -EINVAL;
  365. }
  366. src_mm = amdgpu_find_mm_node(src->mem, &src->offset);
  367. src_node_start = amdgpu_mm_node_addr(src->bo, src_mm, src->mem) +
  368. src->offset;
  369. src_node_size = (src_mm->size << PAGE_SHIFT) - src->offset;
  370. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  371. dst_mm = amdgpu_find_mm_node(dst->mem, &dst->offset);
  372. dst_node_start = amdgpu_mm_node_addr(dst->bo, dst_mm, dst->mem) +
  373. dst->offset;
  374. dst_node_size = (dst_mm->size << PAGE_SHIFT) - dst->offset;
  375. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  376. mutex_lock(&adev->mman.gtt_window_lock);
  377. while (size) {
  378. unsigned long cur_size;
  379. uint64_t from = src_node_start, to = dst_node_start;
  380. struct dma_fence *next;
  381. /* Copy size cannot exceed GTT_MAX_BYTES. So if src or dst
  382. * begins at an offset, then adjust the size accordingly
  383. */
  384. cur_size = min3(min(src_node_size, dst_node_size), size,
  385. GTT_MAX_BYTES);
  386. if (cur_size + src_page_offset > GTT_MAX_BYTES ||
  387. cur_size + dst_page_offset > GTT_MAX_BYTES)
  388. cur_size -= max(src_page_offset, dst_page_offset);
  389. /* Map only what needs to be accessed. Map src to window 0 and
  390. * dst to window 1
  391. */
  392. if (src->mem->mem_type == TTM_PL_TT &&
  393. !amdgpu_gtt_mgr_has_gart_addr(src->mem)) {
  394. r = amdgpu_map_buffer(src->bo, src->mem,
  395. PFN_UP(cur_size + src_page_offset),
  396. src_node_start, 0, ring,
  397. &from);
  398. if (r)
  399. goto error;
  400. /* Adjust the offset because amdgpu_map_buffer returns
  401. * start of mapped page
  402. */
  403. from += src_page_offset;
  404. }
  405. if (dst->mem->mem_type == TTM_PL_TT &&
  406. !amdgpu_gtt_mgr_has_gart_addr(dst->mem)) {
  407. r = amdgpu_map_buffer(dst->bo, dst->mem,
  408. PFN_UP(cur_size + dst_page_offset),
  409. dst_node_start, 1, ring,
  410. &to);
  411. if (r)
  412. goto error;
  413. to += dst_page_offset;
  414. }
  415. r = amdgpu_copy_buffer(ring, from, to, cur_size,
  416. resv, &next, false, true);
  417. if (r)
  418. goto error;
  419. dma_fence_put(fence);
  420. fence = next;
  421. size -= cur_size;
  422. if (!size)
  423. break;
  424. src_node_size -= cur_size;
  425. if (!src_node_size) {
  426. src_node_start = amdgpu_mm_node_addr(src->bo, ++src_mm,
  427. src->mem);
  428. src_node_size = (src_mm->size << PAGE_SHIFT);
  429. } else {
  430. src_node_start += cur_size;
  431. src_page_offset = src_node_start & (PAGE_SIZE - 1);
  432. }
  433. dst_node_size -= cur_size;
  434. if (!dst_node_size) {
  435. dst_node_start = amdgpu_mm_node_addr(dst->bo, ++dst_mm,
  436. dst->mem);
  437. dst_node_size = (dst_mm->size << PAGE_SHIFT);
  438. } else {
  439. dst_node_start += cur_size;
  440. dst_page_offset = dst_node_start & (PAGE_SIZE - 1);
  441. }
  442. }
  443. error:
  444. mutex_unlock(&adev->mman.gtt_window_lock);
  445. if (f)
  446. *f = dma_fence_get(fence);
  447. dma_fence_put(fence);
  448. return r;
  449. }
  450. /**
  451. * amdgpu_move_blit - Copy an entire buffer to another buffer
  452. *
  453. * This is a helper called by amdgpu_bo_move() and
  454. * amdgpu_move_vram_ram() to help move buffers to and from VRAM.
  455. */
  456. static int amdgpu_move_blit(struct ttm_buffer_object *bo,
  457. bool evict, bool no_wait_gpu,
  458. struct ttm_mem_reg *new_mem,
  459. struct ttm_mem_reg *old_mem)
  460. {
  461. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  462. struct amdgpu_copy_mem src, dst;
  463. struct dma_fence *fence = NULL;
  464. int r;
  465. src.bo = bo;
  466. dst.bo = bo;
  467. src.mem = old_mem;
  468. dst.mem = new_mem;
  469. src.offset = 0;
  470. dst.offset = 0;
  471. r = amdgpu_ttm_copy_mem_to_mem(adev, &src, &dst,
  472. new_mem->num_pages << PAGE_SHIFT,
  473. bo->resv, &fence);
  474. if (r)
  475. goto error;
  476. r = ttm_bo_pipeline_move(bo, fence, evict, new_mem);
  477. dma_fence_put(fence);
  478. return r;
  479. error:
  480. if (fence)
  481. dma_fence_wait(fence, false);
  482. dma_fence_put(fence);
  483. return r;
  484. }
  485. /**
  486. * amdgpu_move_vram_ram - Copy VRAM buffer to RAM buffer
  487. *
  488. * Called by amdgpu_bo_move().
  489. */
  490. static int amdgpu_move_vram_ram(struct ttm_buffer_object *bo, bool evict,
  491. struct ttm_operation_ctx *ctx,
  492. struct ttm_mem_reg *new_mem)
  493. {
  494. struct amdgpu_device *adev;
  495. struct ttm_mem_reg *old_mem = &bo->mem;
  496. struct ttm_mem_reg tmp_mem;
  497. struct ttm_place placements;
  498. struct ttm_placement placement;
  499. int r;
  500. adev = amdgpu_ttm_adev(bo->bdev);
  501. /* create space/pages for new_mem in GTT space */
  502. tmp_mem = *new_mem;
  503. tmp_mem.mm_node = NULL;
  504. placement.num_placement = 1;
  505. placement.placement = &placements;
  506. placement.num_busy_placement = 1;
  507. placement.busy_placement = &placements;
  508. placements.fpfn = 0;
  509. placements.lpfn = 0;
  510. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  511. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  512. if (unlikely(r)) {
  513. return r;
  514. }
  515. /* set caching flags */
  516. r = ttm_tt_set_placement_caching(bo->ttm, tmp_mem.placement);
  517. if (unlikely(r)) {
  518. goto out_cleanup;
  519. }
  520. /* Bind the memory to the GTT space */
  521. r = ttm_tt_bind(bo->ttm, &tmp_mem, ctx);
  522. if (unlikely(r)) {
  523. goto out_cleanup;
  524. }
  525. /* blit VRAM to GTT */
  526. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, &tmp_mem, old_mem);
  527. if (unlikely(r)) {
  528. goto out_cleanup;
  529. }
  530. /* move BO (in tmp_mem) to new_mem */
  531. r = ttm_bo_move_ttm(bo, ctx, new_mem);
  532. out_cleanup:
  533. ttm_bo_mem_put(bo, &tmp_mem);
  534. return r;
  535. }
  536. /**
  537. * amdgpu_move_ram_vram - Copy buffer from RAM to VRAM
  538. *
  539. * Called by amdgpu_bo_move().
  540. */
  541. static int amdgpu_move_ram_vram(struct ttm_buffer_object *bo, bool evict,
  542. struct ttm_operation_ctx *ctx,
  543. struct ttm_mem_reg *new_mem)
  544. {
  545. struct amdgpu_device *adev;
  546. struct ttm_mem_reg *old_mem = &bo->mem;
  547. struct ttm_mem_reg tmp_mem;
  548. struct ttm_placement placement;
  549. struct ttm_place placements;
  550. int r;
  551. adev = amdgpu_ttm_adev(bo->bdev);
  552. /* make space in GTT for old_mem buffer */
  553. tmp_mem = *new_mem;
  554. tmp_mem.mm_node = NULL;
  555. placement.num_placement = 1;
  556. placement.placement = &placements;
  557. placement.num_busy_placement = 1;
  558. placement.busy_placement = &placements;
  559. placements.fpfn = 0;
  560. placements.lpfn = 0;
  561. placements.flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_TT;
  562. r = ttm_bo_mem_space(bo, &placement, &tmp_mem, ctx);
  563. if (unlikely(r)) {
  564. return r;
  565. }
  566. /* move/bind old memory to GTT space */
  567. r = ttm_bo_move_ttm(bo, ctx, &tmp_mem);
  568. if (unlikely(r)) {
  569. goto out_cleanup;
  570. }
  571. /* copy to VRAM */
  572. r = amdgpu_move_blit(bo, true, ctx->no_wait_gpu, new_mem, old_mem);
  573. if (unlikely(r)) {
  574. goto out_cleanup;
  575. }
  576. out_cleanup:
  577. ttm_bo_mem_put(bo, &tmp_mem);
  578. return r;
  579. }
  580. /**
  581. * amdgpu_bo_move - Move a buffer object to a new memory location
  582. *
  583. * Called by ttm_bo_handle_move_mem()
  584. */
  585. static int amdgpu_bo_move(struct ttm_buffer_object *bo, bool evict,
  586. struct ttm_operation_ctx *ctx,
  587. struct ttm_mem_reg *new_mem)
  588. {
  589. struct amdgpu_device *adev;
  590. struct amdgpu_bo *abo;
  591. struct ttm_mem_reg *old_mem = &bo->mem;
  592. int r;
  593. /* Can't move a pinned BO */
  594. abo = ttm_to_amdgpu_bo(bo);
  595. if (WARN_ON_ONCE(abo->pin_count > 0))
  596. return -EINVAL;
  597. adev = amdgpu_ttm_adev(bo->bdev);
  598. if (old_mem->mem_type == TTM_PL_SYSTEM && bo->ttm == NULL) {
  599. amdgpu_move_null(bo, new_mem);
  600. return 0;
  601. }
  602. if ((old_mem->mem_type == TTM_PL_TT &&
  603. new_mem->mem_type == TTM_PL_SYSTEM) ||
  604. (old_mem->mem_type == TTM_PL_SYSTEM &&
  605. new_mem->mem_type == TTM_PL_TT)) {
  606. /* bind is enough */
  607. amdgpu_move_null(bo, new_mem);
  608. return 0;
  609. }
  610. if (!adev->mman.buffer_funcs_enabled)
  611. goto memcpy;
  612. if (old_mem->mem_type == TTM_PL_VRAM &&
  613. new_mem->mem_type == TTM_PL_SYSTEM) {
  614. r = amdgpu_move_vram_ram(bo, evict, ctx, new_mem);
  615. } else if (old_mem->mem_type == TTM_PL_SYSTEM &&
  616. new_mem->mem_type == TTM_PL_VRAM) {
  617. r = amdgpu_move_ram_vram(bo, evict, ctx, new_mem);
  618. } else {
  619. r = amdgpu_move_blit(bo, evict, ctx->no_wait_gpu,
  620. new_mem, old_mem);
  621. }
  622. if (r) {
  623. memcpy:
  624. r = ttm_bo_move_memcpy(bo, ctx, new_mem);
  625. if (r) {
  626. return r;
  627. }
  628. }
  629. if (bo->type == ttm_bo_type_device &&
  630. new_mem->mem_type == TTM_PL_VRAM &&
  631. old_mem->mem_type != TTM_PL_VRAM) {
  632. /* amdgpu_bo_fault_reserve_notify will re-set this if the CPU
  633. * accesses the BO after it's moved.
  634. */
  635. abo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  636. }
  637. /* update statistics */
  638. atomic64_add((u64)bo->num_pages << PAGE_SHIFT, &adev->num_bytes_moved);
  639. return 0;
  640. }
  641. /**
  642. * amdgpu_ttm_io_mem_reserve - Reserve a block of memory during a fault
  643. *
  644. * Called by ttm_mem_io_reserve() ultimately via ttm_bo_vm_fault()
  645. */
  646. static int amdgpu_ttm_io_mem_reserve(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  647. {
  648. struct ttm_mem_type_manager *man = &bdev->man[mem->mem_type];
  649. struct amdgpu_device *adev = amdgpu_ttm_adev(bdev);
  650. struct drm_mm_node *mm_node = mem->mm_node;
  651. mem->bus.addr = NULL;
  652. mem->bus.offset = 0;
  653. mem->bus.size = mem->num_pages << PAGE_SHIFT;
  654. mem->bus.base = 0;
  655. mem->bus.is_iomem = false;
  656. if (!(man->flags & TTM_MEMTYPE_FLAG_MAPPABLE))
  657. return -EINVAL;
  658. switch (mem->mem_type) {
  659. case TTM_PL_SYSTEM:
  660. /* system memory */
  661. return 0;
  662. case TTM_PL_TT:
  663. break;
  664. case TTM_PL_VRAM:
  665. mem->bus.offset = mem->start << PAGE_SHIFT;
  666. /* check if it's visible */
  667. if ((mem->bus.offset + mem->bus.size) > adev->gmc.visible_vram_size)
  668. return -EINVAL;
  669. /* Only physically contiguous buffers apply. In a contiguous
  670. * buffer, size of the first mm_node would match the number of
  671. * pages in ttm_mem_reg.
  672. */
  673. if (adev->mman.aper_base_kaddr &&
  674. (mm_node->size == mem->num_pages))
  675. mem->bus.addr = (u8 *)adev->mman.aper_base_kaddr +
  676. mem->bus.offset;
  677. mem->bus.base = adev->gmc.aper_base;
  678. mem->bus.is_iomem = true;
  679. break;
  680. default:
  681. return -EINVAL;
  682. }
  683. return 0;
  684. }
  685. static void amdgpu_ttm_io_mem_free(struct ttm_bo_device *bdev, struct ttm_mem_reg *mem)
  686. {
  687. }
  688. static unsigned long amdgpu_ttm_io_mem_pfn(struct ttm_buffer_object *bo,
  689. unsigned long page_offset)
  690. {
  691. struct drm_mm_node *mm;
  692. unsigned long offset = (page_offset << PAGE_SHIFT);
  693. mm = amdgpu_find_mm_node(&bo->mem, &offset);
  694. return (bo->mem.bus.base >> PAGE_SHIFT) + mm->start +
  695. (offset >> PAGE_SHIFT);
  696. }
  697. /*
  698. * TTM backend functions.
  699. */
  700. struct amdgpu_ttm_gup_task_list {
  701. struct list_head list;
  702. struct task_struct *task;
  703. };
  704. struct amdgpu_ttm_tt {
  705. struct ttm_dma_tt ttm;
  706. u64 offset;
  707. uint64_t userptr;
  708. struct task_struct *usertask;
  709. uint32_t userflags;
  710. spinlock_t guptasklock;
  711. struct list_head guptasks;
  712. atomic_t mmu_invalidations;
  713. uint32_t last_set_pages;
  714. };
  715. /**
  716. * amdgpu_ttm_tt_get_user_pages - Pin pages of memory pointed to
  717. * by a USERPTR pointer to memory
  718. *
  719. * Called by amdgpu_gem_userptr_ioctl() and amdgpu_cs_parser_bos().
  720. * This provides a wrapper around the get_user_pages() call to provide
  721. * device accessible pages that back user memory.
  722. */
  723. int amdgpu_ttm_tt_get_user_pages(struct ttm_tt *ttm, struct page **pages)
  724. {
  725. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  726. struct mm_struct *mm = gtt->usertask->mm;
  727. unsigned int flags = 0;
  728. unsigned pinned = 0;
  729. int r;
  730. if (!mm) /* Happens during process shutdown */
  731. return -ESRCH;
  732. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  733. flags |= FOLL_WRITE;
  734. down_read(&mm->mmap_sem);
  735. if (gtt->userflags & AMDGPU_GEM_USERPTR_ANONONLY) {
  736. /* check that we only use anonymous memory
  737. to prevent problems with writeback */
  738. unsigned long end = gtt->userptr + ttm->num_pages * PAGE_SIZE;
  739. struct vm_area_struct *vma;
  740. vma = find_vma(mm, gtt->userptr);
  741. if (!vma || vma->vm_file || vma->vm_end < end) {
  742. up_read(&mm->mmap_sem);
  743. return -EPERM;
  744. }
  745. }
  746. /* loop enough times using contiguous pages of memory */
  747. do {
  748. unsigned num_pages = ttm->num_pages - pinned;
  749. uint64_t userptr = gtt->userptr + pinned * PAGE_SIZE;
  750. struct page **p = pages + pinned;
  751. struct amdgpu_ttm_gup_task_list guptask;
  752. guptask.task = current;
  753. spin_lock(&gtt->guptasklock);
  754. list_add(&guptask.list, &gtt->guptasks);
  755. spin_unlock(&gtt->guptasklock);
  756. if (mm == current->mm)
  757. r = get_user_pages(userptr, num_pages, flags, p, NULL);
  758. else
  759. r = get_user_pages_remote(gtt->usertask,
  760. mm, userptr, num_pages,
  761. flags, p, NULL, NULL);
  762. spin_lock(&gtt->guptasklock);
  763. list_del(&guptask.list);
  764. spin_unlock(&gtt->guptasklock);
  765. if (r < 0)
  766. goto release_pages;
  767. pinned += r;
  768. } while (pinned < ttm->num_pages);
  769. up_read(&mm->mmap_sem);
  770. return 0;
  771. release_pages:
  772. release_pages(pages, pinned);
  773. up_read(&mm->mmap_sem);
  774. return r;
  775. }
  776. /**
  777. * amdgpu_ttm_tt_set_user_pages - Copy pages in, putting old pages
  778. * as necessary.
  779. *
  780. * Called by amdgpu_cs_list_validate(). This creates the page list
  781. * that backs user memory and will ultimately be mapped into the device
  782. * address space.
  783. */
  784. void amdgpu_ttm_tt_set_user_pages(struct ttm_tt *ttm, struct page **pages)
  785. {
  786. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  787. unsigned i;
  788. gtt->last_set_pages = atomic_read(&gtt->mmu_invalidations);
  789. for (i = 0; i < ttm->num_pages; ++i) {
  790. if (ttm->pages[i])
  791. put_page(ttm->pages[i]);
  792. ttm->pages[i] = pages ? pages[i] : NULL;
  793. }
  794. }
  795. /**
  796. * amdgpu_ttm_tt_mark_user_page - Mark pages as dirty
  797. *
  798. * Called while unpinning userptr pages
  799. */
  800. void amdgpu_ttm_tt_mark_user_pages(struct ttm_tt *ttm)
  801. {
  802. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  803. unsigned i;
  804. for (i = 0; i < ttm->num_pages; ++i) {
  805. struct page *page = ttm->pages[i];
  806. if (!page)
  807. continue;
  808. if (!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY))
  809. set_page_dirty(page);
  810. mark_page_accessed(page);
  811. }
  812. }
  813. /**
  814. * amdgpu_ttm_tt_pin_userptr - prepare the sg table with the
  815. * user pages
  816. *
  817. * Called by amdgpu_ttm_backend_bind()
  818. **/
  819. static int amdgpu_ttm_tt_pin_userptr(struct ttm_tt *ttm)
  820. {
  821. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  822. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  823. unsigned nents;
  824. int r;
  825. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  826. enum dma_data_direction direction = write ?
  827. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  828. /* Allocate an SG array and squash pages into it */
  829. r = sg_alloc_table_from_pages(ttm->sg, ttm->pages, ttm->num_pages, 0,
  830. ttm->num_pages << PAGE_SHIFT,
  831. GFP_KERNEL);
  832. if (r)
  833. goto release_sg;
  834. /* Map SG to device */
  835. r = -ENOMEM;
  836. nents = dma_map_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  837. if (nents != ttm->sg->nents)
  838. goto release_sg;
  839. /* convert SG to linear array of pages and dma addresses */
  840. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  841. gtt->ttm.dma_address, ttm->num_pages);
  842. return 0;
  843. release_sg:
  844. kfree(ttm->sg);
  845. return r;
  846. }
  847. /**
  848. * amdgpu_ttm_tt_unpin_userptr - Unpin and unmap userptr pages
  849. */
  850. static void amdgpu_ttm_tt_unpin_userptr(struct ttm_tt *ttm)
  851. {
  852. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  853. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  854. int write = !(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  855. enum dma_data_direction direction = write ?
  856. DMA_BIDIRECTIONAL : DMA_TO_DEVICE;
  857. /* double check that we don't free the table twice */
  858. if (!ttm->sg->sgl)
  859. return;
  860. /* unmap the pages mapped to the device */
  861. dma_unmap_sg(adev->dev, ttm->sg->sgl, ttm->sg->nents, direction);
  862. /* mark the pages as dirty */
  863. amdgpu_ttm_tt_mark_user_pages(ttm);
  864. sg_free_table(ttm->sg);
  865. }
  866. int amdgpu_ttm_gart_bind(struct amdgpu_device *adev,
  867. struct ttm_buffer_object *tbo,
  868. uint64_t flags)
  869. {
  870. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(tbo);
  871. struct ttm_tt *ttm = tbo->ttm;
  872. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  873. int r;
  874. if (abo->flags & AMDGPU_GEM_CREATE_MQD_GFX9) {
  875. uint64_t page_idx = 1;
  876. r = amdgpu_gart_bind(adev, gtt->offset, page_idx,
  877. ttm->pages, gtt->ttm.dma_address, flags);
  878. if (r)
  879. goto gart_bind_fail;
  880. /* Patch mtype of the second part BO */
  881. flags &= ~AMDGPU_PTE_MTYPE_MASK;
  882. flags |= AMDGPU_PTE_MTYPE(AMDGPU_MTYPE_NC);
  883. r = amdgpu_gart_bind(adev,
  884. gtt->offset + (page_idx << PAGE_SHIFT),
  885. ttm->num_pages - page_idx,
  886. &ttm->pages[page_idx],
  887. &(gtt->ttm.dma_address[page_idx]), flags);
  888. } else {
  889. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  890. ttm->pages, gtt->ttm.dma_address, flags);
  891. }
  892. gart_bind_fail:
  893. if (r)
  894. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  895. ttm->num_pages, gtt->offset);
  896. return r;
  897. }
  898. /**
  899. * amdgpu_ttm_backend_bind - Bind GTT memory
  900. *
  901. * Called by ttm_tt_bind() on behalf of ttm_bo_handle_move_mem().
  902. * This handles binding GTT memory to the device address space.
  903. */
  904. static int amdgpu_ttm_backend_bind(struct ttm_tt *ttm,
  905. struct ttm_mem_reg *bo_mem)
  906. {
  907. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  908. struct amdgpu_ttm_tt *gtt = (void*)ttm;
  909. uint64_t flags;
  910. int r = 0;
  911. if (gtt->userptr) {
  912. r = amdgpu_ttm_tt_pin_userptr(ttm);
  913. if (r) {
  914. DRM_ERROR("failed to pin userptr\n");
  915. return r;
  916. }
  917. }
  918. if (!ttm->num_pages) {
  919. WARN(1, "nothing to bind %lu pages for mreg %p back %p!\n",
  920. ttm->num_pages, bo_mem, ttm);
  921. }
  922. if (bo_mem->mem_type == AMDGPU_PL_GDS ||
  923. bo_mem->mem_type == AMDGPU_PL_GWS ||
  924. bo_mem->mem_type == AMDGPU_PL_OA)
  925. return -EINVAL;
  926. if (!amdgpu_gtt_mgr_has_gart_addr(bo_mem)) {
  927. gtt->offset = AMDGPU_BO_INVALID_OFFSET;
  928. return 0;
  929. }
  930. /* compute PTE flags relevant to this BO memory */
  931. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, bo_mem);
  932. /* bind pages into GART page tables */
  933. gtt->offset = (u64)bo_mem->start << PAGE_SHIFT;
  934. r = amdgpu_gart_bind(adev, gtt->offset, ttm->num_pages,
  935. ttm->pages, gtt->ttm.dma_address, flags);
  936. if (r)
  937. DRM_ERROR("failed to bind %lu pages at 0x%08llX\n",
  938. ttm->num_pages, gtt->offset);
  939. return r;
  940. }
  941. /**
  942. * amdgpu_ttm_alloc_gart - Allocate GART memory for buffer object
  943. */
  944. int amdgpu_ttm_alloc_gart(struct ttm_buffer_object *bo)
  945. {
  946. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  947. struct ttm_operation_ctx ctx = { false, false };
  948. struct amdgpu_ttm_tt *gtt = (void*)bo->ttm;
  949. struct ttm_mem_reg tmp;
  950. struct ttm_placement placement;
  951. struct ttm_place placements;
  952. uint64_t flags;
  953. int r;
  954. if (bo->mem.mem_type != TTM_PL_TT ||
  955. amdgpu_gtt_mgr_has_gart_addr(&bo->mem))
  956. return 0;
  957. /* allocate GTT space */
  958. tmp = bo->mem;
  959. tmp.mm_node = NULL;
  960. placement.num_placement = 1;
  961. placement.placement = &placements;
  962. placement.num_busy_placement = 1;
  963. placement.busy_placement = &placements;
  964. placements.fpfn = 0;
  965. placements.lpfn = adev->gmc.gart_size >> PAGE_SHIFT;
  966. placements.flags = (bo->mem.placement & ~TTM_PL_MASK_MEM) |
  967. TTM_PL_FLAG_TT;
  968. r = ttm_bo_mem_space(bo, &placement, &tmp, &ctx);
  969. if (unlikely(r))
  970. return r;
  971. /* compute PTE flags for this buffer object */
  972. flags = amdgpu_ttm_tt_pte_flags(adev, bo->ttm, &tmp);
  973. /* Bind pages */
  974. gtt->offset = (u64)tmp.start << PAGE_SHIFT;
  975. r = amdgpu_ttm_gart_bind(adev, bo, flags);
  976. if (unlikely(r)) {
  977. ttm_bo_mem_put(bo, &tmp);
  978. return r;
  979. }
  980. ttm_bo_mem_put(bo, &bo->mem);
  981. bo->mem = tmp;
  982. bo->offset = (bo->mem.start << PAGE_SHIFT) +
  983. bo->bdev->man[bo->mem.mem_type].gpu_offset;
  984. return 0;
  985. }
  986. /**
  987. * amdgpu_ttm_recover_gart - Rebind GTT pages
  988. *
  989. * Called by amdgpu_gtt_mgr_recover() from amdgpu_device_reset() to
  990. * rebind GTT pages during a GPU reset.
  991. */
  992. int amdgpu_ttm_recover_gart(struct ttm_buffer_object *tbo)
  993. {
  994. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  995. uint64_t flags;
  996. int r;
  997. if (!tbo->ttm)
  998. return 0;
  999. flags = amdgpu_ttm_tt_pte_flags(adev, tbo->ttm, &tbo->mem);
  1000. r = amdgpu_ttm_gart_bind(adev, tbo, flags);
  1001. return r;
  1002. }
  1003. /**
  1004. * amdgpu_ttm_backend_unbind - Unbind GTT mapped pages
  1005. *
  1006. * Called by ttm_tt_unbind() on behalf of ttm_bo_move_ttm() and
  1007. * ttm_tt_destroy().
  1008. */
  1009. static int amdgpu_ttm_backend_unbind(struct ttm_tt *ttm)
  1010. {
  1011. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1012. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1013. int r;
  1014. /* if the pages have userptr pinning then clear that first */
  1015. if (gtt->userptr)
  1016. amdgpu_ttm_tt_unpin_userptr(ttm);
  1017. if (gtt->offset == AMDGPU_BO_INVALID_OFFSET)
  1018. return 0;
  1019. /* unbind shouldn't be done for GDS/GWS/OA in ttm_bo_clean_mm */
  1020. r = amdgpu_gart_unbind(adev, gtt->offset, ttm->num_pages);
  1021. if (r)
  1022. DRM_ERROR("failed to unbind %lu pages at 0x%08llX\n",
  1023. gtt->ttm.ttm.num_pages, gtt->offset);
  1024. return r;
  1025. }
  1026. static void amdgpu_ttm_backend_destroy(struct ttm_tt *ttm)
  1027. {
  1028. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1029. if (gtt->usertask)
  1030. put_task_struct(gtt->usertask);
  1031. ttm_dma_tt_fini(&gtt->ttm);
  1032. kfree(gtt);
  1033. }
  1034. static struct ttm_backend_func amdgpu_backend_func = {
  1035. .bind = &amdgpu_ttm_backend_bind,
  1036. .unbind = &amdgpu_ttm_backend_unbind,
  1037. .destroy = &amdgpu_ttm_backend_destroy,
  1038. };
  1039. /**
  1040. * amdgpu_ttm_tt_create - Create a ttm_tt object for a given BO
  1041. *
  1042. * @bo: The buffer object to create a GTT ttm_tt object around
  1043. *
  1044. * Called by ttm_tt_create().
  1045. */
  1046. static struct ttm_tt *amdgpu_ttm_tt_create(struct ttm_buffer_object *bo,
  1047. uint32_t page_flags)
  1048. {
  1049. struct amdgpu_device *adev;
  1050. struct amdgpu_ttm_tt *gtt;
  1051. adev = amdgpu_ttm_adev(bo->bdev);
  1052. gtt = kzalloc(sizeof(struct amdgpu_ttm_tt), GFP_KERNEL);
  1053. if (gtt == NULL) {
  1054. return NULL;
  1055. }
  1056. gtt->ttm.ttm.func = &amdgpu_backend_func;
  1057. /* allocate space for the uninitialized page entries */
  1058. if (ttm_sg_tt_init(&gtt->ttm, bo, page_flags)) {
  1059. kfree(gtt);
  1060. return NULL;
  1061. }
  1062. return &gtt->ttm.ttm;
  1063. }
  1064. /**
  1065. * amdgpu_ttm_tt_populate - Map GTT pages visible to the device
  1066. *
  1067. * Map the pages of a ttm_tt object to an address space visible
  1068. * to the underlying device.
  1069. */
  1070. static int amdgpu_ttm_tt_populate(struct ttm_tt *ttm,
  1071. struct ttm_operation_ctx *ctx)
  1072. {
  1073. struct amdgpu_device *adev = amdgpu_ttm_adev(ttm->bdev);
  1074. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1075. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1076. /* user pages are bound by amdgpu_ttm_tt_pin_userptr() */
  1077. if (gtt && gtt->userptr) {
  1078. ttm->sg = kzalloc(sizeof(struct sg_table), GFP_KERNEL);
  1079. if (!ttm->sg)
  1080. return -ENOMEM;
  1081. ttm->page_flags |= TTM_PAGE_FLAG_SG;
  1082. ttm->state = tt_unbound;
  1083. return 0;
  1084. }
  1085. if (slave && ttm->sg) {
  1086. drm_prime_sg_to_page_addr_arrays(ttm->sg, ttm->pages,
  1087. gtt->ttm.dma_address,
  1088. ttm->num_pages);
  1089. ttm->state = tt_unbound;
  1090. return 0;
  1091. }
  1092. #ifdef CONFIG_SWIOTLB
  1093. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1094. return ttm_dma_populate(&gtt->ttm, adev->dev, ctx);
  1095. }
  1096. #endif
  1097. /* fall back to generic helper to populate the page array
  1098. * and map them to the device */
  1099. return ttm_populate_and_map_pages(adev->dev, &gtt->ttm, ctx);
  1100. }
  1101. /**
  1102. * amdgpu_ttm_tt_unpopulate - unmap GTT pages and unpopulate page arrays
  1103. *
  1104. * Unmaps pages of a ttm_tt object from the device address space and
  1105. * unpopulates the page array backing it.
  1106. */
  1107. static void amdgpu_ttm_tt_unpopulate(struct ttm_tt *ttm)
  1108. {
  1109. struct amdgpu_device *adev;
  1110. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1111. bool slave = !!(ttm->page_flags & TTM_PAGE_FLAG_SG);
  1112. if (gtt && gtt->userptr) {
  1113. amdgpu_ttm_tt_set_user_pages(ttm, NULL);
  1114. kfree(ttm->sg);
  1115. ttm->page_flags &= ~TTM_PAGE_FLAG_SG;
  1116. return;
  1117. }
  1118. if (slave)
  1119. return;
  1120. adev = amdgpu_ttm_adev(ttm->bdev);
  1121. #ifdef CONFIG_SWIOTLB
  1122. if (adev->need_swiotlb && swiotlb_nr_tbl()) {
  1123. ttm_dma_unpopulate(&gtt->ttm, adev->dev);
  1124. return;
  1125. }
  1126. #endif
  1127. /* fall back to generic helper to unmap and unpopulate array */
  1128. ttm_unmap_and_unpopulate_pages(adev->dev, &gtt->ttm);
  1129. }
  1130. /**
  1131. * amdgpu_ttm_tt_set_userptr - Initialize userptr GTT ttm_tt
  1132. * for the current task
  1133. *
  1134. * @ttm: The ttm_tt object to bind this userptr object to
  1135. * @addr: The address in the current tasks VM space to use
  1136. * @flags: Requirements of userptr object.
  1137. *
  1138. * Called by amdgpu_gem_userptr_ioctl() to bind userptr pages
  1139. * to current task
  1140. */
  1141. int amdgpu_ttm_tt_set_userptr(struct ttm_tt *ttm, uint64_t addr,
  1142. uint32_t flags)
  1143. {
  1144. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1145. if (gtt == NULL)
  1146. return -EINVAL;
  1147. gtt->userptr = addr;
  1148. gtt->userflags = flags;
  1149. if (gtt->usertask)
  1150. put_task_struct(gtt->usertask);
  1151. gtt->usertask = current->group_leader;
  1152. get_task_struct(gtt->usertask);
  1153. spin_lock_init(&gtt->guptasklock);
  1154. INIT_LIST_HEAD(&gtt->guptasks);
  1155. atomic_set(&gtt->mmu_invalidations, 0);
  1156. gtt->last_set_pages = 0;
  1157. return 0;
  1158. }
  1159. /**
  1160. * amdgpu_ttm_tt_get_usermm - Return memory manager for ttm_tt object
  1161. */
  1162. struct mm_struct *amdgpu_ttm_tt_get_usermm(struct ttm_tt *ttm)
  1163. {
  1164. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1165. if (gtt == NULL)
  1166. return NULL;
  1167. if (gtt->usertask == NULL)
  1168. return NULL;
  1169. return gtt->usertask->mm;
  1170. }
  1171. /**
  1172. * amdgpu_ttm_tt_affect_userptr - Determine if a ttm_tt object lays
  1173. * inside an address range for the
  1174. * current task.
  1175. *
  1176. */
  1177. bool amdgpu_ttm_tt_affect_userptr(struct ttm_tt *ttm, unsigned long start,
  1178. unsigned long end)
  1179. {
  1180. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1181. struct amdgpu_ttm_gup_task_list *entry;
  1182. unsigned long size;
  1183. if (gtt == NULL || !gtt->userptr)
  1184. return false;
  1185. /* Return false if no part of the ttm_tt object lies within
  1186. * the range
  1187. */
  1188. size = (unsigned long)gtt->ttm.ttm.num_pages * PAGE_SIZE;
  1189. if (gtt->userptr > end || gtt->userptr + size <= start)
  1190. return false;
  1191. /* Search the lists of tasks that hold this mapping and see
  1192. * if current is one of them. If it is return false.
  1193. */
  1194. spin_lock(&gtt->guptasklock);
  1195. list_for_each_entry(entry, &gtt->guptasks, list) {
  1196. if (entry->task == current) {
  1197. spin_unlock(&gtt->guptasklock);
  1198. return false;
  1199. }
  1200. }
  1201. spin_unlock(&gtt->guptasklock);
  1202. atomic_inc(&gtt->mmu_invalidations);
  1203. return true;
  1204. }
  1205. /**
  1206. * amdgpu_ttm_tt_userptr_invalidated - Has the ttm_tt object been
  1207. * invalidated?
  1208. */
  1209. bool amdgpu_ttm_tt_userptr_invalidated(struct ttm_tt *ttm,
  1210. int *last_invalidated)
  1211. {
  1212. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1213. int prev_invalidated = *last_invalidated;
  1214. *last_invalidated = atomic_read(&gtt->mmu_invalidations);
  1215. return prev_invalidated != *last_invalidated;
  1216. }
  1217. /**
  1218. * amdgpu_ttm_tt_userptr_needs_pages - Have the pages backing this
  1219. * ttm_tt object been invalidated
  1220. * since the last time they've
  1221. * been set?
  1222. */
  1223. bool amdgpu_ttm_tt_userptr_needs_pages(struct ttm_tt *ttm)
  1224. {
  1225. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1226. if (gtt == NULL || !gtt->userptr)
  1227. return false;
  1228. return atomic_read(&gtt->mmu_invalidations) != gtt->last_set_pages;
  1229. }
  1230. /**
  1231. * amdgpu_ttm_tt_is_readonly - Is the ttm_tt object read only?
  1232. */
  1233. bool amdgpu_ttm_tt_is_readonly(struct ttm_tt *ttm)
  1234. {
  1235. struct amdgpu_ttm_tt *gtt = (void *)ttm;
  1236. if (gtt == NULL)
  1237. return false;
  1238. return !!(gtt->userflags & AMDGPU_GEM_USERPTR_READONLY);
  1239. }
  1240. /**
  1241. * amdgpu_ttm_tt_pte_flags - Compute PTE flags for ttm_tt object
  1242. *
  1243. * @ttm: The ttm_tt object to compute the flags for
  1244. * @mem: The memory registry backing this ttm_tt object
  1245. */
  1246. uint64_t amdgpu_ttm_tt_pte_flags(struct amdgpu_device *adev, struct ttm_tt *ttm,
  1247. struct ttm_mem_reg *mem)
  1248. {
  1249. uint64_t flags = 0;
  1250. if (mem && mem->mem_type != TTM_PL_SYSTEM)
  1251. flags |= AMDGPU_PTE_VALID;
  1252. if (mem && mem->mem_type == TTM_PL_TT) {
  1253. flags |= AMDGPU_PTE_SYSTEM;
  1254. if (ttm->caching_state == tt_cached)
  1255. flags |= AMDGPU_PTE_SNOOPED;
  1256. }
  1257. flags |= adev->gart.gart_pte_flags;
  1258. flags |= AMDGPU_PTE_READABLE;
  1259. if (!amdgpu_ttm_tt_is_readonly(ttm))
  1260. flags |= AMDGPU_PTE_WRITEABLE;
  1261. return flags;
  1262. }
  1263. /**
  1264. * amdgpu_ttm_bo_eviction_valuable - Check to see if we can evict
  1265. * a buffer object.
  1266. *
  1267. * Return true if eviction is sensible. Called by
  1268. * ttm_mem_evict_first() on behalf of ttm_bo_mem_force_space()
  1269. * which tries to evict buffer objects until it can find space
  1270. * for a new object and by ttm_bo_force_list_clean() which is
  1271. * used to clean out a memory space.
  1272. */
  1273. static bool amdgpu_ttm_bo_eviction_valuable(struct ttm_buffer_object *bo,
  1274. const struct ttm_place *place)
  1275. {
  1276. unsigned long num_pages = bo->mem.num_pages;
  1277. struct drm_mm_node *node = bo->mem.mm_node;
  1278. struct reservation_object_list *flist;
  1279. struct dma_fence *f;
  1280. int i;
  1281. /* If bo is a KFD BO, check if the bo belongs to the current process.
  1282. * If true, then return false as any KFD process needs all its BOs to
  1283. * be resident to run successfully
  1284. */
  1285. flist = reservation_object_get_list(bo->resv);
  1286. if (flist) {
  1287. for (i = 0; i < flist->shared_count; ++i) {
  1288. f = rcu_dereference_protected(flist->shared[i],
  1289. reservation_object_held(bo->resv));
  1290. if (amdkfd_fence_check_mm(f, current->mm))
  1291. return false;
  1292. }
  1293. }
  1294. switch (bo->mem.mem_type) {
  1295. case TTM_PL_TT:
  1296. return true;
  1297. case TTM_PL_VRAM:
  1298. /* Check each drm MM node individually */
  1299. while (num_pages) {
  1300. if (place->fpfn < (node->start + node->size) &&
  1301. !(place->lpfn && place->lpfn <= node->start))
  1302. return true;
  1303. num_pages -= node->size;
  1304. ++node;
  1305. }
  1306. return false;
  1307. default:
  1308. break;
  1309. }
  1310. return ttm_bo_eviction_valuable(bo, place);
  1311. }
  1312. /**
  1313. * amdgpu_ttm_access_memory - Read or Write memory that backs a
  1314. * buffer object.
  1315. *
  1316. * @bo: The buffer object to read/write
  1317. * @offset: Offset into buffer object
  1318. * @buf: Secondary buffer to write/read from
  1319. * @len: Length in bytes of access
  1320. * @write: true if writing
  1321. *
  1322. * This is used to access VRAM that backs a buffer object via MMIO
  1323. * access for debugging purposes.
  1324. */
  1325. static int amdgpu_ttm_access_memory(struct ttm_buffer_object *bo,
  1326. unsigned long offset,
  1327. void *buf, int len, int write)
  1328. {
  1329. struct amdgpu_bo *abo = ttm_to_amdgpu_bo(bo);
  1330. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  1331. struct drm_mm_node *nodes;
  1332. uint32_t value = 0;
  1333. int ret = 0;
  1334. uint64_t pos;
  1335. unsigned long flags;
  1336. if (bo->mem.mem_type != TTM_PL_VRAM)
  1337. return -EIO;
  1338. nodes = amdgpu_find_mm_node(&abo->tbo.mem, &offset);
  1339. pos = (nodes->start << PAGE_SHIFT) + offset;
  1340. while (len && pos < adev->gmc.mc_vram_size) {
  1341. uint64_t aligned_pos = pos & ~(uint64_t)3;
  1342. uint32_t bytes = 4 - (pos & 3);
  1343. uint32_t shift = (pos & 3) * 8;
  1344. uint32_t mask = 0xffffffff << shift;
  1345. if (len < bytes) {
  1346. mask &= 0xffffffff >> (bytes - len) * 8;
  1347. bytes = len;
  1348. }
  1349. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1350. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)aligned_pos) | 0x80000000);
  1351. WREG32_NO_KIQ(mmMM_INDEX_HI, aligned_pos >> 31);
  1352. if (!write || mask != 0xffffffff)
  1353. value = RREG32_NO_KIQ(mmMM_DATA);
  1354. if (write) {
  1355. value &= ~mask;
  1356. value |= (*(uint32_t *)buf << shift) & mask;
  1357. WREG32_NO_KIQ(mmMM_DATA, value);
  1358. }
  1359. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1360. if (!write) {
  1361. value = (value & mask) >> shift;
  1362. memcpy(buf, &value, bytes);
  1363. }
  1364. ret += bytes;
  1365. buf = (uint8_t *)buf + bytes;
  1366. pos += bytes;
  1367. len -= bytes;
  1368. if (pos >= (nodes->start + nodes->size) << PAGE_SHIFT) {
  1369. ++nodes;
  1370. pos = (nodes->start << PAGE_SHIFT);
  1371. }
  1372. }
  1373. return ret;
  1374. }
  1375. static struct ttm_bo_driver amdgpu_bo_driver = {
  1376. .ttm_tt_create = &amdgpu_ttm_tt_create,
  1377. .ttm_tt_populate = &amdgpu_ttm_tt_populate,
  1378. .ttm_tt_unpopulate = &amdgpu_ttm_tt_unpopulate,
  1379. .invalidate_caches = &amdgpu_invalidate_caches,
  1380. .init_mem_type = &amdgpu_init_mem_type,
  1381. .eviction_valuable = amdgpu_ttm_bo_eviction_valuable,
  1382. .evict_flags = &amdgpu_evict_flags,
  1383. .move = &amdgpu_bo_move,
  1384. .verify_access = &amdgpu_verify_access,
  1385. .move_notify = &amdgpu_bo_move_notify,
  1386. .fault_reserve_notify = &amdgpu_bo_fault_reserve_notify,
  1387. .io_mem_reserve = &amdgpu_ttm_io_mem_reserve,
  1388. .io_mem_free = &amdgpu_ttm_io_mem_free,
  1389. .io_mem_pfn = amdgpu_ttm_io_mem_pfn,
  1390. .access_memory = &amdgpu_ttm_access_memory
  1391. };
  1392. /*
  1393. * Firmware Reservation functions
  1394. */
  1395. /**
  1396. * amdgpu_ttm_fw_reserve_vram_fini - free fw reserved vram
  1397. *
  1398. * @adev: amdgpu_device pointer
  1399. *
  1400. * free fw reserved vram if it has been reserved.
  1401. */
  1402. static void amdgpu_ttm_fw_reserve_vram_fini(struct amdgpu_device *adev)
  1403. {
  1404. amdgpu_bo_free_kernel(&adev->fw_vram_usage.reserved_bo,
  1405. NULL, &adev->fw_vram_usage.va);
  1406. }
  1407. /**
  1408. * amdgpu_ttm_fw_reserve_vram_init - create bo vram reservation from fw
  1409. *
  1410. * @adev: amdgpu_device pointer
  1411. *
  1412. * create bo vram reservation from fw.
  1413. */
  1414. static int amdgpu_ttm_fw_reserve_vram_init(struct amdgpu_device *adev)
  1415. {
  1416. struct ttm_operation_ctx ctx = { false, false };
  1417. struct amdgpu_bo_param bp;
  1418. int r = 0;
  1419. int i;
  1420. u64 vram_size = adev->gmc.visible_vram_size;
  1421. u64 offset = adev->fw_vram_usage.start_offset;
  1422. u64 size = adev->fw_vram_usage.size;
  1423. struct amdgpu_bo *bo;
  1424. memset(&bp, 0, sizeof(bp));
  1425. bp.size = adev->fw_vram_usage.size;
  1426. bp.byte_align = PAGE_SIZE;
  1427. bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
  1428. bp.flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  1429. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  1430. bp.type = ttm_bo_type_kernel;
  1431. bp.resv = NULL;
  1432. adev->fw_vram_usage.va = NULL;
  1433. adev->fw_vram_usage.reserved_bo = NULL;
  1434. if (adev->fw_vram_usage.size > 0 &&
  1435. adev->fw_vram_usage.size <= vram_size) {
  1436. r = amdgpu_bo_create(adev, &bp,
  1437. &adev->fw_vram_usage.reserved_bo);
  1438. if (r)
  1439. goto error_create;
  1440. r = amdgpu_bo_reserve(adev->fw_vram_usage.reserved_bo, false);
  1441. if (r)
  1442. goto error_reserve;
  1443. /* remove the original mem node and create a new one at the
  1444. * request position
  1445. */
  1446. bo = adev->fw_vram_usage.reserved_bo;
  1447. offset = ALIGN(offset, PAGE_SIZE);
  1448. for (i = 0; i < bo->placement.num_placement; ++i) {
  1449. bo->placements[i].fpfn = offset >> PAGE_SHIFT;
  1450. bo->placements[i].lpfn = (offset + size) >> PAGE_SHIFT;
  1451. }
  1452. ttm_bo_mem_put(&bo->tbo, &bo->tbo.mem);
  1453. r = ttm_bo_mem_space(&bo->tbo, &bo->placement,
  1454. &bo->tbo.mem, &ctx);
  1455. if (r)
  1456. goto error_pin;
  1457. r = amdgpu_bo_pin_restricted(adev->fw_vram_usage.reserved_bo,
  1458. AMDGPU_GEM_DOMAIN_VRAM,
  1459. adev->fw_vram_usage.start_offset,
  1460. (adev->fw_vram_usage.start_offset +
  1461. adev->fw_vram_usage.size));
  1462. if (r)
  1463. goto error_pin;
  1464. r = amdgpu_bo_kmap(adev->fw_vram_usage.reserved_bo,
  1465. &adev->fw_vram_usage.va);
  1466. if (r)
  1467. goto error_kmap;
  1468. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1469. }
  1470. return r;
  1471. error_kmap:
  1472. amdgpu_bo_unpin(adev->fw_vram_usage.reserved_bo);
  1473. error_pin:
  1474. amdgpu_bo_unreserve(adev->fw_vram_usage.reserved_bo);
  1475. error_reserve:
  1476. amdgpu_bo_unref(&adev->fw_vram_usage.reserved_bo);
  1477. error_create:
  1478. adev->fw_vram_usage.va = NULL;
  1479. adev->fw_vram_usage.reserved_bo = NULL;
  1480. return r;
  1481. }
  1482. /**
  1483. * amdgpu_ttm_init - Init the memory management (ttm) as well as
  1484. * various gtt/vram related fields.
  1485. *
  1486. * This initializes all of the memory space pools that the TTM layer
  1487. * will need such as the GTT space (system memory mapped to the device),
  1488. * VRAM (on-board memory), and on-chip memories (GDS, GWS, OA) which
  1489. * can be mapped per VMID.
  1490. */
  1491. int amdgpu_ttm_init(struct amdgpu_device *adev)
  1492. {
  1493. uint64_t gtt_size;
  1494. int r;
  1495. u64 vis_vram_limit;
  1496. /* initialize global references for vram/gtt */
  1497. r = amdgpu_ttm_global_init(adev);
  1498. if (r) {
  1499. return r;
  1500. }
  1501. /* No others user of address space so set it to 0 */
  1502. r = ttm_bo_device_init(&adev->mman.bdev,
  1503. adev->mman.bo_global_ref.ref.object,
  1504. &amdgpu_bo_driver,
  1505. adev->ddev->anon_inode->i_mapping,
  1506. DRM_FILE_PAGE_OFFSET,
  1507. adev->need_dma32);
  1508. if (r) {
  1509. DRM_ERROR("failed initializing buffer object driver(%d).\n", r);
  1510. return r;
  1511. }
  1512. adev->mman.initialized = true;
  1513. /* We opt to avoid OOM on system pages allocations */
  1514. adev->mman.bdev.no_retry = true;
  1515. /* Initialize VRAM pool with all of VRAM divided into pages */
  1516. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_VRAM,
  1517. adev->gmc.real_vram_size >> PAGE_SHIFT);
  1518. if (r) {
  1519. DRM_ERROR("Failed initializing VRAM heap.\n");
  1520. return r;
  1521. }
  1522. /* Reduce size of CPU-visible VRAM if requested */
  1523. vis_vram_limit = (u64)amdgpu_vis_vram_limit * 1024 * 1024;
  1524. if (amdgpu_vis_vram_limit > 0 &&
  1525. vis_vram_limit <= adev->gmc.visible_vram_size)
  1526. adev->gmc.visible_vram_size = vis_vram_limit;
  1527. /* Change the size here instead of the init above so only lpfn is affected */
  1528. amdgpu_ttm_set_buffer_funcs_status(adev, false);
  1529. #ifdef CONFIG_64BIT
  1530. adev->mman.aper_base_kaddr = ioremap_wc(adev->gmc.aper_base,
  1531. adev->gmc.visible_vram_size);
  1532. #endif
  1533. /*
  1534. *The reserved vram for firmware must be pinned to the specified
  1535. *place on the VRAM, so reserve it early.
  1536. */
  1537. r = amdgpu_ttm_fw_reserve_vram_init(adev);
  1538. if (r) {
  1539. return r;
  1540. }
  1541. /* allocate memory as required for VGA
  1542. * This is used for VGA emulation and pre-OS scanout buffers to
  1543. * avoid display artifacts while transitioning between pre-OS
  1544. * and driver. */
  1545. if (adev->gmc.stolen_size) {
  1546. r = amdgpu_bo_create_kernel(adev, adev->gmc.stolen_size, PAGE_SIZE,
  1547. AMDGPU_GEM_DOMAIN_VRAM,
  1548. &adev->stolen_vga_memory,
  1549. NULL, NULL);
  1550. if (r)
  1551. return r;
  1552. }
  1553. DRM_INFO("amdgpu: %uM of VRAM memory ready\n",
  1554. (unsigned) (adev->gmc.real_vram_size / (1024 * 1024)));
  1555. /* Compute GTT size, either bsaed on 3/4th the size of RAM size
  1556. * or whatever the user passed on module init */
  1557. if (amdgpu_gtt_size == -1) {
  1558. struct sysinfo si;
  1559. si_meminfo(&si);
  1560. gtt_size = min(max((AMDGPU_DEFAULT_GTT_SIZE_MB << 20),
  1561. adev->gmc.mc_vram_size),
  1562. ((uint64_t)si.totalram * si.mem_unit * 3/4));
  1563. }
  1564. else
  1565. gtt_size = (uint64_t)amdgpu_gtt_size << 20;
  1566. /* Initialize GTT memory pool */
  1567. r = ttm_bo_init_mm(&adev->mman.bdev, TTM_PL_TT, gtt_size >> PAGE_SHIFT);
  1568. if (r) {
  1569. DRM_ERROR("Failed initializing GTT heap.\n");
  1570. return r;
  1571. }
  1572. DRM_INFO("amdgpu: %uM of GTT memory ready.\n",
  1573. (unsigned)(gtt_size / (1024 * 1024)));
  1574. /* Initialize various on-chip memory pools */
  1575. adev->gds.mem.total_size = adev->gds.mem.total_size << AMDGPU_GDS_SHIFT;
  1576. adev->gds.mem.gfx_partition_size = adev->gds.mem.gfx_partition_size << AMDGPU_GDS_SHIFT;
  1577. adev->gds.mem.cs_partition_size = adev->gds.mem.cs_partition_size << AMDGPU_GDS_SHIFT;
  1578. adev->gds.gws.total_size = adev->gds.gws.total_size << AMDGPU_GWS_SHIFT;
  1579. adev->gds.gws.gfx_partition_size = adev->gds.gws.gfx_partition_size << AMDGPU_GWS_SHIFT;
  1580. adev->gds.gws.cs_partition_size = adev->gds.gws.cs_partition_size << AMDGPU_GWS_SHIFT;
  1581. adev->gds.oa.total_size = adev->gds.oa.total_size << AMDGPU_OA_SHIFT;
  1582. adev->gds.oa.gfx_partition_size = adev->gds.oa.gfx_partition_size << AMDGPU_OA_SHIFT;
  1583. adev->gds.oa.cs_partition_size = adev->gds.oa.cs_partition_size << AMDGPU_OA_SHIFT;
  1584. /* GDS Memory */
  1585. if (adev->gds.mem.total_size) {
  1586. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GDS,
  1587. adev->gds.mem.total_size >> PAGE_SHIFT);
  1588. if (r) {
  1589. DRM_ERROR("Failed initializing GDS heap.\n");
  1590. return r;
  1591. }
  1592. }
  1593. /* GWS */
  1594. if (adev->gds.gws.total_size) {
  1595. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_GWS,
  1596. adev->gds.gws.total_size >> PAGE_SHIFT);
  1597. if (r) {
  1598. DRM_ERROR("Failed initializing gws heap.\n");
  1599. return r;
  1600. }
  1601. }
  1602. /* OA */
  1603. if (adev->gds.oa.total_size) {
  1604. r = ttm_bo_init_mm(&adev->mman.bdev, AMDGPU_PL_OA,
  1605. adev->gds.oa.total_size >> PAGE_SHIFT);
  1606. if (r) {
  1607. DRM_ERROR("Failed initializing oa heap.\n");
  1608. return r;
  1609. }
  1610. }
  1611. /* Register debugfs entries for amdgpu_ttm */
  1612. r = amdgpu_ttm_debugfs_init(adev);
  1613. if (r) {
  1614. DRM_ERROR("Failed to init debugfs\n");
  1615. return r;
  1616. }
  1617. return 0;
  1618. }
  1619. /**
  1620. * amdgpu_ttm_late_init - Handle any late initialization for
  1621. * amdgpu_ttm
  1622. */
  1623. void amdgpu_ttm_late_init(struct amdgpu_device *adev)
  1624. {
  1625. /* return the VGA stolen memory (if any) back to VRAM */
  1626. amdgpu_bo_free_kernel(&adev->stolen_vga_memory, NULL, NULL);
  1627. }
  1628. /**
  1629. * amdgpu_ttm_fini - De-initialize the TTM memory pools
  1630. */
  1631. void amdgpu_ttm_fini(struct amdgpu_device *adev)
  1632. {
  1633. if (!adev->mman.initialized)
  1634. return;
  1635. amdgpu_ttm_debugfs_fini(adev);
  1636. amdgpu_ttm_fw_reserve_vram_fini(adev);
  1637. if (adev->mman.aper_base_kaddr)
  1638. iounmap(adev->mman.aper_base_kaddr);
  1639. adev->mman.aper_base_kaddr = NULL;
  1640. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_VRAM);
  1641. ttm_bo_clean_mm(&adev->mman.bdev, TTM_PL_TT);
  1642. if (adev->gds.mem.total_size)
  1643. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GDS);
  1644. if (adev->gds.gws.total_size)
  1645. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_GWS);
  1646. if (adev->gds.oa.total_size)
  1647. ttm_bo_clean_mm(&adev->mman.bdev, AMDGPU_PL_OA);
  1648. ttm_bo_device_release(&adev->mman.bdev);
  1649. amdgpu_ttm_global_fini(adev);
  1650. adev->mman.initialized = false;
  1651. DRM_INFO("amdgpu: ttm finalized\n");
  1652. }
  1653. /**
  1654. * amdgpu_ttm_set_buffer_funcs_status - enable/disable use of buffer functions
  1655. *
  1656. * @adev: amdgpu_device pointer
  1657. * @enable: true when we can use buffer functions.
  1658. *
  1659. * Enable/disable use of buffer functions during suspend/resume. This should
  1660. * only be called at bootup or when userspace isn't running.
  1661. */
  1662. void amdgpu_ttm_set_buffer_funcs_status(struct amdgpu_device *adev, bool enable)
  1663. {
  1664. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[TTM_PL_VRAM];
  1665. uint64_t size;
  1666. int r;
  1667. if (!adev->mman.initialized || adev->in_gpu_reset ||
  1668. adev->mman.buffer_funcs_enabled == enable)
  1669. return;
  1670. if (enable) {
  1671. struct amdgpu_ring *ring;
  1672. struct drm_sched_rq *rq;
  1673. ring = adev->mman.buffer_funcs_ring;
  1674. rq = &ring->sched.sched_rq[DRM_SCHED_PRIORITY_KERNEL];
  1675. r = drm_sched_entity_init(&adev->mman.entity, &rq, 1, NULL);
  1676. if (r) {
  1677. DRM_ERROR("Failed setting up TTM BO move entity (%d)\n",
  1678. r);
  1679. return;
  1680. }
  1681. } else {
  1682. drm_sched_entity_destroy(adev->mman.entity.sched,
  1683. &adev->mman.entity);
  1684. }
  1685. /* this just adjusts TTM size idea, which sets lpfn to the correct value */
  1686. if (enable)
  1687. size = adev->gmc.real_vram_size;
  1688. else
  1689. size = adev->gmc.visible_vram_size;
  1690. man->size = size >> PAGE_SHIFT;
  1691. adev->mman.buffer_funcs_enabled = enable;
  1692. }
  1693. int amdgpu_mmap(struct file *filp, struct vm_area_struct *vma)
  1694. {
  1695. struct drm_file *file_priv;
  1696. struct amdgpu_device *adev;
  1697. if (unlikely(vma->vm_pgoff < DRM_FILE_PAGE_OFFSET))
  1698. return -EINVAL;
  1699. file_priv = filp->private_data;
  1700. adev = file_priv->minor->dev->dev_private;
  1701. if (adev == NULL)
  1702. return -EINVAL;
  1703. return ttm_bo_mmap(filp, vma, &adev->mman.bdev);
  1704. }
  1705. static int amdgpu_map_buffer(struct ttm_buffer_object *bo,
  1706. struct ttm_mem_reg *mem, unsigned num_pages,
  1707. uint64_t offset, unsigned window,
  1708. struct amdgpu_ring *ring,
  1709. uint64_t *addr)
  1710. {
  1711. struct amdgpu_ttm_tt *gtt = (void *)bo->ttm;
  1712. struct amdgpu_device *adev = ring->adev;
  1713. struct ttm_tt *ttm = bo->ttm;
  1714. struct amdgpu_job *job;
  1715. unsigned num_dw, num_bytes;
  1716. dma_addr_t *dma_address;
  1717. struct dma_fence *fence;
  1718. uint64_t src_addr, dst_addr;
  1719. uint64_t flags;
  1720. int r;
  1721. BUG_ON(adev->mman.buffer_funcs->copy_max_bytes <
  1722. AMDGPU_GTT_MAX_TRANSFER_SIZE * 8);
  1723. *addr = adev->gmc.gart_start;
  1724. *addr += (u64)window * AMDGPU_GTT_MAX_TRANSFER_SIZE *
  1725. AMDGPU_GPU_PAGE_SIZE;
  1726. num_dw = adev->mman.buffer_funcs->copy_num_dw;
  1727. while (num_dw & 0x7)
  1728. num_dw++;
  1729. num_bytes = num_pages * 8;
  1730. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4 + num_bytes, &job);
  1731. if (r)
  1732. return r;
  1733. src_addr = num_dw * 4;
  1734. src_addr += job->ibs[0].gpu_addr;
  1735. dst_addr = adev->gart.table_addr;
  1736. dst_addr += window * AMDGPU_GTT_MAX_TRANSFER_SIZE * 8;
  1737. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_addr,
  1738. dst_addr, num_bytes);
  1739. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1740. WARN_ON(job->ibs[0].length_dw > num_dw);
  1741. dma_address = &gtt->ttm.dma_address[offset >> PAGE_SHIFT];
  1742. flags = amdgpu_ttm_tt_pte_flags(adev, ttm, mem);
  1743. r = amdgpu_gart_map(adev, 0, num_pages, dma_address, flags,
  1744. &job->ibs[0].ptr[num_dw]);
  1745. if (r)
  1746. goto error_free;
  1747. r = amdgpu_job_submit(job, &adev->mman.entity,
  1748. AMDGPU_FENCE_OWNER_UNDEFINED, &fence);
  1749. if (r)
  1750. goto error_free;
  1751. dma_fence_put(fence);
  1752. return r;
  1753. error_free:
  1754. amdgpu_job_free(job);
  1755. return r;
  1756. }
  1757. int amdgpu_copy_buffer(struct amdgpu_ring *ring, uint64_t src_offset,
  1758. uint64_t dst_offset, uint32_t byte_count,
  1759. struct reservation_object *resv,
  1760. struct dma_fence **fence, bool direct_submit,
  1761. bool vm_needs_flush)
  1762. {
  1763. struct amdgpu_device *adev = ring->adev;
  1764. struct amdgpu_job *job;
  1765. uint32_t max_bytes;
  1766. unsigned num_loops, num_dw;
  1767. unsigned i;
  1768. int r;
  1769. if (direct_submit && !ring->ready) {
  1770. DRM_ERROR("Trying to move memory with ring turned off.\n");
  1771. return -EINVAL;
  1772. }
  1773. max_bytes = adev->mman.buffer_funcs->copy_max_bytes;
  1774. num_loops = DIV_ROUND_UP(byte_count, max_bytes);
  1775. num_dw = num_loops * adev->mman.buffer_funcs->copy_num_dw;
  1776. /* for IB padding */
  1777. while (num_dw & 0x7)
  1778. num_dw++;
  1779. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1780. if (r)
  1781. return r;
  1782. job->vm_needs_flush = vm_needs_flush;
  1783. if (resv) {
  1784. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1785. AMDGPU_FENCE_OWNER_UNDEFINED,
  1786. false);
  1787. if (r) {
  1788. DRM_ERROR("sync failed (%d).\n", r);
  1789. goto error_free;
  1790. }
  1791. }
  1792. for (i = 0; i < num_loops; i++) {
  1793. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1794. amdgpu_emit_copy_buffer(adev, &job->ibs[0], src_offset,
  1795. dst_offset, cur_size_in_bytes);
  1796. src_offset += cur_size_in_bytes;
  1797. dst_offset += cur_size_in_bytes;
  1798. byte_count -= cur_size_in_bytes;
  1799. }
  1800. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1801. WARN_ON(job->ibs[0].length_dw > num_dw);
  1802. if (direct_submit) {
  1803. r = amdgpu_ib_schedule(ring, job->num_ibs, job->ibs,
  1804. NULL, fence);
  1805. job->fence = dma_fence_get(*fence);
  1806. if (r)
  1807. DRM_ERROR("Error scheduling IBs (%d)\n", r);
  1808. amdgpu_job_free(job);
  1809. } else {
  1810. r = amdgpu_job_submit(job, &adev->mman.entity,
  1811. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1812. if (r)
  1813. goto error_free;
  1814. }
  1815. return r;
  1816. error_free:
  1817. amdgpu_job_free(job);
  1818. return r;
  1819. }
  1820. int amdgpu_fill_buffer(struct amdgpu_bo *bo,
  1821. uint32_t src_data,
  1822. struct reservation_object *resv,
  1823. struct dma_fence **fence)
  1824. {
  1825. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  1826. uint32_t max_bytes = adev->mman.buffer_funcs->fill_max_bytes;
  1827. struct amdgpu_ring *ring = adev->mman.buffer_funcs_ring;
  1828. struct drm_mm_node *mm_node;
  1829. unsigned long num_pages;
  1830. unsigned int num_loops, num_dw;
  1831. struct amdgpu_job *job;
  1832. int r;
  1833. if (!adev->mman.buffer_funcs_enabled) {
  1834. DRM_ERROR("Trying to clear memory with ring turned off.\n");
  1835. return -EINVAL;
  1836. }
  1837. if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  1838. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  1839. if (r)
  1840. return r;
  1841. }
  1842. num_pages = bo->tbo.num_pages;
  1843. mm_node = bo->tbo.mem.mm_node;
  1844. num_loops = 0;
  1845. while (num_pages) {
  1846. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1847. num_loops += DIV_ROUND_UP(byte_count, max_bytes);
  1848. num_pages -= mm_node->size;
  1849. ++mm_node;
  1850. }
  1851. num_dw = num_loops * adev->mman.buffer_funcs->fill_num_dw;
  1852. /* for IB padding */
  1853. num_dw += 64;
  1854. r = amdgpu_job_alloc_with_ib(adev, num_dw * 4, &job);
  1855. if (r)
  1856. return r;
  1857. if (resv) {
  1858. r = amdgpu_sync_resv(adev, &job->sync, resv,
  1859. AMDGPU_FENCE_OWNER_UNDEFINED, false);
  1860. if (r) {
  1861. DRM_ERROR("sync failed (%d).\n", r);
  1862. goto error_free;
  1863. }
  1864. }
  1865. num_pages = bo->tbo.num_pages;
  1866. mm_node = bo->tbo.mem.mm_node;
  1867. while (num_pages) {
  1868. uint32_t byte_count = mm_node->size << PAGE_SHIFT;
  1869. uint64_t dst_addr;
  1870. dst_addr = amdgpu_mm_node_addr(&bo->tbo, mm_node, &bo->tbo.mem);
  1871. while (byte_count) {
  1872. uint32_t cur_size_in_bytes = min(byte_count, max_bytes);
  1873. amdgpu_emit_fill_buffer(adev, &job->ibs[0], src_data,
  1874. dst_addr, cur_size_in_bytes);
  1875. dst_addr += cur_size_in_bytes;
  1876. byte_count -= cur_size_in_bytes;
  1877. }
  1878. num_pages -= mm_node->size;
  1879. ++mm_node;
  1880. }
  1881. amdgpu_ring_pad_ib(ring, &job->ibs[0]);
  1882. WARN_ON(job->ibs[0].length_dw > num_dw);
  1883. r = amdgpu_job_submit(job, &adev->mman.entity,
  1884. AMDGPU_FENCE_OWNER_UNDEFINED, fence);
  1885. if (r)
  1886. goto error_free;
  1887. return 0;
  1888. error_free:
  1889. amdgpu_job_free(job);
  1890. return r;
  1891. }
  1892. #if defined(CONFIG_DEBUG_FS)
  1893. static int amdgpu_mm_dump_table(struct seq_file *m, void *data)
  1894. {
  1895. struct drm_info_node *node = (struct drm_info_node *)m->private;
  1896. unsigned ttm_pl = *(int *)node->info_ent->data;
  1897. struct drm_device *dev = node->minor->dev;
  1898. struct amdgpu_device *adev = dev->dev_private;
  1899. struct ttm_mem_type_manager *man = &adev->mman.bdev.man[ttm_pl];
  1900. struct drm_printer p = drm_seq_file_printer(m);
  1901. man->func->debug(man, &p);
  1902. return 0;
  1903. }
  1904. static int ttm_pl_vram = TTM_PL_VRAM;
  1905. static int ttm_pl_tt = TTM_PL_TT;
  1906. static const struct drm_info_list amdgpu_ttm_debugfs_list[] = {
  1907. {"amdgpu_vram_mm", amdgpu_mm_dump_table, 0, &ttm_pl_vram},
  1908. {"amdgpu_gtt_mm", amdgpu_mm_dump_table, 0, &ttm_pl_tt},
  1909. {"ttm_page_pool", ttm_page_alloc_debugfs, 0, NULL},
  1910. #ifdef CONFIG_SWIOTLB
  1911. {"ttm_dma_page_pool", ttm_dma_page_alloc_debugfs, 0, NULL}
  1912. #endif
  1913. };
  1914. /**
  1915. * amdgpu_ttm_vram_read - Linear read access to VRAM
  1916. *
  1917. * Accesses VRAM via MMIO for debugging purposes.
  1918. */
  1919. static ssize_t amdgpu_ttm_vram_read(struct file *f, char __user *buf,
  1920. size_t size, loff_t *pos)
  1921. {
  1922. struct amdgpu_device *adev = file_inode(f)->i_private;
  1923. ssize_t result = 0;
  1924. int r;
  1925. if (size & 0x3 || *pos & 0x3)
  1926. return -EINVAL;
  1927. if (*pos >= adev->gmc.mc_vram_size)
  1928. return -ENXIO;
  1929. while (size) {
  1930. unsigned long flags;
  1931. uint32_t value;
  1932. if (*pos >= adev->gmc.mc_vram_size)
  1933. return result;
  1934. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1935. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1936. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1937. value = RREG32_NO_KIQ(mmMM_DATA);
  1938. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1939. r = put_user(value, (uint32_t *)buf);
  1940. if (r)
  1941. return r;
  1942. result += 4;
  1943. buf += 4;
  1944. *pos += 4;
  1945. size -= 4;
  1946. }
  1947. return result;
  1948. }
  1949. /**
  1950. * amdgpu_ttm_vram_write - Linear write access to VRAM
  1951. *
  1952. * Accesses VRAM via MMIO for debugging purposes.
  1953. */
  1954. static ssize_t amdgpu_ttm_vram_write(struct file *f, const char __user *buf,
  1955. size_t size, loff_t *pos)
  1956. {
  1957. struct amdgpu_device *adev = file_inode(f)->i_private;
  1958. ssize_t result = 0;
  1959. int r;
  1960. if (size & 0x3 || *pos & 0x3)
  1961. return -EINVAL;
  1962. if (*pos >= adev->gmc.mc_vram_size)
  1963. return -ENXIO;
  1964. while (size) {
  1965. unsigned long flags;
  1966. uint32_t value;
  1967. if (*pos >= adev->gmc.mc_vram_size)
  1968. return result;
  1969. r = get_user(value, (uint32_t *)buf);
  1970. if (r)
  1971. return r;
  1972. spin_lock_irqsave(&adev->mmio_idx_lock, flags);
  1973. WREG32_NO_KIQ(mmMM_INDEX, ((uint32_t)*pos) | 0x80000000);
  1974. WREG32_NO_KIQ(mmMM_INDEX_HI, *pos >> 31);
  1975. WREG32_NO_KIQ(mmMM_DATA, value);
  1976. spin_unlock_irqrestore(&adev->mmio_idx_lock, flags);
  1977. result += 4;
  1978. buf += 4;
  1979. *pos += 4;
  1980. size -= 4;
  1981. }
  1982. return result;
  1983. }
  1984. static const struct file_operations amdgpu_ttm_vram_fops = {
  1985. .owner = THIS_MODULE,
  1986. .read = amdgpu_ttm_vram_read,
  1987. .write = amdgpu_ttm_vram_write,
  1988. .llseek = default_llseek,
  1989. };
  1990. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  1991. /**
  1992. * amdgpu_ttm_gtt_read - Linear read access to GTT memory
  1993. */
  1994. static ssize_t amdgpu_ttm_gtt_read(struct file *f, char __user *buf,
  1995. size_t size, loff_t *pos)
  1996. {
  1997. struct amdgpu_device *adev = file_inode(f)->i_private;
  1998. ssize_t result = 0;
  1999. int r;
  2000. while (size) {
  2001. loff_t p = *pos / PAGE_SIZE;
  2002. unsigned off = *pos & ~PAGE_MASK;
  2003. size_t cur_size = min_t(size_t, size, PAGE_SIZE - off);
  2004. struct page *page;
  2005. void *ptr;
  2006. if (p >= adev->gart.num_cpu_pages)
  2007. return result;
  2008. page = adev->gart.pages[p];
  2009. if (page) {
  2010. ptr = kmap(page);
  2011. ptr += off;
  2012. r = copy_to_user(buf, ptr, cur_size);
  2013. kunmap(adev->gart.pages[p]);
  2014. } else
  2015. r = clear_user(buf, cur_size);
  2016. if (r)
  2017. return -EFAULT;
  2018. result += cur_size;
  2019. buf += cur_size;
  2020. *pos += cur_size;
  2021. size -= cur_size;
  2022. }
  2023. return result;
  2024. }
  2025. static const struct file_operations amdgpu_ttm_gtt_fops = {
  2026. .owner = THIS_MODULE,
  2027. .read = amdgpu_ttm_gtt_read,
  2028. .llseek = default_llseek
  2029. };
  2030. #endif
  2031. /**
  2032. * amdgpu_iomem_read - Virtual read access to GPU mapped memory
  2033. *
  2034. * This function is used to read memory that has been mapped to the
  2035. * GPU and the known addresses are not physical addresses but instead
  2036. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2037. */
  2038. static ssize_t amdgpu_iomem_read(struct file *f, char __user *buf,
  2039. size_t size, loff_t *pos)
  2040. {
  2041. struct amdgpu_device *adev = file_inode(f)->i_private;
  2042. struct iommu_domain *dom;
  2043. ssize_t result = 0;
  2044. int r;
  2045. /* retrieve the IOMMU domain if any for this device */
  2046. dom = iommu_get_domain_for_dev(adev->dev);
  2047. while (size) {
  2048. phys_addr_t addr = *pos & PAGE_MASK;
  2049. loff_t off = *pos & ~PAGE_MASK;
  2050. size_t bytes = PAGE_SIZE - off;
  2051. unsigned long pfn;
  2052. struct page *p;
  2053. void *ptr;
  2054. bytes = bytes < size ? bytes : size;
  2055. /* Translate the bus address to a physical address. If
  2056. * the domain is NULL it means there is no IOMMU active
  2057. * and the address translation is the identity
  2058. */
  2059. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2060. pfn = addr >> PAGE_SHIFT;
  2061. if (!pfn_valid(pfn))
  2062. return -EPERM;
  2063. p = pfn_to_page(pfn);
  2064. if (p->mapping != adev->mman.bdev.dev_mapping)
  2065. return -EPERM;
  2066. ptr = kmap(p);
  2067. r = copy_to_user(buf, ptr + off, bytes);
  2068. kunmap(p);
  2069. if (r)
  2070. return -EFAULT;
  2071. size -= bytes;
  2072. *pos += bytes;
  2073. result += bytes;
  2074. }
  2075. return result;
  2076. }
  2077. /**
  2078. * amdgpu_iomem_write - Virtual write access to GPU mapped memory
  2079. *
  2080. * This function is used to write memory that has been mapped to the
  2081. * GPU and the known addresses are not physical addresses but instead
  2082. * bus addresses (e.g., what you'd put in an IB or ring buffer).
  2083. */
  2084. static ssize_t amdgpu_iomem_write(struct file *f, const char __user *buf,
  2085. size_t size, loff_t *pos)
  2086. {
  2087. struct amdgpu_device *adev = file_inode(f)->i_private;
  2088. struct iommu_domain *dom;
  2089. ssize_t result = 0;
  2090. int r;
  2091. dom = iommu_get_domain_for_dev(adev->dev);
  2092. while (size) {
  2093. phys_addr_t addr = *pos & PAGE_MASK;
  2094. loff_t off = *pos & ~PAGE_MASK;
  2095. size_t bytes = PAGE_SIZE - off;
  2096. unsigned long pfn;
  2097. struct page *p;
  2098. void *ptr;
  2099. bytes = bytes < size ? bytes : size;
  2100. addr = dom ? iommu_iova_to_phys(dom, addr) : addr;
  2101. pfn = addr >> PAGE_SHIFT;
  2102. if (!pfn_valid(pfn))
  2103. return -EPERM;
  2104. p = pfn_to_page(pfn);
  2105. if (p->mapping != adev->mman.bdev.dev_mapping)
  2106. return -EPERM;
  2107. ptr = kmap(p);
  2108. r = copy_from_user(ptr + off, buf, bytes);
  2109. kunmap(p);
  2110. if (r)
  2111. return -EFAULT;
  2112. size -= bytes;
  2113. *pos += bytes;
  2114. result += bytes;
  2115. }
  2116. return result;
  2117. }
  2118. static const struct file_operations amdgpu_ttm_iomem_fops = {
  2119. .owner = THIS_MODULE,
  2120. .read = amdgpu_iomem_read,
  2121. .write = amdgpu_iomem_write,
  2122. .llseek = default_llseek
  2123. };
  2124. static const struct {
  2125. char *name;
  2126. const struct file_operations *fops;
  2127. int domain;
  2128. } ttm_debugfs_entries[] = {
  2129. { "amdgpu_vram", &amdgpu_ttm_vram_fops, TTM_PL_VRAM },
  2130. #ifdef CONFIG_DRM_AMDGPU_GART_DEBUGFS
  2131. { "amdgpu_gtt", &amdgpu_ttm_gtt_fops, TTM_PL_TT },
  2132. #endif
  2133. { "amdgpu_iomem", &amdgpu_ttm_iomem_fops, TTM_PL_SYSTEM },
  2134. };
  2135. #endif
  2136. static int amdgpu_ttm_debugfs_init(struct amdgpu_device *adev)
  2137. {
  2138. #if defined(CONFIG_DEBUG_FS)
  2139. unsigned count;
  2140. struct drm_minor *minor = adev->ddev->primary;
  2141. struct dentry *ent, *root = minor->debugfs_root;
  2142. for (count = 0; count < ARRAY_SIZE(ttm_debugfs_entries); count++) {
  2143. ent = debugfs_create_file(
  2144. ttm_debugfs_entries[count].name,
  2145. S_IFREG | S_IRUGO, root,
  2146. adev,
  2147. ttm_debugfs_entries[count].fops);
  2148. if (IS_ERR(ent))
  2149. return PTR_ERR(ent);
  2150. if (ttm_debugfs_entries[count].domain == TTM_PL_VRAM)
  2151. i_size_write(ent->d_inode, adev->gmc.mc_vram_size);
  2152. else if (ttm_debugfs_entries[count].domain == TTM_PL_TT)
  2153. i_size_write(ent->d_inode, adev->gmc.gart_size);
  2154. adev->mman.debugfs_entries[count] = ent;
  2155. }
  2156. count = ARRAY_SIZE(amdgpu_ttm_debugfs_list);
  2157. #ifdef CONFIG_SWIOTLB
  2158. if (!(adev->need_swiotlb && swiotlb_nr_tbl()))
  2159. --count;
  2160. #endif
  2161. return amdgpu_debugfs_add_files(adev, amdgpu_ttm_debugfs_list, count);
  2162. #else
  2163. return 0;
  2164. #endif
  2165. }
  2166. static void amdgpu_ttm_debugfs_fini(struct amdgpu_device *adev)
  2167. {
  2168. #if defined(CONFIG_DEBUG_FS)
  2169. unsigned i;
  2170. for (i = 0; i < ARRAY_SIZE(ttm_debugfs_entries); i++)
  2171. debugfs_remove(adev->mman.debugfs_entries[i]);
  2172. #endif
  2173. }