vi.c 45 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <linux/slab.h>
  25. #include <linux/module.h>
  26. #include "drmP.h"
  27. #include "amdgpu.h"
  28. #include "amdgpu_atombios.h"
  29. #include "amdgpu_ih.h"
  30. #include "amdgpu_uvd.h"
  31. #include "amdgpu_vce.h"
  32. #include "amdgpu_ucode.h"
  33. #include "atom.h"
  34. #include "amd_pcie.h"
  35. #include "gmc/gmc_8_1_d.h"
  36. #include "gmc/gmc_8_1_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_sh_mask.h"
  43. #include "smu/smu_7_1_1_d.h"
  44. #include "smu/smu_7_1_1_sh_mask.h"
  45. #include "uvd/uvd_5_0_d.h"
  46. #include "uvd/uvd_5_0_sh_mask.h"
  47. #include "vce/vce_3_0_d.h"
  48. #include "vce/vce_3_0_sh_mask.h"
  49. #include "dce/dce_10_0_d.h"
  50. #include "dce/dce_10_0_sh_mask.h"
  51. #include "vid.h"
  52. #include "vi.h"
  53. #include "vi_dpm.h"
  54. #include "gmc_v8_0.h"
  55. #include "gmc_v7_0.h"
  56. #include "gfx_v8_0.h"
  57. #include "sdma_v2_4.h"
  58. #include "sdma_v3_0.h"
  59. #include "dce_v10_0.h"
  60. #include "dce_v11_0.h"
  61. #include "iceland_ih.h"
  62. #include "tonga_ih.h"
  63. #include "cz_ih.h"
  64. #include "uvd_v5_0.h"
  65. #include "uvd_v6_0.h"
  66. #include "vce_v3_0.h"
  67. #include "amdgpu_powerplay.h"
  68. #if defined(CONFIG_DRM_AMD_ACP)
  69. #include "amdgpu_acp.h"
  70. #endif
  71. #include "dce_virtual.h"
  72. MODULE_FIRMWARE("amdgpu/topaz_smc.bin");
  73. MODULE_FIRMWARE("amdgpu/tonga_smc.bin");
  74. MODULE_FIRMWARE("amdgpu/fiji_smc.bin");
  75. MODULE_FIRMWARE("amdgpu/polaris10_smc.bin");
  76. MODULE_FIRMWARE("amdgpu/polaris10_smc_sk.bin");
  77. MODULE_FIRMWARE("amdgpu/polaris11_smc.bin");
  78. MODULE_FIRMWARE("amdgpu/polaris11_smc_sk.bin");
  79. /*
  80. * Indirect registers accessor
  81. */
  82. static u32 vi_pcie_rreg(struct amdgpu_device *adev, u32 reg)
  83. {
  84. unsigned long flags;
  85. u32 r;
  86. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  87. WREG32(mmPCIE_INDEX, reg);
  88. (void)RREG32(mmPCIE_INDEX);
  89. r = RREG32(mmPCIE_DATA);
  90. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  91. return r;
  92. }
  93. static void vi_pcie_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  94. {
  95. unsigned long flags;
  96. spin_lock_irqsave(&adev->pcie_idx_lock, flags);
  97. WREG32(mmPCIE_INDEX, reg);
  98. (void)RREG32(mmPCIE_INDEX);
  99. WREG32(mmPCIE_DATA, v);
  100. (void)RREG32(mmPCIE_DATA);
  101. spin_unlock_irqrestore(&adev->pcie_idx_lock, flags);
  102. }
  103. static u32 vi_smc_rreg(struct amdgpu_device *adev, u32 reg)
  104. {
  105. unsigned long flags;
  106. u32 r;
  107. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  108. WREG32(mmSMC_IND_INDEX_11, (reg));
  109. r = RREG32(mmSMC_IND_DATA_11);
  110. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  111. return r;
  112. }
  113. static void vi_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  114. {
  115. unsigned long flags;
  116. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  117. WREG32(mmSMC_IND_INDEX_11, (reg));
  118. WREG32(mmSMC_IND_DATA_11, (v));
  119. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  120. }
  121. /* smu_8_0_d.h */
  122. #define mmMP0PUB_IND_INDEX 0x180
  123. #define mmMP0PUB_IND_DATA 0x181
  124. static u32 cz_smc_rreg(struct amdgpu_device *adev, u32 reg)
  125. {
  126. unsigned long flags;
  127. u32 r;
  128. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  129. WREG32(mmMP0PUB_IND_INDEX, (reg));
  130. r = RREG32(mmMP0PUB_IND_DATA);
  131. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  132. return r;
  133. }
  134. static void cz_smc_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  135. {
  136. unsigned long flags;
  137. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  138. WREG32(mmMP0PUB_IND_INDEX, (reg));
  139. WREG32(mmMP0PUB_IND_DATA, (v));
  140. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  141. }
  142. static u32 vi_uvd_ctx_rreg(struct amdgpu_device *adev, u32 reg)
  143. {
  144. unsigned long flags;
  145. u32 r;
  146. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  147. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  148. r = RREG32(mmUVD_CTX_DATA);
  149. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  150. return r;
  151. }
  152. static void vi_uvd_ctx_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  153. {
  154. unsigned long flags;
  155. spin_lock_irqsave(&adev->uvd_ctx_idx_lock, flags);
  156. WREG32(mmUVD_CTX_INDEX, ((reg) & 0x1ff));
  157. WREG32(mmUVD_CTX_DATA, (v));
  158. spin_unlock_irqrestore(&adev->uvd_ctx_idx_lock, flags);
  159. }
  160. static u32 vi_didt_rreg(struct amdgpu_device *adev, u32 reg)
  161. {
  162. unsigned long flags;
  163. u32 r;
  164. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  165. WREG32(mmDIDT_IND_INDEX, (reg));
  166. r = RREG32(mmDIDT_IND_DATA);
  167. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  168. return r;
  169. }
  170. static void vi_didt_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  171. {
  172. unsigned long flags;
  173. spin_lock_irqsave(&adev->didt_idx_lock, flags);
  174. WREG32(mmDIDT_IND_INDEX, (reg));
  175. WREG32(mmDIDT_IND_DATA, (v));
  176. spin_unlock_irqrestore(&adev->didt_idx_lock, flags);
  177. }
  178. static u32 vi_gc_cac_rreg(struct amdgpu_device *adev, u32 reg)
  179. {
  180. unsigned long flags;
  181. u32 r;
  182. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  183. WREG32(mmGC_CAC_IND_INDEX, (reg));
  184. r = RREG32(mmGC_CAC_IND_DATA);
  185. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  186. return r;
  187. }
  188. static void vi_gc_cac_wreg(struct amdgpu_device *adev, u32 reg, u32 v)
  189. {
  190. unsigned long flags;
  191. spin_lock_irqsave(&adev->gc_cac_idx_lock, flags);
  192. WREG32(mmGC_CAC_IND_INDEX, (reg));
  193. WREG32(mmGC_CAC_IND_DATA, (v));
  194. spin_unlock_irqrestore(&adev->gc_cac_idx_lock, flags);
  195. }
  196. static const u32 tonga_mgcg_cgcg_init[] =
  197. {
  198. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  199. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  200. mmPCIE_DATA, 0x000f0000, 0x00000000,
  201. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  202. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  203. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  204. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  205. };
  206. static const u32 fiji_mgcg_cgcg_init[] =
  207. {
  208. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  209. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  210. mmPCIE_DATA, 0x000f0000, 0x00000000,
  211. mmSMC_IND_INDEX_4, 0xffffffff, 0xC060000C,
  212. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  213. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  214. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  215. };
  216. static const u32 iceland_mgcg_cgcg_init[] =
  217. {
  218. mmPCIE_INDEX, 0xffffffff, ixPCIE_CNTL2,
  219. mmPCIE_DATA, 0x000f0000, 0x00000000,
  220. mmSMC_IND_INDEX_4, 0xffffffff, ixCGTT_ROM_CLK_CTRL0,
  221. mmSMC_IND_DATA_4, 0xc0000fff, 0x00000100,
  222. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  223. };
  224. static const u32 cz_mgcg_cgcg_init[] =
  225. {
  226. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00600100,
  227. mmPCIE_INDEX, 0xffffffff, 0x0140001c,
  228. mmPCIE_DATA, 0x000f0000, 0x00000000,
  229. mmCGTT_DRM_CLK_CTRL0, 0xff000fff, 0x00000100,
  230. mmHDP_XDP_CGTT_BLK_CTRL, 0xc0000fff, 0x00000104,
  231. };
  232. static const u32 stoney_mgcg_cgcg_init[] =
  233. {
  234. mmCGTT_DRM_CLK_CTRL0, 0xffffffff, 0x00000100,
  235. mmHDP_XDP_CGTT_BLK_CTRL, 0xffffffff, 0x00000104,
  236. mmHDP_HOST_PATH_CNTL, 0xffffffff, 0x0f000027,
  237. };
  238. static void vi_init_golden_registers(struct amdgpu_device *adev)
  239. {
  240. /* Some of the registers might be dependent on GRBM_GFX_INDEX */
  241. mutex_lock(&adev->grbm_idx_mutex);
  242. switch (adev->asic_type) {
  243. case CHIP_TOPAZ:
  244. amdgpu_program_register_sequence(adev,
  245. iceland_mgcg_cgcg_init,
  246. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  247. break;
  248. case CHIP_FIJI:
  249. amdgpu_program_register_sequence(adev,
  250. fiji_mgcg_cgcg_init,
  251. (const u32)ARRAY_SIZE(fiji_mgcg_cgcg_init));
  252. break;
  253. case CHIP_TONGA:
  254. amdgpu_program_register_sequence(adev,
  255. tonga_mgcg_cgcg_init,
  256. (const u32)ARRAY_SIZE(tonga_mgcg_cgcg_init));
  257. break;
  258. case CHIP_CARRIZO:
  259. amdgpu_program_register_sequence(adev,
  260. cz_mgcg_cgcg_init,
  261. (const u32)ARRAY_SIZE(cz_mgcg_cgcg_init));
  262. break;
  263. case CHIP_STONEY:
  264. amdgpu_program_register_sequence(adev,
  265. stoney_mgcg_cgcg_init,
  266. (const u32)ARRAY_SIZE(stoney_mgcg_cgcg_init));
  267. break;
  268. case CHIP_POLARIS11:
  269. case CHIP_POLARIS10:
  270. default:
  271. break;
  272. }
  273. mutex_unlock(&adev->grbm_idx_mutex);
  274. }
  275. /**
  276. * vi_get_xclk - get the xclk
  277. *
  278. * @adev: amdgpu_device pointer
  279. *
  280. * Returns the reference clock used by the gfx engine
  281. * (VI).
  282. */
  283. static u32 vi_get_xclk(struct amdgpu_device *adev)
  284. {
  285. u32 reference_clock = adev->clock.spll.reference_freq;
  286. u32 tmp;
  287. if (adev->flags & AMD_IS_APU)
  288. return reference_clock;
  289. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL_2);
  290. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL_2, MUX_TCLK_TO_XCLK))
  291. return 1000;
  292. tmp = RREG32_SMC(ixCG_CLKPIN_CNTL);
  293. if (REG_GET_FIELD(tmp, CG_CLKPIN_CNTL, XTALIN_DIVIDE))
  294. return reference_clock / 4;
  295. return reference_clock;
  296. }
  297. /**
  298. * vi_srbm_select - select specific register instances
  299. *
  300. * @adev: amdgpu_device pointer
  301. * @me: selected ME (micro engine)
  302. * @pipe: pipe
  303. * @queue: queue
  304. * @vmid: VMID
  305. *
  306. * Switches the currently active registers instances. Some
  307. * registers are instanced per VMID, others are instanced per
  308. * me/pipe/queue combination.
  309. */
  310. void vi_srbm_select(struct amdgpu_device *adev,
  311. u32 me, u32 pipe, u32 queue, u32 vmid)
  312. {
  313. u32 srbm_gfx_cntl = 0;
  314. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, PIPEID, pipe);
  315. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, MEID, me);
  316. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, VMID, vmid);
  317. srbm_gfx_cntl = REG_SET_FIELD(srbm_gfx_cntl, SRBM_GFX_CNTL, QUEUEID, queue);
  318. WREG32(mmSRBM_GFX_CNTL, srbm_gfx_cntl);
  319. }
  320. static void vi_vga_set_state(struct amdgpu_device *adev, bool state)
  321. {
  322. /* todo */
  323. }
  324. static bool vi_read_disabled_bios(struct amdgpu_device *adev)
  325. {
  326. u32 bus_cntl;
  327. u32 d1vga_control = 0;
  328. u32 d2vga_control = 0;
  329. u32 vga_render_control = 0;
  330. u32 rom_cntl;
  331. bool r;
  332. bus_cntl = RREG32(mmBUS_CNTL);
  333. if (adev->mode_info.num_crtc) {
  334. d1vga_control = RREG32(mmD1VGA_CONTROL);
  335. d2vga_control = RREG32(mmD2VGA_CONTROL);
  336. vga_render_control = RREG32(mmVGA_RENDER_CONTROL);
  337. }
  338. rom_cntl = RREG32_SMC(ixROM_CNTL);
  339. /* enable the rom */
  340. WREG32(mmBUS_CNTL, (bus_cntl & ~BUS_CNTL__BIOS_ROM_DIS_MASK));
  341. if (adev->mode_info.num_crtc) {
  342. /* Disable VGA mode */
  343. WREG32(mmD1VGA_CONTROL,
  344. (d1vga_control & ~(D1VGA_CONTROL__D1VGA_MODE_ENABLE_MASK |
  345. D1VGA_CONTROL__D1VGA_TIMING_SELECT_MASK)));
  346. WREG32(mmD2VGA_CONTROL,
  347. (d2vga_control & ~(D2VGA_CONTROL__D2VGA_MODE_ENABLE_MASK |
  348. D2VGA_CONTROL__D2VGA_TIMING_SELECT_MASK)));
  349. WREG32(mmVGA_RENDER_CONTROL,
  350. (vga_render_control & ~VGA_RENDER_CONTROL__VGA_VSTATUS_CNTL_MASK));
  351. }
  352. WREG32_SMC(ixROM_CNTL, rom_cntl | ROM_CNTL__SCK_OVERWRITE_MASK);
  353. r = amdgpu_read_bios(adev);
  354. /* restore regs */
  355. WREG32(mmBUS_CNTL, bus_cntl);
  356. if (adev->mode_info.num_crtc) {
  357. WREG32(mmD1VGA_CONTROL, d1vga_control);
  358. WREG32(mmD2VGA_CONTROL, d2vga_control);
  359. WREG32(mmVGA_RENDER_CONTROL, vga_render_control);
  360. }
  361. WREG32_SMC(ixROM_CNTL, rom_cntl);
  362. return r;
  363. }
  364. static bool vi_read_bios_from_rom(struct amdgpu_device *adev,
  365. u8 *bios, u32 length_bytes)
  366. {
  367. u32 *dw_ptr;
  368. unsigned long flags;
  369. u32 i, length_dw;
  370. if (bios == NULL)
  371. return false;
  372. if (length_bytes == 0)
  373. return false;
  374. /* APU vbios image is part of sbios image */
  375. if (adev->flags & AMD_IS_APU)
  376. return false;
  377. dw_ptr = (u32 *)bios;
  378. length_dw = ALIGN(length_bytes, 4) / 4;
  379. /* take the smc lock since we are using the smc index */
  380. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  381. /* set rom index to 0 */
  382. WREG32(mmSMC_IND_INDEX_11, ixROM_INDEX);
  383. WREG32(mmSMC_IND_DATA_11, 0);
  384. /* set index to data for continous read */
  385. WREG32(mmSMC_IND_INDEX_11, ixROM_DATA);
  386. for (i = 0; i < length_dw; i++)
  387. dw_ptr[i] = RREG32(mmSMC_IND_DATA_11);
  388. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  389. return true;
  390. }
  391. static void vi_detect_hw_virtualization(struct amdgpu_device *adev)
  392. {
  393. uint32_t reg = RREG32(mmBIF_IOV_FUNC_IDENTIFIER);
  394. /* bit0: 0 means pf and 1 means vf */
  395. /* bit31: 0 means disable IOV and 1 means enable */
  396. if (reg & 1)
  397. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_IS_VF;
  398. if (reg & 0x80000000)
  399. adev->virtualization.virtual_caps |= AMDGPU_SRIOV_CAPS_ENABLE_IOV;
  400. if (reg == 0) {
  401. if (is_virtual_machine()) /* passthrough mode exclus sr-iov mode */
  402. adev->virtualization.virtual_caps |= AMDGPU_PASSTHROUGH_MODE;
  403. }
  404. }
  405. static const struct amdgpu_allowed_register_entry tonga_allowed_read_registers[] = {
  406. {mmGB_MACROTILE_MODE7, true},
  407. };
  408. static const struct amdgpu_allowed_register_entry cz_allowed_read_registers[] = {
  409. {mmGB_TILE_MODE7, true},
  410. {mmGB_TILE_MODE12, true},
  411. {mmGB_TILE_MODE17, true},
  412. {mmGB_TILE_MODE23, true},
  413. {mmGB_MACROTILE_MODE7, true},
  414. };
  415. static const struct amdgpu_allowed_register_entry vi_allowed_read_registers[] = {
  416. {mmGRBM_STATUS, false},
  417. {mmGRBM_STATUS2, false},
  418. {mmGRBM_STATUS_SE0, false},
  419. {mmGRBM_STATUS_SE1, false},
  420. {mmGRBM_STATUS_SE2, false},
  421. {mmGRBM_STATUS_SE3, false},
  422. {mmSRBM_STATUS, false},
  423. {mmSRBM_STATUS2, false},
  424. {mmSRBM_STATUS3, false},
  425. {mmSDMA0_STATUS_REG + SDMA0_REGISTER_OFFSET, false},
  426. {mmSDMA0_STATUS_REG + SDMA1_REGISTER_OFFSET, false},
  427. {mmCP_STAT, false},
  428. {mmCP_STALLED_STAT1, false},
  429. {mmCP_STALLED_STAT2, false},
  430. {mmCP_STALLED_STAT3, false},
  431. {mmCP_CPF_BUSY_STAT, false},
  432. {mmCP_CPF_STALLED_STAT1, false},
  433. {mmCP_CPF_STATUS, false},
  434. {mmCP_CPC_BUSY_STAT, false},
  435. {mmCP_CPC_STALLED_STAT1, false},
  436. {mmCP_CPC_STATUS, false},
  437. {mmGB_ADDR_CONFIG, false},
  438. {mmMC_ARB_RAMCFG, false},
  439. {mmGB_TILE_MODE0, false},
  440. {mmGB_TILE_MODE1, false},
  441. {mmGB_TILE_MODE2, false},
  442. {mmGB_TILE_MODE3, false},
  443. {mmGB_TILE_MODE4, false},
  444. {mmGB_TILE_MODE5, false},
  445. {mmGB_TILE_MODE6, false},
  446. {mmGB_TILE_MODE7, false},
  447. {mmGB_TILE_MODE8, false},
  448. {mmGB_TILE_MODE9, false},
  449. {mmGB_TILE_MODE10, false},
  450. {mmGB_TILE_MODE11, false},
  451. {mmGB_TILE_MODE12, false},
  452. {mmGB_TILE_MODE13, false},
  453. {mmGB_TILE_MODE14, false},
  454. {mmGB_TILE_MODE15, false},
  455. {mmGB_TILE_MODE16, false},
  456. {mmGB_TILE_MODE17, false},
  457. {mmGB_TILE_MODE18, false},
  458. {mmGB_TILE_MODE19, false},
  459. {mmGB_TILE_MODE20, false},
  460. {mmGB_TILE_MODE21, false},
  461. {mmGB_TILE_MODE22, false},
  462. {mmGB_TILE_MODE23, false},
  463. {mmGB_TILE_MODE24, false},
  464. {mmGB_TILE_MODE25, false},
  465. {mmGB_TILE_MODE26, false},
  466. {mmGB_TILE_MODE27, false},
  467. {mmGB_TILE_MODE28, false},
  468. {mmGB_TILE_MODE29, false},
  469. {mmGB_TILE_MODE30, false},
  470. {mmGB_TILE_MODE31, false},
  471. {mmGB_MACROTILE_MODE0, false},
  472. {mmGB_MACROTILE_MODE1, false},
  473. {mmGB_MACROTILE_MODE2, false},
  474. {mmGB_MACROTILE_MODE3, false},
  475. {mmGB_MACROTILE_MODE4, false},
  476. {mmGB_MACROTILE_MODE5, false},
  477. {mmGB_MACROTILE_MODE6, false},
  478. {mmGB_MACROTILE_MODE7, false},
  479. {mmGB_MACROTILE_MODE8, false},
  480. {mmGB_MACROTILE_MODE9, false},
  481. {mmGB_MACROTILE_MODE10, false},
  482. {mmGB_MACROTILE_MODE11, false},
  483. {mmGB_MACROTILE_MODE12, false},
  484. {mmGB_MACROTILE_MODE13, false},
  485. {mmGB_MACROTILE_MODE14, false},
  486. {mmGB_MACROTILE_MODE15, false},
  487. {mmCC_RB_BACKEND_DISABLE, false, true},
  488. {mmGC_USER_RB_BACKEND_DISABLE, false, true},
  489. {mmGB_BACKEND_MAP, false, false},
  490. {mmPA_SC_RASTER_CONFIG, false, true},
  491. {mmPA_SC_RASTER_CONFIG_1, false, true},
  492. };
  493. static uint32_t vi_get_register_value(struct amdgpu_device *adev,
  494. bool indexed, u32 se_num,
  495. u32 sh_num, u32 reg_offset)
  496. {
  497. if (indexed) {
  498. uint32_t val;
  499. unsigned se_idx = (se_num == 0xffffffff) ? 0 : se_num;
  500. unsigned sh_idx = (sh_num == 0xffffffff) ? 0 : sh_num;
  501. switch (reg_offset) {
  502. case mmCC_RB_BACKEND_DISABLE:
  503. return adev->gfx.config.rb_config[se_idx][sh_idx].rb_backend_disable;
  504. case mmGC_USER_RB_BACKEND_DISABLE:
  505. return adev->gfx.config.rb_config[se_idx][sh_idx].user_rb_backend_disable;
  506. case mmPA_SC_RASTER_CONFIG:
  507. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config;
  508. case mmPA_SC_RASTER_CONFIG_1:
  509. return adev->gfx.config.rb_config[se_idx][sh_idx].raster_config_1;
  510. }
  511. mutex_lock(&adev->grbm_idx_mutex);
  512. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  513. amdgpu_gfx_select_se_sh(adev, se_num, sh_num, 0xffffffff);
  514. val = RREG32(reg_offset);
  515. if (se_num != 0xffffffff || sh_num != 0xffffffff)
  516. amdgpu_gfx_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  517. mutex_unlock(&adev->grbm_idx_mutex);
  518. return val;
  519. } else {
  520. unsigned idx;
  521. switch (reg_offset) {
  522. case mmGB_ADDR_CONFIG:
  523. return adev->gfx.config.gb_addr_config;
  524. case mmMC_ARB_RAMCFG:
  525. return adev->gfx.config.mc_arb_ramcfg;
  526. case mmGB_TILE_MODE0:
  527. case mmGB_TILE_MODE1:
  528. case mmGB_TILE_MODE2:
  529. case mmGB_TILE_MODE3:
  530. case mmGB_TILE_MODE4:
  531. case mmGB_TILE_MODE5:
  532. case mmGB_TILE_MODE6:
  533. case mmGB_TILE_MODE7:
  534. case mmGB_TILE_MODE8:
  535. case mmGB_TILE_MODE9:
  536. case mmGB_TILE_MODE10:
  537. case mmGB_TILE_MODE11:
  538. case mmGB_TILE_MODE12:
  539. case mmGB_TILE_MODE13:
  540. case mmGB_TILE_MODE14:
  541. case mmGB_TILE_MODE15:
  542. case mmGB_TILE_MODE16:
  543. case mmGB_TILE_MODE17:
  544. case mmGB_TILE_MODE18:
  545. case mmGB_TILE_MODE19:
  546. case mmGB_TILE_MODE20:
  547. case mmGB_TILE_MODE21:
  548. case mmGB_TILE_MODE22:
  549. case mmGB_TILE_MODE23:
  550. case mmGB_TILE_MODE24:
  551. case mmGB_TILE_MODE25:
  552. case mmGB_TILE_MODE26:
  553. case mmGB_TILE_MODE27:
  554. case mmGB_TILE_MODE28:
  555. case mmGB_TILE_MODE29:
  556. case mmGB_TILE_MODE30:
  557. case mmGB_TILE_MODE31:
  558. idx = (reg_offset - mmGB_TILE_MODE0);
  559. return adev->gfx.config.tile_mode_array[idx];
  560. case mmGB_MACROTILE_MODE0:
  561. case mmGB_MACROTILE_MODE1:
  562. case mmGB_MACROTILE_MODE2:
  563. case mmGB_MACROTILE_MODE3:
  564. case mmGB_MACROTILE_MODE4:
  565. case mmGB_MACROTILE_MODE5:
  566. case mmGB_MACROTILE_MODE6:
  567. case mmGB_MACROTILE_MODE7:
  568. case mmGB_MACROTILE_MODE8:
  569. case mmGB_MACROTILE_MODE9:
  570. case mmGB_MACROTILE_MODE10:
  571. case mmGB_MACROTILE_MODE11:
  572. case mmGB_MACROTILE_MODE12:
  573. case mmGB_MACROTILE_MODE13:
  574. case mmGB_MACROTILE_MODE14:
  575. case mmGB_MACROTILE_MODE15:
  576. idx = (reg_offset - mmGB_MACROTILE_MODE0);
  577. return adev->gfx.config.macrotile_mode_array[idx];
  578. default:
  579. return RREG32(reg_offset);
  580. }
  581. }
  582. }
  583. static int vi_read_register(struct amdgpu_device *adev, u32 se_num,
  584. u32 sh_num, u32 reg_offset, u32 *value)
  585. {
  586. const struct amdgpu_allowed_register_entry *asic_register_table = NULL;
  587. const struct amdgpu_allowed_register_entry *asic_register_entry;
  588. uint32_t size, i;
  589. *value = 0;
  590. switch (adev->asic_type) {
  591. case CHIP_TOPAZ:
  592. asic_register_table = tonga_allowed_read_registers;
  593. size = ARRAY_SIZE(tonga_allowed_read_registers);
  594. break;
  595. case CHIP_FIJI:
  596. case CHIP_TONGA:
  597. case CHIP_POLARIS11:
  598. case CHIP_POLARIS10:
  599. case CHIP_CARRIZO:
  600. case CHIP_STONEY:
  601. asic_register_table = cz_allowed_read_registers;
  602. size = ARRAY_SIZE(cz_allowed_read_registers);
  603. break;
  604. default:
  605. return -EINVAL;
  606. }
  607. if (asic_register_table) {
  608. for (i = 0; i < size; i++) {
  609. asic_register_entry = asic_register_table + i;
  610. if (reg_offset != asic_register_entry->reg_offset)
  611. continue;
  612. if (!asic_register_entry->untouched)
  613. *value = vi_get_register_value(adev,
  614. asic_register_entry->grbm_indexed,
  615. se_num, sh_num, reg_offset);
  616. return 0;
  617. }
  618. }
  619. for (i = 0; i < ARRAY_SIZE(vi_allowed_read_registers); i++) {
  620. if (reg_offset != vi_allowed_read_registers[i].reg_offset)
  621. continue;
  622. if (!vi_allowed_read_registers[i].untouched)
  623. *value = vi_get_register_value(adev,
  624. vi_allowed_read_registers[i].grbm_indexed,
  625. se_num, sh_num, reg_offset);
  626. return 0;
  627. }
  628. return -EINVAL;
  629. }
  630. static int vi_gpu_pci_config_reset(struct amdgpu_device *adev)
  631. {
  632. u32 i;
  633. dev_info(adev->dev, "GPU pci config reset\n");
  634. /* disable BM */
  635. pci_clear_master(adev->pdev);
  636. /* reset */
  637. amdgpu_pci_config_reset(adev);
  638. udelay(100);
  639. /* wait for asic to come out of reset */
  640. for (i = 0; i < adev->usec_timeout; i++) {
  641. if (RREG32(mmCONFIG_MEMSIZE) != 0xffffffff) {
  642. /* enable BM */
  643. pci_set_master(adev->pdev);
  644. return 0;
  645. }
  646. udelay(1);
  647. }
  648. return -EINVAL;
  649. }
  650. static void vi_set_bios_scratch_engine_hung(struct amdgpu_device *adev, bool hung)
  651. {
  652. u32 tmp = RREG32(mmBIOS_SCRATCH_3);
  653. if (hung)
  654. tmp |= ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  655. else
  656. tmp &= ~ATOM_S3_ASIC_GUI_ENGINE_HUNG;
  657. WREG32(mmBIOS_SCRATCH_3, tmp);
  658. }
  659. /**
  660. * vi_asic_reset - soft reset GPU
  661. *
  662. * @adev: amdgpu_device pointer
  663. *
  664. * Look up which blocks are hung and attempt
  665. * to reset them.
  666. * Returns 0 for success.
  667. */
  668. static int vi_asic_reset(struct amdgpu_device *adev)
  669. {
  670. int r;
  671. vi_set_bios_scratch_engine_hung(adev, true);
  672. r = vi_gpu_pci_config_reset(adev);
  673. vi_set_bios_scratch_engine_hung(adev, false);
  674. return r;
  675. }
  676. static int vi_set_uvd_clock(struct amdgpu_device *adev, u32 clock,
  677. u32 cntl_reg, u32 status_reg)
  678. {
  679. int r, i;
  680. struct atom_clock_dividers dividers;
  681. uint32_t tmp;
  682. r = amdgpu_atombios_get_clock_dividers(adev,
  683. COMPUTE_GPUCLK_INPUT_FLAG_DEFAULT_GPUCLK,
  684. clock, false, &dividers);
  685. if (r)
  686. return r;
  687. tmp = RREG32_SMC(cntl_reg);
  688. tmp &= ~(CG_DCLK_CNTL__DCLK_DIR_CNTL_EN_MASK |
  689. CG_DCLK_CNTL__DCLK_DIVIDER_MASK);
  690. tmp |= dividers.post_divider;
  691. WREG32_SMC(cntl_reg, tmp);
  692. for (i = 0; i < 100; i++) {
  693. if (RREG32_SMC(status_reg) & CG_DCLK_STATUS__DCLK_STATUS_MASK)
  694. break;
  695. mdelay(10);
  696. }
  697. if (i == 100)
  698. return -ETIMEDOUT;
  699. return 0;
  700. }
  701. static int vi_set_uvd_clocks(struct amdgpu_device *adev, u32 vclk, u32 dclk)
  702. {
  703. int r;
  704. r = vi_set_uvd_clock(adev, vclk, ixCG_VCLK_CNTL, ixCG_VCLK_STATUS);
  705. if (r)
  706. return r;
  707. r = vi_set_uvd_clock(adev, dclk, ixCG_DCLK_CNTL, ixCG_DCLK_STATUS);
  708. return 0;
  709. }
  710. static int vi_set_vce_clocks(struct amdgpu_device *adev, u32 evclk, u32 ecclk)
  711. {
  712. /* todo */
  713. return 0;
  714. }
  715. static void vi_pcie_gen3_enable(struct amdgpu_device *adev)
  716. {
  717. if (pci_is_root_bus(adev->pdev->bus))
  718. return;
  719. if (amdgpu_pcie_gen2 == 0)
  720. return;
  721. if (adev->flags & AMD_IS_APU)
  722. return;
  723. if (!(adev->pm.pcie_gen_mask & (CAIL_PCIE_LINK_SPEED_SUPPORT_GEN2 |
  724. CAIL_PCIE_LINK_SPEED_SUPPORT_GEN3)))
  725. return;
  726. /* todo */
  727. }
  728. static void vi_program_aspm(struct amdgpu_device *adev)
  729. {
  730. if (amdgpu_aspm == 0)
  731. return;
  732. /* todo */
  733. }
  734. static void vi_enable_doorbell_aperture(struct amdgpu_device *adev,
  735. bool enable)
  736. {
  737. u32 tmp;
  738. /* not necessary on CZ */
  739. if (adev->flags & AMD_IS_APU)
  740. return;
  741. tmp = RREG32(mmBIF_DOORBELL_APER_EN);
  742. if (enable)
  743. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 1);
  744. else
  745. tmp = REG_SET_FIELD(tmp, BIF_DOORBELL_APER_EN, BIF_DOORBELL_APER_EN, 0);
  746. WREG32(mmBIF_DOORBELL_APER_EN, tmp);
  747. }
  748. /* topaz has no DCE, UVD, VCE */
  749. static const struct amdgpu_ip_block_version topaz_ip_blocks[] =
  750. {
  751. /* ORDER MATTERS! */
  752. {
  753. .type = AMD_IP_BLOCK_TYPE_COMMON,
  754. .major = 2,
  755. .minor = 0,
  756. .rev = 0,
  757. .funcs = &vi_common_ip_funcs,
  758. },
  759. {
  760. .type = AMD_IP_BLOCK_TYPE_GMC,
  761. .major = 7,
  762. .minor = 4,
  763. .rev = 0,
  764. .funcs = &gmc_v7_0_ip_funcs,
  765. },
  766. {
  767. .type = AMD_IP_BLOCK_TYPE_IH,
  768. .major = 2,
  769. .minor = 4,
  770. .rev = 0,
  771. .funcs = &iceland_ih_ip_funcs,
  772. },
  773. {
  774. .type = AMD_IP_BLOCK_TYPE_SMC,
  775. .major = 7,
  776. .minor = 1,
  777. .rev = 0,
  778. .funcs = &amdgpu_pp_ip_funcs,
  779. },
  780. {
  781. .type = AMD_IP_BLOCK_TYPE_GFX,
  782. .major = 8,
  783. .minor = 0,
  784. .rev = 0,
  785. .funcs = &gfx_v8_0_ip_funcs,
  786. },
  787. {
  788. .type = AMD_IP_BLOCK_TYPE_SDMA,
  789. .major = 2,
  790. .minor = 4,
  791. .rev = 0,
  792. .funcs = &sdma_v2_4_ip_funcs,
  793. },
  794. };
  795. static const struct amdgpu_ip_block_version topaz_ip_blocks_vd[] =
  796. {
  797. /* ORDER MATTERS! */
  798. {
  799. .type = AMD_IP_BLOCK_TYPE_COMMON,
  800. .major = 2,
  801. .minor = 0,
  802. .rev = 0,
  803. .funcs = &vi_common_ip_funcs,
  804. },
  805. {
  806. .type = AMD_IP_BLOCK_TYPE_GMC,
  807. .major = 7,
  808. .minor = 4,
  809. .rev = 0,
  810. .funcs = &gmc_v7_0_ip_funcs,
  811. },
  812. {
  813. .type = AMD_IP_BLOCK_TYPE_IH,
  814. .major = 2,
  815. .minor = 4,
  816. .rev = 0,
  817. .funcs = &iceland_ih_ip_funcs,
  818. },
  819. {
  820. .type = AMD_IP_BLOCK_TYPE_SMC,
  821. .major = 7,
  822. .minor = 1,
  823. .rev = 0,
  824. .funcs = &amdgpu_pp_ip_funcs,
  825. },
  826. {
  827. .type = AMD_IP_BLOCK_TYPE_DCE,
  828. .major = 1,
  829. .minor = 0,
  830. .rev = 0,
  831. .funcs = &dce_virtual_ip_funcs,
  832. },
  833. {
  834. .type = AMD_IP_BLOCK_TYPE_GFX,
  835. .major = 8,
  836. .minor = 0,
  837. .rev = 0,
  838. .funcs = &gfx_v8_0_ip_funcs,
  839. },
  840. {
  841. .type = AMD_IP_BLOCK_TYPE_SDMA,
  842. .major = 2,
  843. .minor = 4,
  844. .rev = 0,
  845. .funcs = &sdma_v2_4_ip_funcs,
  846. },
  847. };
  848. static const struct amdgpu_ip_block_version tonga_ip_blocks[] =
  849. {
  850. /* ORDER MATTERS! */
  851. {
  852. .type = AMD_IP_BLOCK_TYPE_COMMON,
  853. .major = 2,
  854. .minor = 0,
  855. .rev = 0,
  856. .funcs = &vi_common_ip_funcs,
  857. },
  858. {
  859. .type = AMD_IP_BLOCK_TYPE_GMC,
  860. .major = 8,
  861. .minor = 0,
  862. .rev = 0,
  863. .funcs = &gmc_v8_0_ip_funcs,
  864. },
  865. {
  866. .type = AMD_IP_BLOCK_TYPE_IH,
  867. .major = 3,
  868. .minor = 0,
  869. .rev = 0,
  870. .funcs = &tonga_ih_ip_funcs,
  871. },
  872. {
  873. .type = AMD_IP_BLOCK_TYPE_SMC,
  874. .major = 7,
  875. .minor = 1,
  876. .rev = 0,
  877. .funcs = &amdgpu_pp_ip_funcs,
  878. },
  879. {
  880. .type = AMD_IP_BLOCK_TYPE_DCE,
  881. .major = 10,
  882. .minor = 0,
  883. .rev = 0,
  884. .funcs = &dce_v10_0_ip_funcs,
  885. },
  886. {
  887. .type = AMD_IP_BLOCK_TYPE_GFX,
  888. .major = 8,
  889. .minor = 0,
  890. .rev = 0,
  891. .funcs = &gfx_v8_0_ip_funcs,
  892. },
  893. {
  894. .type = AMD_IP_BLOCK_TYPE_SDMA,
  895. .major = 3,
  896. .minor = 0,
  897. .rev = 0,
  898. .funcs = &sdma_v3_0_ip_funcs,
  899. },
  900. {
  901. .type = AMD_IP_BLOCK_TYPE_UVD,
  902. .major = 5,
  903. .minor = 0,
  904. .rev = 0,
  905. .funcs = &uvd_v5_0_ip_funcs,
  906. },
  907. {
  908. .type = AMD_IP_BLOCK_TYPE_VCE,
  909. .major = 3,
  910. .minor = 0,
  911. .rev = 0,
  912. .funcs = &vce_v3_0_ip_funcs,
  913. },
  914. };
  915. static const struct amdgpu_ip_block_version tonga_ip_blocks_vd[] =
  916. {
  917. /* ORDER MATTERS! */
  918. {
  919. .type = AMD_IP_BLOCK_TYPE_COMMON,
  920. .major = 2,
  921. .minor = 0,
  922. .rev = 0,
  923. .funcs = &vi_common_ip_funcs,
  924. },
  925. {
  926. .type = AMD_IP_BLOCK_TYPE_GMC,
  927. .major = 8,
  928. .minor = 0,
  929. .rev = 0,
  930. .funcs = &gmc_v8_0_ip_funcs,
  931. },
  932. {
  933. .type = AMD_IP_BLOCK_TYPE_IH,
  934. .major = 3,
  935. .minor = 0,
  936. .rev = 0,
  937. .funcs = &tonga_ih_ip_funcs,
  938. },
  939. {
  940. .type = AMD_IP_BLOCK_TYPE_SMC,
  941. .major = 7,
  942. .minor = 1,
  943. .rev = 0,
  944. .funcs = &amdgpu_pp_ip_funcs,
  945. },
  946. {
  947. .type = AMD_IP_BLOCK_TYPE_DCE,
  948. .major = 10,
  949. .minor = 0,
  950. .rev = 0,
  951. .funcs = &dce_virtual_ip_funcs,
  952. },
  953. {
  954. .type = AMD_IP_BLOCK_TYPE_GFX,
  955. .major = 8,
  956. .minor = 0,
  957. .rev = 0,
  958. .funcs = &gfx_v8_0_ip_funcs,
  959. },
  960. {
  961. .type = AMD_IP_BLOCK_TYPE_SDMA,
  962. .major = 3,
  963. .minor = 0,
  964. .rev = 0,
  965. .funcs = &sdma_v3_0_ip_funcs,
  966. },
  967. {
  968. .type = AMD_IP_BLOCK_TYPE_UVD,
  969. .major = 5,
  970. .minor = 0,
  971. .rev = 0,
  972. .funcs = &uvd_v5_0_ip_funcs,
  973. },
  974. {
  975. .type = AMD_IP_BLOCK_TYPE_VCE,
  976. .major = 3,
  977. .minor = 0,
  978. .rev = 0,
  979. .funcs = &vce_v3_0_ip_funcs,
  980. },
  981. };
  982. static const struct amdgpu_ip_block_version fiji_ip_blocks[] =
  983. {
  984. /* ORDER MATTERS! */
  985. {
  986. .type = AMD_IP_BLOCK_TYPE_COMMON,
  987. .major = 2,
  988. .minor = 0,
  989. .rev = 0,
  990. .funcs = &vi_common_ip_funcs,
  991. },
  992. {
  993. .type = AMD_IP_BLOCK_TYPE_GMC,
  994. .major = 8,
  995. .minor = 5,
  996. .rev = 0,
  997. .funcs = &gmc_v8_0_ip_funcs,
  998. },
  999. {
  1000. .type = AMD_IP_BLOCK_TYPE_IH,
  1001. .major = 3,
  1002. .minor = 0,
  1003. .rev = 0,
  1004. .funcs = &tonga_ih_ip_funcs,
  1005. },
  1006. {
  1007. .type = AMD_IP_BLOCK_TYPE_SMC,
  1008. .major = 7,
  1009. .minor = 1,
  1010. .rev = 0,
  1011. .funcs = &amdgpu_pp_ip_funcs,
  1012. },
  1013. {
  1014. .type = AMD_IP_BLOCK_TYPE_DCE,
  1015. .major = 10,
  1016. .minor = 1,
  1017. .rev = 0,
  1018. .funcs = &dce_v10_0_ip_funcs,
  1019. },
  1020. {
  1021. .type = AMD_IP_BLOCK_TYPE_GFX,
  1022. .major = 8,
  1023. .minor = 0,
  1024. .rev = 0,
  1025. .funcs = &gfx_v8_0_ip_funcs,
  1026. },
  1027. {
  1028. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1029. .major = 3,
  1030. .minor = 0,
  1031. .rev = 0,
  1032. .funcs = &sdma_v3_0_ip_funcs,
  1033. },
  1034. {
  1035. .type = AMD_IP_BLOCK_TYPE_UVD,
  1036. .major = 6,
  1037. .minor = 0,
  1038. .rev = 0,
  1039. .funcs = &uvd_v6_0_ip_funcs,
  1040. },
  1041. {
  1042. .type = AMD_IP_BLOCK_TYPE_VCE,
  1043. .major = 3,
  1044. .minor = 0,
  1045. .rev = 0,
  1046. .funcs = &vce_v3_0_ip_funcs,
  1047. },
  1048. };
  1049. static const struct amdgpu_ip_block_version fiji_ip_blocks_vd[] =
  1050. {
  1051. /* ORDER MATTERS! */
  1052. {
  1053. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1054. .major = 2,
  1055. .minor = 0,
  1056. .rev = 0,
  1057. .funcs = &vi_common_ip_funcs,
  1058. },
  1059. {
  1060. .type = AMD_IP_BLOCK_TYPE_GMC,
  1061. .major = 8,
  1062. .minor = 5,
  1063. .rev = 0,
  1064. .funcs = &gmc_v8_0_ip_funcs,
  1065. },
  1066. {
  1067. .type = AMD_IP_BLOCK_TYPE_IH,
  1068. .major = 3,
  1069. .minor = 0,
  1070. .rev = 0,
  1071. .funcs = &tonga_ih_ip_funcs,
  1072. },
  1073. {
  1074. .type = AMD_IP_BLOCK_TYPE_SMC,
  1075. .major = 7,
  1076. .minor = 1,
  1077. .rev = 0,
  1078. .funcs = &amdgpu_pp_ip_funcs,
  1079. },
  1080. {
  1081. .type = AMD_IP_BLOCK_TYPE_DCE,
  1082. .major = 10,
  1083. .minor = 1,
  1084. .rev = 0,
  1085. .funcs = &dce_virtual_ip_funcs,
  1086. },
  1087. {
  1088. .type = AMD_IP_BLOCK_TYPE_GFX,
  1089. .major = 8,
  1090. .minor = 0,
  1091. .rev = 0,
  1092. .funcs = &gfx_v8_0_ip_funcs,
  1093. },
  1094. {
  1095. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1096. .major = 3,
  1097. .minor = 0,
  1098. .rev = 0,
  1099. .funcs = &sdma_v3_0_ip_funcs,
  1100. },
  1101. {
  1102. .type = AMD_IP_BLOCK_TYPE_UVD,
  1103. .major = 6,
  1104. .minor = 0,
  1105. .rev = 0,
  1106. .funcs = &uvd_v6_0_ip_funcs,
  1107. },
  1108. {
  1109. .type = AMD_IP_BLOCK_TYPE_VCE,
  1110. .major = 3,
  1111. .minor = 0,
  1112. .rev = 0,
  1113. .funcs = &vce_v3_0_ip_funcs,
  1114. },
  1115. };
  1116. static const struct amdgpu_ip_block_version polaris11_ip_blocks[] =
  1117. {
  1118. /* ORDER MATTERS! */
  1119. {
  1120. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1121. .major = 2,
  1122. .minor = 0,
  1123. .rev = 0,
  1124. .funcs = &vi_common_ip_funcs,
  1125. },
  1126. {
  1127. .type = AMD_IP_BLOCK_TYPE_GMC,
  1128. .major = 8,
  1129. .minor = 1,
  1130. .rev = 0,
  1131. .funcs = &gmc_v8_0_ip_funcs,
  1132. },
  1133. {
  1134. .type = AMD_IP_BLOCK_TYPE_IH,
  1135. .major = 3,
  1136. .minor = 1,
  1137. .rev = 0,
  1138. .funcs = &tonga_ih_ip_funcs,
  1139. },
  1140. {
  1141. .type = AMD_IP_BLOCK_TYPE_SMC,
  1142. .major = 7,
  1143. .minor = 2,
  1144. .rev = 0,
  1145. .funcs = &amdgpu_pp_ip_funcs,
  1146. },
  1147. {
  1148. .type = AMD_IP_BLOCK_TYPE_DCE,
  1149. .major = 11,
  1150. .minor = 2,
  1151. .rev = 0,
  1152. .funcs = &dce_v11_0_ip_funcs,
  1153. },
  1154. {
  1155. .type = AMD_IP_BLOCK_TYPE_GFX,
  1156. .major = 8,
  1157. .minor = 0,
  1158. .rev = 0,
  1159. .funcs = &gfx_v8_0_ip_funcs,
  1160. },
  1161. {
  1162. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1163. .major = 3,
  1164. .minor = 1,
  1165. .rev = 0,
  1166. .funcs = &sdma_v3_0_ip_funcs,
  1167. },
  1168. {
  1169. .type = AMD_IP_BLOCK_TYPE_UVD,
  1170. .major = 6,
  1171. .minor = 3,
  1172. .rev = 0,
  1173. .funcs = &uvd_v6_0_ip_funcs,
  1174. },
  1175. {
  1176. .type = AMD_IP_BLOCK_TYPE_VCE,
  1177. .major = 3,
  1178. .minor = 4,
  1179. .rev = 0,
  1180. .funcs = &vce_v3_0_ip_funcs,
  1181. },
  1182. };
  1183. static const struct amdgpu_ip_block_version polaris11_ip_blocks_vd[] =
  1184. {
  1185. /* ORDER MATTERS! */
  1186. {
  1187. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1188. .major = 2,
  1189. .minor = 0,
  1190. .rev = 0,
  1191. .funcs = &vi_common_ip_funcs,
  1192. },
  1193. {
  1194. .type = AMD_IP_BLOCK_TYPE_GMC,
  1195. .major = 8,
  1196. .minor = 1,
  1197. .rev = 0,
  1198. .funcs = &gmc_v8_0_ip_funcs,
  1199. },
  1200. {
  1201. .type = AMD_IP_BLOCK_TYPE_IH,
  1202. .major = 3,
  1203. .minor = 1,
  1204. .rev = 0,
  1205. .funcs = &tonga_ih_ip_funcs,
  1206. },
  1207. {
  1208. .type = AMD_IP_BLOCK_TYPE_SMC,
  1209. .major = 7,
  1210. .minor = 2,
  1211. .rev = 0,
  1212. .funcs = &amdgpu_pp_ip_funcs,
  1213. },
  1214. {
  1215. .type = AMD_IP_BLOCK_TYPE_DCE,
  1216. .major = 11,
  1217. .minor = 2,
  1218. .rev = 0,
  1219. .funcs = &dce_virtual_ip_funcs,
  1220. },
  1221. {
  1222. .type = AMD_IP_BLOCK_TYPE_GFX,
  1223. .major = 8,
  1224. .minor = 0,
  1225. .rev = 0,
  1226. .funcs = &gfx_v8_0_ip_funcs,
  1227. },
  1228. {
  1229. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1230. .major = 3,
  1231. .minor = 1,
  1232. .rev = 0,
  1233. .funcs = &sdma_v3_0_ip_funcs,
  1234. },
  1235. {
  1236. .type = AMD_IP_BLOCK_TYPE_UVD,
  1237. .major = 6,
  1238. .minor = 3,
  1239. .rev = 0,
  1240. .funcs = &uvd_v6_0_ip_funcs,
  1241. },
  1242. {
  1243. .type = AMD_IP_BLOCK_TYPE_VCE,
  1244. .major = 3,
  1245. .minor = 4,
  1246. .rev = 0,
  1247. .funcs = &vce_v3_0_ip_funcs,
  1248. },
  1249. };
  1250. static const struct amdgpu_ip_block_version cz_ip_blocks[] =
  1251. {
  1252. /* ORDER MATTERS! */
  1253. {
  1254. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1255. .major = 2,
  1256. .minor = 0,
  1257. .rev = 0,
  1258. .funcs = &vi_common_ip_funcs,
  1259. },
  1260. {
  1261. .type = AMD_IP_BLOCK_TYPE_GMC,
  1262. .major = 8,
  1263. .minor = 0,
  1264. .rev = 0,
  1265. .funcs = &gmc_v8_0_ip_funcs,
  1266. },
  1267. {
  1268. .type = AMD_IP_BLOCK_TYPE_IH,
  1269. .major = 3,
  1270. .minor = 0,
  1271. .rev = 0,
  1272. .funcs = &cz_ih_ip_funcs,
  1273. },
  1274. {
  1275. .type = AMD_IP_BLOCK_TYPE_SMC,
  1276. .major = 8,
  1277. .minor = 0,
  1278. .rev = 0,
  1279. .funcs = &amdgpu_pp_ip_funcs
  1280. },
  1281. {
  1282. .type = AMD_IP_BLOCK_TYPE_DCE,
  1283. .major = 11,
  1284. .minor = 0,
  1285. .rev = 0,
  1286. .funcs = &dce_v11_0_ip_funcs,
  1287. },
  1288. {
  1289. .type = AMD_IP_BLOCK_TYPE_GFX,
  1290. .major = 8,
  1291. .minor = 0,
  1292. .rev = 0,
  1293. .funcs = &gfx_v8_0_ip_funcs,
  1294. },
  1295. {
  1296. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1297. .major = 3,
  1298. .minor = 0,
  1299. .rev = 0,
  1300. .funcs = &sdma_v3_0_ip_funcs,
  1301. },
  1302. {
  1303. .type = AMD_IP_BLOCK_TYPE_UVD,
  1304. .major = 6,
  1305. .minor = 0,
  1306. .rev = 0,
  1307. .funcs = &uvd_v6_0_ip_funcs,
  1308. },
  1309. {
  1310. .type = AMD_IP_BLOCK_TYPE_VCE,
  1311. .major = 3,
  1312. .minor = 0,
  1313. .rev = 0,
  1314. .funcs = &vce_v3_0_ip_funcs,
  1315. },
  1316. #if defined(CONFIG_DRM_AMD_ACP)
  1317. {
  1318. .type = AMD_IP_BLOCK_TYPE_ACP,
  1319. .major = 2,
  1320. .minor = 2,
  1321. .rev = 0,
  1322. .funcs = &acp_ip_funcs,
  1323. },
  1324. #endif
  1325. };
  1326. static const struct amdgpu_ip_block_version cz_ip_blocks_vd[] =
  1327. {
  1328. /* ORDER MATTERS! */
  1329. {
  1330. .type = AMD_IP_BLOCK_TYPE_COMMON,
  1331. .major = 2,
  1332. .minor = 0,
  1333. .rev = 0,
  1334. .funcs = &vi_common_ip_funcs,
  1335. },
  1336. {
  1337. .type = AMD_IP_BLOCK_TYPE_GMC,
  1338. .major = 8,
  1339. .minor = 0,
  1340. .rev = 0,
  1341. .funcs = &gmc_v8_0_ip_funcs,
  1342. },
  1343. {
  1344. .type = AMD_IP_BLOCK_TYPE_IH,
  1345. .major = 3,
  1346. .minor = 0,
  1347. .rev = 0,
  1348. .funcs = &cz_ih_ip_funcs,
  1349. },
  1350. {
  1351. .type = AMD_IP_BLOCK_TYPE_SMC,
  1352. .major = 8,
  1353. .minor = 0,
  1354. .rev = 0,
  1355. .funcs = &amdgpu_pp_ip_funcs
  1356. },
  1357. {
  1358. .type = AMD_IP_BLOCK_TYPE_DCE,
  1359. .major = 11,
  1360. .minor = 0,
  1361. .rev = 0,
  1362. .funcs = &dce_virtual_ip_funcs,
  1363. },
  1364. {
  1365. .type = AMD_IP_BLOCK_TYPE_GFX,
  1366. .major = 8,
  1367. .minor = 0,
  1368. .rev = 0,
  1369. .funcs = &gfx_v8_0_ip_funcs,
  1370. },
  1371. {
  1372. .type = AMD_IP_BLOCK_TYPE_SDMA,
  1373. .major = 3,
  1374. .minor = 0,
  1375. .rev = 0,
  1376. .funcs = &sdma_v3_0_ip_funcs,
  1377. },
  1378. {
  1379. .type = AMD_IP_BLOCK_TYPE_UVD,
  1380. .major = 6,
  1381. .minor = 0,
  1382. .rev = 0,
  1383. .funcs = &uvd_v6_0_ip_funcs,
  1384. },
  1385. {
  1386. .type = AMD_IP_BLOCK_TYPE_VCE,
  1387. .major = 3,
  1388. .minor = 0,
  1389. .rev = 0,
  1390. .funcs = &vce_v3_0_ip_funcs,
  1391. },
  1392. #if defined(CONFIG_DRM_AMD_ACP)
  1393. {
  1394. .type = AMD_IP_BLOCK_TYPE_ACP,
  1395. .major = 2,
  1396. .minor = 2,
  1397. .rev = 0,
  1398. .funcs = &acp_ip_funcs,
  1399. },
  1400. #endif
  1401. };
  1402. int vi_set_ip_blocks(struct amdgpu_device *adev)
  1403. {
  1404. if (adev->enable_virtual_display) {
  1405. switch (adev->asic_type) {
  1406. case CHIP_TOPAZ:
  1407. adev->ip_blocks = topaz_ip_blocks_vd;
  1408. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks_vd);
  1409. break;
  1410. case CHIP_FIJI:
  1411. adev->ip_blocks = fiji_ip_blocks_vd;
  1412. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks_vd);
  1413. break;
  1414. case CHIP_TONGA:
  1415. adev->ip_blocks = tonga_ip_blocks_vd;
  1416. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks_vd);
  1417. break;
  1418. case CHIP_POLARIS11:
  1419. case CHIP_POLARIS10:
  1420. adev->ip_blocks = polaris11_ip_blocks_vd;
  1421. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks_vd);
  1422. break;
  1423. case CHIP_CARRIZO:
  1424. case CHIP_STONEY:
  1425. adev->ip_blocks = cz_ip_blocks_vd;
  1426. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks_vd);
  1427. break;
  1428. default:
  1429. /* FIXME: not supported yet */
  1430. return -EINVAL;
  1431. }
  1432. } else {
  1433. switch (adev->asic_type) {
  1434. case CHIP_TOPAZ:
  1435. adev->ip_blocks = topaz_ip_blocks;
  1436. adev->num_ip_blocks = ARRAY_SIZE(topaz_ip_blocks);
  1437. break;
  1438. case CHIP_FIJI:
  1439. adev->ip_blocks = fiji_ip_blocks;
  1440. adev->num_ip_blocks = ARRAY_SIZE(fiji_ip_blocks);
  1441. break;
  1442. case CHIP_TONGA:
  1443. adev->ip_blocks = tonga_ip_blocks;
  1444. adev->num_ip_blocks = ARRAY_SIZE(tonga_ip_blocks);
  1445. break;
  1446. case CHIP_POLARIS11:
  1447. case CHIP_POLARIS10:
  1448. adev->ip_blocks = polaris11_ip_blocks;
  1449. adev->num_ip_blocks = ARRAY_SIZE(polaris11_ip_blocks);
  1450. break;
  1451. case CHIP_CARRIZO:
  1452. case CHIP_STONEY:
  1453. adev->ip_blocks = cz_ip_blocks;
  1454. adev->num_ip_blocks = ARRAY_SIZE(cz_ip_blocks);
  1455. break;
  1456. default:
  1457. /* FIXME: not supported yet */
  1458. return -EINVAL;
  1459. }
  1460. }
  1461. return 0;
  1462. }
  1463. #define ATI_REV_ID_FUSE_MACRO__ADDRESS 0xC0014044
  1464. #define ATI_REV_ID_FUSE_MACRO__SHIFT 9
  1465. #define ATI_REV_ID_FUSE_MACRO__MASK 0x00001E00
  1466. static uint32_t vi_get_rev_id(struct amdgpu_device *adev)
  1467. {
  1468. if (adev->flags & AMD_IS_APU)
  1469. return (RREG32_SMC(ATI_REV_ID_FUSE_MACRO__ADDRESS) & ATI_REV_ID_FUSE_MACRO__MASK)
  1470. >> ATI_REV_ID_FUSE_MACRO__SHIFT;
  1471. else
  1472. return (RREG32(mmPCIE_EFUSE4) & PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID_MASK)
  1473. >> PCIE_EFUSE4__STRAP_BIF_ATI_REV_ID__SHIFT;
  1474. }
  1475. static const struct amdgpu_asic_funcs vi_asic_funcs =
  1476. {
  1477. .read_disabled_bios = &vi_read_disabled_bios,
  1478. .read_bios_from_rom = &vi_read_bios_from_rom,
  1479. .detect_hw_virtualization = vi_detect_hw_virtualization,
  1480. .read_register = &vi_read_register,
  1481. .reset = &vi_asic_reset,
  1482. .set_vga_state = &vi_vga_set_state,
  1483. .get_xclk = &vi_get_xclk,
  1484. .set_uvd_clocks = &vi_set_uvd_clocks,
  1485. .set_vce_clocks = &vi_set_vce_clocks,
  1486. };
  1487. static int vi_common_early_init(void *handle)
  1488. {
  1489. bool smc_enabled = false;
  1490. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1491. if (adev->flags & AMD_IS_APU) {
  1492. adev->smc_rreg = &cz_smc_rreg;
  1493. adev->smc_wreg = &cz_smc_wreg;
  1494. } else {
  1495. adev->smc_rreg = &vi_smc_rreg;
  1496. adev->smc_wreg = &vi_smc_wreg;
  1497. }
  1498. adev->pcie_rreg = &vi_pcie_rreg;
  1499. adev->pcie_wreg = &vi_pcie_wreg;
  1500. adev->uvd_ctx_rreg = &vi_uvd_ctx_rreg;
  1501. adev->uvd_ctx_wreg = &vi_uvd_ctx_wreg;
  1502. adev->didt_rreg = &vi_didt_rreg;
  1503. adev->didt_wreg = &vi_didt_wreg;
  1504. adev->gc_cac_rreg = &vi_gc_cac_rreg;
  1505. adev->gc_cac_wreg = &vi_gc_cac_wreg;
  1506. adev->asic_funcs = &vi_asic_funcs;
  1507. if (amdgpu_get_ip_block(adev, AMD_IP_BLOCK_TYPE_SMC) &&
  1508. (amdgpu_ip_block_mask & (1 << AMD_IP_BLOCK_TYPE_SMC)))
  1509. smc_enabled = true;
  1510. adev->rev_id = vi_get_rev_id(adev);
  1511. adev->external_rev_id = 0xFF;
  1512. switch (adev->asic_type) {
  1513. case CHIP_TOPAZ:
  1514. adev->cg_flags = 0;
  1515. adev->pg_flags = 0;
  1516. adev->external_rev_id = 0x1;
  1517. break;
  1518. case CHIP_FIJI:
  1519. adev->cg_flags = AMD_CG_SUPPORT_GFX_MGCG |
  1520. AMD_CG_SUPPORT_GFX_MGLS |
  1521. AMD_CG_SUPPORT_GFX_RLC_LS |
  1522. AMD_CG_SUPPORT_GFX_CP_LS |
  1523. AMD_CG_SUPPORT_GFX_CGTS |
  1524. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1525. AMD_CG_SUPPORT_GFX_CGCG |
  1526. AMD_CG_SUPPORT_GFX_CGLS |
  1527. AMD_CG_SUPPORT_SDMA_MGCG |
  1528. AMD_CG_SUPPORT_SDMA_LS |
  1529. AMD_CG_SUPPORT_BIF_LS |
  1530. AMD_CG_SUPPORT_HDP_MGCG |
  1531. AMD_CG_SUPPORT_HDP_LS |
  1532. AMD_CG_SUPPORT_ROM_MGCG |
  1533. AMD_CG_SUPPORT_MC_MGCG |
  1534. AMD_CG_SUPPORT_MC_LS;
  1535. adev->pg_flags = 0;
  1536. adev->external_rev_id = adev->rev_id + 0x3c;
  1537. break;
  1538. case CHIP_TONGA:
  1539. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG;
  1540. adev->pg_flags = AMD_PG_SUPPORT_UVD;
  1541. adev->external_rev_id = adev->rev_id + 0x14;
  1542. break;
  1543. case CHIP_POLARIS11:
  1544. adev->cg_flags = 0;
  1545. adev->pg_flags = 0;
  1546. adev->external_rev_id = adev->rev_id + 0x5A;
  1547. break;
  1548. case CHIP_POLARIS10:
  1549. adev->cg_flags = 0;
  1550. adev->pg_flags = 0;
  1551. adev->external_rev_id = adev->rev_id + 0x50;
  1552. break;
  1553. case CHIP_CARRIZO:
  1554. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1555. AMD_CG_SUPPORT_GFX_MGCG |
  1556. AMD_CG_SUPPORT_GFX_MGLS |
  1557. AMD_CG_SUPPORT_GFX_RLC_LS |
  1558. AMD_CG_SUPPORT_GFX_CP_LS |
  1559. AMD_CG_SUPPORT_GFX_CGTS |
  1560. AMD_CG_SUPPORT_GFX_MGLS |
  1561. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1562. AMD_CG_SUPPORT_GFX_CGCG |
  1563. AMD_CG_SUPPORT_GFX_CGLS |
  1564. AMD_CG_SUPPORT_BIF_LS |
  1565. AMD_CG_SUPPORT_HDP_MGCG |
  1566. AMD_CG_SUPPORT_HDP_LS |
  1567. AMD_CG_SUPPORT_SDMA_MGCG |
  1568. AMD_CG_SUPPORT_SDMA_LS |
  1569. AMD_CG_SUPPORT_VCE_MGCG;
  1570. /* rev0 hardware requires workarounds to support PG */
  1571. adev->pg_flags = 0;
  1572. if (adev->rev_id != 0x00) {
  1573. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1574. AMD_PG_SUPPORT_GFX_SMG |
  1575. AMD_PG_SUPPORT_GFX_PIPELINE |
  1576. AMD_PG_SUPPORT_UVD |
  1577. AMD_PG_SUPPORT_VCE;
  1578. }
  1579. adev->external_rev_id = adev->rev_id + 0x1;
  1580. break;
  1581. case CHIP_STONEY:
  1582. adev->cg_flags = AMD_CG_SUPPORT_UVD_MGCG |
  1583. AMD_CG_SUPPORT_GFX_MGCG |
  1584. AMD_CG_SUPPORT_GFX_MGLS |
  1585. AMD_CG_SUPPORT_GFX_RLC_LS |
  1586. AMD_CG_SUPPORT_GFX_CP_LS |
  1587. AMD_CG_SUPPORT_GFX_CGTS |
  1588. AMD_CG_SUPPORT_GFX_MGLS |
  1589. AMD_CG_SUPPORT_GFX_CGTS_LS |
  1590. AMD_CG_SUPPORT_GFX_CGCG |
  1591. AMD_CG_SUPPORT_GFX_CGLS |
  1592. AMD_CG_SUPPORT_BIF_LS |
  1593. AMD_CG_SUPPORT_HDP_MGCG |
  1594. AMD_CG_SUPPORT_HDP_LS |
  1595. AMD_CG_SUPPORT_SDMA_MGCG |
  1596. AMD_CG_SUPPORT_SDMA_LS |
  1597. AMD_CG_SUPPORT_VCE_MGCG;
  1598. adev->pg_flags |= AMD_PG_SUPPORT_GFX_PG |
  1599. AMD_PG_SUPPORT_GFX_SMG |
  1600. AMD_PG_SUPPORT_GFX_PIPELINE |
  1601. AMD_PG_SUPPORT_UVD |
  1602. AMD_PG_SUPPORT_VCE;
  1603. adev->external_rev_id = adev->rev_id + 0x61;
  1604. break;
  1605. default:
  1606. /* FIXME: not supported yet */
  1607. return -EINVAL;
  1608. }
  1609. /* in early init stage, vbios code won't work */
  1610. if (adev->asic_funcs->detect_hw_virtualization)
  1611. amdgpu_asic_detect_hw_virtualization(adev);
  1612. if (amdgpu_smc_load_fw && smc_enabled)
  1613. adev->firmware.smu_load = true;
  1614. amdgpu_get_pcie_info(adev);
  1615. return 0;
  1616. }
  1617. static int vi_common_sw_init(void *handle)
  1618. {
  1619. return 0;
  1620. }
  1621. static int vi_common_sw_fini(void *handle)
  1622. {
  1623. return 0;
  1624. }
  1625. static int vi_common_hw_init(void *handle)
  1626. {
  1627. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1628. /* move the golden regs per IP block */
  1629. vi_init_golden_registers(adev);
  1630. /* enable pcie gen2/3 link */
  1631. vi_pcie_gen3_enable(adev);
  1632. /* enable aspm */
  1633. vi_program_aspm(adev);
  1634. /* enable the doorbell aperture */
  1635. vi_enable_doorbell_aperture(adev, true);
  1636. return 0;
  1637. }
  1638. static int vi_common_hw_fini(void *handle)
  1639. {
  1640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1641. /* enable the doorbell aperture */
  1642. vi_enable_doorbell_aperture(adev, false);
  1643. return 0;
  1644. }
  1645. static int vi_common_suspend(void *handle)
  1646. {
  1647. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1648. return vi_common_hw_fini(adev);
  1649. }
  1650. static int vi_common_resume(void *handle)
  1651. {
  1652. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1653. return vi_common_hw_init(adev);
  1654. }
  1655. static bool vi_common_is_idle(void *handle)
  1656. {
  1657. return true;
  1658. }
  1659. static int vi_common_wait_for_idle(void *handle)
  1660. {
  1661. return 0;
  1662. }
  1663. static int vi_common_soft_reset(void *handle)
  1664. {
  1665. return 0;
  1666. }
  1667. static void vi_update_bif_medium_grain_light_sleep(struct amdgpu_device *adev,
  1668. bool enable)
  1669. {
  1670. uint32_t temp, data;
  1671. temp = data = RREG32_PCIE(ixPCIE_CNTL2);
  1672. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_BIF_LS))
  1673. data |= PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1674. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1675. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK;
  1676. else
  1677. data &= ~(PCIE_CNTL2__SLV_MEM_LS_EN_MASK |
  1678. PCIE_CNTL2__MST_MEM_LS_EN_MASK |
  1679. PCIE_CNTL2__REPLAY_MEM_LS_EN_MASK);
  1680. if (temp != data)
  1681. WREG32_PCIE(ixPCIE_CNTL2, data);
  1682. }
  1683. static void vi_update_hdp_medium_grain_clock_gating(struct amdgpu_device *adev,
  1684. bool enable)
  1685. {
  1686. uint32_t temp, data;
  1687. temp = data = RREG32(mmHDP_HOST_PATH_CNTL);
  1688. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_MGCG))
  1689. data &= ~HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1690. else
  1691. data |= HDP_HOST_PATH_CNTL__CLOCK_GATING_DIS_MASK;
  1692. if (temp != data)
  1693. WREG32(mmHDP_HOST_PATH_CNTL, data);
  1694. }
  1695. static void vi_update_hdp_light_sleep(struct amdgpu_device *adev,
  1696. bool enable)
  1697. {
  1698. uint32_t temp, data;
  1699. temp = data = RREG32(mmHDP_MEM_POWER_LS);
  1700. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_HDP_LS))
  1701. data |= HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1702. else
  1703. data &= ~HDP_MEM_POWER_LS__LS_ENABLE_MASK;
  1704. if (temp != data)
  1705. WREG32(mmHDP_MEM_POWER_LS, data);
  1706. }
  1707. static void vi_update_rom_medium_grain_clock_gating(struct amdgpu_device *adev,
  1708. bool enable)
  1709. {
  1710. uint32_t temp, data;
  1711. temp = data = RREG32_SMC(ixCGTT_ROM_CLK_CTRL0);
  1712. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_ROM_MGCG))
  1713. data &= ~(CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1714. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK);
  1715. else
  1716. data |= CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE0_MASK |
  1717. CGTT_ROM_CLK_CTRL0__SOFT_OVERRIDE1_MASK;
  1718. if (temp != data)
  1719. WREG32_SMC(ixCGTT_ROM_CLK_CTRL0, data);
  1720. }
  1721. static int vi_common_set_clockgating_state_by_smu(void *handle,
  1722. enum amd_clockgating_state state)
  1723. {
  1724. uint32_t msg_id, pp_state;
  1725. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1726. void *pp_handle = adev->powerplay.pp_handle;
  1727. if (state == AMD_CG_STATE_UNGATE)
  1728. pp_state = 0;
  1729. else
  1730. pp_state = PP_STATE_CG | PP_STATE_LS;
  1731. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1732. PP_BLOCK_SYS_MC,
  1733. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1734. pp_state);
  1735. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1736. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1737. PP_BLOCK_SYS_SDMA,
  1738. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1739. pp_state);
  1740. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1741. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1742. PP_BLOCK_SYS_HDP,
  1743. PP_STATE_SUPPORT_CG | PP_STATE_SUPPORT_LS,
  1744. pp_state);
  1745. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1746. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1747. PP_BLOCK_SYS_BIF,
  1748. PP_STATE_SUPPORT_LS,
  1749. pp_state);
  1750. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1751. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1752. PP_BLOCK_SYS_BIF,
  1753. PP_STATE_SUPPORT_CG,
  1754. pp_state);
  1755. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1756. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1757. PP_BLOCK_SYS_DRM,
  1758. PP_STATE_SUPPORT_LS,
  1759. pp_state);
  1760. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1761. msg_id = PP_CG_MSG_ID(PP_GROUP_SYS,
  1762. PP_BLOCK_SYS_ROM,
  1763. PP_STATE_SUPPORT_CG,
  1764. pp_state);
  1765. amd_set_clockgating_by_smu(pp_handle, msg_id);
  1766. return 0;
  1767. }
  1768. static int vi_common_set_clockgating_state(void *handle,
  1769. enum amd_clockgating_state state)
  1770. {
  1771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1772. switch (adev->asic_type) {
  1773. case CHIP_FIJI:
  1774. vi_update_bif_medium_grain_light_sleep(adev,
  1775. state == AMD_CG_STATE_GATE ? true : false);
  1776. vi_update_hdp_medium_grain_clock_gating(adev,
  1777. state == AMD_CG_STATE_GATE ? true : false);
  1778. vi_update_hdp_light_sleep(adev,
  1779. state == AMD_CG_STATE_GATE ? true : false);
  1780. vi_update_rom_medium_grain_clock_gating(adev,
  1781. state == AMD_CG_STATE_GATE ? true : false);
  1782. break;
  1783. case CHIP_CARRIZO:
  1784. case CHIP_STONEY:
  1785. vi_update_bif_medium_grain_light_sleep(adev,
  1786. state == AMD_CG_STATE_GATE ? true : false);
  1787. vi_update_hdp_medium_grain_clock_gating(adev,
  1788. state == AMD_CG_STATE_GATE ? true : false);
  1789. vi_update_hdp_light_sleep(adev,
  1790. state == AMD_CG_STATE_GATE ? true : false);
  1791. break;
  1792. case CHIP_TONGA:
  1793. case CHIP_POLARIS10:
  1794. case CHIP_POLARIS11:
  1795. vi_common_set_clockgating_state_by_smu(adev, state);
  1796. default:
  1797. break;
  1798. }
  1799. return 0;
  1800. }
  1801. static int vi_common_set_powergating_state(void *handle,
  1802. enum amd_powergating_state state)
  1803. {
  1804. return 0;
  1805. }
  1806. const struct amd_ip_funcs vi_common_ip_funcs = {
  1807. .name = "vi_common",
  1808. .early_init = vi_common_early_init,
  1809. .late_init = NULL,
  1810. .sw_init = vi_common_sw_init,
  1811. .sw_fini = vi_common_sw_fini,
  1812. .hw_init = vi_common_hw_init,
  1813. .hw_fini = vi_common_hw_fini,
  1814. .suspend = vi_common_suspend,
  1815. .resume = vi_common_resume,
  1816. .is_idle = vi_common_is_idle,
  1817. .wait_for_idle = vi_common_wait_for_idle,
  1818. .soft_reset = vi_common_soft_reset,
  1819. .set_clockgating_state = vi_common_set_clockgating_state,
  1820. .set_powergating_state = vi_common_set_powergating_state,
  1821. };