kvm_host.h 45 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583
  1. /*
  2. * Kernel-based Virtual Machine driver for Linux
  3. *
  4. * This header defines architecture specific interfaces, x86 version
  5. *
  6. * This work is licensed under the terms of the GNU GPL, version 2. See
  7. * the COPYING file in the top-level directory.
  8. *
  9. */
  10. #ifndef _ASM_X86_KVM_HOST_H
  11. #define _ASM_X86_KVM_HOST_H
  12. #include <linux/types.h>
  13. #include <linux/mm.h>
  14. #include <linux/mmu_notifier.h>
  15. #include <linux/tracepoint.h>
  16. #include <linux/cpumask.h>
  17. #include <linux/irq_work.h>
  18. #include <linux/irq.h>
  19. #include <linux/kvm.h>
  20. #include <linux/kvm_para.h>
  21. #include <linux/kvm_types.h>
  22. #include <linux/perf_event.h>
  23. #include <linux/pvclock_gtod.h>
  24. #include <linux/clocksource.h>
  25. #include <linux/irqbypass.h>
  26. #include <linux/hyperv.h>
  27. #include <asm/apic.h>
  28. #include <asm/pvclock-abi.h>
  29. #include <asm/desc.h>
  30. #include <asm/mtrr.h>
  31. #include <asm/msr-index.h>
  32. #include <asm/asm.h>
  33. #include <asm/kvm_page_track.h>
  34. #include <asm/hyperv-tlfs.h>
  35. #define KVM_MAX_VCPUS 288
  36. #define KVM_SOFT_MAX_VCPUS 240
  37. #define KVM_MAX_VCPU_ID 1023
  38. #define KVM_USER_MEM_SLOTS 509
  39. /* memory slots that are not exposed to userspace */
  40. #define KVM_PRIVATE_MEM_SLOTS 3
  41. #define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
  42. #define KVM_HALT_POLL_NS_DEFAULT 200000
  43. #define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
  44. /* x86-specific vcpu->requests bit members */
  45. #define KVM_REQ_MIGRATE_TIMER KVM_ARCH_REQ(0)
  46. #define KVM_REQ_REPORT_TPR_ACCESS KVM_ARCH_REQ(1)
  47. #define KVM_REQ_TRIPLE_FAULT KVM_ARCH_REQ(2)
  48. #define KVM_REQ_MMU_SYNC KVM_ARCH_REQ(3)
  49. #define KVM_REQ_CLOCK_UPDATE KVM_ARCH_REQ(4)
  50. #define KVM_REQ_LOAD_CR3 KVM_ARCH_REQ(5)
  51. #define KVM_REQ_EVENT KVM_ARCH_REQ(6)
  52. #define KVM_REQ_APF_HALT KVM_ARCH_REQ(7)
  53. #define KVM_REQ_STEAL_UPDATE KVM_ARCH_REQ(8)
  54. #define KVM_REQ_NMI KVM_ARCH_REQ(9)
  55. #define KVM_REQ_PMU KVM_ARCH_REQ(10)
  56. #define KVM_REQ_PMI KVM_ARCH_REQ(11)
  57. #define KVM_REQ_SMI KVM_ARCH_REQ(12)
  58. #define KVM_REQ_MASTERCLOCK_UPDATE KVM_ARCH_REQ(13)
  59. #define KVM_REQ_MCLOCK_INPROGRESS \
  60. KVM_ARCH_REQ_FLAGS(14, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
  61. #define KVM_REQ_SCAN_IOAPIC \
  62. KVM_ARCH_REQ_FLAGS(15, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
  63. #define KVM_REQ_GLOBAL_CLOCK_UPDATE KVM_ARCH_REQ(16)
  64. #define KVM_REQ_APIC_PAGE_RELOAD \
  65. KVM_ARCH_REQ_FLAGS(17, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
  66. #define KVM_REQ_HV_CRASH KVM_ARCH_REQ(18)
  67. #define KVM_REQ_IOAPIC_EOI_EXIT KVM_ARCH_REQ(19)
  68. #define KVM_REQ_HV_RESET KVM_ARCH_REQ(20)
  69. #define KVM_REQ_HV_EXIT KVM_ARCH_REQ(21)
  70. #define KVM_REQ_HV_STIMER KVM_ARCH_REQ(22)
  71. #define KVM_REQ_LOAD_EOI_EXITMAP KVM_ARCH_REQ(23)
  72. #define KVM_REQ_GET_VMCS12_PAGES KVM_ARCH_REQ(24)
  73. #define CR0_RESERVED_BITS \
  74. (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
  75. | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
  76. | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
  77. #define CR4_RESERVED_BITS \
  78. (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
  79. | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
  80. | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
  81. | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
  82. | X86_CR4_OSXMMEXCPT | X86_CR4_LA57 | X86_CR4_VMXE \
  83. | X86_CR4_SMAP | X86_CR4_PKE | X86_CR4_UMIP))
  84. #define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
  85. #define INVALID_PAGE (~(hpa_t)0)
  86. #define VALID_PAGE(x) ((x) != INVALID_PAGE)
  87. #define UNMAPPED_GVA (~(gpa_t)0)
  88. /* KVM Hugepage definitions for x86 */
  89. enum {
  90. PT_PAGE_TABLE_LEVEL = 1,
  91. PT_DIRECTORY_LEVEL = 2,
  92. PT_PDPE_LEVEL = 3,
  93. /* set max level to the biggest one */
  94. PT_MAX_HUGEPAGE_LEVEL = PT_PDPE_LEVEL,
  95. };
  96. #define KVM_NR_PAGE_SIZES (PT_MAX_HUGEPAGE_LEVEL - \
  97. PT_PAGE_TABLE_LEVEL + 1)
  98. #define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
  99. #define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
  100. #define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
  101. #define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
  102. #define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
  103. static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
  104. {
  105. /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
  106. return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
  107. (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
  108. }
  109. #define KVM_PERMILLE_MMU_PAGES 20
  110. #define KVM_MIN_ALLOC_MMU_PAGES 64
  111. #define KVM_MMU_HASH_SHIFT 12
  112. #define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
  113. #define KVM_MIN_FREE_MMU_PAGES 5
  114. #define KVM_REFILL_PAGES 25
  115. #define KVM_MAX_CPUID_ENTRIES 80
  116. #define KVM_NR_FIXED_MTRR_REGION 88
  117. #define KVM_NR_VAR_MTRR 8
  118. #define ASYNC_PF_PER_VCPU 64
  119. enum kvm_reg {
  120. VCPU_REGS_RAX = 0,
  121. VCPU_REGS_RCX = 1,
  122. VCPU_REGS_RDX = 2,
  123. VCPU_REGS_RBX = 3,
  124. VCPU_REGS_RSP = 4,
  125. VCPU_REGS_RBP = 5,
  126. VCPU_REGS_RSI = 6,
  127. VCPU_REGS_RDI = 7,
  128. #ifdef CONFIG_X86_64
  129. VCPU_REGS_R8 = 8,
  130. VCPU_REGS_R9 = 9,
  131. VCPU_REGS_R10 = 10,
  132. VCPU_REGS_R11 = 11,
  133. VCPU_REGS_R12 = 12,
  134. VCPU_REGS_R13 = 13,
  135. VCPU_REGS_R14 = 14,
  136. VCPU_REGS_R15 = 15,
  137. #endif
  138. VCPU_REGS_RIP,
  139. NR_VCPU_REGS
  140. };
  141. enum kvm_reg_ex {
  142. VCPU_EXREG_PDPTR = NR_VCPU_REGS,
  143. VCPU_EXREG_CR3,
  144. VCPU_EXREG_RFLAGS,
  145. VCPU_EXREG_SEGMENTS,
  146. };
  147. enum {
  148. VCPU_SREG_ES,
  149. VCPU_SREG_CS,
  150. VCPU_SREG_SS,
  151. VCPU_SREG_DS,
  152. VCPU_SREG_FS,
  153. VCPU_SREG_GS,
  154. VCPU_SREG_TR,
  155. VCPU_SREG_LDTR,
  156. };
  157. #include <asm/kvm_emulate.h>
  158. #define KVM_NR_MEM_OBJS 40
  159. #define KVM_NR_DB_REGS 4
  160. #define DR6_BD (1 << 13)
  161. #define DR6_BS (1 << 14)
  162. #define DR6_BT (1 << 15)
  163. #define DR6_RTM (1 << 16)
  164. #define DR6_FIXED_1 0xfffe0ff0
  165. #define DR6_INIT 0xffff0ff0
  166. #define DR6_VOLATILE 0x0001e00f
  167. #define DR7_BP_EN_MASK 0x000000ff
  168. #define DR7_GE (1 << 9)
  169. #define DR7_GD (1 << 13)
  170. #define DR7_FIXED_1 0x00000400
  171. #define DR7_VOLATILE 0xffff2bff
  172. #define PFERR_PRESENT_BIT 0
  173. #define PFERR_WRITE_BIT 1
  174. #define PFERR_USER_BIT 2
  175. #define PFERR_RSVD_BIT 3
  176. #define PFERR_FETCH_BIT 4
  177. #define PFERR_PK_BIT 5
  178. #define PFERR_GUEST_FINAL_BIT 32
  179. #define PFERR_GUEST_PAGE_BIT 33
  180. #define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
  181. #define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
  182. #define PFERR_USER_MASK (1U << PFERR_USER_BIT)
  183. #define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
  184. #define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
  185. #define PFERR_PK_MASK (1U << PFERR_PK_BIT)
  186. #define PFERR_GUEST_FINAL_MASK (1ULL << PFERR_GUEST_FINAL_BIT)
  187. #define PFERR_GUEST_PAGE_MASK (1ULL << PFERR_GUEST_PAGE_BIT)
  188. #define PFERR_NESTED_GUEST_PAGE (PFERR_GUEST_PAGE_MASK | \
  189. PFERR_WRITE_MASK | \
  190. PFERR_PRESENT_MASK)
  191. /*
  192. * The mask used to denote special SPTEs, which can be either MMIO SPTEs or
  193. * Access Tracking SPTEs. We use bit 62 instead of bit 63 to avoid conflicting
  194. * with the SVE bit in EPT PTEs.
  195. */
  196. #define SPTE_SPECIAL_MASK (1ULL << 62)
  197. /* apic attention bits */
  198. #define KVM_APIC_CHECK_VAPIC 0
  199. /*
  200. * The following bit is set with PV-EOI, unset on EOI.
  201. * We detect PV-EOI changes by guest by comparing
  202. * this bit with PV-EOI in guest memory.
  203. * See the implementation in apic_update_pv_eoi.
  204. */
  205. #define KVM_APIC_PV_EOI_PENDING 1
  206. struct kvm_kernel_irq_routing_entry;
  207. /*
  208. * We don't want allocation failures within the mmu code, so we preallocate
  209. * enough memory for a single page fault in a cache.
  210. */
  211. struct kvm_mmu_memory_cache {
  212. int nobjs;
  213. void *objects[KVM_NR_MEM_OBJS];
  214. };
  215. /*
  216. * the pages used as guest page table on soft mmu are tracked by
  217. * kvm_memory_slot.arch.gfn_track which is 16 bits, so the role bits used
  218. * by indirect shadow page can not be more than 15 bits.
  219. *
  220. * Currently, we used 14 bits that are @level, @cr4_pae, @quadrant, @access,
  221. * @nxe, @cr0_wp, @smep_andnot_wp and @smap_andnot_wp.
  222. */
  223. union kvm_mmu_page_role {
  224. u32 word;
  225. struct {
  226. unsigned level:4;
  227. unsigned cr4_pae:1;
  228. unsigned quadrant:2;
  229. unsigned direct:1;
  230. unsigned access:3;
  231. unsigned invalid:1;
  232. unsigned nxe:1;
  233. unsigned cr0_wp:1;
  234. unsigned smep_andnot_wp:1;
  235. unsigned smap_andnot_wp:1;
  236. unsigned ad_disabled:1;
  237. unsigned guest_mode:1;
  238. unsigned :6;
  239. /*
  240. * This is left at the top of the word so that
  241. * kvm_memslots_for_spte_role can extract it with a
  242. * simple shift. While there is room, give it a whole
  243. * byte so it is also faster to load it from memory.
  244. */
  245. unsigned smm:8;
  246. };
  247. };
  248. union kvm_mmu_extended_role {
  249. /*
  250. * This structure complements kvm_mmu_page_role caching everything needed for
  251. * MMU configuration. If nothing in both these structures changed, MMU
  252. * re-configuration can be skipped. @valid bit is set on first usage so we don't
  253. * treat all-zero structure as valid data.
  254. */
  255. u32 word;
  256. struct {
  257. unsigned int valid:1;
  258. unsigned int execonly:1;
  259. unsigned int cr0_pg:1;
  260. unsigned int cr4_pse:1;
  261. unsigned int cr4_pke:1;
  262. unsigned int cr4_smap:1;
  263. unsigned int cr4_smep:1;
  264. unsigned int cr4_la57:1;
  265. };
  266. };
  267. union kvm_mmu_role {
  268. u64 as_u64;
  269. struct {
  270. union kvm_mmu_page_role base;
  271. union kvm_mmu_extended_role ext;
  272. };
  273. };
  274. struct kvm_rmap_head {
  275. unsigned long val;
  276. };
  277. struct kvm_mmu_page {
  278. struct list_head link;
  279. struct hlist_node hash_link;
  280. bool unsync;
  281. /*
  282. * The following two entries are used to key the shadow page in the
  283. * hash table.
  284. */
  285. union kvm_mmu_page_role role;
  286. gfn_t gfn;
  287. u64 *spt;
  288. /* hold the gfn of each spte inside spt */
  289. gfn_t *gfns;
  290. int root_count; /* Currently serving as active root */
  291. unsigned int unsync_children;
  292. struct kvm_rmap_head parent_ptes; /* rmap pointers to parent sptes */
  293. /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
  294. unsigned long mmu_valid_gen;
  295. DECLARE_BITMAP(unsync_child_bitmap, 512);
  296. #ifdef CONFIG_X86_32
  297. /*
  298. * Used out of the mmu-lock to avoid reading spte values while an
  299. * update is in progress; see the comments in __get_spte_lockless().
  300. */
  301. int clear_spte_count;
  302. #endif
  303. /* Number of writes since the last time traversal visited this page. */
  304. atomic_t write_flooding_count;
  305. };
  306. struct kvm_pio_request {
  307. unsigned long count;
  308. int in;
  309. int port;
  310. int size;
  311. };
  312. #define PT64_ROOT_MAX_LEVEL 5
  313. struct rsvd_bits_validate {
  314. u64 rsvd_bits_mask[2][PT64_ROOT_MAX_LEVEL];
  315. u64 bad_mt_xwr;
  316. };
  317. struct kvm_mmu_root_info {
  318. gpa_t cr3;
  319. hpa_t hpa;
  320. };
  321. #define KVM_MMU_ROOT_INFO_INVALID \
  322. ((struct kvm_mmu_root_info) { .cr3 = INVALID_PAGE, .hpa = INVALID_PAGE })
  323. #define KVM_MMU_NUM_PREV_ROOTS 3
  324. /*
  325. * x86 supports 4 paging modes (5-level 64-bit, 4-level 64-bit, 3-level 32-bit,
  326. * and 2-level 32-bit). The kvm_mmu structure abstracts the details of the
  327. * current mmu mode.
  328. */
  329. struct kvm_mmu {
  330. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
  331. unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
  332. u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
  333. int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
  334. bool prefault);
  335. void (*inject_page_fault)(struct kvm_vcpu *vcpu,
  336. struct x86_exception *fault);
  337. gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
  338. struct x86_exception *exception);
  339. gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  340. struct x86_exception *exception);
  341. int (*sync_page)(struct kvm_vcpu *vcpu,
  342. struct kvm_mmu_page *sp);
  343. void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva, hpa_t root_hpa);
  344. void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
  345. u64 *spte, const void *pte);
  346. hpa_t root_hpa;
  347. union kvm_mmu_role mmu_role;
  348. u8 root_level;
  349. u8 shadow_root_level;
  350. u8 ept_ad;
  351. bool direct_map;
  352. struct kvm_mmu_root_info prev_roots[KVM_MMU_NUM_PREV_ROOTS];
  353. /*
  354. * Bitmap; bit set = permission fault
  355. * Byte index: page fault error code [4:1]
  356. * Bit index: pte permissions in ACC_* format
  357. */
  358. u8 permissions[16];
  359. /*
  360. * The pkru_mask indicates if protection key checks are needed. It
  361. * consists of 16 domains indexed by page fault error code bits [4:1],
  362. * with PFEC.RSVD replaced by ACC_USER_MASK from the page tables.
  363. * Each domain has 2 bits which are ANDed with AD and WD from PKRU.
  364. */
  365. u32 pkru_mask;
  366. u64 *pae_root;
  367. u64 *lm_root;
  368. /*
  369. * check zero bits on shadow page table entries, these
  370. * bits include not only hardware reserved bits but also
  371. * the bits spte never used.
  372. */
  373. struct rsvd_bits_validate shadow_zero_check;
  374. struct rsvd_bits_validate guest_rsvd_check;
  375. /* Can have large pages at levels 2..last_nonleaf_level-1. */
  376. u8 last_nonleaf_level;
  377. bool nx;
  378. u64 pdptrs[4]; /* pae */
  379. };
  380. enum pmc_type {
  381. KVM_PMC_GP = 0,
  382. KVM_PMC_FIXED,
  383. };
  384. struct kvm_pmc {
  385. enum pmc_type type;
  386. u8 idx;
  387. u64 counter;
  388. u64 eventsel;
  389. struct perf_event *perf_event;
  390. struct kvm_vcpu *vcpu;
  391. };
  392. struct kvm_pmu {
  393. unsigned nr_arch_gp_counters;
  394. unsigned nr_arch_fixed_counters;
  395. unsigned available_event_types;
  396. u64 fixed_ctr_ctrl;
  397. u64 global_ctrl;
  398. u64 global_status;
  399. u64 global_ovf_ctrl;
  400. u64 counter_bitmask[2];
  401. u64 global_ctrl_mask;
  402. u64 reserved_bits;
  403. u8 version;
  404. struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
  405. struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
  406. struct irq_work irq_work;
  407. u64 reprogram_pmi;
  408. };
  409. struct kvm_pmu_ops;
  410. enum {
  411. KVM_DEBUGREG_BP_ENABLED = 1,
  412. KVM_DEBUGREG_WONT_EXIT = 2,
  413. KVM_DEBUGREG_RELOAD = 4,
  414. };
  415. struct kvm_mtrr_range {
  416. u64 base;
  417. u64 mask;
  418. struct list_head node;
  419. };
  420. struct kvm_mtrr {
  421. struct kvm_mtrr_range var_ranges[KVM_NR_VAR_MTRR];
  422. mtrr_type fixed_ranges[KVM_NR_FIXED_MTRR_REGION];
  423. u64 deftype;
  424. struct list_head head;
  425. };
  426. /* Hyper-V SynIC timer */
  427. struct kvm_vcpu_hv_stimer {
  428. struct hrtimer timer;
  429. int index;
  430. u64 config;
  431. u64 count;
  432. u64 exp_time;
  433. struct hv_message msg;
  434. bool msg_pending;
  435. };
  436. /* Hyper-V synthetic interrupt controller (SynIC)*/
  437. struct kvm_vcpu_hv_synic {
  438. u64 version;
  439. u64 control;
  440. u64 msg_page;
  441. u64 evt_page;
  442. atomic64_t sint[HV_SYNIC_SINT_COUNT];
  443. atomic_t sint_to_gsi[HV_SYNIC_SINT_COUNT];
  444. DECLARE_BITMAP(auto_eoi_bitmap, 256);
  445. DECLARE_BITMAP(vec_bitmap, 256);
  446. bool active;
  447. bool dont_zero_synic_pages;
  448. };
  449. /* Hyper-V per vcpu emulation context */
  450. struct kvm_vcpu_hv {
  451. u32 vp_index;
  452. u64 hv_vapic;
  453. s64 runtime_offset;
  454. struct kvm_vcpu_hv_synic synic;
  455. struct kvm_hyperv_exit exit;
  456. struct kvm_vcpu_hv_stimer stimer[HV_SYNIC_STIMER_COUNT];
  457. DECLARE_BITMAP(stimer_pending_bitmap, HV_SYNIC_STIMER_COUNT);
  458. cpumask_t tlb_flush;
  459. };
  460. struct kvm_vcpu_arch {
  461. /*
  462. * rip and regs accesses must go through
  463. * kvm_{register,rip}_{read,write} functions.
  464. */
  465. unsigned long regs[NR_VCPU_REGS];
  466. u32 regs_avail;
  467. u32 regs_dirty;
  468. unsigned long cr0;
  469. unsigned long cr0_guest_owned_bits;
  470. unsigned long cr2;
  471. unsigned long cr3;
  472. unsigned long cr4;
  473. unsigned long cr4_guest_owned_bits;
  474. unsigned long cr8;
  475. u32 pkru;
  476. u32 hflags;
  477. u64 efer;
  478. u64 apic_base;
  479. struct kvm_lapic *apic; /* kernel irqchip context */
  480. bool apicv_active;
  481. bool load_eoi_exitmap_pending;
  482. DECLARE_BITMAP(ioapic_handled_vectors, 256);
  483. unsigned long apic_attention;
  484. int32_t apic_arb_prio;
  485. int mp_state;
  486. u64 ia32_misc_enable_msr;
  487. u64 smbase;
  488. u64 smi_count;
  489. bool tpr_access_reporting;
  490. u64 ia32_xss;
  491. u64 microcode_version;
  492. /*
  493. * Paging state of the vcpu
  494. *
  495. * If the vcpu runs in guest mode with two level paging this still saves
  496. * the paging mode of the l1 guest. This context is always used to
  497. * handle faults.
  498. */
  499. struct kvm_mmu *mmu;
  500. /* Non-nested MMU for L1 */
  501. struct kvm_mmu root_mmu;
  502. /* L1 MMU when running nested */
  503. struct kvm_mmu guest_mmu;
  504. /*
  505. * Paging state of an L2 guest (used for nested npt)
  506. *
  507. * This context will save all necessary information to walk page tables
  508. * of the an L2 guest. This context is only initialized for page table
  509. * walking and not for faulting since we never handle l2 page faults on
  510. * the host.
  511. */
  512. struct kvm_mmu nested_mmu;
  513. /*
  514. * Pointer to the mmu context currently used for
  515. * gva_to_gpa translations.
  516. */
  517. struct kvm_mmu *walk_mmu;
  518. struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
  519. struct kvm_mmu_memory_cache mmu_page_cache;
  520. struct kvm_mmu_memory_cache mmu_page_header_cache;
  521. /*
  522. * QEMU userspace and the guest each have their own FPU state.
  523. * In vcpu_run, we switch between the user and guest FPU contexts.
  524. * While running a VCPU, the VCPU thread will have the guest FPU
  525. * context.
  526. *
  527. * Note that while the PKRU state lives inside the fpu registers,
  528. * it is switched out separately at VMENTER and VMEXIT time. The
  529. * "guest_fpu" state here contains the guest FPU context, with the
  530. * host PRKU bits.
  531. */
  532. struct fpu user_fpu;
  533. struct fpu guest_fpu;
  534. u64 xcr0;
  535. u64 guest_supported_xcr0;
  536. u32 guest_xstate_size;
  537. struct kvm_pio_request pio;
  538. void *pio_data;
  539. u8 event_exit_inst_len;
  540. struct kvm_queued_exception {
  541. bool pending;
  542. bool injected;
  543. bool has_error_code;
  544. u8 nr;
  545. u32 error_code;
  546. unsigned long payload;
  547. bool has_payload;
  548. u8 nested_apf;
  549. } exception;
  550. struct kvm_queued_interrupt {
  551. bool injected;
  552. bool soft;
  553. u8 nr;
  554. } interrupt;
  555. int halt_request; /* real mode on Intel only */
  556. int cpuid_nent;
  557. struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
  558. int maxphyaddr;
  559. /* emulate context */
  560. struct x86_emulate_ctxt emulate_ctxt;
  561. bool emulate_regs_need_sync_to_vcpu;
  562. bool emulate_regs_need_sync_from_vcpu;
  563. int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
  564. gpa_t time;
  565. struct pvclock_vcpu_time_info hv_clock;
  566. unsigned int hw_tsc_khz;
  567. struct gfn_to_hva_cache pv_time;
  568. bool pv_time_enabled;
  569. /* set guest stopped flag in pvclock flags field */
  570. bool pvclock_set_guest_stopped_request;
  571. struct {
  572. u64 msr_val;
  573. u64 last_steal;
  574. struct gfn_to_hva_cache stime;
  575. struct kvm_steal_time steal;
  576. } st;
  577. u64 tsc_offset;
  578. u64 last_guest_tsc;
  579. u64 last_host_tsc;
  580. u64 tsc_offset_adjustment;
  581. u64 this_tsc_nsec;
  582. u64 this_tsc_write;
  583. u64 this_tsc_generation;
  584. bool tsc_catchup;
  585. bool tsc_always_catchup;
  586. s8 virtual_tsc_shift;
  587. u32 virtual_tsc_mult;
  588. u32 virtual_tsc_khz;
  589. s64 ia32_tsc_adjust_msr;
  590. u64 tsc_scaling_ratio;
  591. atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
  592. unsigned nmi_pending; /* NMI queued after currently running handler */
  593. bool nmi_injected; /* Trying to inject an NMI this entry */
  594. bool smi_pending; /* SMI queued after currently running handler */
  595. struct kvm_mtrr mtrr_state;
  596. u64 pat;
  597. unsigned switch_db_regs;
  598. unsigned long db[KVM_NR_DB_REGS];
  599. unsigned long dr6;
  600. unsigned long dr7;
  601. unsigned long eff_db[KVM_NR_DB_REGS];
  602. unsigned long guest_debug_dr7;
  603. u64 msr_platform_info;
  604. u64 msr_misc_features_enables;
  605. u64 mcg_cap;
  606. u64 mcg_status;
  607. u64 mcg_ctl;
  608. u64 mcg_ext_ctl;
  609. u64 *mce_banks;
  610. /* Cache MMIO info */
  611. u64 mmio_gva;
  612. unsigned access;
  613. gfn_t mmio_gfn;
  614. u64 mmio_gen;
  615. struct kvm_pmu pmu;
  616. /* used for guest single stepping over the given code position */
  617. unsigned long singlestep_rip;
  618. struct kvm_vcpu_hv hyperv;
  619. cpumask_var_t wbinvd_dirty_mask;
  620. unsigned long last_retry_eip;
  621. unsigned long last_retry_addr;
  622. struct {
  623. bool halted;
  624. gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
  625. struct gfn_to_hva_cache data;
  626. u64 msr_val;
  627. u32 id;
  628. bool send_user_only;
  629. u32 host_apf_reason;
  630. unsigned long nested_apf_token;
  631. bool delivery_as_pf_vmexit;
  632. } apf;
  633. /* OSVW MSRs (AMD only) */
  634. struct {
  635. u64 length;
  636. u64 status;
  637. } osvw;
  638. struct {
  639. u64 msr_val;
  640. struct gfn_to_hva_cache data;
  641. } pv_eoi;
  642. /*
  643. * Indicate whether the access faults on its page table in guest
  644. * which is set when fix page fault and used to detect unhandeable
  645. * instruction.
  646. */
  647. bool write_fault_to_shadow_pgtable;
  648. /* set at EPT violation at this point */
  649. unsigned long exit_qualification;
  650. /* pv related host specific info */
  651. struct {
  652. bool pv_unhalted;
  653. } pv;
  654. int pending_ioapic_eoi;
  655. int pending_external_vector;
  656. /* GPA available */
  657. bool gpa_available;
  658. gpa_t gpa_val;
  659. /* be preempted when it's in kernel-mode(cpl=0) */
  660. bool preempted_in_kernel;
  661. /* Flush the L1 Data cache for L1TF mitigation on VMENTER */
  662. bool l1tf_flush_l1d;
  663. };
  664. struct kvm_lpage_info {
  665. int disallow_lpage;
  666. };
  667. struct kvm_arch_memory_slot {
  668. struct kvm_rmap_head *rmap[KVM_NR_PAGE_SIZES];
  669. struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
  670. unsigned short *gfn_track[KVM_PAGE_TRACK_MAX];
  671. };
  672. /*
  673. * We use as the mode the number of bits allocated in the LDR for the
  674. * logical processor ID. It happens that these are all powers of two.
  675. * This makes it is very easy to detect cases where the APICs are
  676. * configured for multiple modes; in that case, we cannot use the map and
  677. * hence cannot use kvm_irq_delivery_to_apic_fast either.
  678. */
  679. #define KVM_APIC_MODE_XAPIC_CLUSTER 4
  680. #define KVM_APIC_MODE_XAPIC_FLAT 8
  681. #define KVM_APIC_MODE_X2APIC 16
  682. struct kvm_apic_map {
  683. struct rcu_head rcu;
  684. u8 mode;
  685. u32 max_apic_id;
  686. union {
  687. struct kvm_lapic *xapic_flat_map[8];
  688. struct kvm_lapic *xapic_cluster_map[16][4];
  689. };
  690. struct kvm_lapic *phys_map[];
  691. };
  692. /* Hyper-V emulation context */
  693. struct kvm_hv {
  694. struct mutex hv_lock;
  695. u64 hv_guest_os_id;
  696. u64 hv_hypercall;
  697. u64 hv_tsc_page;
  698. /* Hyper-v based guest crash (NT kernel bugcheck) parameters */
  699. u64 hv_crash_param[HV_X64_MSR_CRASH_PARAMS];
  700. u64 hv_crash_ctl;
  701. HV_REFERENCE_TSC_PAGE tsc_ref;
  702. struct idr conn_to_evt;
  703. u64 hv_reenlightenment_control;
  704. u64 hv_tsc_emulation_control;
  705. u64 hv_tsc_emulation_status;
  706. /* How many vCPUs have VP index != vCPU index */
  707. atomic_t num_mismatched_vp_indexes;
  708. };
  709. enum kvm_irqchip_mode {
  710. KVM_IRQCHIP_NONE,
  711. KVM_IRQCHIP_KERNEL, /* created with KVM_CREATE_IRQCHIP */
  712. KVM_IRQCHIP_SPLIT, /* created with KVM_CAP_SPLIT_IRQCHIP */
  713. };
  714. struct kvm_arch {
  715. unsigned int n_used_mmu_pages;
  716. unsigned int n_requested_mmu_pages;
  717. unsigned int n_max_mmu_pages;
  718. unsigned int indirect_shadow_pages;
  719. unsigned long mmu_valid_gen;
  720. struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
  721. /*
  722. * Hash table of struct kvm_mmu_page.
  723. */
  724. struct list_head active_mmu_pages;
  725. struct list_head zapped_obsolete_pages;
  726. struct kvm_page_track_notifier_node mmu_sp_tracker;
  727. struct kvm_page_track_notifier_head track_notifier_head;
  728. struct list_head assigned_dev_head;
  729. struct iommu_domain *iommu_domain;
  730. bool iommu_noncoherent;
  731. #define __KVM_HAVE_ARCH_NONCOHERENT_DMA
  732. atomic_t noncoherent_dma_count;
  733. #define __KVM_HAVE_ARCH_ASSIGNED_DEVICE
  734. atomic_t assigned_device_count;
  735. struct kvm_pic *vpic;
  736. struct kvm_ioapic *vioapic;
  737. struct kvm_pit *vpit;
  738. atomic_t vapics_in_nmi_mode;
  739. struct mutex apic_map_lock;
  740. struct kvm_apic_map *apic_map;
  741. bool apic_access_page_done;
  742. gpa_t wall_clock;
  743. bool mwait_in_guest;
  744. bool hlt_in_guest;
  745. bool pause_in_guest;
  746. unsigned long irq_sources_bitmap;
  747. s64 kvmclock_offset;
  748. raw_spinlock_t tsc_write_lock;
  749. u64 last_tsc_nsec;
  750. u64 last_tsc_write;
  751. u32 last_tsc_khz;
  752. u64 cur_tsc_nsec;
  753. u64 cur_tsc_write;
  754. u64 cur_tsc_offset;
  755. u64 cur_tsc_generation;
  756. int nr_vcpus_matched_tsc;
  757. spinlock_t pvclock_gtod_sync_lock;
  758. bool use_master_clock;
  759. u64 master_kernel_ns;
  760. u64 master_cycle_now;
  761. struct delayed_work kvmclock_update_work;
  762. struct delayed_work kvmclock_sync_work;
  763. struct kvm_xen_hvm_config xen_hvm_config;
  764. /* reads protected by irq_srcu, writes by irq_lock */
  765. struct hlist_head mask_notifier_list;
  766. struct kvm_hv hyperv;
  767. #ifdef CONFIG_KVM_MMU_AUDIT
  768. int audit_point;
  769. #endif
  770. bool backwards_tsc_observed;
  771. bool boot_vcpu_runs_old_kvmclock;
  772. u32 bsp_vcpu_id;
  773. u64 disabled_quirks;
  774. enum kvm_irqchip_mode irqchip_mode;
  775. u8 nr_reserved_ioapic_pins;
  776. bool disabled_lapic_found;
  777. bool x2apic_format;
  778. bool x2apic_broadcast_quirk_disabled;
  779. bool guest_can_read_msr_platform_info;
  780. bool exception_payload_enabled;
  781. };
  782. struct kvm_vm_stat {
  783. ulong mmu_shadow_zapped;
  784. ulong mmu_pte_write;
  785. ulong mmu_pte_updated;
  786. ulong mmu_pde_zapped;
  787. ulong mmu_flooded;
  788. ulong mmu_recycled;
  789. ulong mmu_cache_miss;
  790. ulong mmu_unsync;
  791. ulong remote_tlb_flush;
  792. ulong lpages;
  793. ulong max_mmu_page_hash_collisions;
  794. };
  795. struct kvm_vcpu_stat {
  796. u64 pf_fixed;
  797. u64 pf_guest;
  798. u64 tlb_flush;
  799. u64 invlpg;
  800. u64 exits;
  801. u64 io_exits;
  802. u64 mmio_exits;
  803. u64 signal_exits;
  804. u64 irq_window_exits;
  805. u64 nmi_window_exits;
  806. u64 l1d_flush;
  807. u64 halt_exits;
  808. u64 halt_successful_poll;
  809. u64 halt_attempted_poll;
  810. u64 halt_poll_invalid;
  811. u64 halt_wakeup;
  812. u64 request_irq_exits;
  813. u64 irq_exits;
  814. u64 host_state_reload;
  815. u64 fpu_reload;
  816. u64 insn_emulation;
  817. u64 insn_emulation_fail;
  818. u64 hypercalls;
  819. u64 irq_injections;
  820. u64 nmi_injections;
  821. u64 req_event;
  822. };
  823. struct x86_instruction_info;
  824. struct msr_data {
  825. bool host_initiated;
  826. u32 index;
  827. u64 data;
  828. };
  829. struct kvm_lapic_irq {
  830. u32 vector;
  831. u16 delivery_mode;
  832. u16 dest_mode;
  833. bool level;
  834. u16 trig_mode;
  835. u32 shorthand;
  836. u32 dest_id;
  837. bool msi_redir_hint;
  838. };
  839. struct kvm_x86_ops {
  840. int (*cpu_has_kvm_support)(void); /* __init */
  841. int (*disabled_by_bios)(void); /* __init */
  842. int (*hardware_enable)(void);
  843. void (*hardware_disable)(void);
  844. void (*check_processor_compatibility)(void *rtn);
  845. int (*hardware_setup)(void); /* __init */
  846. void (*hardware_unsetup)(void); /* __exit */
  847. bool (*cpu_has_accelerated_tpr)(void);
  848. bool (*has_emulated_msr)(int index);
  849. void (*cpuid_update)(struct kvm_vcpu *vcpu);
  850. struct kvm *(*vm_alloc)(void);
  851. void (*vm_free)(struct kvm *);
  852. int (*vm_init)(struct kvm *kvm);
  853. void (*vm_destroy)(struct kvm *kvm);
  854. /* Create, but do not attach this VCPU */
  855. struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
  856. void (*vcpu_free)(struct kvm_vcpu *vcpu);
  857. void (*vcpu_reset)(struct kvm_vcpu *vcpu, bool init_event);
  858. void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
  859. void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
  860. void (*vcpu_put)(struct kvm_vcpu *vcpu);
  861. void (*update_bp_intercept)(struct kvm_vcpu *vcpu);
  862. int (*get_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
  863. int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
  864. u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
  865. void (*get_segment)(struct kvm_vcpu *vcpu,
  866. struct kvm_segment *var, int seg);
  867. int (*get_cpl)(struct kvm_vcpu *vcpu);
  868. void (*set_segment)(struct kvm_vcpu *vcpu,
  869. struct kvm_segment *var, int seg);
  870. void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
  871. void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
  872. void (*decache_cr3)(struct kvm_vcpu *vcpu);
  873. void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
  874. void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
  875. void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  876. int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
  877. void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
  878. void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  879. void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  880. void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  881. void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
  882. u64 (*get_dr6)(struct kvm_vcpu *vcpu);
  883. void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
  884. void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
  885. void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
  886. void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
  887. unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
  888. void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
  889. void (*tlb_flush)(struct kvm_vcpu *vcpu, bool invalidate_gpa);
  890. int (*tlb_remote_flush)(struct kvm *kvm);
  891. /*
  892. * Flush any TLB entries associated with the given GVA.
  893. * Does not need to flush GPA->HPA mappings.
  894. * Can potentially get non-canonical addresses through INVLPGs, which
  895. * the implementation may choose to ignore if appropriate.
  896. */
  897. void (*tlb_flush_gva)(struct kvm_vcpu *vcpu, gva_t addr);
  898. void (*run)(struct kvm_vcpu *vcpu);
  899. int (*handle_exit)(struct kvm_vcpu *vcpu);
  900. void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
  901. void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
  902. u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
  903. void (*patch_hypercall)(struct kvm_vcpu *vcpu,
  904. unsigned char *hypercall_addr);
  905. void (*set_irq)(struct kvm_vcpu *vcpu);
  906. void (*set_nmi)(struct kvm_vcpu *vcpu);
  907. void (*queue_exception)(struct kvm_vcpu *vcpu);
  908. void (*cancel_injection)(struct kvm_vcpu *vcpu);
  909. int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
  910. int (*nmi_allowed)(struct kvm_vcpu *vcpu);
  911. bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
  912. void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
  913. void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
  914. void (*enable_irq_window)(struct kvm_vcpu *vcpu);
  915. void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
  916. bool (*get_enable_apicv)(struct kvm_vcpu *vcpu);
  917. void (*refresh_apicv_exec_ctrl)(struct kvm_vcpu *vcpu);
  918. void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
  919. void (*hwapic_isr_update)(struct kvm_vcpu *vcpu, int isr);
  920. bool (*guest_apic_has_interrupt)(struct kvm_vcpu *vcpu);
  921. void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
  922. void (*set_virtual_apic_mode)(struct kvm_vcpu *vcpu);
  923. void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
  924. void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
  925. int (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
  926. int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
  927. int (*set_identity_map_addr)(struct kvm *kvm, u64 ident_addr);
  928. int (*get_tdp_level)(struct kvm_vcpu *vcpu);
  929. u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
  930. int (*get_lpage_level)(void);
  931. bool (*rdtscp_supported)(void);
  932. bool (*invpcid_supported)(void);
  933. void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
  934. void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
  935. bool (*has_wbinvd_exit)(void);
  936. u64 (*read_l1_tsc_offset)(struct kvm_vcpu *vcpu);
  937. void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
  938. void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
  939. int (*check_intercept)(struct kvm_vcpu *vcpu,
  940. struct x86_instruction_info *info,
  941. enum x86_intercept_stage stage);
  942. void (*handle_external_intr)(struct kvm_vcpu *vcpu);
  943. bool (*mpx_supported)(void);
  944. bool (*xsaves_supported)(void);
  945. bool (*umip_emulated)(void);
  946. int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
  947. void (*request_immediate_exit)(struct kvm_vcpu *vcpu);
  948. void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
  949. /*
  950. * Arch-specific dirty logging hooks. These hooks are only supposed to
  951. * be valid if the specific arch has hardware-accelerated dirty logging
  952. * mechanism. Currently only for PML on VMX.
  953. *
  954. * - slot_enable_log_dirty:
  955. * called when enabling log dirty mode for the slot.
  956. * - slot_disable_log_dirty:
  957. * called when disabling log dirty mode for the slot.
  958. * also called when slot is created with log dirty disabled.
  959. * - flush_log_dirty:
  960. * called before reporting dirty_bitmap to userspace.
  961. * - enable_log_dirty_pt_masked:
  962. * called when reenabling log dirty for the GFNs in the mask after
  963. * corresponding bits are cleared in slot->dirty_bitmap.
  964. */
  965. void (*slot_enable_log_dirty)(struct kvm *kvm,
  966. struct kvm_memory_slot *slot);
  967. void (*slot_disable_log_dirty)(struct kvm *kvm,
  968. struct kvm_memory_slot *slot);
  969. void (*flush_log_dirty)(struct kvm *kvm);
  970. void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
  971. struct kvm_memory_slot *slot,
  972. gfn_t offset, unsigned long mask);
  973. int (*write_log_dirty)(struct kvm_vcpu *vcpu);
  974. /* pmu operations of sub-arch */
  975. const struct kvm_pmu_ops *pmu_ops;
  976. /*
  977. * Architecture specific hooks for vCPU blocking due to
  978. * HLT instruction.
  979. * Returns for .pre_block():
  980. * - 0 means continue to block the vCPU.
  981. * - 1 means we cannot block the vCPU since some event
  982. * happens during this period, such as, 'ON' bit in
  983. * posted-interrupts descriptor is set.
  984. */
  985. int (*pre_block)(struct kvm_vcpu *vcpu);
  986. void (*post_block)(struct kvm_vcpu *vcpu);
  987. void (*vcpu_blocking)(struct kvm_vcpu *vcpu);
  988. void (*vcpu_unblocking)(struct kvm_vcpu *vcpu);
  989. int (*update_pi_irte)(struct kvm *kvm, unsigned int host_irq,
  990. uint32_t guest_irq, bool set);
  991. void (*apicv_post_state_restore)(struct kvm_vcpu *vcpu);
  992. int (*set_hv_timer)(struct kvm_vcpu *vcpu, u64 guest_deadline_tsc);
  993. void (*cancel_hv_timer)(struct kvm_vcpu *vcpu);
  994. void (*setup_mce)(struct kvm_vcpu *vcpu);
  995. int (*get_nested_state)(struct kvm_vcpu *vcpu,
  996. struct kvm_nested_state __user *user_kvm_nested_state,
  997. unsigned user_data_size);
  998. int (*set_nested_state)(struct kvm_vcpu *vcpu,
  999. struct kvm_nested_state __user *user_kvm_nested_state,
  1000. struct kvm_nested_state *kvm_state);
  1001. void (*get_vmcs12_pages)(struct kvm_vcpu *vcpu);
  1002. int (*smi_allowed)(struct kvm_vcpu *vcpu);
  1003. int (*pre_enter_smm)(struct kvm_vcpu *vcpu, char *smstate);
  1004. int (*pre_leave_smm)(struct kvm_vcpu *vcpu, u64 smbase);
  1005. int (*enable_smi_window)(struct kvm_vcpu *vcpu);
  1006. int (*mem_enc_op)(struct kvm *kvm, void __user *argp);
  1007. int (*mem_enc_reg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
  1008. int (*mem_enc_unreg_region)(struct kvm *kvm, struct kvm_enc_region *argp);
  1009. int (*get_msr_feature)(struct kvm_msr_entry *entry);
  1010. int (*nested_enable_evmcs)(struct kvm_vcpu *vcpu,
  1011. uint16_t *vmcs_version);
  1012. };
  1013. struct kvm_arch_async_pf {
  1014. u32 token;
  1015. gfn_t gfn;
  1016. unsigned long cr3;
  1017. bool direct_map;
  1018. };
  1019. extern struct kvm_x86_ops *kvm_x86_ops;
  1020. #define __KVM_HAVE_ARCH_VM_ALLOC
  1021. static inline struct kvm *kvm_arch_alloc_vm(void)
  1022. {
  1023. return kvm_x86_ops->vm_alloc();
  1024. }
  1025. static inline void kvm_arch_free_vm(struct kvm *kvm)
  1026. {
  1027. return kvm_x86_ops->vm_free(kvm);
  1028. }
  1029. #define __KVM_HAVE_ARCH_FLUSH_REMOTE_TLB
  1030. static inline int kvm_arch_flush_remote_tlb(struct kvm *kvm)
  1031. {
  1032. if (kvm_x86_ops->tlb_remote_flush &&
  1033. !kvm_x86_ops->tlb_remote_flush(kvm))
  1034. return 0;
  1035. else
  1036. return -ENOTSUPP;
  1037. }
  1038. int kvm_mmu_module_init(void);
  1039. void kvm_mmu_module_exit(void);
  1040. void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
  1041. int kvm_mmu_create(struct kvm_vcpu *vcpu);
  1042. void kvm_mmu_init_vm(struct kvm *kvm);
  1043. void kvm_mmu_uninit_vm(struct kvm *kvm);
  1044. void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
  1045. u64 dirty_mask, u64 nx_mask, u64 x_mask, u64 p_mask,
  1046. u64 acc_track_mask, u64 me_mask);
  1047. void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
  1048. void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
  1049. struct kvm_memory_slot *memslot);
  1050. void kvm_mmu_zap_collapsible_sptes(struct kvm *kvm,
  1051. const struct kvm_memory_slot *memslot);
  1052. void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
  1053. struct kvm_memory_slot *memslot);
  1054. void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
  1055. struct kvm_memory_slot *memslot);
  1056. void kvm_mmu_slot_set_dirty(struct kvm *kvm,
  1057. struct kvm_memory_slot *memslot);
  1058. void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
  1059. struct kvm_memory_slot *slot,
  1060. gfn_t gfn_offset, unsigned long mask);
  1061. void kvm_mmu_zap_all(struct kvm *kvm);
  1062. void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm, struct kvm_memslots *slots);
  1063. unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
  1064. void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
  1065. int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
  1066. bool pdptrs_changed(struct kvm_vcpu *vcpu);
  1067. int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
  1068. const void *val, int bytes);
  1069. struct kvm_irq_mask_notifier {
  1070. void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
  1071. int irq;
  1072. struct hlist_node link;
  1073. };
  1074. void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
  1075. struct kvm_irq_mask_notifier *kimn);
  1076. void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
  1077. struct kvm_irq_mask_notifier *kimn);
  1078. void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
  1079. bool mask);
  1080. extern bool tdp_enabled;
  1081. u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
  1082. /* control of guest tsc rate supported? */
  1083. extern bool kvm_has_tsc_control;
  1084. /* maximum supported tsc_khz for guests */
  1085. extern u32 kvm_max_guest_tsc_khz;
  1086. /* number of bits of the fractional part of the TSC scaling ratio */
  1087. extern u8 kvm_tsc_scaling_ratio_frac_bits;
  1088. /* maximum allowed value of TSC scaling ratio */
  1089. extern u64 kvm_max_tsc_scaling_ratio;
  1090. /* 1ull << kvm_tsc_scaling_ratio_frac_bits */
  1091. extern u64 kvm_default_tsc_scaling_ratio;
  1092. extern u64 kvm_mce_cap_supported;
  1093. enum emulation_result {
  1094. EMULATE_DONE, /* no further processing */
  1095. EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
  1096. EMULATE_FAIL, /* can't emulate this instruction */
  1097. };
  1098. #define EMULTYPE_NO_DECODE (1 << 0)
  1099. #define EMULTYPE_TRAP_UD (1 << 1)
  1100. #define EMULTYPE_SKIP (1 << 2)
  1101. #define EMULTYPE_ALLOW_RETRY (1 << 3)
  1102. #define EMULTYPE_NO_UD_ON_FAIL (1 << 4)
  1103. #define EMULTYPE_VMWARE (1 << 5)
  1104. int kvm_emulate_instruction(struct kvm_vcpu *vcpu, int emulation_type);
  1105. int kvm_emulate_instruction_from_buffer(struct kvm_vcpu *vcpu,
  1106. void *insn, int insn_len);
  1107. void kvm_enable_efer_bits(u64);
  1108. bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
  1109. int kvm_get_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
  1110. int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
  1111. struct x86_emulate_ctxt;
  1112. int kvm_fast_pio(struct kvm_vcpu *vcpu, int size, unsigned short port, int in);
  1113. int kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
  1114. int kvm_emulate_halt(struct kvm_vcpu *vcpu);
  1115. int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
  1116. int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
  1117. void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
  1118. int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
  1119. void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
  1120. int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
  1121. int reason, bool has_error_code, u32 error_code);
  1122. int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
  1123. int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
  1124. int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
  1125. int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
  1126. int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
  1127. int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
  1128. unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
  1129. void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
  1130. void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
  1131. int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
  1132. int kvm_get_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
  1133. int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
  1134. unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
  1135. void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
  1136. bool kvm_rdpmc(struct kvm_vcpu *vcpu);
  1137. void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  1138. void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  1139. void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
  1140. void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
  1141. void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
  1142. int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  1143. gfn_t gfn, void *data, int offset, int len,
  1144. u32 access);
  1145. bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
  1146. bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
  1147. static inline int __kvm_irq_line_state(unsigned long *irq_state,
  1148. int irq_source_id, int level)
  1149. {
  1150. /* Logical OR for level trig interrupt */
  1151. if (level)
  1152. __set_bit(irq_source_id, irq_state);
  1153. else
  1154. __clear_bit(irq_source_id, irq_state);
  1155. return !!(*irq_state);
  1156. }
  1157. #define KVM_MMU_ROOT_CURRENT BIT(0)
  1158. #define KVM_MMU_ROOT_PREVIOUS(i) BIT(1+i)
  1159. #define KVM_MMU_ROOTS_ALL (~0UL)
  1160. int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
  1161. void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
  1162. void kvm_inject_nmi(struct kvm_vcpu *vcpu);
  1163. int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
  1164. int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
  1165. void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
  1166. int kvm_mmu_load(struct kvm_vcpu *vcpu);
  1167. void kvm_mmu_unload(struct kvm_vcpu *vcpu);
  1168. void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
  1169. void kvm_mmu_free_roots(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
  1170. ulong roots_to_free);
  1171. gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  1172. struct x86_exception *exception);
  1173. gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
  1174. struct x86_exception *exception);
  1175. gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
  1176. struct x86_exception *exception);
  1177. gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
  1178. struct x86_exception *exception);
  1179. gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
  1180. struct x86_exception *exception);
  1181. void kvm_vcpu_deactivate_apicv(struct kvm_vcpu *vcpu);
  1182. int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
  1183. int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u64 error_code,
  1184. void *insn, int insn_len);
  1185. void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
  1186. void kvm_mmu_invpcid_gva(struct kvm_vcpu *vcpu, gva_t gva, unsigned long pcid);
  1187. void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu, gpa_t new_cr3, bool skip_tlb_flush);
  1188. void kvm_enable_tdp(void);
  1189. void kvm_disable_tdp(void);
  1190. static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
  1191. struct x86_exception *exception)
  1192. {
  1193. return gpa;
  1194. }
  1195. static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
  1196. {
  1197. struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
  1198. return (struct kvm_mmu_page *)page_private(page);
  1199. }
  1200. static inline u16 kvm_read_ldt(void)
  1201. {
  1202. u16 ldt;
  1203. asm("sldt %0" : "=g"(ldt));
  1204. return ldt;
  1205. }
  1206. static inline void kvm_load_ldt(u16 sel)
  1207. {
  1208. asm("lldt %0" : : "rm"(sel));
  1209. }
  1210. #ifdef CONFIG_X86_64
  1211. static inline unsigned long read_msr(unsigned long msr)
  1212. {
  1213. u64 value;
  1214. rdmsrl(msr, value);
  1215. return value;
  1216. }
  1217. #endif
  1218. static inline u32 get_rdx_init_val(void)
  1219. {
  1220. return 0x600; /* P6 family */
  1221. }
  1222. static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
  1223. {
  1224. kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
  1225. }
  1226. #define TSS_IOPB_BASE_OFFSET 0x66
  1227. #define TSS_BASE_SIZE 0x68
  1228. #define TSS_IOPB_SIZE (65536 / 8)
  1229. #define TSS_REDIRECTION_SIZE (256 / 8)
  1230. #define RMODE_TSS_SIZE \
  1231. (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
  1232. enum {
  1233. TASK_SWITCH_CALL = 0,
  1234. TASK_SWITCH_IRET = 1,
  1235. TASK_SWITCH_JMP = 2,
  1236. TASK_SWITCH_GATE = 3,
  1237. };
  1238. #define HF_GIF_MASK (1 << 0)
  1239. #define HF_HIF_MASK (1 << 1)
  1240. #define HF_VINTR_MASK (1 << 2)
  1241. #define HF_NMI_MASK (1 << 3)
  1242. #define HF_IRET_MASK (1 << 4)
  1243. #define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
  1244. #define HF_SMM_MASK (1 << 6)
  1245. #define HF_SMM_INSIDE_NMI_MASK (1 << 7)
  1246. #define __KVM_VCPU_MULTIPLE_ADDRESS_SPACE
  1247. #define KVM_ADDRESS_SPACE_NUM 2
  1248. #define kvm_arch_vcpu_memslots_id(vcpu) ((vcpu)->arch.hflags & HF_SMM_MASK ? 1 : 0)
  1249. #define kvm_memslots_for_spte_role(kvm, role) __kvm_memslots(kvm, (role).smm)
  1250. /*
  1251. * Hardware virtualization extension instructions may fault if a
  1252. * reboot turns off virtualization while processes are running.
  1253. * Trap the fault and ignore the instruction if that happens.
  1254. */
  1255. asmlinkage void kvm_spurious_fault(void);
  1256. #define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
  1257. "666: " insn "\n\t" \
  1258. "668: \n\t" \
  1259. ".pushsection .fixup, \"ax\" \n" \
  1260. "667: \n\t" \
  1261. cleanup_insn "\n\t" \
  1262. "cmpb $0, kvm_rebooting \n\t" \
  1263. "jne 668b \n\t" \
  1264. __ASM_SIZE(push) " $666b \n\t" \
  1265. "call kvm_spurious_fault \n\t" \
  1266. ".popsection \n\t" \
  1267. _ASM_EXTABLE(666b, 667b)
  1268. #define __kvm_handle_fault_on_reboot(insn) \
  1269. ____kvm_handle_fault_on_reboot(insn, "")
  1270. #define KVM_ARCH_WANT_MMU_NOTIFIER
  1271. int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
  1272. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
  1273. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
  1274. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
  1275. int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
  1276. int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
  1277. int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
  1278. int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
  1279. void kvm_vcpu_reset(struct kvm_vcpu *vcpu, bool init_event);
  1280. void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
  1281. int kvm_pv_send_ipi(struct kvm *kvm, unsigned long ipi_bitmap_low,
  1282. unsigned long ipi_bitmap_high, u32 min,
  1283. unsigned long icr, int op_64_bit);
  1284. u64 kvm_get_arch_capabilities(void);
  1285. void kvm_define_shared_msr(unsigned index, u32 msr);
  1286. int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
  1287. u64 kvm_scale_tsc(struct kvm_vcpu *vcpu, u64 tsc);
  1288. u64 kvm_read_l1_tsc(struct kvm_vcpu *vcpu, u64 host_tsc);
  1289. unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
  1290. bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
  1291. void kvm_make_mclock_inprogress_request(struct kvm *kvm);
  1292. void kvm_make_scan_ioapic_request(struct kvm *kvm);
  1293. void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
  1294. struct kvm_async_pf *work);
  1295. void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
  1296. struct kvm_async_pf *work);
  1297. void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
  1298. struct kvm_async_pf *work);
  1299. bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
  1300. extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
  1301. int kvm_skip_emulated_instruction(struct kvm_vcpu *vcpu);
  1302. int kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
  1303. void __kvm_request_immediate_exit(struct kvm_vcpu *vcpu);
  1304. int kvm_is_in_guest(void);
  1305. int __x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
  1306. int x86_set_memory_region(struct kvm *kvm, int id, gpa_t gpa, u32 size);
  1307. bool kvm_vcpu_is_reset_bsp(struct kvm_vcpu *vcpu);
  1308. bool kvm_vcpu_is_bsp(struct kvm_vcpu *vcpu);
  1309. bool kvm_intr_is_single_vcpu(struct kvm *kvm, struct kvm_lapic_irq *irq,
  1310. struct kvm_vcpu **dest_vcpu);
  1311. void kvm_set_msi_irq(struct kvm *kvm, struct kvm_kernel_irq_routing_entry *e,
  1312. struct kvm_lapic_irq *irq);
  1313. static inline void kvm_arch_vcpu_blocking(struct kvm_vcpu *vcpu)
  1314. {
  1315. if (kvm_x86_ops->vcpu_blocking)
  1316. kvm_x86_ops->vcpu_blocking(vcpu);
  1317. }
  1318. static inline void kvm_arch_vcpu_unblocking(struct kvm_vcpu *vcpu)
  1319. {
  1320. if (kvm_x86_ops->vcpu_unblocking)
  1321. kvm_x86_ops->vcpu_unblocking(vcpu);
  1322. }
  1323. static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
  1324. static inline int kvm_cpu_get_apicid(int mps_cpu)
  1325. {
  1326. #ifdef CONFIG_X86_LOCAL_APIC
  1327. return default_cpu_present_to_apicid(mps_cpu);
  1328. #else
  1329. WARN_ON_ONCE(1);
  1330. return BAD_APICID;
  1331. #endif
  1332. }
  1333. #define put_smstate(type, buf, offset, val) \
  1334. *(type *)((buf) + (offset) - 0x7e00) = val
  1335. #endif /* _ASM_X86_KVM_HOST_H */