ppc-opcode.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582
  1. /*
  2. * Copyright 2009 Freescale Semiconductor, Inc.
  3. *
  4. * This program is free software; you can redistribute it and/or
  5. * modify it under the terms of the GNU General Public License
  6. * as published by the Free Software Foundation; either version
  7. * 2 of the License, or (at your option) any later version.
  8. *
  9. * provides masks and opcode images for use by code generation, emulation
  10. * and for instructions that older assemblers might not know about
  11. */
  12. #ifndef _ASM_POWERPC_PPC_OPCODE_H
  13. #define _ASM_POWERPC_PPC_OPCODE_H
  14. #include <asm/asm-const.h>
  15. #define __REG_R0 0
  16. #define __REG_R1 1
  17. #define __REG_R2 2
  18. #define __REG_R3 3
  19. #define __REG_R4 4
  20. #define __REG_R5 5
  21. #define __REG_R6 6
  22. #define __REG_R7 7
  23. #define __REG_R8 8
  24. #define __REG_R9 9
  25. #define __REG_R10 10
  26. #define __REG_R11 11
  27. #define __REG_R12 12
  28. #define __REG_R13 13
  29. #define __REG_R14 14
  30. #define __REG_R15 15
  31. #define __REG_R16 16
  32. #define __REG_R17 17
  33. #define __REG_R18 18
  34. #define __REG_R19 19
  35. #define __REG_R20 20
  36. #define __REG_R21 21
  37. #define __REG_R22 22
  38. #define __REG_R23 23
  39. #define __REG_R24 24
  40. #define __REG_R25 25
  41. #define __REG_R26 26
  42. #define __REG_R27 27
  43. #define __REG_R28 28
  44. #define __REG_R29 29
  45. #define __REG_R30 30
  46. #define __REG_R31 31
  47. #define __REGA0_0 0
  48. #define __REGA0_R1 1
  49. #define __REGA0_R2 2
  50. #define __REGA0_R3 3
  51. #define __REGA0_R4 4
  52. #define __REGA0_R5 5
  53. #define __REGA0_R6 6
  54. #define __REGA0_R7 7
  55. #define __REGA0_R8 8
  56. #define __REGA0_R9 9
  57. #define __REGA0_R10 10
  58. #define __REGA0_R11 11
  59. #define __REGA0_R12 12
  60. #define __REGA0_R13 13
  61. #define __REGA0_R14 14
  62. #define __REGA0_R15 15
  63. #define __REGA0_R16 16
  64. #define __REGA0_R17 17
  65. #define __REGA0_R18 18
  66. #define __REGA0_R19 19
  67. #define __REGA0_R20 20
  68. #define __REGA0_R21 21
  69. #define __REGA0_R22 22
  70. #define __REGA0_R23 23
  71. #define __REGA0_R24 24
  72. #define __REGA0_R25 25
  73. #define __REGA0_R26 26
  74. #define __REGA0_R27 27
  75. #define __REGA0_R28 28
  76. #define __REGA0_R29 29
  77. #define __REGA0_R30 30
  78. #define __REGA0_R31 31
  79. /* opcode and xopcode for instructions */
  80. #define OP_TRAP 3
  81. #define OP_TRAP_64 2
  82. #define OP_31_XOP_TRAP 4
  83. #define OP_31_XOP_LDX 21
  84. #define OP_31_XOP_LWZX 23
  85. #define OP_31_XOP_LDUX 53
  86. #define OP_31_XOP_DCBST 54
  87. #define OP_31_XOP_LWZUX 55
  88. #define OP_31_XOP_TRAP_64 68
  89. #define OP_31_XOP_DCBF 86
  90. #define OP_31_XOP_LBZX 87
  91. #define OP_31_XOP_STDX 149
  92. #define OP_31_XOP_STWX 151
  93. #define OP_31_XOP_STDUX 181
  94. #define OP_31_XOP_STWUX 183
  95. #define OP_31_XOP_STBX 215
  96. #define OP_31_XOP_LBZUX 119
  97. #define OP_31_XOP_STBUX 247
  98. #define OP_31_XOP_LHZX 279
  99. #define OP_31_XOP_LHZUX 311
  100. #define OP_31_XOP_MSGSNDP 142
  101. #define OP_31_XOP_MSGCLRP 174
  102. #define OP_31_XOP_TLBIE 306
  103. #define OP_31_XOP_MFSPR 339
  104. #define OP_31_XOP_LWAX 341
  105. #define OP_31_XOP_LHAX 343
  106. #define OP_31_XOP_LWAUX 373
  107. #define OP_31_XOP_LHAUX 375
  108. #define OP_31_XOP_STHX 407
  109. #define OP_31_XOP_STHUX 439
  110. #define OP_31_XOP_MTSPR 467
  111. #define OP_31_XOP_DCBI 470
  112. #define OP_31_XOP_LDBRX 532
  113. #define OP_31_XOP_LWBRX 534
  114. #define OP_31_XOP_TLBSYNC 566
  115. #define OP_31_XOP_STDBRX 660
  116. #define OP_31_XOP_STWBRX 662
  117. #define OP_31_XOP_STFSX 663
  118. #define OP_31_XOP_STFSUX 695
  119. #define OP_31_XOP_STFDX 727
  120. #define OP_31_XOP_STFDUX 759
  121. #define OP_31_XOP_LHBRX 790
  122. #define OP_31_XOP_LFIWAX 855
  123. #define OP_31_XOP_LFIWZX 887
  124. #define OP_31_XOP_STHBRX 918
  125. #define OP_31_XOP_STFIWX 983
  126. /* VSX Scalar Load Instructions */
  127. #define OP_31_XOP_LXSDX 588
  128. #define OP_31_XOP_LXSSPX 524
  129. #define OP_31_XOP_LXSIWAX 76
  130. #define OP_31_XOP_LXSIWZX 12
  131. /* VSX Scalar Store Instructions */
  132. #define OP_31_XOP_STXSDX 716
  133. #define OP_31_XOP_STXSSPX 652
  134. #define OP_31_XOP_STXSIWX 140
  135. /* VSX Vector Load Instructions */
  136. #define OP_31_XOP_LXVD2X 844
  137. #define OP_31_XOP_LXVW4X 780
  138. /* VSX Vector Load and Splat Instruction */
  139. #define OP_31_XOP_LXVDSX 332
  140. /* VSX Vector Store Instructions */
  141. #define OP_31_XOP_STXVD2X 972
  142. #define OP_31_XOP_STXVW4X 908
  143. #define OP_31_XOP_LFSX 535
  144. #define OP_31_XOP_LFSUX 567
  145. #define OP_31_XOP_LFDX 599
  146. #define OP_31_XOP_LFDUX 631
  147. /* VMX Vector Load Instructions */
  148. #define OP_31_XOP_LVX 103
  149. /* VMX Vector Store Instructions */
  150. #define OP_31_XOP_STVX 231
  151. #define OP_31 31
  152. #define OP_LWZ 32
  153. #define OP_STFS 52
  154. #define OP_STFSU 53
  155. #define OP_STFD 54
  156. #define OP_STFDU 55
  157. #define OP_LD 58
  158. #define OP_LWZU 33
  159. #define OP_LBZ 34
  160. #define OP_LBZU 35
  161. #define OP_STW 36
  162. #define OP_STWU 37
  163. #define OP_STD 62
  164. #define OP_STB 38
  165. #define OP_STBU 39
  166. #define OP_LHZ 40
  167. #define OP_LHZU 41
  168. #define OP_LHA 42
  169. #define OP_LHAU 43
  170. #define OP_STH 44
  171. #define OP_STHU 45
  172. #define OP_LMW 46
  173. #define OP_STMW 47
  174. #define OP_LFS 48
  175. #define OP_LFSU 49
  176. #define OP_LFD 50
  177. #define OP_LFDU 51
  178. #define OP_STFS 52
  179. #define OP_STFSU 53
  180. #define OP_STFD 54
  181. #define OP_STFDU 55
  182. #define OP_LQ 56
  183. /* sorted alphabetically */
  184. #define PPC_INST_BHRBE 0x7c00025c
  185. #define PPC_INST_CLRBHRB 0x7c00035c
  186. #define PPC_INST_COPY 0x7c20060c
  187. #define PPC_INST_CP_ABORT 0x7c00068c
  188. #define PPC_INST_DARN 0x7c0005e6
  189. #define PPC_INST_DCBA 0x7c0005ec
  190. #define PPC_INST_DCBA_MASK 0xfc0007fe
  191. #define PPC_INST_DCBAL 0x7c2005ec
  192. #define PPC_INST_DCBZL 0x7c2007ec
  193. #define PPC_INST_ICBT 0x7c00002c
  194. #define PPC_INST_ICSWX 0x7c00032d
  195. #define PPC_INST_ICSWEPX 0x7c00076d
  196. #define PPC_INST_ISEL 0x7c00001e
  197. #define PPC_INST_ISEL_MASK 0xfc00003e
  198. #define PPC_INST_LDARX 0x7c0000a8
  199. #define PPC_INST_STDCX 0x7c0001ad
  200. #define PPC_INST_LQARX 0x7c000228
  201. #define PPC_INST_STQCX 0x7c00016d
  202. #define PPC_INST_LSWI 0x7c0004aa
  203. #define PPC_INST_LSWX 0x7c00042a
  204. #define PPC_INST_LWARX 0x7c000028
  205. #define PPC_INST_STWCX 0x7c00012d
  206. #define PPC_INST_LWSYNC 0x7c2004ac
  207. #define PPC_INST_SYNC 0x7c0004ac
  208. #define PPC_INST_SYNC_MASK 0xfc0007fe
  209. #define PPC_INST_ISYNC 0x4c00012c
  210. #define PPC_INST_LXVD2X 0x7c000698
  211. #define PPC_INST_MCRXR 0x7c000400
  212. #define PPC_INST_MCRXR_MASK 0xfc0007fe
  213. #define PPC_INST_MFSPR_PVR 0x7c1f42a6
  214. #define PPC_INST_MFSPR_PVR_MASK 0xfc1ffffe
  215. #define PPC_INST_MFTMR 0x7c0002dc
  216. #define PPC_INST_MSGSND 0x7c00019c
  217. #define PPC_INST_MSGCLR 0x7c0001dc
  218. #define PPC_INST_MSGSYNC 0x7c0006ec
  219. #define PPC_INST_MSGSNDP 0x7c00011c
  220. #define PPC_INST_MSGCLRP 0x7c00015c
  221. #define PPC_INST_MTMSRD 0x7c000164
  222. #define PPC_INST_MTTMR 0x7c0003dc
  223. #define PPC_INST_NOP 0x60000000
  224. #define PPC_INST_PASTE 0x7c20070d
  225. #define PPC_INST_POPCNTB 0x7c0000f4
  226. #define PPC_INST_POPCNTB_MASK 0xfc0007fe
  227. #define PPC_INST_POPCNTD 0x7c0003f4
  228. #define PPC_INST_POPCNTW 0x7c0002f4
  229. #define PPC_INST_RFEBB 0x4c000124
  230. #define PPC_INST_RFCI 0x4c000066
  231. #define PPC_INST_RFDI 0x4c00004e
  232. #define PPC_INST_RFID 0x4c000024
  233. #define PPC_INST_RFMCI 0x4c00004c
  234. #define PPC_INST_MFSPR 0x7c0002a6
  235. #define PPC_INST_MFSPR_DSCR 0x7c1102a6
  236. #define PPC_INST_MFSPR_DSCR_MASK 0xfc1ffffe
  237. #define PPC_INST_MTSPR_DSCR 0x7c1103a6
  238. #define PPC_INST_MTSPR_DSCR_MASK 0xfc1ffffe
  239. #define PPC_INST_MFSPR_DSCR_USER 0x7c0302a6
  240. #define PPC_INST_MFSPR_DSCR_USER_MASK 0xfc1ffffe
  241. #define PPC_INST_MTSPR_DSCR_USER 0x7c0303a6
  242. #define PPC_INST_MTSPR_DSCR_USER_MASK 0xfc1ffffe
  243. #define PPC_INST_MFVSRD 0x7c000066
  244. #define PPC_INST_MTVSRD 0x7c000166
  245. #define PPC_INST_SLBFEE 0x7c0007a7
  246. #define PPC_INST_SLBIA 0x7c0003e4
  247. #define PPC_INST_STRING 0x7c00042a
  248. #define PPC_INST_STRING_MASK 0xfc0007fe
  249. #define PPC_INST_STRING_GEN_MASK 0xfc00067e
  250. #define PPC_INST_STSWI 0x7c0005aa
  251. #define PPC_INST_STSWX 0x7c00052a
  252. #define PPC_INST_STXVD2X 0x7c000798
  253. #define PPC_INST_TLBIE 0x7c000264
  254. #define PPC_INST_TLBIEL 0x7c000224
  255. #define PPC_INST_TLBILX 0x7c000024
  256. #define PPC_INST_WAIT 0x7c00007c
  257. #define PPC_INST_TLBIVAX 0x7c000624
  258. #define PPC_INST_TLBSRX_DOT 0x7c0006a5
  259. #define PPC_INST_VPMSUMW 0x10000488
  260. #define PPC_INST_VPMSUMD 0x100004c8
  261. #define PPC_INST_VPERMXOR 0x1000002d
  262. #define PPC_INST_XXLOR 0xf0000490
  263. #define PPC_INST_XXSWAPD 0xf0000250
  264. #define PPC_INST_XVCPSGNDP 0xf0000780
  265. #define PPC_INST_TRECHKPT 0x7c0007dd
  266. #define PPC_INST_TRECLAIM 0x7c00075d
  267. #define PPC_INST_TABORT 0x7c00071d
  268. #define PPC_INST_TSR 0x7c0005dd
  269. #define PPC_INST_NAP 0x4c000364
  270. #define PPC_INST_SLEEP 0x4c0003a4
  271. #define PPC_INST_WINKLE 0x4c0003e4
  272. #define PPC_INST_STOP 0x4c0002e4
  273. /* A2 specific instructions */
  274. #define PPC_INST_ERATWE 0x7c0001a6
  275. #define PPC_INST_ERATRE 0x7c000166
  276. #define PPC_INST_ERATILX 0x7c000066
  277. #define PPC_INST_ERATIVAX 0x7c000666
  278. #define PPC_INST_ERATSX 0x7c000126
  279. #define PPC_INST_ERATSX_DOT 0x7c000127
  280. /* Misc instructions for BPF compiler */
  281. #define PPC_INST_LBZ 0x88000000
  282. #define PPC_INST_LD 0xe8000000
  283. #define PPC_INST_LHZ 0xa0000000
  284. #define PPC_INST_LWZ 0x80000000
  285. #define PPC_INST_LHBRX 0x7c00062c
  286. #define PPC_INST_LDBRX 0x7c000428
  287. #define PPC_INST_STB 0x98000000
  288. #define PPC_INST_STH 0xb0000000
  289. #define PPC_INST_STD 0xf8000000
  290. #define PPC_INST_STDU 0xf8000001
  291. #define PPC_INST_STW 0x90000000
  292. #define PPC_INST_STWU 0x94000000
  293. #define PPC_INST_MFLR 0x7c0802a6
  294. #define PPC_INST_MTLR 0x7c0803a6
  295. #define PPC_INST_MTCTR 0x7c0903a6
  296. #define PPC_INST_CMPWI 0x2c000000
  297. #define PPC_INST_CMPDI 0x2c200000
  298. #define PPC_INST_CMPW 0x7c000000
  299. #define PPC_INST_CMPD 0x7c200000
  300. #define PPC_INST_CMPLW 0x7c000040
  301. #define PPC_INST_CMPLD 0x7c200040
  302. #define PPC_INST_CMPLWI 0x28000000
  303. #define PPC_INST_CMPLDI 0x28200000
  304. #define PPC_INST_ADDI 0x38000000
  305. #define PPC_INST_ADDIS 0x3c000000
  306. #define PPC_INST_ADD 0x7c000214
  307. #define PPC_INST_SUB 0x7c000050
  308. #define PPC_INST_BLR 0x4e800020
  309. #define PPC_INST_BLRL 0x4e800021
  310. #define PPC_INST_BCTR 0x4e800420
  311. #define PPC_INST_MULLD 0x7c0001d2
  312. #define PPC_INST_MULLW 0x7c0001d6
  313. #define PPC_INST_MULHWU 0x7c000016
  314. #define PPC_INST_MULLI 0x1c000000
  315. #define PPC_INST_DIVWU 0x7c000396
  316. #define PPC_INST_DIVD 0x7c0003d2
  317. #define PPC_INST_RLWINM 0x54000000
  318. #define PPC_INST_RLWIMI 0x50000000
  319. #define PPC_INST_RLDICL 0x78000000
  320. #define PPC_INST_RLDICR 0x78000004
  321. #define PPC_INST_SLW 0x7c000030
  322. #define PPC_INST_SLD 0x7c000036
  323. #define PPC_INST_SRW 0x7c000430
  324. #define PPC_INST_SRD 0x7c000436
  325. #define PPC_INST_SRAD 0x7c000634
  326. #define PPC_INST_SRADI 0x7c000674
  327. #define PPC_INST_AND 0x7c000038
  328. #define PPC_INST_ANDDOT 0x7c000039
  329. #define PPC_INST_OR 0x7c000378
  330. #define PPC_INST_XOR 0x7c000278
  331. #define PPC_INST_ANDI 0x70000000
  332. #define PPC_INST_ORI 0x60000000
  333. #define PPC_INST_ORIS 0x64000000
  334. #define PPC_INST_XORI 0x68000000
  335. #define PPC_INST_XORIS 0x6c000000
  336. #define PPC_INST_NEG 0x7c0000d0
  337. #define PPC_INST_EXTSW 0x7c0007b4
  338. #define PPC_INST_BRANCH 0x48000000
  339. #define PPC_INST_BRANCH_COND 0x40800000
  340. #define PPC_INST_LBZCIX 0x7c0006aa
  341. #define PPC_INST_STBCIX 0x7c0007aa
  342. #define PPC_INST_LWZX 0x7c00002e
  343. #define PPC_INST_LFSX 0x7c00042e
  344. #define PPC_INST_STFSX 0x7c00052e
  345. #define PPC_INST_LFDX 0x7c0004ae
  346. #define PPC_INST_STFDX 0x7c0005ae
  347. #define PPC_INST_LVX 0x7c0000ce
  348. #define PPC_INST_STVX 0x7c0001ce
  349. #define PPC_INST_VCMPEQUD 0x100000c7
  350. #define PPC_INST_VCMPEQUB 0x10000006
  351. /* macros to insert fields into opcodes */
  352. #define ___PPC_RA(a) (((a) & 0x1f) << 16)
  353. #define ___PPC_RB(b) (((b) & 0x1f) << 11)
  354. #define ___PPC_RS(s) (((s) & 0x1f) << 21)
  355. #define ___PPC_RT(t) ___PPC_RS(t)
  356. #define ___PPC_R(r) (((r) & 0x1) << 16)
  357. #define ___PPC_PRS(prs) (((prs) & 0x1) << 17)
  358. #define ___PPC_RIC(ric) (((ric) & 0x3) << 18)
  359. #define __PPC_RA(a) ___PPC_RA(__REG_##a)
  360. #define __PPC_RA0(a) ___PPC_RA(__REGA0_##a)
  361. #define __PPC_RB(b) ___PPC_RB(__REG_##b)
  362. #define __PPC_RS(s) ___PPC_RS(__REG_##s)
  363. #define __PPC_RT(t) ___PPC_RT(__REG_##t)
  364. #define __PPC_XA(a) ((((a) & 0x1f) << 16) | (((a) & 0x20) >> 3))
  365. #define __PPC_XB(b) ((((b) & 0x1f) << 11) | (((b) & 0x20) >> 4))
  366. #define __PPC_XS(s) ((((s) & 0x1f) << 21) | (((s) & 0x20) >> 5))
  367. #define __PPC_XT(s) __PPC_XS(s)
  368. #define __PPC_T_TLB(t) (((t) & 0x3) << 21)
  369. #define __PPC_WC(w) (((w) & 0x3) << 21)
  370. #define __PPC_WS(w) (((w) & 0x1f) << 11)
  371. #define __PPC_SH(s) __PPC_WS(s)
  372. #define __PPC_SH64(s) (__PPC_SH(s) | (((s) & 0x20) >> 4))
  373. #define __PPC_MB(s) (((s) & 0x1f) << 6)
  374. #define __PPC_ME(s) (((s) & 0x1f) << 1)
  375. #define __PPC_MB64(s) (__PPC_MB(s) | ((s) & 0x20))
  376. #define __PPC_ME64(s) __PPC_MB64(s)
  377. #define __PPC_BI(s) (((s) & 0x1f) << 16)
  378. #define __PPC_CT(t) (((t) & 0x0f) << 21)
  379. #define __PPC_SPR(r) ((((r) & 0x1f) << 16) | ((((r) >> 5) & 0x1f) << 11))
  380. #define __PPC_RC21 (0x1 << 10)
  381. /*
  382. * Only use the larx hint bit on 64bit CPUs. e500v1/v2 based CPUs will treat a
  383. * larx with EH set as an illegal instruction.
  384. */
  385. #ifdef CONFIG_PPC64
  386. #define __PPC_EH(eh) (((eh) & 0x1) << 0)
  387. #else
  388. #define __PPC_EH(eh) 0
  389. #endif
  390. /* Deal with instructions that older assemblers aren't aware of */
  391. #define PPC_CP_ABORT stringify_in_c(.long PPC_INST_CP_ABORT)
  392. #define PPC_COPY(a, b) stringify_in_c(.long PPC_INST_COPY | \
  393. ___PPC_RA(a) | ___PPC_RB(b))
  394. #define PPC_DARN(t, l) stringify_in_c(.long PPC_INST_DARN | \
  395. ___PPC_RT(t) | \
  396. (((l) & 0x3) << 16))
  397. #define PPC_DCBAL(a, b) stringify_in_c(.long PPC_INST_DCBAL | \
  398. __PPC_RA(a) | __PPC_RB(b))
  399. #define PPC_DCBZL(a, b) stringify_in_c(.long PPC_INST_DCBZL | \
  400. __PPC_RA(a) | __PPC_RB(b))
  401. #define PPC_LQARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LQARX | \
  402. ___PPC_RT(t) | ___PPC_RA(a) | \
  403. ___PPC_RB(b) | __PPC_EH(eh))
  404. #define PPC_LDARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LDARX | \
  405. ___PPC_RT(t) | ___PPC_RA(a) | \
  406. ___PPC_RB(b) | __PPC_EH(eh))
  407. #define PPC_LWARX(t, a, b, eh) stringify_in_c(.long PPC_INST_LWARX | \
  408. ___PPC_RT(t) | ___PPC_RA(a) | \
  409. ___PPC_RB(b) | __PPC_EH(eh))
  410. #define PPC_STQCX(t, a, b) stringify_in_c(.long PPC_INST_STQCX | \
  411. ___PPC_RT(t) | ___PPC_RA(a) | \
  412. ___PPC_RB(b))
  413. #define PPC_MSGSND(b) stringify_in_c(.long PPC_INST_MSGSND | \
  414. ___PPC_RB(b))
  415. #define PPC_MSGSYNC stringify_in_c(.long PPC_INST_MSGSYNC)
  416. #define PPC_MSGCLR(b) stringify_in_c(.long PPC_INST_MSGCLR | \
  417. ___PPC_RB(b))
  418. #define PPC_MSGSNDP(b) stringify_in_c(.long PPC_INST_MSGSNDP | \
  419. ___PPC_RB(b))
  420. #define PPC_MSGCLRP(b) stringify_in_c(.long PPC_INST_MSGCLRP | \
  421. ___PPC_RB(b))
  422. #define PPC_PASTE(a, b) stringify_in_c(.long PPC_INST_PASTE | \
  423. ___PPC_RA(a) | ___PPC_RB(b))
  424. #define PPC_POPCNTB(a, s) stringify_in_c(.long PPC_INST_POPCNTB | \
  425. __PPC_RA(a) | __PPC_RS(s))
  426. #define PPC_POPCNTD(a, s) stringify_in_c(.long PPC_INST_POPCNTD | \
  427. __PPC_RA(a) | __PPC_RS(s))
  428. #define PPC_POPCNTW(a, s) stringify_in_c(.long PPC_INST_POPCNTW | \
  429. __PPC_RA(a) | __PPC_RS(s))
  430. #define PPC_RFCI stringify_in_c(.long PPC_INST_RFCI)
  431. #define PPC_RFDI stringify_in_c(.long PPC_INST_RFDI)
  432. #define PPC_RFMCI stringify_in_c(.long PPC_INST_RFMCI)
  433. #define PPC_TLBILX(t, a, b) stringify_in_c(.long PPC_INST_TLBILX | \
  434. __PPC_T_TLB(t) | __PPC_RA0(a) | __PPC_RB(b))
  435. #define PPC_TLBILX_ALL(a, b) PPC_TLBILX(0, a, b)
  436. #define PPC_TLBILX_PID(a, b) PPC_TLBILX(1, a, b)
  437. #define PPC_TLBILX_VA(a, b) PPC_TLBILX(3, a, b)
  438. #define PPC_WAIT(w) stringify_in_c(.long PPC_INST_WAIT | \
  439. __PPC_WC(w))
  440. #define PPC_TLBIE(lp,a) stringify_in_c(.long PPC_INST_TLBIE | \
  441. ___PPC_RB(a) | ___PPC_RS(lp))
  442. #define PPC_TLBIE_5(rb,rs,ric,prs,r) \
  443. stringify_in_c(.long PPC_INST_TLBIE | \
  444. ___PPC_RB(rb) | ___PPC_RS(rs) | \
  445. ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
  446. ___PPC_R(r))
  447. #define PPC_TLBIEL(rb,rs,ric,prs,r) \
  448. stringify_in_c(.long PPC_INST_TLBIEL | \
  449. ___PPC_RB(rb) | ___PPC_RS(rs) | \
  450. ___PPC_RIC(ric) | ___PPC_PRS(prs) | \
  451. ___PPC_R(r))
  452. #define PPC_TLBSRX_DOT(a,b) stringify_in_c(.long PPC_INST_TLBSRX_DOT | \
  453. __PPC_RA0(a) | __PPC_RB(b))
  454. #define PPC_TLBIVAX(a,b) stringify_in_c(.long PPC_INST_TLBIVAX | \
  455. __PPC_RA0(a) | __PPC_RB(b))
  456. #define PPC_ERATWE(s, a, w) stringify_in_c(.long PPC_INST_ERATWE | \
  457. __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
  458. #define PPC_ERATRE(s, a, w) stringify_in_c(.long PPC_INST_ERATRE | \
  459. __PPC_RS(s) | __PPC_RA(a) | __PPC_WS(w))
  460. #define PPC_ERATILX(t, a, b) stringify_in_c(.long PPC_INST_ERATILX | \
  461. __PPC_T_TLB(t) | __PPC_RA0(a) | \
  462. __PPC_RB(b))
  463. #define PPC_ERATIVAX(s, a, b) stringify_in_c(.long PPC_INST_ERATIVAX | \
  464. __PPC_RS(s) | __PPC_RA0(a) | __PPC_RB(b))
  465. #define PPC_ERATSX(t, a, w) stringify_in_c(.long PPC_INST_ERATSX | \
  466. __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
  467. #define PPC_ERATSX_DOT(t, a, w) stringify_in_c(.long PPC_INST_ERATSX_DOT | \
  468. __PPC_RS(t) | __PPC_RA0(a) | __PPC_RB(b))
  469. #define PPC_SLBFEE_DOT(t, b) stringify_in_c(.long PPC_INST_SLBFEE | \
  470. __PPC_RT(t) | __PPC_RB(b))
  471. #define PPC_ICBT(c,a,b) stringify_in_c(.long PPC_INST_ICBT | \
  472. __PPC_CT(c) | __PPC_RA0(a) | __PPC_RB(b))
  473. /* PASemi instructions */
  474. #define LBZCIX(t,a,b) stringify_in_c(.long PPC_INST_LBZCIX | \
  475. __PPC_RT(t) | __PPC_RA(a) | __PPC_RB(b))
  476. #define STBCIX(s,a,b) stringify_in_c(.long PPC_INST_STBCIX | \
  477. __PPC_RS(s) | __PPC_RA(a) | __PPC_RB(b))
  478. /*
  479. * Define what the VSX XX1 form instructions will look like, then add
  480. * the 128 bit load store instructions based on that.
  481. */
  482. #define VSX_XX1(s, a, b) (__PPC_XS(s) | __PPC_RA(a) | __PPC_RB(b))
  483. #define VSX_XX3(t, a, b) (__PPC_XT(t) | __PPC_XA(a) | __PPC_XB(b))
  484. #define STXVD2X(s, a, b) stringify_in_c(.long PPC_INST_STXVD2X | \
  485. VSX_XX1((s), a, b))
  486. #define LXVD2X(s, a, b) stringify_in_c(.long PPC_INST_LXVD2X | \
  487. VSX_XX1((s), a, b))
  488. #define MFVRD(a, t) stringify_in_c(.long PPC_INST_MFVSRD | \
  489. VSX_XX1((t)+32, a, R0))
  490. #define MTVRD(t, a) stringify_in_c(.long PPC_INST_MTVSRD | \
  491. VSX_XX1((t)+32, a, R0))
  492. #define VPMSUMW(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMW | \
  493. VSX_XX3((t), a, b))
  494. #define VPMSUMD(t, a, b) stringify_in_c(.long PPC_INST_VPMSUMD | \
  495. VSX_XX3((t), a, b))
  496. #define XXLOR(t, a, b) stringify_in_c(.long PPC_INST_XXLOR | \
  497. VSX_XX3((t), a, b))
  498. #define XXSWAPD(t, a) stringify_in_c(.long PPC_INST_XXSWAPD | \
  499. VSX_XX3((t), a, a))
  500. #define XVCPSGNDP(t, a, b) stringify_in_c(.long (PPC_INST_XVCPSGNDP | \
  501. VSX_XX3((t), (a), (b))))
  502. #define VPERMXOR(vrt, vra, vrb, vrc) \
  503. stringify_in_c(.long (PPC_INST_VPERMXOR | \
  504. ___PPC_RT(vrt) | ___PPC_RA(vra) | \
  505. ___PPC_RB(vrb) | (((vrc) & 0x1f) << 6)))
  506. #define PPC_NAP stringify_in_c(.long PPC_INST_NAP)
  507. #define PPC_SLEEP stringify_in_c(.long PPC_INST_SLEEP)
  508. #define PPC_WINKLE stringify_in_c(.long PPC_INST_WINKLE)
  509. #define PPC_STOP stringify_in_c(.long PPC_INST_STOP)
  510. /* BHRB instructions */
  511. #define PPC_CLRBHRB stringify_in_c(.long PPC_INST_CLRBHRB)
  512. #define PPC_MFBHRBE(r, n) stringify_in_c(.long PPC_INST_BHRBE | \
  513. __PPC_RT(r) | \
  514. (((n) & 0x3ff) << 11))
  515. /* Transactional memory instructions */
  516. #define TRECHKPT stringify_in_c(.long PPC_INST_TRECHKPT)
  517. #define TRECLAIM(r) stringify_in_c(.long PPC_INST_TRECLAIM \
  518. | __PPC_RA(r))
  519. #define TABORT(r) stringify_in_c(.long PPC_INST_TABORT \
  520. | __PPC_RA(r))
  521. /* book3e thread control instructions */
  522. #define TMRN(x) ((((x) & 0x1f) << 16) | (((x) & 0x3e0) << 6))
  523. #define MTTMR(tmr, r) stringify_in_c(.long PPC_INST_MTTMR | \
  524. TMRN(tmr) | ___PPC_RS(r))
  525. #define MFTMR(tmr, r) stringify_in_c(.long PPC_INST_MFTMR | \
  526. TMRN(tmr) | ___PPC_RT(r))
  527. /* Coprocessor instructions */
  528. #define PPC_ICSWX(s, a, b) stringify_in_c(.long PPC_INST_ICSWX | \
  529. ___PPC_RS(s) | \
  530. ___PPC_RA(a) | \
  531. ___PPC_RB(b))
  532. #define PPC_ICSWEPX(s, a, b) stringify_in_c(.long PPC_INST_ICSWEPX | \
  533. ___PPC_RS(s) | \
  534. ___PPC_RA(a) | \
  535. ___PPC_RB(b))
  536. #define PPC_SLBIA(IH) stringify_in_c(.long PPC_INST_SLBIA | \
  537. ((IH & 0x7) << 21))
  538. #define PPC_INVALIDATE_ERAT PPC_SLBIA(7)
  539. #define VCMPEQUD_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUD | \
  540. ___PPC_RT(vrt) | ___PPC_RA(vra) | \
  541. ___PPC_RB(vrb) | __PPC_RC21)
  542. #define VCMPEQUB_RC(vrt, vra, vrb) stringify_in_c(.long PPC_INST_VCMPEQUB | \
  543. ___PPC_RT(vrt) | ___PPC_RA(vra) | \
  544. ___PPC_RB(vrb) | __PPC_RC21)
  545. #endif /* _ASM_POWERPC_PPC_OPCODE_H */