kvm_host.h 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * Derived from arch/arm/include/asm/kvm_host.h:
  6. * Copyright (C) 2012 - Virtual Open Systems and Columbia University
  7. * Author: Christoffer Dall <c.dall@virtualopensystems.com>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License version 2 as
  11. * published by the Free Software Foundation.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. *
  18. * You should have received a copy of the GNU General Public License
  19. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  20. */
  21. #ifndef __ARM64_KVM_HOST_H__
  22. #define __ARM64_KVM_HOST_H__
  23. #include <linux/types.h>
  24. #include <linux/kvm_types.h>
  25. #include <asm/cpufeature.h>
  26. #include <asm/daifflags.h>
  27. #include <asm/fpsimd.h>
  28. #include <asm/kvm.h>
  29. #include <asm/kvm_asm.h>
  30. #include <asm/kvm_mmio.h>
  31. #include <asm/thread_info.h>
  32. #define __KVM_HAVE_ARCH_INTC_INITIALIZED
  33. #define KVM_USER_MEM_SLOTS 512
  34. #define KVM_HALT_POLL_NS_DEFAULT 500000
  35. #include <kvm/arm_vgic.h>
  36. #include <kvm/arm_arch_timer.h>
  37. #include <kvm/arm_pmu.h>
  38. #define KVM_MAX_VCPUS VGIC_V3_MAX_CPUS
  39. #define KVM_VCPU_MAX_FEATURES 4
  40. #define KVM_REQ_SLEEP \
  41. KVM_ARCH_REQ_FLAGS(0, KVM_REQUEST_WAIT | KVM_REQUEST_NO_WAKEUP)
  42. #define KVM_REQ_IRQ_PENDING KVM_ARCH_REQ(1)
  43. DECLARE_STATIC_KEY_FALSE(userspace_irqchip_in_use);
  44. int __attribute_const__ kvm_target_cpu(void);
  45. int kvm_reset_vcpu(struct kvm_vcpu *vcpu);
  46. int kvm_arch_vm_ioctl_check_extension(struct kvm *kvm, long ext);
  47. void __extended_idmap_trampoline(phys_addr_t boot_pgd, phys_addr_t idmap_start);
  48. struct kvm_arch {
  49. /* The VMID generation used for the virt. memory system */
  50. u64 vmid_gen;
  51. u32 vmid;
  52. /* stage2 entry level table */
  53. pgd_t *pgd;
  54. /* VTTBR value associated with above pgd and vmid */
  55. u64 vttbr;
  56. /* VTCR_EL2 value for this VM */
  57. u64 vtcr;
  58. /* The last vcpu id that ran on each physical CPU */
  59. int __percpu *last_vcpu_ran;
  60. /* The maximum number of vCPUs depends on the used GIC model */
  61. int max_vcpus;
  62. /* Interrupt controller */
  63. struct vgic_dist vgic;
  64. /* Mandated version of PSCI */
  65. u32 psci_version;
  66. };
  67. #define KVM_NR_MEM_OBJS 40
  68. /*
  69. * We don't want allocation failures within the mmu code, so we preallocate
  70. * enough memory for a single page fault in a cache.
  71. */
  72. struct kvm_mmu_memory_cache {
  73. int nobjs;
  74. void *objects[KVM_NR_MEM_OBJS];
  75. };
  76. struct kvm_vcpu_fault_info {
  77. u32 esr_el2; /* Hyp Syndrom Register */
  78. u64 far_el2; /* Hyp Fault Address Register */
  79. u64 hpfar_el2; /* Hyp IPA Fault Address Register */
  80. u64 disr_el1; /* Deferred [SError] Status Register */
  81. };
  82. /*
  83. * 0 is reserved as an invalid value.
  84. * Order should be kept in sync with the save/restore code.
  85. */
  86. enum vcpu_sysreg {
  87. __INVALID_SYSREG__,
  88. MPIDR_EL1, /* MultiProcessor Affinity Register */
  89. CSSELR_EL1, /* Cache Size Selection Register */
  90. SCTLR_EL1, /* System Control Register */
  91. ACTLR_EL1, /* Auxiliary Control Register */
  92. CPACR_EL1, /* Coprocessor Access Control */
  93. TTBR0_EL1, /* Translation Table Base Register 0 */
  94. TTBR1_EL1, /* Translation Table Base Register 1 */
  95. TCR_EL1, /* Translation Control Register */
  96. ESR_EL1, /* Exception Syndrome Register */
  97. AFSR0_EL1, /* Auxiliary Fault Status Register 0 */
  98. AFSR1_EL1, /* Auxiliary Fault Status Register 1 */
  99. FAR_EL1, /* Fault Address Register */
  100. MAIR_EL1, /* Memory Attribute Indirection Register */
  101. VBAR_EL1, /* Vector Base Address Register */
  102. CONTEXTIDR_EL1, /* Context ID Register */
  103. TPIDR_EL0, /* Thread ID, User R/W */
  104. TPIDRRO_EL0, /* Thread ID, User R/O */
  105. TPIDR_EL1, /* Thread ID, Privileged */
  106. AMAIR_EL1, /* Aux Memory Attribute Indirection Register */
  107. CNTKCTL_EL1, /* Timer Control Register (EL1) */
  108. PAR_EL1, /* Physical Address Register */
  109. MDSCR_EL1, /* Monitor Debug System Control Register */
  110. MDCCINT_EL1, /* Monitor Debug Comms Channel Interrupt Enable Reg */
  111. DISR_EL1, /* Deferred Interrupt Status Register */
  112. /* Performance Monitors Registers */
  113. PMCR_EL0, /* Control Register */
  114. PMSELR_EL0, /* Event Counter Selection Register */
  115. PMEVCNTR0_EL0, /* Event Counter Register (0-30) */
  116. PMEVCNTR30_EL0 = PMEVCNTR0_EL0 + 30,
  117. PMCCNTR_EL0, /* Cycle Counter Register */
  118. PMEVTYPER0_EL0, /* Event Type Register (0-30) */
  119. PMEVTYPER30_EL0 = PMEVTYPER0_EL0 + 30,
  120. PMCCFILTR_EL0, /* Cycle Count Filter Register */
  121. PMCNTENSET_EL0, /* Count Enable Set Register */
  122. PMINTENSET_EL1, /* Interrupt Enable Set Register */
  123. PMOVSSET_EL0, /* Overflow Flag Status Set Register */
  124. PMSWINC_EL0, /* Software Increment Register */
  125. PMUSERENR_EL0, /* User Enable Register */
  126. /* 32bit specific registers. Keep them at the end of the range */
  127. DACR32_EL2, /* Domain Access Control Register */
  128. IFSR32_EL2, /* Instruction Fault Status Register */
  129. FPEXC32_EL2, /* Floating-Point Exception Control Register */
  130. DBGVCR32_EL2, /* Debug Vector Catch Register */
  131. NR_SYS_REGS /* Nothing after this line! */
  132. };
  133. /* 32bit mapping */
  134. #define c0_MPIDR (MPIDR_EL1 * 2) /* MultiProcessor ID Register */
  135. #define c0_CSSELR (CSSELR_EL1 * 2)/* Cache Size Selection Register */
  136. #define c1_SCTLR (SCTLR_EL1 * 2) /* System Control Register */
  137. #define c1_ACTLR (ACTLR_EL1 * 2) /* Auxiliary Control Register */
  138. #define c1_CPACR (CPACR_EL1 * 2) /* Coprocessor Access Control */
  139. #define c2_TTBR0 (TTBR0_EL1 * 2) /* Translation Table Base Register 0 */
  140. #define c2_TTBR0_high (c2_TTBR0 + 1) /* TTBR0 top 32 bits */
  141. #define c2_TTBR1 (TTBR1_EL1 * 2) /* Translation Table Base Register 1 */
  142. #define c2_TTBR1_high (c2_TTBR1 + 1) /* TTBR1 top 32 bits */
  143. #define c2_TTBCR (TCR_EL1 * 2) /* Translation Table Base Control R. */
  144. #define c3_DACR (DACR32_EL2 * 2)/* Domain Access Control Register */
  145. #define c5_DFSR (ESR_EL1 * 2) /* Data Fault Status Register */
  146. #define c5_IFSR (IFSR32_EL2 * 2)/* Instruction Fault Status Register */
  147. #define c5_ADFSR (AFSR0_EL1 * 2) /* Auxiliary Data Fault Status R */
  148. #define c5_AIFSR (AFSR1_EL1 * 2) /* Auxiliary Instr Fault Status R */
  149. #define c6_DFAR (FAR_EL1 * 2) /* Data Fault Address Register */
  150. #define c6_IFAR (c6_DFAR + 1) /* Instruction Fault Address Register */
  151. #define c7_PAR (PAR_EL1 * 2) /* Physical Address Register */
  152. #define c7_PAR_high (c7_PAR + 1) /* PAR top 32 bits */
  153. #define c10_PRRR (MAIR_EL1 * 2) /* Primary Region Remap Register */
  154. #define c10_NMRR (c10_PRRR + 1) /* Normal Memory Remap Register */
  155. #define c12_VBAR (VBAR_EL1 * 2) /* Vector Base Address Register */
  156. #define c13_CID (CONTEXTIDR_EL1 * 2) /* Context ID Register */
  157. #define c13_TID_URW (TPIDR_EL0 * 2) /* Thread ID, User R/W */
  158. #define c13_TID_URO (TPIDRRO_EL0 * 2)/* Thread ID, User R/O */
  159. #define c13_TID_PRIV (TPIDR_EL1 * 2) /* Thread ID, Privileged */
  160. #define c10_AMAIR0 (AMAIR_EL1 * 2) /* Aux Memory Attr Indirection Reg */
  161. #define c10_AMAIR1 (c10_AMAIR0 + 1)/* Aux Memory Attr Indirection Reg */
  162. #define c14_CNTKCTL (CNTKCTL_EL1 * 2) /* Timer Control Register (PL1) */
  163. #define cp14_DBGDSCRext (MDSCR_EL1 * 2)
  164. #define cp14_DBGBCR0 (DBGBCR0_EL1 * 2)
  165. #define cp14_DBGBVR0 (DBGBVR0_EL1 * 2)
  166. #define cp14_DBGBXVR0 (cp14_DBGBVR0 + 1)
  167. #define cp14_DBGWCR0 (DBGWCR0_EL1 * 2)
  168. #define cp14_DBGWVR0 (DBGWVR0_EL1 * 2)
  169. #define cp14_DBGDCCINT (MDCCINT_EL1 * 2)
  170. #define NR_COPRO_REGS (NR_SYS_REGS * 2)
  171. struct kvm_cpu_context {
  172. struct kvm_regs gp_regs;
  173. union {
  174. u64 sys_regs[NR_SYS_REGS];
  175. u32 copro[NR_COPRO_REGS];
  176. };
  177. struct kvm_vcpu *__hyp_running_vcpu;
  178. };
  179. typedef struct kvm_cpu_context kvm_cpu_context_t;
  180. struct kvm_vcpu_arch {
  181. struct kvm_cpu_context ctxt;
  182. /* HYP configuration */
  183. u64 hcr_el2;
  184. u32 mdcr_el2;
  185. /* Exception Information */
  186. struct kvm_vcpu_fault_info fault;
  187. /* State of various workarounds, see kvm_asm.h for bit assignment */
  188. u64 workaround_flags;
  189. /* Miscellaneous vcpu state flags */
  190. u64 flags;
  191. /*
  192. * We maintain more than a single set of debug registers to support
  193. * debugging the guest from the host and to maintain separate host and
  194. * guest state during world switches. vcpu_debug_state are the debug
  195. * registers of the vcpu as the guest sees them. host_debug_state are
  196. * the host registers which are saved and restored during
  197. * world switches. external_debug_state contains the debug
  198. * values we want to debug the guest. This is set via the
  199. * KVM_SET_GUEST_DEBUG ioctl.
  200. *
  201. * debug_ptr points to the set of debug registers that should be loaded
  202. * onto the hardware when running the guest.
  203. */
  204. struct kvm_guest_debug_arch *debug_ptr;
  205. struct kvm_guest_debug_arch vcpu_debug_state;
  206. struct kvm_guest_debug_arch external_debug_state;
  207. /* Pointer to host CPU context */
  208. kvm_cpu_context_t *host_cpu_context;
  209. struct thread_info *host_thread_info; /* hyp VA */
  210. struct user_fpsimd_state *host_fpsimd_state; /* hyp VA */
  211. struct {
  212. /* {Break,watch}point registers */
  213. struct kvm_guest_debug_arch regs;
  214. /* Statistical profiling extension */
  215. u64 pmscr_el1;
  216. } host_debug_state;
  217. /* VGIC state */
  218. struct vgic_cpu vgic_cpu;
  219. struct arch_timer_cpu timer_cpu;
  220. struct kvm_pmu pmu;
  221. /*
  222. * Anything that is not used directly from assembly code goes
  223. * here.
  224. */
  225. /*
  226. * Guest registers we preserve during guest debugging.
  227. *
  228. * These shadow registers are updated by the kvm_handle_sys_reg
  229. * trap handler if the guest accesses or updates them while we
  230. * are using guest debug.
  231. */
  232. struct {
  233. u32 mdscr_el1;
  234. } guest_debug_preserved;
  235. /* vcpu power-off state */
  236. bool power_off;
  237. /* Don't run the guest (internal implementation need) */
  238. bool pause;
  239. /* IO related fields */
  240. struct kvm_decode mmio_decode;
  241. /* Cache some mmu pages needed inside spinlock regions */
  242. struct kvm_mmu_memory_cache mmu_page_cache;
  243. /* Target CPU and feature flags */
  244. int target;
  245. DECLARE_BITMAP(features, KVM_VCPU_MAX_FEATURES);
  246. /* Detect first run of a vcpu */
  247. bool has_run_once;
  248. /* Virtual SError ESR to restore when HCR_EL2.VSE is set */
  249. u64 vsesr_el2;
  250. /* True when deferrable sysregs are loaded on the physical CPU,
  251. * see kvm_vcpu_load_sysregs and kvm_vcpu_put_sysregs. */
  252. bool sysregs_loaded_on_cpu;
  253. };
  254. /* vcpu_arch flags field values: */
  255. #define KVM_ARM64_DEBUG_DIRTY (1 << 0)
  256. #define KVM_ARM64_FP_ENABLED (1 << 1) /* guest FP regs loaded */
  257. #define KVM_ARM64_FP_HOST (1 << 2) /* host FP regs loaded */
  258. #define KVM_ARM64_HOST_SVE_IN_USE (1 << 3) /* backup for host TIF_SVE */
  259. #define KVM_ARM64_HOST_SVE_ENABLED (1 << 4) /* SVE enabled for EL0 */
  260. #define vcpu_gp_regs(v) (&(v)->arch.ctxt.gp_regs)
  261. /*
  262. * Only use __vcpu_sys_reg if you know you want the memory backed version of a
  263. * register, and not the one most recently accessed by a running VCPU. For
  264. * example, for userspace access or for system registers that are never context
  265. * switched, but only emulated.
  266. */
  267. #define __vcpu_sys_reg(v,r) ((v)->arch.ctxt.sys_regs[(r)])
  268. u64 vcpu_read_sys_reg(struct kvm_vcpu *vcpu, int reg);
  269. void vcpu_write_sys_reg(struct kvm_vcpu *vcpu, u64 val, int reg);
  270. /*
  271. * CP14 and CP15 live in the same array, as they are backed by the
  272. * same system registers.
  273. */
  274. #define vcpu_cp14(v,r) ((v)->arch.ctxt.copro[(r)])
  275. #define vcpu_cp15(v,r) ((v)->arch.ctxt.copro[(r)])
  276. struct kvm_vm_stat {
  277. ulong remote_tlb_flush;
  278. };
  279. struct kvm_vcpu_stat {
  280. u64 halt_successful_poll;
  281. u64 halt_attempted_poll;
  282. u64 halt_poll_invalid;
  283. u64 halt_wakeup;
  284. u64 hvc_exit_stat;
  285. u64 wfe_exit_stat;
  286. u64 wfi_exit_stat;
  287. u64 mmio_exit_user;
  288. u64 mmio_exit_kernel;
  289. u64 exits;
  290. };
  291. int kvm_vcpu_preferred_target(struct kvm_vcpu_init *init);
  292. unsigned long kvm_arm_num_regs(struct kvm_vcpu *vcpu);
  293. int kvm_arm_copy_reg_indices(struct kvm_vcpu *vcpu, u64 __user *indices);
  294. int kvm_arm_get_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
  295. int kvm_arm_set_reg(struct kvm_vcpu *vcpu, const struct kvm_one_reg *reg);
  296. int __kvm_arm_vcpu_get_events(struct kvm_vcpu *vcpu,
  297. struct kvm_vcpu_events *events);
  298. int __kvm_arm_vcpu_set_events(struct kvm_vcpu *vcpu,
  299. struct kvm_vcpu_events *events);
  300. #define KVM_ARCH_WANT_MMU_NOTIFIER
  301. int kvm_unmap_hva_range(struct kvm *kvm,
  302. unsigned long start, unsigned long end);
  303. void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
  304. int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
  305. int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
  306. struct kvm_vcpu *kvm_arm_get_running_vcpu(void);
  307. struct kvm_vcpu * __percpu *kvm_get_running_vcpus(void);
  308. void kvm_arm_halt_guest(struct kvm *kvm);
  309. void kvm_arm_resume_guest(struct kvm *kvm);
  310. u64 __kvm_call_hyp(void *hypfn, ...);
  311. #define kvm_call_hyp(f, ...) __kvm_call_hyp(kvm_ksym_ref(f), ##__VA_ARGS__)
  312. void force_vm_exit(const cpumask_t *mask);
  313. void kvm_mmu_wp_memory_region(struct kvm *kvm, int slot);
  314. int handle_exit(struct kvm_vcpu *vcpu, struct kvm_run *run,
  315. int exception_index);
  316. void handle_exit_early(struct kvm_vcpu *vcpu, struct kvm_run *run,
  317. int exception_index);
  318. int kvm_perf_init(void);
  319. int kvm_perf_teardown(void);
  320. void kvm_set_sei_esr(struct kvm_vcpu *vcpu, u64 syndrome);
  321. struct kvm_vcpu *kvm_mpidr_to_vcpu(struct kvm *kvm, unsigned long mpidr);
  322. DECLARE_PER_CPU(kvm_cpu_context_t, kvm_host_cpu_state);
  323. void __kvm_enable_ssbs(void);
  324. static inline void __cpu_init_hyp_mode(phys_addr_t pgd_ptr,
  325. unsigned long hyp_stack_ptr,
  326. unsigned long vector_ptr)
  327. {
  328. /*
  329. * Calculate the raw per-cpu offset without a translation from the
  330. * kernel's mapping to the linear mapping, and store it in tpidr_el2
  331. * so that we can use adr_l to access per-cpu variables in EL2.
  332. */
  333. u64 tpidr_el2 = ((u64)this_cpu_ptr(&kvm_host_cpu_state) -
  334. (u64)kvm_ksym_ref(kvm_host_cpu_state));
  335. /*
  336. * Call initialization code, and switch to the full blown HYP code.
  337. * If the cpucaps haven't been finalized yet, something has gone very
  338. * wrong, and hyp will crash and burn when it uses any
  339. * cpus_have_const_cap() wrapper.
  340. */
  341. BUG_ON(!static_branch_likely(&arm64_const_caps_ready));
  342. __kvm_call_hyp((void *)pgd_ptr, hyp_stack_ptr, vector_ptr, tpidr_el2);
  343. /*
  344. * Disabling SSBD on a non-VHE system requires us to enable SSBS
  345. * at EL2.
  346. */
  347. if (!has_vhe() && this_cpu_has_cap(ARM64_SSBS) &&
  348. arm64_get_ssbd_state() == ARM64_SSBD_FORCE_DISABLE) {
  349. kvm_call_hyp(__kvm_enable_ssbs);
  350. }
  351. }
  352. static inline bool kvm_arch_check_sve_has_vhe(void)
  353. {
  354. /*
  355. * The Arm architecture specifies that implementation of SVE
  356. * requires VHE also to be implemented. The KVM code for arm64
  357. * relies on this when SVE is present:
  358. */
  359. if (system_supports_sve())
  360. return has_vhe();
  361. else
  362. return true;
  363. }
  364. static inline void kvm_arch_hardware_unsetup(void) {}
  365. static inline void kvm_arch_sync_events(struct kvm *kvm) {}
  366. static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
  367. static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
  368. static inline void kvm_arch_vcpu_block_finish(struct kvm_vcpu *vcpu) {}
  369. void kvm_arm_init_debug(void);
  370. void kvm_arm_setup_debug(struct kvm_vcpu *vcpu);
  371. void kvm_arm_clear_debug(struct kvm_vcpu *vcpu);
  372. void kvm_arm_reset_debug_ptr(struct kvm_vcpu *vcpu);
  373. bool kvm_arm_handle_step_debug(struct kvm_vcpu *vcpu, struct kvm_run *run);
  374. int kvm_arm_vcpu_arch_set_attr(struct kvm_vcpu *vcpu,
  375. struct kvm_device_attr *attr);
  376. int kvm_arm_vcpu_arch_get_attr(struct kvm_vcpu *vcpu,
  377. struct kvm_device_attr *attr);
  378. int kvm_arm_vcpu_arch_has_attr(struct kvm_vcpu *vcpu,
  379. struct kvm_device_attr *attr);
  380. static inline void __cpu_init_stage2(void) {}
  381. /* Guest/host FPSIMD coordination helpers */
  382. int kvm_arch_vcpu_run_map_fp(struct kvm_vcpu *vcpu);
  383. void kvm_arch_vcpu_load_fp(struct kvm_vcpu *vcpu);
  384. void kvm_arch_vcpu_ctxsync_fp(struct kvm_vcpu *vcpu);
  385. void kvm_arch_vcpu_put_fp(struct kvm_vcpu *vcpu);
  386. #ifdef CONFIG_KVM /* Avoid conflicts with core headers if CONFIG_KVM=n */
  387. static inline int kvm_arch_vcpu_run_pid_change(struct kvm_vcpu *vcpu)
  388. {
  389. return kvm_arch_vcpu_run_map_fp(vcpu);
  390. }
  391. #endif
  392. static inline void kvm_arm_vhe_guest_enter(void)
  393. {
  394. local_daif_mask();
  395. }
  396. static inline void kvm_arm_vhe_guest_exit(void)
  397. {
  398. local_daif_restore(DAIF_PROCCTX_NOIRQ);
  399. /*
  400. * When we exit from the guest we change a number of CPU configuration
  401. * parameters, such as traps. Make sure these changes take effect
  402. * before running the host or additional guests.
  403. */
  404. isb();
  405. }
  406. static inline bool kvm_arm_harden_branch_predictor(void)
  407. {
  408. return cpus_have_const_cap(ARM64_HARDEN_BRANCH_PREDICTOR);
  409. }
  410. #define KVM_SSBD_UNKNOWN -1
  411. #define KVM_SSBD_FORCE_DISABLE 0
  412. #define KVM_SSBD_KERNEL 1
  413. #define KVM_SSBD_FORCE_ENABLE 2
  414. #define KVM_SSBD_MITIGATED 3
  415. static inline int kvm_arm_have_ssbd(void)
  416. {
  417. switch (arm64_get_ssbd_state()) {
  418. case ARM64_SSBD_FORCE_DISABLE:
  419. return KVM_SSBD_FORCE_DISABLE;
  420. case ARM64_SSBD_KERNEL:
  421. return KVM_SSBD_KERNEL;
  422. case ARM64_SSBD_FORCE_ENABLE:
  423. return KVM_SSBD_FORCE_ENABLE;
  424. case ARM64_SSBD_MITIGATED:
  425. return KVM_SSBD_MITIGATED;
  426. case ARM64_SSBD_UNKNOWN:
  427. default:
  428. return KVM_SSBD_UNKNOWN;
  429. }
  430. }
  431. void kvm_vcpu_load_sysregs(struct kvm_vcpu *vcpu);
  432. void kvm_vcpu_put_sysregs(struct kvm_vcpu *vcpu);
  433. void kvm_set_ipa_limit(void);
  434. #define __KVM_HAVE_ARCH_VM_ALLOC
  435. struct kvm *kvm_arch_alloc_vm(void);
  436. void kvm_arch_free_vm(struct kvm *kvm);
  437. int kvm_arm_setup_stage2(struct kvm *kvm, unsigned long type);
  438. #endif /* __ARM64_KVM_HOST_H__ */