kvm_arm.h 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /*
  2. * Copyright (C) 2012,2013 - ARM Ltd
  3. * Author: Marc Zyngier <marc.zyngier@arm.com>
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  16. */
  17. #ifndef __ARM64_KVM_ARM_H__
  18. #define __ARM64_KVM_ARM_H__
  19. #include <asm/esr.h>
  20. #include <asm/memory.h>
  21. #include <asm/types.h>
  22. /* Hyp Configuration Register (HCR) bits */
  23. #define HCR_FWB (UL(1) << 46)
  24. #define HCR_TEA (UL(1) << 37)
  25. #define HCR_TERR (UL(1) << 36)
  26. #define HCR_TLOR (UL(1) << 35)
  27. #define HCR_E2H (UL(1) << 34)
  28. #define HCR_ID (UL(1) << 33)
  29. #define HCR_CD (UL(1) << 32)
  30. #define HCR_RW_SHIFT 31
  31. #define HCR_RW (UL(1) << HCR_RW_SHIFT)
  32. #define HCR_TRVM (UL(1) << 30)
  33. #define HCR_HCD (UL(1) << 29)
  34. #define HCR_TDZ (UL(1) << 28)
  35. #define HCR_TGE (UL(1) << 27)
  36. #define HCR_TVM (UL(1) << 26)
  37. #define HCR_TTLB (UL(1) << 25)
  38. #define HCR_TPU (UL(1) << 24)
  39. #define HCR_TPC (UL(1) << 23)
  40. #define HCR_TSW (UL(1) << 22)
  41. #define HCR_TAC (UL(1) << 21)
  42. #define HCR_TIDCP (UL(1) << 20)
  43. #define HCR_TSC (UL(1) << 19)
  44. #define HCR_TID3 (UL(1) << 18)
  45. #define HCR_TID2 (UL(1) << 17)
  46. #define HCR_TID1 (UL(1) << 16)
  47. #define HCR_TID0 (UL(1) << 15)
  48. #define HCR_TWE (UL(1) << 14)
  49. #define HCR_TWI (UL(1) << 13)
  50. #define HCR_DC (UL(1) << 12)
  51. #define HCR_BSU (3 << 10)
  52. #define HCR_BSU_IS (UL(1) << 10)
  53. #define HCR_FB (UL(1) << 9)
  54. #define HCR_VSE (UL(1) << 8)
  55. #define HCR_VI (UL(1) << 7)
  56. #define HCR_VF (UL(1) << 6)
  57. #define HCR_AMO (UL(1) << 5)
  58. #define HCR_IMO (UL(1) << 4)
  59. #define HCR_FMO (UL(1) << 3)
  60. #define HCR_PTW (UL(1) << 2)
  61. #define HCR_SWIO (UL(1) << 1)
  62. #define HCR_VM (UL(1) << 0)
  63. /*
  64. * The bits we set in HCR:
  65. * TLOR: Trap LORegion register accesses
  66. * RW: 64bit by default, can be overridden for 32bit VMs
  67. * TAC: Trap ACTLR
  68. * TSC: Trap SMC
  69. * TVM: Trap VM ops (until M+C set in SCTLR_EL1)
  70. * TSW: Trap cache operations by set/way
  71. * TWE: Trap WFE
  72. * TWI: Trap WFI
  73. * TIDCP: Trap L2CTLR/L2ECTLR
  74. * BSU_IS: Upgrade barriers to the inner shareable domain
  75. * FB: Force broadcast of all maintainance operations
  76. * AMO: Override CPSR.A and enable signaling with VA
  77. * IMO: Override CPSR.I and enable signaling with VI
  78. * FMO: Override CPSR.F and enable signaling with VF
  79. * SWIO: Turn set/way invalidates into set/way clean+invalidate
  80. */
  81. #define HCR_GUEST_FLAGS (HCR_TSC | HCR_TSW | HCR_TWE | HCR_TWI | HCR_VM | \
  82. HCR_TVM | HCR_BSU_IS | HCR_FB | HCR_TAC | \
  83. HCR_AMO | HCR_SWIO | HCR_TIDCP | HCR_RW | HCR_TLOR | \
  84. HCR_FMO | HCR_IMO)
  85. #define HCR_VIRT_EXCP_MASK (HCR_VSE | HCR_VI | HCR_VF)
  86. #define HCR_HOST_VHE_FLAGS (HCR_RW | HCR_TGE | HCR_E2H)
  87. /* TCR_EL2 Registers bits */
  88. #define TCR_EL2_RES1 ((1 << 31) | (1 << 23))
  89. #define TCR_EL2_TBI (1 << 20)
  90. #define TCR_EL2_PS_SHIFT 16
  91. #define TCR_EL2_PS_MASK (7 << TCR_EL2_PS_SHIFT)
  92. #define TCR_EL2_PS_40B (2 << TCR_EL2_PS_SHIFT)
  93. #define TCR_EL2_TG0_MASK TCR_TG0_MASK
  94. #define TCR_EL2_SH0_MASK TCR_SH0_MASK
  95. #define TCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  96. #define TCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  97. #define TCR_EL2_T0SZ_MASK 0x3f
  98. #define TCR_EL2_MASK (TCR_EL2_TG0_MASK | TCR_EL2_SH0_MASK | \
  99. TCR_EL2_ORGN0_MASK | TCR_EL2_IRGN0_MASK | TCR_EL2_T0SZ_MASK)
  100. /* VTCR_EL2 Registers bits */
  101. #define VTCR_EL2_RES1 (1 << 31)
  102. #define VTCR_EL2_HD (1 << 22)
  103. #define VTCR_EL2_HA (1 << 21)
  104. #define VTCR_EL2_PS_SHIFT TCR_EL2_PS_SHIFT
  105. #define VTCR_EL2_PS_MASK TCR_EL2_PS_MASK
  106. #define VTCR_EL2_TG0_MASK TCR_TG0_MASK
  107. #define VTCR_EL2_TG0_4K TCR_TG0_4K
  108. #define VTCR_EL2_TG0_16K TCR_TG0_16K
  109. #define VTCR_EL2_TG0_64K TCR_TG0_64K
  110. #define VTCR_EL2_SH0_MASK TCR_SH0_MASK
  111. #define VTCR_EL2_SH0_INNER TCR_SH0_INNER
  112. #define VTCR_EL2_ORGN0_MASK TCR_ORGN0_MASK
  113. #define VTCR_EL2_ORGN0_WBWA TCR_ORGN0_WBWA
  114. #define VTCR_EL2_IRGN0_MASK TCR_IRGN0_MASK
  115. #define VTCR_EL2_IRGN0_WBWA TCR_IRGN0_WBWA
  116. #define VTCR_EL2_SL0_SHIFT 6
  117. #define VTCR_EL2_SL0_MASK (3 << VTCR_EL2_SL0_SHIFT)
  118. #define VTCR_EL2_T0SZ_MASK 0x3f
  119. #define VTCR_EL2_VS_SHIFT 19
  120. #define VTCR_EL2_VS_8BIT (0 << VTCR_EL2_VS_SHIFT)
  121. #define VTCR_EL2_VS_16BIT (1 << VTCR_EL2_VS_SHIFT)
  122. #define VTCR_EL2_T0SZ(x) TCR_T0SZ(x)
  123. /*
  124. * We configure the Stage-2 page tables to always restrict the IPA space to be
  125. * 40 bits wide (T0SZ = 24). Systems with a PARange smaller than 40 bits are
  126. * not known to exist and will break with this configuration.
  127. *
  128. * The VTCR_EL2 is configured per VM and is initialised in kvm_arm_setup_stage2().
  129. *
  130. * Note that when using 4K pages, we concatenate two first level page tables
  131. * together. With 16K pages, we concatenate 16 first level page tables.
  132. *
  133. */
  134. #define VTCR_EL2_COMMON_BITS (VTCR_EL2_SH0_INNER | VTCR_EL2_ORGN0_WBWA | \
  135. VTCR_EL2_IRGN0_WBWA | VTCR_EL2_RES1)
  136. /*
  137. * VTCR_EL2:SL0 indicates the entry level for Stage2 translation.
  138. * Interestingly, it depends on the page size.
  139. * See D.10.2.121, VTCR_EL2, in ARM DDI 0487C.a
  140. *
  141. * -----------------------------------------
  142. * | Entry level | 4K | 16K/64K |
  143. * ------------------------------------------
  144. * | Level: 0 | 2 | - |
  145. * ------------------------------------------
  146. * | Level: 1 | 1 | 2 |
  147. * ------------------------------------------
  148. * | Level: 2 | 0 | 1 |
  149. * ------------------------------------------
  150. * | Level: 3 | - | 0 |
  151. * ------------------------------------------
  152. *
  153. * The table roughly translates to :
  154. *
  155. * SL0(PAGE_SIZE, Entry_level) = TGRAN_SL0_BASE - Entry_Level
  156. *
  157. * Where TGRAN_SL0_BASE is a magic number depending on the page size:
  158. * TGRAN_SL0_BASE(4K) = 2
  159. * TGRAN_SL0_BASE(16K) = 3
  160. * TGRAN_SL0_BASE(64K) = 3
  161. * provided we take care of ruling out the unsupported cases and
  162. * Entry_Level = 4 - Number_of_levels.
  163. *
  164. */
  165. #ifdef CONFIG_ARM64_64K_PAGES
  166. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_64K
  167. #define VTCR_EL2_TGRAN_SL0_BASE 3UL
  168. #elif defined(CONFIG_ARM64_16K_PAGES)
  169. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_16K
  170. #define VTCR_EL2_TGRAN_SL0_BASE 3UL
  171. #else /* 4K */
  172. #define VTCR_EL2_TGRAN VTCR_EL2_TG0_4K
  173. #define VTCR_EL2_TGRAN_SL0_BASE 2UL
  174. #endif
  175. #define VTCR_EL2_LVLS_TO_SL0(levels) \
  176. ((VTCR_EL2_TGRAN_SL0_BASE - (4 - (levels))) << VTCR_EL2_SL0_SHIFT)
  177. #define VTCR_EL2_SL0_TO_LVLS(sl0) \
  178. ((sl0) + 4 - VTCR_EL2_TGRAN_SL0_BASE)
  179. #define VTCR_EL2_LVLS(vtcr) \
  180. VTCR_EL2_SL0_TO_LVLS(((vtcr) & VTCR_EL2_SL0_MASK) >> VTCR_EL2_SL0_SHIFT)
  181. #define VTCR_EL2_FLAGS (VTCR_EL2_COMMON_BITS | VTCR_EL2_TGRAN)
  182. #define VTCR_EL2_IPA(vtcr) (64 - ((vtcr) & VTCR_EL2_T0SZ_MASK))
  183. /*
  184. * ARM VMSAv8-64 defines an algorithm for finding the translation table
  185. * descriptors in section D4.2.8 in ARM DDI 0487C.a.
  186. *
  187. * The algorithm defines the expectations on the translation table
  188. * addresses for each level, based on PAGE_SIZE, entry level
  189. * and the translation table size (T0SZ). The variable "x" in the
  190. * algorithm determines the alignment of a table base address at a given
  191. * level and thus determines the alignment of VTTBR:BADDR for stage2
  192. * page table entry level.
  193. * Since the number of bits resolved at the entry level could vary
  194. * depending on the T0SZ, the value of "x" is defined based on a
  195. * Magic constant for a given PAGE_SIZE and Entry Level. The
  196. * intermediate levels must be always aligned to the PAGE_SIZE (i.e,
  197. * x = PAGE_SHIFT).
  198. *
  199. * The value of "x" for entry level is calculated as :
  200. * x = Magic_N - T0SZ
  201. *
  202. * where Magic_N is an integer depending on the page size and the entry
  203. * level of the page table as below:
  204. *
  205. * --------------------------------------------
  206. * | Entry level | 4K 16K 64K |
  207. * --------------------------------------------
  208. * | Level: 0 (4 levels) | 28 | - | - |
  209. * --------------------------------------------
  210. * | Level: 1 (3 levels) | 37 | 31 | 25 |
  211. * --------------------------------------------
  212. * | Level: 2 (2 levels) | 46 | 42 | 38 |
  213. * --------------------------------------------
  214. * | Level: 3 (1 level) | - | 53 | 51 |
  215. * --------------------------------------------
  216. *
  217. * We have a magic formula for the Magic_N below:
  218. *
  219. * Magic_N(PAGE_SIZE, Level) = 64 - ((PAGE_SHIFT - 3) * Number_of_levels)
  220. *
  221. * where Number_of_levels = (4 - Level). We are only interested in the
  222. * value for Entry_Level for the stage2 page table.
  223. *
  224. * So, given that T0SZ = (64 - IPA_SHIFT), we can compute 'x' as follows:
  225. *
  226. * x = (64 - ((PAGE_SHIFT - 3) * Number_of_levels)) - (64 - IPA_SHIFT)
  227. * = IPA_SHIFT - ((PAGE_SHIFT - 3) * Number of levels)
  228. *
  229. * Here is one way to explain the Magic Formula:
  230. *
  231. * x = log2(Size_of_Entry_Level_Table)
  232. *
  233. * Since, we can resolve (PAGE_SHIFT - 3) bits at each level, and another
  234. * PAGE_SHIFT bits in the PTE, we have :
  235. *
  236. * Bits_Entry_level = IPA_SHIFT - ((PAGE_SHIFT - 3) * (n - 1) + PAGE_SHIFT)
  237. * = IPA_SHIFT - (PAGE_SHIFT - 3) * n - 3
  238. * where n = number of levels, and since each pointer is 8bytes, we have:
  239. *
  240. * x = Bits_Entry_Level + 3
  241. * = IPA_SHIFT - (PAGE_SHIFT - 3) * n
  242. *
  243. * The only constraint here is that, we have to find the number of page table
  244. * levels for a given IPA size (which we do, see stage2_pt_levels())
  245. */
  246. #define ARM64_VTTBR_X(ipa, levels) ((ipa) - ((levels) * (PAGE_SHIFT - 3)))
  247. #define VTTBR_CNP_BIT (UL(1))
  248. #define VTTBR_VMID_SHIFT (UL(48))
  249. #define VTTBR_VMID_MASK(size) (_AT(u64, (1 << size) - 1) << VTTBR_VMID_SHIFT)
  250. /* Hyp System Trap Register */
  251. #define HSTR_EL2_T(x) (1 << x)
  252. /* Hyp Coprocessor Trap Register Shifts */
  253. #define CPTR_EL2_TFP_SHIFT 10
  254. /* Hyp Coprocessor Trap Register */
  255. #define CPTR_EL2_TCPAC (1 << 31)
  256. #define CPTR_EL2_TTA (1 << 20)
  257. #define CPTR_EL2_TFP (1 << CPTR_EL2_TFP_SHIFT)
  258. #define CPTR_EL2_TZ (1 << 8)
  259. #define CPTR_EL2_RES1 0x000032ff /* known RES1 bits in CPTR_EL2 */
  260. #define CPTR_EL2_DEFAULT CPTR_EL2_RES1
  261. /* Hyp Debug Configuration Register bits */
  262. #define MDCR_EL2_TPMS (1 << 14)
  263. #define MDCR_EL2_E2PB_MASK (UL(0x3))
  264. #define MDCR_EL2_E2PB_SHIFT (UL(12))
  265. #define MDCR_EL2_TDRA (1 << 11)
  266. #define MDCR_EL2_TDOSA (1 << 10)
  267. #define MDCR_EL2_TDA (1 << 9)
  268. #define MDCR_EL2_TDE (1 << 8)
  269. #define MDCR_EL2_HPME (1 << 7)
  270. #define MDCR_EL2_TPM (1 << 6)
  271. #define MDCR_EL2_TPMCR (1 << 5)
  272. #define MDCR_EL2_HPMN_MASK (0x1F)
  273. /* For compatibility with fault code shared with 32-bit */
  274. #define FSC_FAULT ESR_ELx_FSC_FAULT
  275. #define FSC_ACCESS ESR_ELx_FSC_ACCESS
  276. #define FSC_PERM ESR_ELx_FSC_PERM
  277. #define FSC_SEA ESR_ELx_FSC_EXTABT
  278. #define FSC_SEA_TTW0 (0x14)
  279. #define FSC_SEA_TTW1 (0x15)
  280. #define FSC_SEA_TTW2 (0x16)
  281. #define FSC_SEA_TTW3 (0x17)
  282. #define FSC_SECC (0x18)
  283. #define FSC_SECC_TTW0 (0x1c)
  284. #define FSC_SECC_TTW1 (0x1d)
  285. #define FSC_SECC_TTW2 (0x1e)
  286. #define FSC_SECC_TTW3 (0x1f)
  287. /* Hyp Prefetch Fault Address Register (HPFAR/HDFAR) */
  288. #define HPFAR_MASK (~UL(0xf))
  289. /*
  290. * We have
  291. * PAR [PA_Shift - 1 : 12] = PA [PA_Shift - 1 : 12]
  292. * HPFAR [PA_Shift - 9 : 4] = FIPA [PA_Shift - 1 : 12]
  293. */
  294. #define PAR_TO_HPFAR(par) \
  295. (((par) & GENMASK_ULL(PHYS_MASK_SHIFT - 1, 12)) >> 8)
  296. #define kvm_arm_exception_type \
  297. {0, "IRQ" }, \
  298. {1, "TRAP" }
  299. #define ECN(x) { ESR_ELx_EC_##x, #x }
  300. #define kvm_arm_exception_class \
  301. ECN(UNKNOWN), ECN(WFx), ECN(CP15_32), ECN(CP15_64), ECN(CP14_MR), \
  302. ECN(CP14_LS), ECN(FP_ASIMD), ECN(CP10_ID), ECN(CP14_64), ECN(SVC64), \
  303. ECN(HVC64), ECN(SMC64), ECN(SYS64), ECN(IMP_DEF), ECN(IABT_LOW), \
  304. ECN(IABT_CUR), ECN(PC_ALIGN), ECN(DABT_LOW), ECN(DABT_CUR), \
  305. ECN(SP_ALIGN), ECN(FP_EXC32), ECN(FP_EXC64), ECN(SERROR), \
  306. ECN(BREAKPT_LOW), ECN(BREAKPT_CUR), ECN(SOFTSTP_LOW), \
  307. ECN(SOFTSTP_CUR), ECN(WATCHPT_LOW), ECN(WATCHPT_CUR), \
  308. ECN(BKPT32), ECN(VECTOR32), ECN(BRK64)
  309. #define CPACR_EL1_FPEN (3 << 20)
  310. #define CPACR_EL1_TTA (1 << 28)
  311. #define CPACR_EL1_DEFAULT (CPACR_EL1_FPEN | CPACR_EL1_ZEN_EL1EN)
  312. #endif /* __ARM64_KVM_ARM_H__ */