ioapic.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687
  1. /*
  2. * Copyright (C) 2001 MandrakeSoft S.A.
  3. * Copyright 2010 Red Hat, Inc. and/or its affiliates.
  4. *
  5. * MandrakeSoft S.A.
  6. * 43, rue d'Aboukir
  7. * 75002 Paris - France
  8. * http://www.linux-mandrake.com/
  9. * http://www.mandrakesoft.com/
  10. *
  11. * This library is free software; you can redistribute it and/or
  12. * modify it under the terms of the GNU Lesser General Public
  13. * License as published by the Free Software Foundation; either
  14. * version 2 of the License, or (at your option) any later version.
  15. *
  16. * This library is distributed in the hope that it will be useful,
  17. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  18. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  19. * Lesser General Public License for more details.
  20. *
  21. * You should have received a copy of the GNU Lesser General Public
  22. * License along with this library; if not, write to the Free Software
  23. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  24. *
  25. * Yunhong Jiang <yunhong.jiang@intel.com>
  26. * Yaozu (Eddie) Dong <eddie.dong@intel.com>
  27. * Based on Xen 3.1 code.
  28. */
  29. #include <linux/kvm_host.h>
  30. #include <linux/kvm.h>
  31. #include <linux/mm.h>
  32. #include <linux/highmem.h>
  33. #include <linux/smp.h>
  34. #include <linux/hrtimer.h>
  35. #include <linux/io.h>
  36. #include <linux/slab.h>
  37. #include <linux/export.h>
  38. #include <asm/processor.h>
  39. #include <asm/page.h>
  40. #include <asm/current.h>
  41. #include <trace/events/kvm.h>
  42. #include "ioapic.h"
  43. #include "lapic.h"
  44. #include "irq.h"
  45. #if 0
  46. #define ioapic_debug(fmt,arg...) printk(KERN_WARNING fmt,##arg)
  47. #else
  48. #define ioapic_debug(fmt, arg...)
  49. #endif
  50. static int ioapic_service(struct kvm_ioapic *vioapic, int irq,
  51. bool line_status);
  52. static unsigned long ioapic_read_indirect(struct kvm_ioapic *ioapic,
  53. unsigned long addr,
  54. unsigned long length)
  55. {
  56. unsigned long result = 0;
  57. switch (ioapic->ioregsel) {
  58. case IOAPIC_REG_VERSION:
  59. result = ((((IOAPIC_NUM_PINS - 1) & 0xff) << 16)
  60. | (IOAPIC_VERSION_ID & 0xff));
  61. break;
  62. case IOAPIC_REG_APIC_ID:
  63. case IOAPIC_REG_ARB_ID:
  64. result = ((ioapic->id & 0xf) << 24);
  65. break;
  66. default:
  67. {
  68. u32 redir_index = (ioapic->ioregsel - 0x10) >> 1;
  69. u64 redir_content;
  70. if (redir_index < IOAPIC_NUM_PINS)
  71. redir_content =
  72. ioapic->redirtbl[redir_index].bits;
  73. else
  74. redir_content = ~0ULL;
  75. result = (ioapic->ioregsel & 0x1) ?
  76. (redir_content >> 32) & 0xffffffff :
  77. redir_content & 0xffffffff;
  78. break;
  79. }
  80. }
  81. return result;
  82. }
  83. static void rtc_irq_eoi_tracking_reset(struct kvm_ioapic *ioapic)
  84. {
  85. ioapic->rtc_status.pending_eoi = 0;
  86. bitmap_zero(ioapic->rtc_status.dest_map, KVM_MAX_VCPUS);
  87. }
  88. static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic);
  89. static void rtc_status_pending_eoi_check_valid(struct kvm_ioapic *ioapic)
  90. {
  91. if (WARN_ON(ioapic->rtc_status.pending_eoi < 0))
  92. kvm_rtc_eoi_tracking_restore_all(ioapic);
  93. }
  94. static void __rtc_irq_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
  95. {
  96. bool new_val, old_val;
  97. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  98. union kvm_ioapic_redirect_entry *e;
  99. e = &ioapic->redirtbl[RTC_GSI];
  100. if (!kvm_apic_match_dest(vcpu, NULL, 0, e->fields.dest_id,
  101. e->fields.dest_mode))
  102. return;
  103. new_val = kvm_apic_pending_eoi(vcpu, e->fields.vector);
  104. old_val = test_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
  105. if (new_val == old_val)
  106. return;
  107. if (new_val) {
  108. __set_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
  109. ioapic->rtc_status.pending_eoi++;
  110. } else {
  111. __clear_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map);
  112. ioapic->rtc_status.pending_eoi--;
  113. rtc_status_pending_eoi_check_valid(ioapic);
  114. }
  115. }
  116. void kvm_rtc_eoi_tracking_restore_one(struct kvm_vcpu *vcpu)
  117. {
  118. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  119. spin_lock(&ioapic->lock);
  120. __rtc_irq_eoi_tracking_restore_one(vcpu);
  121. spin_unlock(&ioapic->lock);
  122. }
  123. static void kvm_rtc_eoi_tracking_restore_all(struct kvm_ioapic *ioapic)
  124. {
  125. struct kvm_vcpu *vcpu;
  126. int i;
  127. if (RTC_GSI >= IOAPIC_NUM_PINS)
  128. return;
  129. rtc_irq_eoi_tracking_reset(ioapic);
  130. kvm_for_each_vcpu(i, vcpu, ioapic->kvm)
  131. __rtc_irq_eoi_tracking_restore_one(vcpu);
  132. }
  133. static void rtc_irq_eoi(struct kvm_ioapic *ioapic, struct kvm_vcpu *vcpu)
  134. {
  135. if (test_and_clear_bit(vcpu->vcpu_id, ioapic->rtc_status.dest_map)) {
  136. --ioapic->rtc_status.pending_eoi;
  137. rtc_status_pending_eoi_check_valid(ioapic);
  138. }
  139. }
  140. static bool rtc_irq_check_coalesced(struct kvm_ioapic *ioapic)
  141. {
  142. if (ioapic->rtc_status.pending_eoi > 0)
  143. return true; /* coalesced */
  144. return false;
  145. }
  146. static int ioapic_set_irq(struct kvm_ioapic *ioapic, unsigned int irq,
  147. int irq_level, bool line_status)
  148. {
  149. union kvm_ioapic_redirect_entry entry;
  150. u32 mask = 1 << irq;
  151. u32 old_irr;
  152. int edge, ret;
  153. entry = ioapic->redirtbl[irq];
  154. edge = (entry.fields.trig_mode == IOAPIC_EDGE_TRIG);
  155. if (!irq_level) {
  156. ioapic->irr &= ~mask;
  157. ret = 1;
  158. goto out;
  159. }
  160. /*
  161. * Return 0 for coalesced interrupts; for edge-triggered interrupts,
  162. * this only happens if a previous edge has not been delivered due
  163. * do masking. For level interrupts, the remote_irr field tells
  164. * us if the interrupt is waiting for an EOI.
  165. *
  166. * RTC is special: it is edge-triggered, but userspace likes to know
  167. * if it has been already ack-ed via EOI because coalesced RTC
  168. * interrupts lead to time drift in Windows guests. So we track
  169. * EOI manually for the RTC interrupt.
  170. */
  171. if (irq == RTC_GSI && line_status &&
  172. rtc_irq_check_coalesced(ioapic)) {
  173. ret = 0;
  174. goto out;
  175. }
  176. old_irr = ioapic->irr;
  177. ioapic->irr |= mask;
  178. if ((edge && old_irr == ioapic->irr) ||
  179. (!edge && entry.fields.remote_irr)) {
  180. ret = 0;
  181. goto out;
  182. }
  183. ret = ioapic_service(ioapic, irq, line_status);
  184. out:
  185. trace_kvm_ioapic_set_irq(entry.bits, irq, ret == 0);
  186. return ret;
  187. }
  188. static void kvm_ioapic_inject_all(struct kvm_ioapic *ioapic, unsigned long irr)
  189. {
  190. u32 idx;
  191. rtc_irq_eoi_tracking_reset(ioapic);
  192. for_each_set_bit(idx, &irr, IOAPIC_NUM_PINS)
  193. ioapic_set_irq(ioapic, idx, 1, true);
  194. kvm_rtc_eoi_tracking_restore_all(ioapic);
  195. }
  196. static void update_handled_vectors(struct kvm_ioapic *ioapic)
  197. {
  198. DECLARE_BITMAP(handled_vectors, 256);
  199. int i;
  200. memset(handled_vectors, 0, sizeof(handled_vectors));
  201. for (i = 0; i < IOAPIC_NUM_PINS; ++i)
  202. __set_bit(ioapic->redirtbl[i].fields.vector, handled_vectors);
  203. memcpy(ioapic->handled_vectors, handled_vectors,
  204. sizeof(handled_vectors));
  205. smp_wmb();
  206. }
  207. void kvm_ioapic_scan_entry(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap,
  208. u32 *tmr)
  209. {
  210. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  211. union kvm_ioapic_redirect_entry *e;
  212. int index;
  213. spin_lock(&ioapic->lock);
  214. for (index = 0; index < IOAPIC_NUM_PINS; index++) {
  215. e = &ioapic->redirtbl[index];
  216. if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG ||
  217. kvm_irq_has_notifier(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index) ||
  218. index == RTC_GSI) {
  219. if (kvm_apic_match_dest(vcpu, NULL, 0,
  220. e->fields.dest_id, e->fields.dest_mode)) {
  221. __set_bit(e->fields.vector,
  222. (unsigned long *)eoi_exit_bitmap);
  223. if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG)
  224. __set_bit(e->fields.vector,
  225. (unsigned long *)tmr);
  226. }
  227. }
  228. }
  229. spin_unlock(&ioapic->lock);
  230. }
  231. #ifdef CONFIG_X86
  232. void kvm_vcpu_request_scan_ioapic(struct kvm *kvm)
  233. {
  234. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  235. if (!ioapic)
  236. return;
  237. kvm_make_scan_ioapic_request(kvm);
  238. }
  239. #else
  240. void kvm_vcpu_request_scan_ioapic(struct kvm *kvm)
  241. {
  242. return;
  243. }
  244. #endif
  245. static void ioapic_write_indirect(struct kvm_ioapic *ioapic, u32 val)
  246. {
  247. unsigned index;
  248. bool mask_before, mask_after;
  249. union kvm_ioapic_redirect_entry *e;
  250. switch (ioapic->ioregsel) {
  251. case IOAPIC_REG_VERSION:
  252. /* Writes are ignored. */
  253. break;
  254. case IOAPIC_REG_APIC_ID:
  255. ioapic->id = (val >> 24) & 0xf;
  256. break;
  257. case IOAPIC_REG_ARB_ID:
  258. break;
  259. default:
  260. index = (ioapic->ioregsel - 0x10) >> 1;
  261. ioapic_debug("change redir index %x val %x\n", index, val);
  262. if (index >= IOAPIC_NUM_PINS)
  263. return;
  264. e = &ioapic->redirtbl[index];
  265. mask_before = e->fields.mask;
  266. if (ioapic->ioregsel & 1) {
  267. e->bits &= 0xffffffff;
  268. e->bits |= (u64) val << 32;
  269. } else {
  270. e->bits &= ~0xffffffffULL;
  271. e->bits |= (u32) val;
  272. e->fields.remote_irr = 0;
  273. }
  274. update_handled_vectors(ioapic);
  275. mask_after = e->fields.mask;
  276. if (mask_before != mask_after)
  277. kvm_fire_mask_notifiers(ioapic->kvm, KVM_IRQCHIP_IOAPIC, index, mask_after);
  278. if (e->fields.trig_mode == IOAPIC_LEVEL_TRIG
  279. && ioapic->irr & (1 << index))
  280. ioapic_service(ioapic, index, false);
  281. kvm_vcpu_request_scan_ioapic(ioapic->kvm);
  282. break;
  283. }
  284. }
  285. static int ioapic_service(struct kvm_ioapic *ioapic, int irq, bool line_status)
  286. {
  287. union kvm_ioapic_redirect_entry *entry = &ioapic->redirtbl[irq];
  288. struct kvm_lapic_irq irqe;
  289. int ret;
  290. if (entry->fields.mask)
  291. return -1;
  292. ioapic_debug("dest=%x dest_mode=%x delivery_mode=%x "
  293. "vector=%x trig_mode=%x\n",
  294. entry->fields.dest_id, entry->fields.dest_mode,
  295. entry->fields.delivery_mode, entry->fields.vector,
  296. entry->fields.trig_mode);
  297. irqe.dest_id = entry->fields.dest_id;
  298. irqe.vector = entry->fields.vector;
  299. irqe.dest_mode = entry->fields.dest_mode;
  300. irqe.trig_mode = entry->fields.trig_mode;
  301. irqe.delivery_mode = entry->fields.delivery_mode << 8;
  302. irqe.level = 1;
  303. irqe.shorthand = 0;
  304. if (irqe.trig_mode == IOAPIC_EDGE_TRIG)
  305. ioapic->irr &= ~(1 << irq);
  306. if (irq == RTC_GSI && line_status) {
  307. /*
  308. * pending_eoi cannot ever become negative (see
  309. * rtc_status_pending_eoi_check_valid) and the caller
  310. * ensures that it is only called if it is >= zero, namely
  311. * if rtc_irq_check_coalesced returns false).
  312. */
  313. BUG_ON(ioapic->rtc_status.pending_eoi != 0);
  314. ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe,
  315. ioapic->rtc_status.dest_map);
  316. ioapic->rtc_status.pending_eoi = (ret < 0 ? 0 : ret);
  317. } else
  318. ret = kvm_irq_delivery_to_apic(ioapic->kvm, NULL, &irqe, NULL);
  319. if (ret && irqe.trig_mode == IOAPIC_LEVEL_TRIG)
  320. entry->fields.remote_irr = 1;
  321. return ret;
  322. }
  323. int kvm_ioapic_set_irq(struct kvm_ioapic *ioapic, int irq, int irq_source_id,
  324. int level, bool line_status)
  325. {
  326. int ret, irq_level;
  327. BUG_ON(irq < 0 || irq >= IOAPIC_NUM_PINS);
  328. spin_lock(&ioapic->lock);
  329. irq_level = __kvm_irq_line_state(&ioapic->irq_states[irq],
  330. irq_source_id, level);
  331. ret = ioapic_set_irq(ioapic, irq, irq_level, line_status);
  332. spin_unlock(&ioapic->lock);
  333. return ret;
  334. }
  335. void kvm_ioapic_clear_all(struct kvm_ioapic *ioapic, int irq_source_id)
  336. {
  337. int i;
  338. spin_lock(&ioapic->lock);
  339. for (i = 0; i < KVM_IOAPIC_NUM_PINS; i++)
  340. __clear_bit(irq_source_id, &ioapic->irq_states[i]);
  341. spin_unlock(&ioapic->lock);
  342. }
  343. static void kvm_ioapic_eoi_inject_work(struct work_struct *work)
  344. {
  345. int i;
  346. struct kvm_ioapic *ioapic = container_of(work, struct kvm_ioapic,
  347. eoi_inject.work);
  348. spin_lock(&ioapic->lock);
  349. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  350. union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
  351. if (ent->fields.trig_mode != IOAPIC_LEVEL_TRIG)
  352. continue;
  353. if (ioapic->irr & (1 << i) && !ent->fields.remote_irr)
  354. ioapic_service(ioapic, i, false);
  355. }
  356. spin_unlock(&ioapic->lock);
  357. }
  358. #define IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT 10000
  359. static void __kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu,
  360. struct kvm_ioapic *ioapic, int vector, int trigger_mode)
  361. {
  362. int i;
  363. for (i = 0; i < IOAPIC_NUM_PINS; i++) {
  364. union kvm_ioapic_redirect_entry *ent = &ioapic->redirtbl[i];
  365. if (ent->fields.vector != vector)
  366. continue;
  367. if (i == RTC_GSI)
  368. rtc_irq_eoi(ioapic, vcpu);
  369. /*
  370. * We are dropping lock while calling ack notifiers because ack
  371. * notifier callbacks for assigned devices call into IOAPIC
  372. * recursively. Since remote_irr is cleared only after call
  373. * to notifiers if the same vector will be delivered while lock
  374. * is dropped it will be put into irr and will be delivered
  375. * after ack notifier returns.
  376. */
  377. spin_unlock(&ioapic->lock);
  378. kvm_notify_acked_irq(ioapic->kvm, KVM_IRQCHIP_IOAPIC, i);
  379. spin_lock(&ioapic->lock);
  380. if (trigger_mode != IOAPIC_LEVEL_TRIG)
  381. continue;
  382. ASSERT(ent->fields.trig_mode == IOAPIC_LEVEL_TRIG);
  383. ent->fields.remote_irr = 0;
  384. if (!ent->fields.mask && (ioapic->irr & (1 << i))) {
  385. ++ioapic->irq_eoi[i];
  386. if (ioapic->irq_eoi[i] == IOAPIC_SUCCESSIVE_IRQ_MAX_COUNT) {
  387. /*
  388. * Real hardware does not deliver the interrupt
  389. * immediately during eoi broadcast, and this
  390. * lets a buggy guest make slow progress
  391. * even if it does not correctly handle a
  392. * level-triggered interrupt. Emulate this
  393. * behavior if we detect an interrupt storm.
  394. */
  395. schedule_delayed_work(&ioapic->eoi_inject, HZ / 100);
  396. ioapic->irq_eoi[i] = 0;
  397. trace_kvm_ioapic_delayed_eoi_inj(ent->bits);
  398. } else {
  399. ioapic_service(ioapic, i, false);
  400. }
  401. } else {
  402. ioapic->irq_eoi[i] = 0;
  403. }
  404. }
  405. }
  406. bool kvm_ioapic_handles_vector(struct kvm *kvm, int vector)
  407. {
  408. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  409. smp_rmb();
  410. return test_bit(vector, ioapic->handled_vectors);
  411. }
  412. void kvm_ioapic_update_eoi(struct kvm_vcpu *vcpu, int vector, int trigger_mode)
  413. {
  414. struct kvm_ioapic *ioapic = vcpu->kvm->arch.vioapic;
  415. spin_lock(&ioapic->lock);
  416. __kvm_ioapic_update_eoi(vcpu, ioapic, vector, trigger_mode);
  417. spin_unlock(&ioapic->lock);
  418. }
  419. static inline struct kvm_ioapic *to_ioapic(struct kvm_io_device *dev)
  420. {
  421. return container_of(dev, struct kvm_ioapic, dev);
  422. }
  423. static inline int ioapic_in_range(struct kvm_ioapic *ioapic, gpa_t addr)
  424. {
  425. return ((addr >= ioapic->base_address &&
  426. (addr < ioapic->base_address + IOAPIC_MEM_LENGTH)));
  427. }
  428. static int ioapic_mmio_read(struct kvm_io_device *this, gpa_t addr, int len,
  429. void *val)
  430. {
  431. struct kvm_ioapic *ioapic = to_ioapic(this);
  432. u32 result;
  433. if (!ioapic_in_range(ioapic, addr))
  434. return -EOPNOTSUPP;
  435. ioapic_debug("addr %lx\n", (unsigned long)addr);
  436. ASSERT(!(addr & 0xf)); /* check alignment */
  437. addr &= 0xff;
  438. spin_lock(&ioapic->lock);
  439. switch (addr) {
  440. case IOAPIC_REG_SELECT:
  441. result = ioapic->ioregsel;
  442. break;
  443. case IOAPIC_REG_WINDOW:
  444. result = ioapic_read_indirect(ioapic, addr, len);
  445. break;
  446. default:
  447. result = 0;
  448. break;
  449. }
  450. spin_unlock(&ioapic->lock);
  451. switch (len) {
  452. case 8:
  453. *(u64 *) val = result;
  454. break;
  455. case 1:
  456. case 2:
  457. case 4:
  458. memcpy(val, (char *)&result, len);
  459. break;
  460. default:
  461. printk(KERN_WARNING "ioapic: wrong length %d\n", len);
  462. }
  463. return 0;
  464. }
  465. static int ioapic_mmio_write(struct kvm_io_device *this, gpa_t addr, int len,
  466. const void *val)
  467. {
  468. struct kvm_ioapic *ioapic = to_ioapic(this);
  469. u32 data;
  470. if (!ioapic_in_range(ioapic, addr))
  471. return -EOPNOTSUPP;
  472. ioapic_debug("ioapic_mmio_write addr=%p len=%d val=%p\n",
  473. (void*)addr, len, val);
  474. ASSERT(!(addr & 0xf)); /* check alignment */
  475. switch (len) {
  476. case 8:
  477. case 4:
  478. data = *(u32 *) val;
  479. break;
  480. case 2:
  481. data = *(u16 *) val;
  482. break;
  483. case 1:
  484. data = *(u8 *) val;
  485. break;
  486. default:
  487. printk(KERN_WARNING "ioapic: Unsupported size %d\n", len);
  488. return 0;
  489. }
  490. addr &= 0xff;
  491. spin_lock(&ioapic->lock);
  492. switch (addr) {
  493. case IOAPIC_REG_SELECT:
  494. ioapic->ioregsel = data & 0xFF; /* 8-bit register */
  495. break;
  496. case IOAPIC_REG_WINDOW:
  497. ioapic_write_indirect(ioapic, data);
  498. break;
  499. #ifdef CONFIG_IA64
  500. case IOAPIC_REG_EOI:
  501. __kvm_ioapic_update_eoi(NULL, ioapic, data, IOAPIC_LEVEL_TRIG);
  502. break;
  503. #endif
  504. default:
  505. break;
  506. }
  507. spin_unlock(&ioapic->lock);
  508. return 0;
  509. }
  510. static void kvm_ioapic_reset(struct kvm_ioapic *ioapic)
  511. {
  512. int i;
  513. cancel_delayed_work_sync(&ioapic->eoi_inject);
  514. for (i = 0; i < IOAPIC_NUM_PINS; i++)
  515. ioapic->redirtbl[i].fields.mask = 1;
  516. ioapic->base_address = IOAPIC_DEFAULT_BASE_ADDRESS;
  517. ioapic->ioregsel = 0;
  518. ioapic->irr = 0;
  519. ioapic->id = 0;
  520. memset(ioapic->irq_eoi, 0x00, IOAPIC_NUM_PINS);
  521. rtc_irq_eoi_tracking_reset(ioapic);
  522. update_handled_vectors(ioapic);
  523. }
  524. static const struct kvm_io_device_ops ioapic_mmio_ops = {
  525. .read = ioapic_mmio_read,
  526. .write = ioapic_mmio_write,
  527. };
  528. int kvm_ioapic_init(struct kvm *kvm)
  529. {
  530. struct kvm_ioapic *ioapic;
  531. int ret;
  532. ioapic = kzalloc(sizeof(struct kvm_ioapic), GFP_KERNEL);
  533. if (!ioapic)
  534. return -ENOMEM;
  535. spin_lock_init(&ioapic->lock);
  536. INIT_DELAYED_WORK(&ioapic->eoi_inject, kvm_ioapic_eoi_inject_work);
  537. kvm->arch.vioapic = ioapic;
  538. kvm_ioapic_reset(ioapic);
  539. kvm_iodevice_init(&ioapic->dev, &ioapic_mmio_ops);
  540. ioapic->kvm = kvm;
  541. mutex_lock(&kvm->slots_lock);
  542. ret = kvm_io_bus_register_dev(kvm, KVM_MMIO_BUS, ioapic->base_address,
  543. IOAPIC_MEM_LENGTH, &ioapic->dev);
  544. mutex_unlock(&kvm->slots_lock);
  545. if (ret < 0) {
  546. kvm->arch.vioapic = NULL;
  547. kfree(ioapic);
  548. }
  549. return ret;
  550. }
  551. void kvm_ioapic_destroy(struct kvm *kvm)
  552. {
  553. struct kvm_ioapic *ioapic = kvm->arch.vioapic;
  554. cancel_delayed_work_sync(&ioapic->eoi_inject);
  555. if (ioapic) {
  556. kvm_io_bus_unregister_dev(kvm, KVM_MMIO_BUS, &ioapic->dev);
  557. kvm->arch.vioapic = NULL;
  558. kfree(ioapic);
  559. }
  560. }
  561. int kvm_get_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
  562. {
  563. struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
  564. if (!ioapic)
  565. return -EINVAL;
  566. spin_lock(&ioapic->lock);
  567. memcpy(state, ioapic, sizeof(struct kvm_ioapic_state));
  568. spin_unlock(&ioapic->lock);
  569. return 0;
  570. }
  571. int kvm_set_ioapic(struct kvm *kvm, struct kvm_ioapic_state *state)
  572. {
  573. struct kvm_ioapic *ioapic = ioapic_irqchip(kvm);
  574. if (!ioapic)
  575. return -EINVAL;
  576. spin_lock(&ioapic->lock);
  577. memcpy(ioapic, state, sizeof(struct kvm_ioapic_state));
  578. ioapic->irr = 0;
  579. update_handled_vectors(ioapic);
  580. kvm_vcpu_request_scan_ioapic(kvm);
  581. kvm_ioapic_inject_all(ioapic, state->irr);
  582. spin_unlock(&ioapic->lock);
  583. return 0;
  584. }