head_8xx.S 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940
  1. /*
  2. * PowerPC version
  3. * Copyright (C) 1995-1996 Gary Thomas (gdt@linuxppc.org)
  4. * Rewritten by Cort Dougan (cort@cs.nmt.edu) for PReP
  5. * Copyright (C) 1996 Cort Dougan <cort@cs.nmt.edu>
  6. * Low-level exception handlers and MMU support
  7. * rewritten by Paul Mackerras.
  8. * Copyright (C) 1996 Paul Mackerras.
  9. * MPC8xx modifications by Dan Malek
  10. * Copyright (C) 1997 Dan Malek (dmalek@jlc.net).
  11. *
  12. * This file contains low-level support and setup for PowerPC 8xx
  13. * embedded processors, including trap and interrupt dispatch.
  14. *
  15. * This program is free software; you can redistribute it and/or
  16. * modify it under the terms of the GNU General Public License
  17. * as published by the Free Software Foundation; either version
  18. * 2 of the License, or (at your option) any later version.
  19. *
  20. */
  21. #include <linux/init.h>
  22. #include <asm/processor.h>
  23. #include <asm/page.h>
  24. #include <asm/mmu.h>
  25. #include <asm/cache.h>
  26. #include <asm/pgtable.h>
  27. #include <asm/cputable.h>
  28. #include <asm/thread_info.h>
  29. #include <asm/ppc_asm.h>
  30. #include <asm/asm-offsets.h>
  31. #include <asm/ptrace.h>
  32. /* Macro to make the code more readable. */
  33. #ifdef CONFIG_8xx_CPU6
  34. #define DO_8xx_CPU6(val, reg) \
  35. li reg, val; \
  36. stw reg, 12(r0); \
  37. lwz reg, 12(r0);
  38. #else
  39. #define DO_8xx_CPU6(val, reg)
  40. #endif
  41. __HEAD
  42. _ENTRY(_stext);
  43. _ENTRY(_start);
  44. /* MPC8xx
  45. * This port was done on an MBX board with an 860. Right now I only
  46. * support an ELF compressed (zImage) boot from EPPC-Bug because the
  47. * code there loads up some registers before calling us:
  48. * r3: ptr to board info data
  49. * r4: initrd_start or if no initrd then 0
  50. * r5: initrd_end - unused if r4 is 0
  51. * r6: Start of command line string
  52. * r7: End of command line string
  53. *
  54. * I decided to use conditional compilation instead of checking PVR and
  55. * adding more processor specific branches around code I don't need.
  56. * Since this is an embedded processor, I also appreciate any memory
  57. * savings I can get.
  58. *
  59. * The MPC8xx does not have any BATs, but it supports large page sizes.
  60. * We first initialize the MMU to support 8M byte pages, then load one
  61. * entry into each of the instruction and data TLBs to map the first
  62. * 8M 1:1. I also mapped an additional I/O space 1:1 so we can get to
  63. * the "internal" processor registers before MMU_init is called.
  64. *
  65. * The TLB code currently contains a major hack. Since I use the condition
  66. * code register, I have to save and restore it. I am out of registers, so
  67. * I just store it in memory location 0 (the TLB handlers are not reentrant).
  68. * To avoid making any decisions, I need to use the "segment" valid bit
  69. * in the first level table, but that would require many changes to the
  70. * Linux page directory/table functions that I don't want to do right now.
  71. *
  72. * -- Dan
  73. */
  74. .globl __start
  75. __start:
  76. mr r31,r3 /* save device tree ptr */
  77. /* We have to turn on the MMU right away so we get cache modes
  78. * set correctly.
  79. */
  80. bl initial_mmu
  81. /* We now have the lower 8 Meg mapped into TLB entries, and the caches
  82. * ready to work.
  83. */
  84. turn_on_mmu:
  85. mfmsr r0
  86. ori r0,r0,MSR_DR|MSR_IR
  87. mtspr SPRN_SRR1,r0
  88. lis r0,start_here@h
  89. ori r0,r0,start_here@l
  90. mtspr SPRN_SRR0,r0
  91. SYNC
  92. rfi /* enables MMU */
  93. /*
  94. * Exception entry code. This code runs with address translation
  95. * turned off, i.e. using physical addresses.
  96. * We assume sprg3 has the physical address of the current
  97. * task's thread_struct.
  98. */
  99. #define EXCEPTION_PROLOG \
  100. EXCEPTION_PROLOG_0; \
  101. EXCEPTION_PROLOG_1; \
  102. EXCEPTION_PROLOG_2
  103. #define EXCEPTION_PROLOG_0 \
  104. mtspr SPRN_SPRG_SCRATCH0,r10; \
  105. mtspr SPRN_SPRG_SCRATCH1,r11; \
  106. mfcr r10
  107. #define EXCEPTION_PROLOG_1 \
  108. mfspr r11,SPRN_SRR1; /* check whether user or kernel */ \
  109. andi. r11,r11,MSR_PR; \
  110. tophys(r11,r1); /* use tophys(r1) if kernel */ \
  111. beq 1f; \
  112. mfspr r11,SPRN_SPRG_THREAD; \
  113. lwz r11,THREAD_INFO-THREAD(r11); \
  114. addi r11,r11,THREAD_SIZE; \
  115. tophys(r11,r11); \
  116. 1: subi r11,r11,INT_FRAME_SIZE /* alloc exc. frame */
  117. #define EXCEPTION_PROLOG_2 \
  118. CLR_TOP32(r11); \
  119. stw r10,_CCR(r11); /* save registers */ \
  120. stw r12,GPR12(r11); \
  121. stw r9,GPR9(r11); \
  122. mfspr r10,SPRN_SPRG_SCRATCH0; \
  123. stw r10,GPR10(r11); \
  124. mfspr r12,SPRN_SPRG_SCRATCH1; \
  125. stw r12,GPR11(r11); \
  126. mflr r10; \
  127. stw r10,_LINK(r11); \
  128. mfspr r12,SPRN_SRR0; \
  129. mfspr r9,SPRN_SRR1; \
  130. stw r1,GPR1(r11); \
  131. stw r1,0(r11); \
  132. tovirt(r1,r11); /* set new kernel sp */ \
  133. li r10,MSR_KERNEL & ~(MSR_IR|MSR_DR); /* can take exceptions */ \
  134. MTMSRD(r10); /* (except for mach check in rtas) */ \
  135. stw r0,GPR0(r11); \
  136. SAVE_4GPRS(3, r11); \
  137. SAVE_2GPRS(7, r11)
  138. /*
  139. * Exception exit code.
  140. */
  141. #define EXCEPTION_EPILOG_0 \
  142. mtcr r10; \
  143. mfspr r10,SPRN_SPRG_SCRATCH0; \
  144. mfspr r11,SPRN_SPRG_SCRATCH1
  145. /*
  146. * Note: code which follows this uses cr0.eq (set if from kernel),
  147. * r11, r12 (SRR0), and r9 (SRR1).
  148. *
  149. * Note2: once we have set r1 we are in a position to take exceptions
  150. * again, and we could thus set MSR:RI at that point.
  151. */
  152. /*
  153. * Exception vectors.
  154. */
  155. #define EXCEPTION(n, label, hdlr, xfer) \
  156. . = n; \
  157. label: \
  158. EXCEPTION_PROLOG; \
  159. addi r3,r1,STACK_FRAME_OVERHEAD; \
  160. xfer(n, hdlr)
  161. #define EXC_XFER_TEMPLATE(n, hdlr, trap, copyee, tfer, ret) \
  162. li r10,trap; \
  163. stw r10,_TRAP(r11); \
  164. li r10,MSR_KERNEL; \
  165. copyee(r10, r9); \
  166. bl tfer; \
  167. i##n: \
  168. .long hdlr; \
  169. .long ret
  170. #define COPY_EE(d, s) rlwimi d,s,0,16,16
  171. #define NOCOPY(d, s)
  172. #define EXC_XFER_STD(n, hdlr) \
  173. EXC_XFER_TEMPLATE(n, hdlr, n, NOCOPY, transfer_to_handler_full, \
  174. ret_from_except_full)
  175. #define EXC_XFER_LITE(n, hdlr) \
  176. EXC_XFER_TEMPLATE(n, hdlr, n+1, NOCOPY, transfer_to_handler, \
  177. ret_from_except)
  178. #define EXC_XFER_EE(n, hdlr) \
  179. EXC_XFER_TEMPLATE(n, hdlr, n, COPY_EE, transfer_to_handler_full, \
  180. ret_from_except_full)
  181. #define EXC_XFER_EE_LITE(n, hdlr) \
  182. EXC_XFER_TEMPLATE(n, hdlr, n+1, COPY_EE, transfer_to_handler, \
  183. ret_from_except)
  184. /* System reset */
  185. EXCEPTION(0x100, Reset, unknown_exception, EXC_XFER_STD)
  186. /* Machine check */
  187. . = 0x200
  188. MachineCheck:
  189. EXCEPTION_PROLOG
  190. mfspr r4,SPRN_DAR
  191. stw r4,_DAR(r11)
  192. li r5,0x00f0
  193. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  194. mfspr r5,SPRN_DSISR
  195. stw r5,_DSISR(r11)
  196. addi r3,r1,STACK_FRAME_OVERHEAD
  197. EXC_XFER_STD(0x200, machine_check_exception)
  198. /* Data access exception.
  199. * This is "never generated" by the MPC8xx. We jump to it for other
  200. * translation errors.
  201. */
  202. . = 0x300
  203. DataAccess:
  204. EXCEPTION_PROLOG
  205. mfspr r10,SPRN_DSISR
  206. stw r10,_DSISR(r11)
  207. mr r5,r10
  208. mfspr r4,SPRN_DAR
  209. li r10,0x00f0
  210. mtspr SPRN_DAR,r10 /* Tag DAR, to be used in DTLB Error */
  211. EXC_XFER_LITE(0x300, handle_page_fault)
  212. /* Instruction access exception.
  213. * This is "never generated" by the MPC8xx. We jump to it for other
  214. * translation errors.
  215. */
  216. . = 0x400
  217. InstructionAccess:
  218. EXCEPTION_PROLOG
  219. mr r4,r12
  220. mr r5,r9
  221. EXC_XFER_LITE(0x400, handle_page_fault)
  222. /* External interrupt */
  223. EXCEPTION(0x500, HardwareInterrupt, do_IRQ, EXC_XFER_LITE)
  224. /* Alignment exception */
  225. . = 0x600
  226. Alignment:
  227. EXCEPTION_PROLOG
  228. mfspr r4,SPRN_DAR
  229. stw r4,_DAR(r11)
  230. li r5,0x00f0
  231. mtspr SPRN_DAR,r5 /* Tag DAR, to be used in DTLB Error */
  232. mfspr r5,SPRN_DSISR
  233. stw r5,_DSISR(r11)
  234. addi r3,r1,STACK_FRAME_OVERHEAD
  235. EXC_XFER_EE(0x600, alignment_exception)
  236. /* Program check exception */
  237. EXCEPTION(0x700, ProgramCheck, program_check_exception, EXC_XFER_STD)
  238. /* No FPU on MPC8xx. This exception is not supposed to happen.
  239. */
  240. EXCEPTION(0x800, FPUnavailable, unknown_exception, EXC_XFER_STD)
  241. /* Decrementer */
  242. EXCEPTION(0x900, Decrementer, timer_interrupt, EXC_XFER_LITE)
  243. EXCEPTION(0xa00, Trap_0a, unknown_exception, EXC_XFER_EE)
  244. EXCEPTION(0xb00, Trap_0b, unknown_exception, EXC_XFER_EE)
  245. /* System call */
  246. . = 0xc00
  247. SystemCall:
  248. EXCEPTION_PROLOG
  249. EXC_XFER_EE_LITE(0xc00, DoSyscall)
  250. /* Single step - not used on 601 */
  251. EXCEPTION(0xd00, SingleStep, single_step_exception, EXC_XFER_STD)
  252. EXCEPTION(0xe00, Trap_0e, unknown_exception, EXC_XFER_EE)
  253. EXCEPTION(0xf00, Trap_0f, unknown_exception, EXC_XFER_EE)
  254. /* On the MPC8xx, this is a software emulation interrupt. It occurs
  255. * for all unimplemented and illegal instructions.
  256. */
  257. EXCEPTION(0x1000, SoftEmu, SoftwareEmulation, EXC_XFER_STD)
  258. . = 0x1100
  259. /*
  260. * For the MPC8xx, this is a software tablewalk to load the instruction
  261. * TLB. It is modelled after the example in the Motorola manual. The task
  262. * switch loads the M_TWB register with the pointer to the first level table.
  263. * If we discover there is no second level table (value is zero) or if there
  264. * is an invalid pte, we load that into the TLB, which causes another fault
  265. * into the TLB Error interrupt where we can handle such problems.
  266. * We have to use the MD_xxx registers for the tablewalk because the
  267. * equivalent MI_xxx registers only perform the attribute functions.
  268. */
  269. InstructionTLBMiss:
  270. #ifdef CONFIG_8xx_CPU6
  271. stw r3, 8(r0)
  272. #endif
  273. EXCEPTION_PROLOG_0
  274. mtspr SPRN_SPRG_SCRATCH2, r10
  275. mfspr r10, SPRN_SRR0 /* Get effective address of fault */
  276. #ifdef CONFIG_8xx_CPU15
  277. addi r11, r10, 0x1000
  278. tlbie r11
  279. addi r11, r10, -0x1000
  280. tlbie r11
  281. #endif
  282. DO_8xx_CPU6(0x3780, r3)
  283. mtspr SPRN_MD_EPN, r10 /* Have to use MD_EPN for walk, MI_EPN can't */
  284. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  285. /* If we are faulting a kernel address, we have to use the
  286. * kernel page tables.
  287. */
  288. #ifdef CONFIG_MODULES
  289. /* Only modules will cause ITLB Misses as we always
  290. * pin the first 8MB of kernel memory */
  291. andi. r11, r10, 0x0800 /* Address >= 0x80000000 */
  292. beq 3f
  293. lis r11, swapper_pg_dir@h
  294. ori r11, r11, swapper_pg_dir@l
  295. rlwimi r10, r11, 0, 2, 19
  296. 3:
  297. #endif
  298. lwz r11, 0(r10) /* Get the level 1 entry */
  299. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  300. beq 2f /* If zero, don't try to find a pte */
  301. /* We have a pte table, so load the MI_TWC with the attributes
  302. * for this "segment."
  303. */
  304. ori r11,r11,1 /* Set valid bit */
  305. DO_8xx_CPU6(0x2b80, r3)
  306. mtspr SPRN_MI_TWC, r11 /* Set segment attributes */
  307. DO_8xx_CPU6(0x3b80, r3)
  308. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  309. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  310. lwz r10, 0(r11) /* Get the pte */
  311. #ifdef CONFIG_SWAP
  312. andi. r11, r10, _PAGE_ACCESSED | _PAGE_PRESENT
  313. cmpwi cr0, r11, _PAGE_ACCESSED | _PAGE_PRESENT
  314. bne- cr0, 2f
  315. #endif
  316. /* The Linux PTE won't go exactly into the MMU TLB.
  317. * Software indicator bits 21 and 28 must be clear.
  318. * Software indicator bits 24, 25, 26, and 27 must be
  319. * set. All other Linux PTE bits control the behavior
  320. * of the MMU.
  321. */
  322. li r11, 0x00f0
  323. rlwimi r10, r11, 0, 0x07f8 /* Set 24-27, clear 21-23,28 */
  324. DO_8xx_CPU6(0x2d80, r3)
  325. mtspr SPRN_MI_RPN, r10 /* Update TLB entry */
  326. /* Restore registers */
  327. #ifdef CONFIG_8xx_CPU6
  328. lwz r3, 8(r0)
  329. #endif
  330. mfspr r10, SPRN_SPRG_SCRATCH2
  331. EXCEPTION_EPILOG_0
  332. rfi
  333. 2:
  334. mfspr r11, SPRN_SRR1
  335. /* clear all error bits as TLB Miss
  336. * sets a few unconditionally
  337. */
  338. rlwinm r11, r11, 0, 0xffff
  339. mtspr SPRN_SRR1, r11
  340. /* Restore registers */
  341. #ifdef CONFIG_8xx_CPU6
  342. lwz r3, 8(r0)
  343. #endif
  344. mfspr r10, SPRN_SPRG_SCRATCH2
  345. EXCEPTION_EPILOG_0
  346. b InstructionAccess
  347. . = 0x1200
  348. DataStoreTLBMiss:
  349. #ifdef CONFIG_8xx_CPU6
  350. stw r3, 8(r0)
  351. #endif
  352. EXCEPTION_PROLOG_0
  353. mtspr SPRN_SPRG_SCRATCH2, r10
  354. mfspr r10, SPRN_M_TWB /* Get level 1 table entry address */
  355. /* If we are faulting a kernel address, we have to use the
  356. * kernel page tables.
  357. */
  358. andi. r11, r10, 0x0800
  359. beq 3f
  360. lis r11, swapper_pg_dir@h
  361. ori r11, r11, swapper_pg_dir@l
  362. rlwimi r10, r11, 0, 2, 19
  363. 3:
  364. lwz r11, 0(r10) /* Get the level 1 entry */
  365. rlwinm. r10, r11,0,0,19 /* Extract page descriptor page address */
  366. beq 2f /* If zero, don't try to find a pte */
  367. /* We have a pte table, so load fetch the pte from the table.
  368. */
  369. ori r11, r11, 1 /* Set valid bit in physical L2 page */
  370. DO_8xx_CPU6(0x3b80, r3)
  371. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  372. mfspr r10, SPRN_MD_TWC /* ....and get the pte address */
  373. lwz r10, 0(r10) /* Get the pte */
  374. /* Insert the Guarded flag into the TWC from the Linux PTE.
  375. * It is bit 27 of both the Linux PTE and the TWC (at least
  376. * I got that right :-). It will be better when we can put
  377. * this into the Linux pgd/pmd and load it in the operation
  378. * above.
  379. */
  380. rlwimi r11, r10, 0, 27, 27
  381. /* Insert the WriteThru flag into the TWC from the Linux PTE.
  382. * It is bit 25 in the Linux PTE and bit 30 in the TWC
  383. */
  384. rlwimi r11, r10, 32-5, 30, 30
  385. DO_8xx_CPU6(0x3b80, r3)
  386. mtspr SPRN_MD_TWC, r11
  387. /* Both _PAGE_ACCESSED and _PAGE_PRESENT has to be set.
  388. * We also need to know if the insn is a load/store, so:
  389. * Clear _PAGE_PRESENT and load that which will
  390. * trap into DTLB Error with store bit set accordinly.
  391. */
  392. /* PRESENT=0x1, ACCESSED=0x20
  393. * r11 = ((r10 & PRESENT) & ((r10 & ACCESSED) >> 5));
  394. * r10 = (r10 & ~PRESENT) | r11;
  395. */
  396. #ifdef CONFIG_SWAP
  397. rlwinm r11, r10, 32-5, _PAGE_PRESENT
  398. and r11, r11, r10
  399. rlwimi r10, r11, 0, _PAGE_PRESENT
  400. #endif
  401. /* Honour kernel RO, User NA */
  402. /* 0x200 == Extended encoding, bit 22 */
  403. rlwimi r10, r10, 32-2, 0x200 /* Copy USER to bit 22, 0x200 */
  404. /* r11 = (r10 & _PAGE_RW) >> 1 */
  405. rlwinm r11, r10, 32-1, 0x200
  406. or r10, r11, r10
  407. /* invert RW and 0x200 bits */
  408. xori r10, r10, _PAGE_RW | 0x200
  409. /* The Linux PTE won't go exactly into the MMU TLB.
  410. * Software indicator bits 22 and 28 must be clear.
  411. * Software indicator bits 24, 25, 26, and 27 must be
  412. * set. All other Linux PTE bits control the behavior
  413. * of the MMU.
  414. */
  415. 2: li r11, 0x00f0
  416. rlwimi r10, r11, 0, 24, 28 /* Set 24-27, clear 28 */
  417. DO_8xx_CPU6(0x3d80, r3)
  418. mtspr SPRN_MD_RPN, r10 /* Update TLB entry */
  419. /* Restore registers */
  420. #ifdef CONFIG_8xx_CPU6
  421. lwz r3, 8(r0)
  422. #endif
  423. mtspr SPRN_DAR, r11 /* Tag DAR */
  424. mfspr r10, SPRN_SPRG_SCRATCH2
  425. EXCEPTION_EPILOG_0
  426. rfi
  427. /* This is an instruction TLB error on the MPC8xx. This could be due
  428. * to many reasons, such as executing guarded memory or illegal instruction
  429. * addresses. There is nothing to do but handle a big time error fault.
  430. */
  431. . = 0x1300
  432. InstructionTLBError:
  433. b InstructionAccess
  434. /* This is the data TLB error on the MPC8xx. This could be due to
  435. * many reasons, including a dirty update to a pte. We bail out to
  436. * a higher level function that can handle it.
  437. */
  438. . = 0x1400
  439. DataTLBError:
  440. EXCEPTION_PROLOG_0
  441. mfspr r11, SPRN_DAR
  442. cmpwi cr0, r11, 0x00f0
  443. beq- FixupDAR /* must be a buggy dcbX, icbi insn. */
  444. DARFixed:/* Return from dcbx instruction bug workaround */
  445. EXCEPTION_EPILOG_0
  446. b DataAccess
  447. EXCEPTION(0x1500, Trap_15, unknown_exception, EXC_XFER_EE)
  448. EXCEPTION(0x1600, Trap_16, unknown_exception, EXC_XFER_EE)
  449. EXCEPTION(0x1700, Trap_17, unknown_exception, EXC_XFER_EE)
  450. EXCEPTION(0x1800, Trap_18, unknown_exception, EXC_XFER_EE)
  451. EXCEPTION(0x1900, Trap_19, unknown_exception, EXC_XFER_EE)
  452. EXCEPTION(0x1a00, Trap_1a, unknown_exception, EXC_XFER_EE)
  453. EXCEPTION(0x1b00, Trap_1b, unknown_exception, EXC_XFER_EE)
  454. /* On the MPC8xx, these next four traps are used for development
  455. * support of breakpoints and such. Someday I will get around to
  456. * using them.
  457. */
  458. EXCEPTION(0x1c00, Trap_1c, unknown_exception, EXC_XFER_EE)
  459. EXCEPTION(0x1d00, Trap_1d, unknown_exception, EXC_XFER_EE)
  460. EXCEPTION(0x1e00, Trap_1e, unknown_exception, EXC_XFER_EE)
  461. EXCEPTION(0x1f00, Trap_1f, unknown_exception, EXC_XFER_EE)
  462. . = 0x2000
  463. /* This is the procedure to calculate the data EA for buggy dcbx,dcbi instructions
  464. * by decoding the registers used by the dcbx instruction and adding them.
  465. * DAR is set to the calculated address.
  466. */
  467. /* define if you don't want to use self modifying code */
  468. #define NO_SELF_MODIFYING_CODE
  469. FixupDAR:/* Entry point for dcbx workaround. */
  470. #ifdef CONFIG_8xx_CPU6
  471. stw r3, 8(r0)
  472. #endif
  473. mtspr SPRN_SPRG_SCRATCH2, r10
  474. /* fetch instruction from memory. */
  475. mfspr r10, SPRN_SRR0
  476. andis. r11, r10, 0x8000 /* Address >= 0x80000000 */
  477. DO_8xx_CPU6(0x3780, r3)
  478. mtspr SPRN_MD_EPN, r10
  479. mfspr r11, SPRN_M_TWB /* Get level 1 table entry address */
  480. beq- 3f /* Branch if user space */
  481. lis r11, (swapper_pg_dir-PAGE_OFFSET)@h
  482. ori r11, r11, (swapper_pg_dir-PAGE_OFFSET)@l
  483. rlwimi r11, r10, 32-20, 0xffc /* r11 = r11&~0xffc|(r10>>20)&0xffc */
  484. 3: lwz r11, 0(r11) /* Get the level 1 entry */
  485. DO_8xx_CPU6(0x3b80, r3)
  486. mtspr SPRN_MD_TWC, r11 /* Load pte table base address */
  487. mfspr r11, SPRN_MD_TWC /* ....and get the pte address */
  488. lwz r11, 0(r11) /* Get the pte */
  489. #ifdef CONFIG_8xx_CPU6
  490. lwz r3, 8(r0) /* restore r3 from memory */
  491. #endif
  492. /* concat physical page address(r11) and page offset(r10) */
  493. rlwimi r11, r10, 0, 20, 31
  494. lwz r11,0(r11)
  495. /* Check if it really is a dcbx instruction. */
  496. /* dcbt and dcbtst does not generate DTLB Misses/Errors,
  497. * no need to include them here */
  498. xoris r10, r11, 0x7c00 /* check if major OP code is 31 */
  499. rlwinm r10, r10, 0, 21, 5
  500. cmpwi cr0, r10, 2028 /* Is dcbz? */
  501. beq+ 142f
  502. cmpwi cr0, r10, 940 /* Is dcbi? */
  503. beq+ 142f
  504. cmpwi cr0, r10, 108 /* Is dcbst? */
  505. beq+ 144f /* Fix up store bit! */
  506. cmpwi cr0, r10, 172 /* Is dcbf? */
  507. beq+ 142f
  508. cmpwi cr0, r10, 1964 /* Is icbi? */
  509. beq+ 142f
  510. 141: mfspr r10,SPRN_SPRG_SCRATCH2
  511. b DARFixed /* Nope, go back to normal TLB processing */
  512. 144: mfspr r10, SPRN_DSISR
  513. rlwinm r10, r10,0,7,5 /* Clear store bit for buggy dcbst insn */
  514. mtspr SPRN_DSISR, r10
  515. 142: /* continue, it was a dcbx, dcbi instruction. */
  516. #ifndef NO_SELF_MODIFYING_CODE
  517. andis. r10,r11,0x1f /* test if reg RA is r0 */
  518. li r10,modified_instr@l
  519. dcbtst r0,r10 /* touch for store */
  520. rlwinm r11,r11,0,0,20 /* Zero lower 10 bits */
  521. oris r11,r11,640 /* Transform instr. to a "add r10,RA,RB" */
  522. ori r11,r11,532
  523. stw r11,0(r10) /* store add/and instruction */
  524. dcbf 0,r10 /* flush new instr. to memory. */
  525. icbi 0,r10 /* invalidate instr. cache line */
  526. mfspr r11, SPRN_SPRG_SCRATCH1 /* restore r11 */
  527. mfspr r10, SPRN_SPRG_SCRATCH0 /* restore r10 */
  528. isync /* Wait until new instr is loaded from memory */
  529. modified_instr:
  530. .space 4 /* this is where the add instr. is stored */
  531. bne+ 143f
  532. subf r10,r0,r10 /* r10=r10-r0, only if reg RA is r0 */
  533. 143: mtdar r10 /* store faulting EA in DAR */
  534. mfspr r10,SPRN_SPRG_SCRATCH2
  535. b DARFixed /* Go back to normal TLB handling */
  536. #else
  537. mfctr r10
  538. mtdar r10 /* save ctr reg in DAR */
  539. rlwinm r10, r11, 24, 24, 28 /* offset into jump table for reg RB */
  540. addi r10, r10, 150f@l /* add start of table */
  541. mtctr r10 /* load ctr with jump address */
  542. xor r10, r10, r10 /* sum starts at zero */
  543. bctr /* jump into table */
  544. 150:
  545. add r10, r10, r0 ;b 151f
  546. add r10, r10, r1 ;b 151f
  547. add r10, r10, r2 ;b 151f
  548. add r10, r10, r3 ;b 151f
  549. add r10, r10, r4 ;b 151f
  550. add r10, r10, r5 ;b 151f
  551. add r10, r10, r6 ;b 151f
  552. add r10, r10, r7 ;b 151f
  553. add r10, r10, r8 ;b 151f
  554. add r10, r10, r9 ;b 151f
  555. mtctr r11 ;b 154f /* r10 needs special handling */
  556. mtctr r11 ;b 153f /* r11 needs special handling */
  557. add r10, r10, r12 ;b 151f
  558. add r10, r10, r13 ;b 151f
  559. add r10, r10, r14 ;b 151f
  560. add r10, r10, r15 ;b 151f
  561. add r10, r10, r16 ;b 151f
  562. add r10, r10, r17 ;b 151f
  563. add r10, r10, r18 ;b 151f
  564. add r10, r10, r19 ;b 151f
  565. add r10, r10, r20 ;b 151f
  566. add r10, r10, r21 ;b 151f
  567. add r10, r10, r22 ;b 151f
  568. add r10, r10, r23 ;b 151f
  569. add r10, r10, r24 ;b 151f
  570. add r10, r10, r25 ;b 151f
  571. add r10, r10, r26 ;b 151f
  572. add r10, r10, r27 ;b 151f
  573. add r10, r10, r28 ;b 151f
  574. add r10, r10, r29 ;b 151f
  575. add r10, r10, r30 ;b 151f
  576. add r10, r10, r31
  577. 151:
  578. rlwinm. r11,r11,19,24,28 /* offset into jump table for reg RA */
  579. beq 152f /* if reg RA is zero, don't add it */
  580. addi r11, r11, 150b@l /* add start of table */
  581. mtctr r11 /* load ctr with jump address */
  582. rlwinm r11,r11,0,16,10 /* make sure we don't execute this more than once */
  583. bctr /* jump into table */
  584. 152:
  585. mfdar r11
  586. mtctr r11 /* restore ctr reg from DAR */
  587. mtdar r10 /* save fault EA to DAR */
  588. mfspr r10,SPRN_SPRG_SCRATCH2
  589. b DARFixed /* Go back to normal TLB handling */
  590. /* special handling for r10,r11 since these are modified already */
  591. 153: mfspr r11, SPRN_SPRG_SCRATCH1 /* load r11 from SPRN_SPRG_SCRATCH1 */
  592. add r10, r10, r11 /* add it */
  593. mfctr r11 /* restore r11 */
  594. b 151b
  595. 154: mfspr r11, SPRN_SPRG_SCRATCH0 /* load r10 from SPRN_SPRG_SCRATCH0 */
  596. add r10, r10, r11 /* add it */
  597. mfctr r11 /* restore r11 */
  598. b 151b
  599. #endif
  600. /*
  601. * This is where the main kernel code starts.
  602. */
  603. start_here:
  604. /* ptr to current */
  605. lis r2,init_task@h
  606. ori r2,r2,init_task@l
  607. /* ptr to phys current thread */
  608. tophys(r4,r2)
  609. addi r4,r4,THREAD /* init task's THREAD */
  610. mtspr SPRN_SPRG_THREAD,r4
  611. /* stack */
  612. lis r1,init_thread_union@ha
  613. addi r1,r1,init_thread_union@l
  614. li r0,0
  615. stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
  616. bl early_init /* We have to do this with MMU on */
  617. /*
  618. * Decide what sort of machine this is and initialize the MMU.
  619. */
  620. li r3,0
  621. mr r4,r31
  622. bl machine_init
  623. bl MMU_init
  624. /*
  625. * Go back to running unmapped so we can load up new values
  626. * and change to using our exception vectors.
  627. * On the 8xx, all we have to do is invalidate the TLB to clear
  628. * the old 8M byte TLB mappings and load the page table base register.
  629. */
  630. /* The right way to do this would be to track it down through
  631. * init's THREAD like the context switch code does, but this is
  632. * easier......until someone changes init's static structures.
  633. */
  634. lis r6, swapper_pg_dir@h
  635. ori r6, r6, swapper_pg_dir@l
  636. tophys(r6,r6)
  637. #ifdef CONFIG_8xx_CPU6
  638. lis r4, cpu6_errata_word@h
  639. ori r4, r4, cpu6_errata_word@l
  640. li r3, 0x3980
  641. stw r3, 12(r4)
  642. lwz r3, 12(r4)
  643. #endif
  644. mtspr SPRN_M_TWB, r6
  645. lis r4,2f@h
  646. ori r4,r4,2f@l
  647. tophys(r4,r4)
  648. li r3,MSR_KERNEL & ~(MSR_IR|MSR_DR)
  649. mtspr SPRN_SRR0,r4
  650. mtspr SPRN_SRR1,r3
  651. rfi
  652. /* Load up the kernel context */
  653. 2:
  654. SYNC /* Force all PTE updates to finish */
  655. tlbia /* Clear all TLB entries */
  656. sync /* wait for tlbia/tlbie to finish */
  657. TLBSYNC /* ... on all CPUs */
  658. /* set up the PTE pointers for the Abatron bdiGDB.
  659. */
  660. tovirt(r6,r6)
  661. lis r5, abatron_pteptrs@h
  662. ori r5, r5, abatron_pteptrs@l
  663. stw r5, 0xf0(r0) /* Must match your Abatron config file */
  664. tophys(r5,r5)
  665. stw r6, 0(r5)
  666. /* Now turn on the MMU for real! */
  667. li r4,MSR_KERNEL
  668. lis r3,start_kernel@h
  669. ori r3,r3,start_kernel@l
  670. mtspr SPRN_SRR0,r3
  671. mtspr SPRN_SRR1,r4
  672. rfi /* enable MMU and jump to start_kernel */
  673. /* Set up the initial MMU state so we can do the first level of
  674. * kernel initialization. This maps the first 8 MBytes of memory 1:1
  675. * virtual to physical. Also, set the cache mode since that is defined
  676. * by TLB entries and perform any additional mapping (like of the IMMR).
  677. * If configured to pin some TLBs, we pin the first 8 Mbytes of kernel,
  678. * 24 Mbytes of data, and the 8M IMMR space. Anything not covered by
  679. * these mappings is mapped by page tables.
  680. */
  681. initial_mmu:
  682. tlbia /* Invalidate all TLB entries */
  683. /* Always pin the first 8 MB ITLB to prevent ITLB
  684. misses while mucking around with SRR0/SRR1 in asm
  685. */
  686. lis r8, MI_RSV4I@h
  687. ori r8, r8, 0x1c00
  688. mtspr SPRN_MI_CTR, r8 /* Set instruction MMU control */
  689. #ifdef CONFIG_PIN_TLB
  690. lis r10, (MD_RSV4I | MD_RESETVAL)@h
  691. ori r10, r10, 0x1c00
  692. mr r8, r10
  693. #else
  694. lis r10, MD_RESETVAL@h
  695. #endif
  696. #ifndef CONFIG_8xx_COPYBACK
  697. oris r10, r10, MD_WTDEF@h
  698. #endif
  699. mtspr SPRN_MD_CTR, r10 /* Set data TLB control */
  700. /* Now map the lower 8 Meg into the TLBs. For this quick hack,
  701. * we can load the instruction and data TLB registers with the
  702. * same values.
  703. */
  704. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  705. ori r8, r8, MI_EVALID /* Mark it valid */
  706. mtspr SPRN_MI_EPN, r8
  707. mtspr SPRN_MD_EPN, r8
  708. li r8, MI_PS8MEG /* Set 8M byte page */
  709. ori r8, r8, MI_SVALID /* Make it valid */
  710. mtspr SPRN_MI_TWC, r8
  711. mtspr SPRN_MD_TWC, r8
  712. li r8, MI_BOOTINIT /* Create RPN for address 0 */
  713. mtspr SPRN_MI_RPN, r8 /* Store TLB entry */
  714. mtspr SPRN_MD_RPN, r8
  715. lis r8, MI_Kp@h /* Set the protection mode */
  716. mtspr SPRN_MI_AP, r8
  717. mtspr SPRN_MD_AP, r8
  718. /* Map another 8 MByte at the IMMR to get the processor
  719. * internal registers (among other things).
  720. */
  721. #ifdef CONFIG_PIN_TLB
  722. addi r10, r10, 0x0100
  723. mtspr SPRN_MD_CTR, r10
  724. #endif
  725. mfspr r9, 638 /* Get current IMMR */
  726. andis. r9, r9, 0xff80 /* Get 8Mbyte boundary */
  727. mr r8, r9 /* Create vaddr for TLB */
  728. ori r8, r8, MD_EVALID /* Mark it valid */
  729. mtspr SPRN_MD_EPN, r8
  730. li r8, MD_PS8MEG /* Set 8M byte page */
  731. ori r8, r8, MD_SVALID /* Make it valid */
  732. mtspr SPRN_MD_TWC, r8
  733. mr r8, r9 /* Create paddr for TLB */
  734. ori r8, r8, MI_BOOTINIT|0x2 /* Inhibit cache -- Cort */
  735. mtspr SPRN_MD_RPN, r8
  736. #ifdef CONFIG_PIN_TLB
  737. /* Map two more 8M kernel data pages.
  738. */
  739. addi r10, r10, 0x0100
  740. mtspr SPRN_MD_CTR, r10
  741. lis r8, KERNELBASE@h /* Create vaddr for TLB */
  742. addis r8, r8, 0x0080 /* Add 8M */
  743. ori r8, r8, MI_EVALID /* Mark it valid */
  744. mtspr SPRN_MD_EPN, r8
  745. li r9, MI_PS8MEG /* Set 8M byte page */
  746. ori r9, r9, MI_SVALID /* Make it valid */
  747. mtspr SPRN_MD_TWC, r9
  748. li r11, MI_BOOTINIT /* Create RPN for address 0 */
  749. addis r11, r11, 0x0080 /* Add 8M */
  750. mtspr SPRN_MD_RPN, r11
  751. addi r10, r10, 0x0100
  752. mtspr SPRN_MD_CTR, r10
  753. addis r8, r8, 0x0080 /* Add 8M */
  754. mtspr SPRN_MD_EPN, r8
  755. mtspr SPRN_MD_TWC, r9
  756. addis r11, r11, 0x0080 /* Add 8M */
  757. mtspr SPRN_MD_RPN, r11
  758. #endif
  759. /* Since the cache is enabled according to the information we
  760. * just loaded into the TLB, invalidate and enable the caches here.
  761. * We should probably check/set other modes....later.
  762. */
  763. lis r8, IDC_INVALL@h
  764. mtspr SPRN_IC_CST, r8
  765. mtspr SPRN_DC_CST, r8
  766. lis r8, IDC_ENABLE@h
  767. mtspr SPRN_IC_CST, r8
  768. #ifdef CONFIG_8xx_COPYBACK
  769. mtspr SPRN_DC_CST, r8
  770. #else
  771. /* For a debug option, I left this here to easily enable
  772. * the write through cache mode
  773. */
  774. lis r8, DC_SFWT@h
  775. mtspr SPRN_DC_CST, r8
  776. lis r8, IDC_ENABLE@h
  777. mtspr SPRN_DC_CST, r8
  778. #endif
  779. blr
  780. /*
  781. * Set up to use a given MMU context.
  782. * r3 is context number, r4 is PGD pointer.
  783. *
  784. * We place the physical address of the new task page directory loaded
  785. * into the MMU base register, and set the ASID compare register with
  786. * the new "context."
  787. */
  788. _GLOBAL(set_context)
  789. #ifdef CONFIG_BDI_SWITCH
  790. /* Context switch the PTE pointer for the Abatron BDI2000.
  791. * The PGDIR is passed as second argument.
  792. */
  793. lis r5, KERNELBASE@h
  794. lwz r5, 0xf0(r5)
  795. stw r4, 0x4(r5)
  796. #endif
  797. #ifdef CONFIG_8xx_CPU6
  798. lis r6, cpu6_errata_word@h
  799. ori r6, r6, cpu6_errata_word@l
  800. tophys (r4, r4)
  801. li r7, 0x3980
  802. stw r7, 12(r6)
  803. lwz r7, 12(r6)
  804. mtspr SPRN_M_TWB, r4 /* Update MMU base address */
  805. li r7, 0x3380
  806. stw r7, 12(r6)
  807. lwz r7, 12(r6)
  808. mtspr SPRN_M_CASID, r3 /* Update context */
  809. #else
  810. mtspr SPRN_M_CASID,r3 /* Update context */
  811. tophys (r4, r4)
  812. mtspr SPRN_M_TWB, r4 /* and pgd */
  813. #endif
  814. SYNC
  815. blr
  816. #ifdef CONFIG_8xx_CPU6
  817. /* It's here because it is unique to the 8xx.
  818. * It is important we get called with interrupts disabled. I used to
  819. * do that, but it appears that all code that calls this already had
  820. * interrupt disabled.
  821. */
  822. .globl set_dec_cpu6
  823. set_dec_cpu6:
  824. lis r7, cpu6_errata_word@h
  825. ori r7, r7, cpu6_errata_word@l
  826. li r4, 0x2c00
  827. stw r4, 8(r7)
  828. lwz r4, 8(r7)
  829. mtspr 22, r3 /* Update Decrementer */
  830. SYNC
  831. blr
  832. #endif
  833. /*
  834. * We put a few things here that have to be page-aligned.
  835. * This stuff goes at the beginning of the data segment,
  836. * which is page-aligned.
  837. */
  838. .data
  839. .globl sdata
  840. sdata:
  841. .globl empty_zero_page
  842. empty_zero_page:
  843. .space 4096
  844. .globl swapper_pg_dir
  845. swapper_pg_dir:
  846. .space 4096
  847. /* Room for two PTE table poiners, usually the kernel and current user
  848. * pointer to their respective root page table (pgdir).
  849. */
  850. abatron_pteptrs:
  851. .space 8
  852. #ifdef CONFIG_8xx_CPU6
  853. .globl cpu6_errata_word
  854. cpu6_errata_word:
  855. .space 16
  856. #endif