cpu-probe.c 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292
  1. /*
  2. * Processor capabilities determination functions.
  3. *
  4. * Copyright (C) xxxx the Anonymous
  5. * Copyright (C) 1994 - 2006 Ralf Baechle
  6. * Copyright (C) 2003, 2004 Maciej W. Rozycki
  7. * Copyright (C) 2001, 2004, 2011, 2012 MIPS Technologies, Inc.
  8. *
  9. * This program is free software; you can redistribute it and/or
  10. * modify it under the terms of the GNU General Public License
  11. * as published by the Free Software Foundation; either version
  12. * 2 of the License, or (at your option) any later version.
  13. */
  14. #include <linux/init.h>
  15. #include <linux/kernel.h>
  16. #include <linux/ptrace.h>
  17. #include <linux/smp.h>
  18. #include <linux/stddef.h>
  19. #include <linux/export.h>
  20. #include <asm/bugs.h>
  21. #include <asm/cpu.h>
  22. #include <asm/cpu-type.h>
  23. #include <asm/fpu.h>
  24. #include <asm/mipsregs.h>
  25. #include <asm/mipsmtregs.h>
  26. #include <asm/msa.h>
  27. #include <asm/watch.h>
  28. #include <asm/elf.h>
  29. #include <asm/pgtable-bits.h>
  30. #include <asm/spram.h>
  31. #include <asm/uaccess.h>
  32. static int mips_fpu_disabled;
  33. static int __init fpu_disable(char *s)
  34. {
  35. cpu_data[0].options &= ~MIPS_CPU_FPU;
  36. mips_fpu_disabled = 1;
  37. return 1;
  38. }
  39. __setup("nofpu", fpu_disable);
  40. int mips_dsp_disabled;
  41. static int __init dsp_disable(char *s)
  42. {
  43. cpu_data[0].ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  44. mips_dsp_disabled = 1;
  45. return 1;
  46. }
  47. __setup("nodsp", dsp_disable);
  48. static int mips_htw_disabled;
  49. static int __init htw_disable(char *s)
  50. {
  51. mips_htw_disabled = 1;
  52. cpu_data[0].options &= ~MIPS_CPU_HTW;
  53. write_c0_pwctl(read_c0_pwctl() &
  54. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  55. return 1;
  56. }
  57. __setup("nohtw", htw_disable);
  58. static inline void check_errata(void)
  59. {
  60. struct cpuinfo_mips *c = &current_cpu_data;
  61. switch (current_cpu_type()) {
  62. case CPU_34K:
  63. /*
  64. * Erratum "RPS May Cause Incorrect Instruction Execution"
  65. * This code only handles VPE0, any SMP/RTOS code
  66. * making use of VPE1 will be responsable for that VPE.
  67. */
  68. if ((c->processor_id & PRID_REV_MASK) <= PRID_REV_34K_V1_0_2)
  69. write_c0_config7(read_c0_config7() | MIPS_CONF7_RPS);
  70. break;
  71. default:
  72. break;
  73. }
  74. }
  75. void __init check_bugs32(void)
  76. {
  77. check_errata();
  78. }
  79. /*
  80. * Probe whether cpu has config register by trying to play with
  81. * alternate cache bit and see whether it matters.
  82. * It's used by cpu_probe to distinguish between R3000A and R3081.
  83. */
  84. static inline int cpu_has_confreg(void)
  85. {
  86. #ifdef CONFIG_CPU_R3000
  87. extern unsigned long r3k_cache_size(unsigned long);
  88. unsigned long size1, size2;
  89. unsigned long cfg = read_c0_conf();
  90. size1 = r3k_cache_size(ST0_ISC);
  91. write_c0_conf(cfg ^ R30XX_CONF_AC);
  92. size2 = r3k_cache_size(ST0_ISC);
  93. write_c0_conf(cfg);
  94. return size1 != size2;
  95. #else
  96. return 0;
  97. #endif
  98. }
  99. static inline void set_elf_platform(int cpu, const char *plat)
  100. {
  101. if (cpu == 0)
  102. __elf_platform = plat;
  103. }
  104. /*
  105. * Get the FPU Implementation/Revision.
  106. */
  107. static inline unsigned long cpu_get_fpu_id(void)
  108. {
  109. unsigned long tmp, fpu_id;
  110. tmp = read_c0_status();
  111. __enable_fpu(FPU_AS_IS);
  112. fpu_id = read_32bit_cp1_register(CP1_REVISION);
  113. write_c0_status(tmp);
  114. return fpu_id;
  115. }
  116. /*
  117. * Check the CPU has an FPU the official way.
  118. */
  119. static inline int __cpu_has_fpu(void)
  120. {
  121. return ((cpu_get_fpu_id() & FPIR_IMP_MASK) != FPIR_IMP_NONE);
  122. }
  123. static inline unsigned long cpu_get_msa_id(void)
  124. {
  125. unsigned long status, msa_id;
  126. status = read_c0_status();
  127. __enable_fpu(FPU_64BIT);
  128. enable_msa();
  129. msa_id = read_msa_ir();
  130. disable_msa();
  131. write_c0_status(status);
  132. return msa_id;
  133. }
  134. static inline void cpu_probe_vmbits(struct cpuinfo_mips *c)
  135. {
  136. #ifdef __NEED_VMBITS_PROBE
  137. write_c0_entryhi(0x3fffffffffffe000ULL);
  138. back_to_back_c0_hazard();
  139. c->vmbits = fls64(read_c0_entryhi() & 0x3fffffffffffe000ULL);
  140. #endif
  141. }
  142. static void set_isa(struct cpuinfo_mips *c, unsigned int isa)
  143. {
  144. switch (isa) {
  145. case MIPS_CPU_ISA_M64R2:
  146. c->isa_level |= MIPS_CPU_ISA_M32R2 | MIPS_CPU_ISA_M64R2;
  147. case MIPS_CPU_ISA_M64R1:
  148. c->isa_level |= MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M64R1;
  149. case MIPS_CPU_ISA_V:
  150. c->isa_level |= MIPS_CPU_ISA_V;
  151. case MIPS_CPU_ISA_IV:
  152. c->isa_level |= MIPS_CPU_ISA_IV;
  153. case MIPS_CPU_ISA_III:
  154. c->isa_level |= MIPS_CPU_ISA_II | MIPS_CPU_ISA_III;
  155. break;
  156. case MIPS_CPU_ISA_M32R2:
  157. c->isa_level |= MIPS_CPU_ISA_M32R2;
  158. case MIPS_CPU_ISA_M32R1:
  159. c->isa_level |= MIPS_CPU_ISA_M32R1;
  160. case MIPS_CPU_ISA_II:
  161. c->isa_level |= MIPS_CPU_ISA_II;
  162. break;
  163. }
  164. }
  165. static char unknown_isa[] = KERN_ERR \
  166. "Unsupported ISA type, c0.config0: %d.";
  167. static void set_ftlb_enable(struct cpuinfo_mips *c, int enable)
  168. {
  169. unsigned int config6;
  170. /* It's implementation dependent how the FTLB can be enabled */
  171. switch (c->cputype) {
  172. case CPU_PROAPTIV:
  173. case CPU_P5600:
  174. /* proAptiv & related cores use Config6 to enable the FTLB */
  175. config6 = read_c0_config6();
  176. if (enable)
  177. /* Enable FTLB */
  178. write_c0_config6(config6 | MIPS_CONF6_FTLBEN);
  179. else
  180. /* Disable FTLB */
  181. write_c0_config6(config6 & ~MIPS_CONF6_FTLBEN);
  182. back_to_back_c0_hazard();
  183. break;
  184. }
  185. }
  186. static inline unsigned int decode_config0(struct cpuinfo_mips *c)
  187. {
  188. unsigned int config0;
  189. int isa;
  190. config0 = read_c0_config();
  191. /*
  192. * Look for Standard TLB or Dual VTLB and FTLB
  193. */
  194. if ((((config0 & MIPS_CONF_MT) >> 7) == 1) ||
  195. (((config0 & MIPS_CONF_MT) >> 7) == 4))
  196. c->options |= MIPS_CPU_TLB;
  197. isa = (config0 & MIPS_CONF_AT) >> 13;
  198. switch (isa) {
  199. case 0:
  200. switch ((config0 & MIPS_CONF_AR) >> 10) {
  201. case 0:
  202. set_isa(c, MIPS_CPU_ISA_M32R1);
  203. break;
  204. case 1:
  205. set_isa(c, MIPS_CPU_ISA_M32R2);
  206. break;
  207. default:
  208. goto unknown;
  209. }
  210. break;
  211. case 2:
  212. switch ((config0 & MIPS_CONF_AR) >> 10) {
  213. case 0:
  214. set_isa(c, MIPS_CPU_ISA_M64R1);
  215. break;
  216. case 1:
  217. set_isa(c, MIPS_CPU_ISA_M64R2);
  218. break;
  219. default:
  220. goto unknown;
  221. }
  222. break;
  223. default:
  224. goto unknown;
  225. }
  226. return config0 & MIPS_CONF_M;
  227. unknown:
  228. panic(unknown_isa, config0);
  229. }
  230. static inline unsigned int decode_config1(struct cpuinfo_mips *c)
  231. {
  232. unsigned int config1;
  233. config1 = read_c0_config1();
  234. if (config1 & MIPS_CONF1_MD)
  235. c->ases |= MIPS_ASE_MDMX;
  236. if (config1 & MIPS_CONF1_WR)
  237. c->options |= MIPS_CPU_WATCH;
  238. if (config1 & MIPS_CONF1_CA)
  239. c->ases |= MIPS_ASE_MIPS16;
  240. if (config1 & MIPS_CONF1_EP)
  241. c->options |= MIPS_CPU_EJTAG;
  242. if (config1 & MIPS_CONF1_FP) {
  243. c->options |= MIPS_CPU_FPU;
  244. c->options |= MIPS_CPU_32FPR;
  245. }
  246. if (cpu_has_tlb) {
  247. c->tlbsize = ((config1 & MIPS_CONF1_TLBS) >> 25) + 1;
  248. c->tlbsizevtlb = c->tlbsize;
  249. c->tlbsizeftlbsets = 0;
  250. }
  251. return config1 & MIPS_CONF_M;
  252. }
  253. static inline unsigned int decode_config2(struct cpuinfo_mips *c)
  254. {
  255. unsigned int config2;
  256. config2 = read_c0_config2();
  257. if (config2 & MIPS_CONF2_SL)
  258. c->scache.flags &= ~MIPS_CACHE_NOT_PRESENT;
  259. return config2 & MIPS_CONF_M;
  260. }
  261. static inline unsigned int decode_config3(struct cpuinfo_mips *c)
  262. {
  263. unsigned int config3;
  264. config3 = read_c0_config3();
  265. if (config3 & MIPS_CONF3_SM) {
  266. c->ases |= MIPS_ASE_SMARTMIPS;
  267. c->options |= MIPS_CPU_RIXI;
  268. }
  269. if (config3 & MIPS_CONF3_RXI)
  270. c->options |= MIPS_CPU_RIXI;
  271. if (config3 & MIPS_CONF3_DSP)
  272. c->ases |= MIPS_ASE_DSP;
  273. if (config3 & MIPS_CONF3_DSP2P)
  274. c->ases |= MIPS_ASE_DSP2P;
  275. if (config3 & MIPS_CONF3_VINT)
  276. c->options |= MIPS_CPU_VINT;
  277. if (config3 & MIPS_CONF3_VEIC)
  278. c->options |= MIPS_CPU_VEIC;
  279. if (config3 & MIPS_CONF3_MT)
  280. c->ases |= MIPS_ASE_MIPSMT;
  281. if (config3 & MIPS_CONF3_ULRI)
  282. c->options |= MIPS_CPU_ULRI;
  283. if (config3 & MIPS_CONF3_ISA)
  284. c->options |= MIPS_CPU_MICROMIPS;
  285. if (config3 & MIPS_CONF3_VZ)
  286. c->ases |= MIPS_ASE_VZ;
  287. if (config3 & MIPS_CONF3_SC)
  288. c->options |= MIPS_CPU_SEGMENTS;
  289. if (config3 & MIPS_CONF3_MSA)
  290. c->ases |= MIPS_ASE_MSA;
  291. /* Only tested on 32-bit cores */
  292. if ((config3 & MIPS_CONF3_PW) && config_enabled(CONFIG_32BIT))
  293. c->options |= MIPS_CPU_HTW;
  294. return config3 & MIPS_CONF_M;
  295. }
  296. static inline unsigned int decode_config4(struct cpuinfo_mips *c)
  297. {
  298. unsigned int config4;
  299. unsigned int newcf4;
  300. unsigned int mmuextdef;
  301. unsigned int ftlb_page = MIPS_CONF4_FTLBPAGESIZE;
  302. config4 = read_c0_config4();
  303. if (cpu_has_tlb) {
  304. if (((config4 & MIPS_CONF4_IE) >> 29) == 2)
  305. c->options |= MIPS_CPU_TLBINV;
  306. mmuextdef = config4 & MIPS_CONF4_MMUEXTDEF;
  307. switch (mmuextdef) {
  308. case MIPS_CONF4_MMUEXTDEF_MMUSIZEEXT:
  309. c->tlbsize += (config4 & MIPS_CONF4_MMUSIZEEXT) * 0x40;
  310. c->tlbsizevtlb = c->tlbsize;
  311. break;
  312. case MIPS_CONF4_MMUEXTDEF_VTLBSIZEEXT:
  313. c->tlbsizevtlb +=
  314. ((config4 & MIPS_CONF4_VTLBSIZEEXT) >>
  315. MIPS_CONF4_VTLBSIZEEXT_SHIFT) * 0x40;
  316. c->tlbsize = c->tlbsizevtlb;
  317. ftlb_page = MIPS_CONF4_VFTLBPAGESIZE;
  318. /* fall through */
  319. case MIPS_CONF4_MMUEXTDEF_FTLBSIZEEXT:
  320. newcf4 = (config4 & ~ftlb_page) |
  321. (page_size_ftlb(mmuextdef) <<
  322. MIPS_CONF4_FTLBPAGESIZE_SHIFT);
  323. write_c0_config4(newcf4);
  324. back_to_back_c0_hazard();
  325. config4 = read_c0_config4();
  326. if (config4 != newcf4) {
  327. pr_err("PAGE_SIZE 0x%lx is not supported by FTLB (config4=0x%x)\n",
  328. PAGE_SIZE, config4);
  329. /* Switch FTLB off */
  330. set_ftlb_enable(c, 0);
  331. break;
  332. }
  333. c->tlbsizeftlbsets = 1 <<
  334. ((config4 & MIPS_CONF4_FTLBSETS) >>
  335. MIPS_CONF4_FTLBSETS_SHIFT);
  336. c->tlbsizeftlbways = ((config4 & MIPS_CONF4_FTLBWAYS) >>
  337. MIPS_CONF4_FTLBWAYS_SHIFT) + 2;
  338. c->tlbsize += c->tlbsizeftlbways * c->tlbsizeftlbsets;
  339. break;
  340. }
  341. }
  342. c->kscratch_mask = (config4 >> 16) & 0xff;
  343. return config4 & MIPS_CONF_M;
  344. }
  345. static inline unsigned int decode_config5(struct cpuinfo_mips *c)
  346. {
  347. unsigned int config5;
  348. config5 = read_c0_config5();
  349. config5 &= ~MIPS_CONF5_UFR;
  350. write_c0_config5(config5);
  351. if (config5 & MIPS_CONF5_EVA)
  352. c->options |= MIPS_CPU_EVA;
  353. if (config5 & MIPS_CONF5_MRP)
  354. c->options |= MIPS_CPU_MAAR;
  355. return config5 & MIPS_CONF_M;
  356. }
  357. static void decode_configs(struct cpuinfo_mips *c)
  358. {
  359. int ok;
  360. /* MIPS32 or MIPS64 compliant CPU. */
  361. c->options = MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE | MIPS_CPU_COUNTER |
  362. MIPS_CPU_DIVEC | MIPS_CPU_LLSC | MIPS_CPU_MCHECK;
  363. c->scache.flags = MIPS_CACHE_NOT_PRESENT;
  364. /* Enable FTLB if present */
  365. set_ftlb_enable(c, 1);
  366. ok = decode_config0(c); /* Read Config registers. */
  367. BUG_ON(!ok); /* Arch spec violation! */
  368. if (ok)
  369. ok = decode_config1(c);
  370. if (ok)
  371. ok = decode_config2(c);
  372. if (ok)
  373. ok = decode_config3(c);
  374. if (ok)
  375. ok = decode_config4(c);
  376. if (ok)
  377. ok = decode_config5(c);
  378. mips_probe_watch_registers(c);
  379. if (cpu_has_rixi) {
  380. /* Enable the RIXI exceptions */
  381. write_c0_pagegrain(read_c0_pagegrain() | PG_IEC);
  382. back_to_back_c0_hazard();
  383. /* Verify the IEC bit is set */
  384. if (read_c0_pagegrain() & PG_IEC)
  385. c->options |= MIPS_CPU_RIXIEX;
  386. }
  387. #ifndef CONFIG_MIPS_CPS
  388. if (cpu_has_mips_r2) {
  389. c->core = get_ebase_cpunum();
  390. if (cpu_has_mipsmt)
  391. c->core >>= fls(core_nvpes()) - 1;
  392. }
  393. #endif
  394. }
  395. #define R4K_OPTS (MIPS_CPU_TLB | MIPS_CPU_4KEX | MIPS_CPU_4K_CACHE \
  396. | MIPS_CPU_COUNTER)
  397. static inline void cpu_probe_legacy(struct cpuinfo_mips *c, unsigned int cpu)
  398. {
  399. switch (c->processor_id & PRID_IMP_MASK) {
  400. case PRID_IMP_R2000:
  401. c->cputype = CPU_R2000;
  402. __cpu_name[cpu] = "R2000";
  403. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  404. MIPS_CPU_NOFPUEX;
  405. if (__cpu_has_fpu())
  406. c->options |= MIPS_CPU_FPU;
  407. c->tlbsize = 64;
  408. break;
  409. case PRID_IMP_R3000:
  410. if ((c->processor_id & PRID_REV_MASK) == PRID_REV_R3000A) {
  411. if (cpu_has_confreg()) {
  412. c->cputype = CPU_R3081E;
  413. __cpu_name[cpu] = "R3081";
  414. } else {
  415. c->cputype = CPU_R3000A;
  416. __cpu_name[cpu] = "R3000A";
  417. }
  418. } else {
  419. c->cputype = CPU_R3000;
  420. __cpu_name[cpu] = "R3000";
  421. }
  422. c->options = MIPS_CPU_TLB | MIPS_CPU_3K_CACHE |
  423. MIPS_CPU_NOFPUEX;
  424. if (__cpu_has_fpu())
  425. c->options |= MIPS_CPU_FPU;
  426. c->tlbsize = 64;
  427. break;
  428. case PRID_IMP_R4000:
  429. if (read_c0_config() & CONF_SC) {
  430. if ((c->processor_id & PRID_REV_MASK) >=
  431. PRID_REV_R4400) {
  432. c->cputype = CPU_R4400PC;
  433. __cpu_name[cpu] = "R4400PC";
  434. } else {
  435. c->cputype = CPU_R4000PC;
  436. __cpu_name[cpu] = "R4000PC";
  437. }
  438. } else {
  439. int cca = read_c0_config() & CONF_CM_CMASK;
  440. int mc;
  441. /*
  442. * SC and MC versions can't be reliably told apart,
  443. * but only the latter support coherent caching
  444. * modes so assume the firmware has set the KSEG0
  445. * coherency attribute reasonably (if uncached, we
  446. * assume SC).
  447. */
  448. switch (cca) {
  449. case CONF_CM_CACHABLE_CE:
  450. case CONF_CM_CACHABLE_COW:
  451. case CONF_CM_CACHABLE_CUW:
  452. mc = 1;
  453. break;
  454. default:
  455. mc = 0;
  456. break;
  457. }
  458. if ((c->processor_id & PRID_REV_MASK) >=
  459. PRID_REV_R4400) {
  460. c->cputype = mc ? CPU_R4400MC : CPU_R4400SC;
  461. __cpu_name[cpu] = mc ? "R4400MC" : "R4400SC";
  462. } else {
  463. c->cputype = mc ? CPU_R4000MC : CPU_R4000SC;
  464. __cpu_name[cpu] = mc ? "R4000MC" : "R4000SC";
  465. }
  466. }
  467. set_isa(c, MIPS_CPU_ISA_III);
  468. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  469. MIPS_CPU_WATCH | MIPS_CPU_VCE |
  470. MIPS_CPU_LLSC;
  471. c->tlbsize = 48;
  472. break;
  473. case PRID_IMP_VR41XX:
  474. set_isa(c, MIPS_CPU_ISA_III);
  475. c->options = R4K_OPTS;
  476. c->tlbsize = 32;
  477. switch (c->processor_id & 0xf0) {
  478. case PRID_REV_VR4111:
  479. c->cputype = CPU_VR4111;
  480. __cpu_name[cpu] = "NEC VR4111";
  481. break;
  482. case PRID_REV_VR4121:
  483. c->cputype = CPU_VR4121;
  484. __cpu_name[cpu] = "NEC VR4121";
  485. break;
  486. case PRID_REV_VR4122:
  487. if ((c->processor_id & 0xf) < 0x3) {
  488. c->cputype = CPU_VR4122;
  489. __cpu_name[cpu] = "NEC VR4122";
  490. } else {
  491. c->cputype = CPU_VR4181A;
  492. __cpu_name[cpu] = "NEC VR4181A";
  493. }
  494. break;
  495. case PRID_REV_VR4130:
  496. if ((c->processor_id & 0xf) < 0x4) {
  497. c->cputype = CPU_VR4131;
  498. __cpu_name[cpu] = "NEC VR4131";
  499. } else {
  500. c->cputype = CPU_VR4133;
  501. c->options |= MIPS_CPU_LLSC;
  502. __cpu_name[cpu] = "NEC VR4133";
  503. }
  504. break;
  505. default:
  506. printk(KERN_INFO "Unexpected CPU of NEC VR4100 series\n");
  507. c->cputype = CPU_VR41XX;
  508. __cpu_name[cpu] = "NEC Vr41xx";
  509. break;
  510. }
  511. break;
  512. case PRID_IMP_R4300:
  513. c->cputype = CPU_R4300;
  514. __cpu_name[cpu] = "R4300";
  515. set_isa(c, MIPS_CPU_ISA_III);
  516. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  517. MIPS_CPU_LLSC;
  518. c->tlbsize = 32;
  519. break;
  520. case PRID_IMP_R4600:
  521. c->cputype = CPU_R4600;
  522. __cpu_name[cpu] = "R4600";
  523. set_isa(c, MIPS_CPU_ISA_III);
  524. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  525. MIPS_CPU_LLSC;
  526. c->tlbsize = 48;
  527. break;
  528. #if 0
  529. case PRID_IMP_R4650:
  530. /*
  531. * This processor doesn't have an MMU, so it's not
  532. * "real easy" to run Linux on it. It is left purely
  533. * for documentation. Commented out because it shares
  534. * it's c0_prid id number with the TX3900.
  535. */
  536. c->cputype = CPU_R4650;
  537. __cpu_name[cpu] = "R4650";
  538. set_isa(c, MIPS_CPU_ISA_III);
  539. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_LLSC;
  540. c->tlbsize = 48;
  541. break;
  542. #endif
  543. case PRID_IMP_TX39:
  544. c->options = MIPS_CPU_TLB | MIPS_CPU_TX39_CACHE;
  545. if ((c->processor_id & 0xf0) == (PRID_REV_TX3927 & 0xf0)) {
  546. c->cputype = CPU_TX3927;
  547. __cpu_name[cpu] = "TX3927";
  548. c->tlbsize = 64;
  549. } else {
  550. switch (c->processor_id & PRID_REV_MASK) {
  551. case PRID_REV_TX3912:
  552. c->cputype = CPU_TX3912;
  553. __cpu_name[cpu] = "TX3912";
  554. c->tlbsize = 32;
  555. break;
  556. case PRID_REV_TX3922:
  557. c->cputype = CPU_TX3922;
  558. __cpu_name[cpu] = "TX3922";
  559. c->tlbsize = 64;
  560. break;
  561. }
  562. }
  563. break;
  564. case PRID_IMP_R4700:
  565. c->cputype = CPU_R4700;
  566. __cpu_name[cpu] = "R4700";
  567. set_isa(c, MIPS_CPU_ISA_III);
  568. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  569. MIPS_CPU_LLSC;
  570. c->tlbsize = 48;
  571. break;
  572. case PRID_IMP_TX49:
  573. c->cputype = CPU_TX49XX;
  574. __cpu_name[cpu] = "R49XX";
  575. set_isa(c, MIPS_CPU_ISA_III);
  576. c->options = R4K_OPTS | MIPS_CPU_LLSC;
  577. if (!(c->processor_id & 0x08))
  578. c->options |= MIPS_CPU_FPU | MIPS_CPU_32FPR;
  579. c->tlbsize = 48;
  580. break;
  581. case PRID_IMP_R5000:
  582. c->cputype = CPU_R5000;
  583. __cpu_name[cpu] = "R5000";
  584. set_isa(c, MIPS_CPU_ISA_IV);
  585. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  586. MIPS_CPU_LLSC;
  587. c->tlbsize = 48;
  588. break;
  589. case PRID_IMP_R5432:
  590. c->cputype = CPU_R5432;
  591. __cpu_name[cpu] = "R5432";
  592. set_isa(c, MIPS_CPU_ISA_IV);
  593. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  594. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  595. c->tlbsize = 48;
  596. break;
  597. case PRID_IMP_R5500:
  598. c->cputype = CPU_R5500;
  599. __cpu_name[cpu] = "R5500";
  600. set_isa(c, MIPS_CPU_ISA_IV);
  601. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  602. MIPS_CPU_WATCH | MIPS_CPU_LLSC;
  603. c->tlbsize = 48;
  604. break;
  605. case PRID_IMP_NEVADA:
  606. c->cputype = CPU_NEVADA;
  607. __cpu_name[cpu] = "Nevada";
  608. set_isa(c, MIPS_CPU_ISA_IV);
  609. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  610. MIPS_CPU_DIVEC | MIPS_CPU_LLSC;
  611. c->tlbsize = 48;
  612. break;
  613. case PRID_IMP_R6000:
  614. c->cputype = CPU_R6000;
  615. __cpu_name[cpu] = "R6000";
  616. set_isa(c, MIPS_CPU_ISA_II);
  617. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  618. MIPS_CPU_LLSC;
  619. c->tlbsize = 32;
  620. break;
  621. case PRID_IMP_R6000A:
  622. c->cputype = CPU_R6000A;
  623. __cpu_name[cpu] = "R6000A";
  624. set_isa(c, MIPS_CPU_ISA_II);
  625. c->options = MIPS_CPU_TLB | MIPS_CPU_FPU |
  626. MIPS_CPU_LLSC;
  627. c->tlbsize = 32;
  628. break;
  629. case PRID_IMP_RM7000:
  630. c->cputype = CPU_RM7000;
  631. __cpu_name[cpu] = "RM7000";
  632. set_isa(c, MIPS_CPU_ISA_IV);
  633. c->options = R4K_OPTS | MIPS_CPU_FPU | MIPS_CPU_32FPR |
  634. MIPS_CPU_LLSC;
  635. /*
  636. * Undocumented RM7000: Bit 29 in the info register of
  637. * the RM7000 v2.0 indicates if the TLB has 48 or 64
  638. * entries.
  639. *
  640. * 29 1 => 64 entry JTLB
  641. * 0 => 48 entry JTLB
  642. */
  643. c->tlbsize = (read_c0_info() & (1 << 29)) ? 64 : 48;
  644. break;
  645. case PRID_IMP_R8000:
  646. c->cputype = CPU_R8000;
  647. __cpu_name[cpu] = "RM8000";
  648. set_isa(c, MIPS_CPU_ISA_IV);
  649. c->options = MIPS_CPU_TLB | MIPS_CPU_4KEX |
  650. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  651. MIPS_CPU_LLSC;
  652. c->tlbsize = 384; /* has weird TLB: 3-way x 128 */
  653. break;
  654. case PRID_IMP_R10000:
  655. c->cputype = CPU_R10000;
  656. __cpu_name[cpu] = "R10000";
  657. set_isa(c, MIPS_CPU_ISA_IV);
  658. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  659. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  660. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  661. MIPS_CPU_LLSC;
  662. c->tlbsize = 64;
  663. break;
  664. case PRID_IMP_R12000:
  665. c->cputype = CPU_R12000;
  666. __cpu_name[cpu] = "R12000";
  667. set_isa(c, MIPS_CPU_ISA_IV);
  668. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  669. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  670. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  671. MIPS_CPU_LLSC;
  672. c->tlbsize = 64;
  673. break;
  674. case PRID_IMP_R14000:
  675. c->cputype = CPU_R14000;
  676. __cpu_name[cpu] = "R14000";
  677. set_isa(c, MIPS_CPU_ISA_IV);
  678. c->options = MIPS_CPU_TLB | MIPS_CPU_4K_CACHE | MIPS_CPU_4KEX |
  679. MIPS_CPU_FPU | MIPS_CPU_32FPR |
  680. MIPS_CPU_COUNTER | MIPS_CPU_WATCH |
  681. MIPS_CPU_LLSC;
  682. c->tlbsize = 64;
  683. break;
  684. case PRID_IMP_LOONGSON_64: /* Loongson-2/3 */
  685. switch (c->processor_id & PRID_REV_MASK) {
  686. case PRID_REV_LOONGSON2E:
  687. c->cputype = CPU_LOONGSON2;
  688. __cpu_name[cpu] = "ICT Loongson-2";
  689. set_elf_platform(cpu, "loongson2e");
  690. break;
  691. case PRID_REV_LOONGSON2F:
  692. c->cputype = CPU_LOONGSON2;
  693. __cpu_name[cpu] = "ICT Loongson-2";
  694. set_elf_platform(cpu, "loongson2f");
  695. break;
  696. case PRID_REV_LOONGSON3A:
  697. c->cputype = CPU_LOONGSON3;
  698. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  699. __cpu_name[cpu] = "ICT Loongson-3";
  700. set_elf_platform(cpu, "loongson3a");
  701. break;
  702. case PRID_REV_LOONGSON3B_R1:
  703. case PRID_REV_LOONGSON3B_R2:
  704. c->cputype = CPU_LOONGSON3;
  705. __cpu_name[cpu] = "ICT Loongson-3";
  706. set_elf_platform(cpu, "loongson3b");
  707. break;
  708. }
  709. set_isa(c, MIPS_CPU_ISA_III);
  710. c->options = R4K_OPTS |
  711. MIPS_CPU_FPU | MIPS_CPU_LLSC |
  712. MIPS_CPU_32FPR;
  713. c->tlbsize = 64;
  714. break;
  715. case PRID_IMP_LOONGSON_32: /* Loongson-1 */
  716. decode_configs(c);
  717. c->cputype = CPU_LOONGSON1;
  718. switch (c->processor_id & PRID_REV_MASK) {
  719. case PRID_REV_LOONGSON1B:
  720. __cpu_name[cpu] = "Loongson 1B";
  721. break;
  722. }
  723. break;
  724. }
  725. }
  726. static inline void cpu_probe_mips(struct cpuinfo_mips *c, unsigned int cpu)
  727. {
  728. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  729. switch (c->processor_id & PRID_IMP_MASK) {
  730. case PRID_IMP_4KC:
  731. c->cputype = CPU_4KC;
  732. c->writecombine = _CACHE_UNCACHED;
  733. __cpu_name[cpu] = "MIPS 4Kc";
  734. break;
  735. case PRID_IMP_4KEC:
  736. case PRID_IMP_4KECR2:
  737. c->cputype = CPU_4KEC;
  738. c->writecombine = _CACHE_UNCACHED;
  739. __cpu_name[cpu] = "MIPS 4KEc";
  740. break;
  741. case PRID_IMP_4KSC:
  742. case PRID_IMP_4KSD:
  743. c->cputype = CPU_4KSC;
  744. c->writecombine = _CACHE_UNCACHED;
  745. __cpu_name[cpu] = "MIPS 4KSc";
  746. break;
  747. case PRID_IMP_5KC:
  748. c->cputype = CPU_5KC;
  749. c->writecombine = _CACHE_UNCACHED;
  750. __cpu_name[cpu] = "MIPS 5Kc";
  751. break;
  752. case PRID_IMP_5KE:
  753. c->cputype = CPU_5KE;
  754. c->writecombine = _CACHE_UNCACHED;
  755. __cpu_name[cpu] = "MIPS 5KE";
  756. break;
  757. case PRID_IMP_20KC:
  758. c->cputype = CPU_20KC;
  759. c->writecombine = _CACHE_UNCACHED;
  760. __cpu_name[cpu] = "MIPS 20Kc";
  761. break;
  762. case PRID_IMP_24K:
  763. c->cputype = CPU_24K;
  764. c->writecombine = _CACHE_UNCACHED;
  765. __cpu_name[cpu] = "MIPS 24Kc";
  766. break;
  767. case PRID_IMP_24KE:
  768. c->cputype = CPU_24K;
  769. c->writecombine = _CACHE_UNCACHED;
  770. __cpu_name[cpu] = "MIPS 24KEc";
  771. break;
  772. case PRID_IMP_25KF:
  773. c->cputype = CPU_25KF;
  774. c->writecombine = _CACHE_UNCACHED;
  775. __cpu_name[cpu] = "MIPS 25Kc";
  776. break;
  777. case PRID_IMP_34K:
  778. c->cputype = CPU_34K;
  779. c->writecombine = _CACHE_UNCACHED;
  780. __cpu_name[cpu] = "MIPS 34Kc";
  781. break;
  782. case PRID_IMP_74K:
  783. c->cputype = CPU_74K;
  784. c->writecombine = _CACHE_UNCACHED;
  785. __cpu_name[cpu] = "MIPS 74Kc";
  786. break;
  787. case PRID_IMP_M14KC:
  788. c->cputype = CPU_M14KC;
  789. c->writecombine = _CACHE_UNCACHED;
  790. __cpu_name[cpu] = "MIPS M14Kc";
  791. break;
  792. case PRID_IMP_M14KEC:
  793. c->cputype = CPU_M14KEC;
  794. c->writecombine = _CACHE_UNCACHED;
  795. __cpu_name[cpu] = "MIPS M14KEc";
  796. break;
  797. case PRID_IMP_1004K:
  798. c->cputype = CPU_1004K;
  799. c->writecombine = _CACHE_UNCACHED;
  800. __cpu_name[cpu] = "MIPS 1004Kc";
  801. break;
  802. case PRID_IMP_1074K:
  803. c->cputype = CPU_1074K;
  804. c->writecombine = _CACHE_UNCACHED;
  805. __cpu_name[cpu] = "MIPS 1074Kc";
  806. break;
  807. case PRID_IMP_INTERAPTIV_UP:
  808. c->cputype = CPU_INTERAPTIV;
  809. __cpu_name[cpu] = "MIPS interAptiv";
  810. break;
  811. case PRID_IMP_INTERAPTIV_MP:
  812. c->cputype = CPU_INTERAPTIV;
  813. __cpu_name[cpu] = "MIPS interAptiv (multi)";
  814. break;
  815. case PRID_IMP_PROAPTIV_UP:
  816. c->cputype = CPU_PROAPTIV;
  817. __cpu_name[cpu] = "MIPS proAptiv";
  818. break;
  819. case PRID_IMP_PROAPTIV_MP:
  820. c->cputype = CPU_PROAPTIV;
  821. __cpu_name[cpu] = "MIPS proAptiv (multi)";
  822. break;
  823. case PRID_IMP_P5600:
  824. c->cputype = CPU_P5600;
  825. __cpu_name[cpu] = "MIPS P5600";
  826. break;
  827. case PRID_IMP_M5150:
  828. c->cputype = CPU_M5150;
  829. __cpu_name[cpu] = "MIPS M5150";
  830. break;
  831. }
  832. decode_configs(c);
  833. spram_config();
  834. }
  835. static inline void cpu_probe_alchemy(struct cpuinfo_mips *c, unsigned int cpu)
  836. {
  837. decode_configs(c);
  838. switch (c->processor_id & PRID_IMP_MASK) {
  839. case PRID_IMP_AU1_REV1:
  840. case PRID_IMP_AU1_REV2:
  841. c->cputype = CPU_ALCHEMY;
  842. switch ((c->processor_id >> 24) & 0xff) {
  843. case 0:
  844. __cpu_name[cpu] = "Au1000";
  845. break;
  846. case 1:
  847. __cpu_name[cpu] = "Au1500";
  848. break;
  849. case 2:
  850. __cpu_name[cpu] = "Au1100";
  851. break;
  852. case 3:
  853. __cpu_name[cpu] = "Au1550";
  854. break;
  855. case 4:
  856. __cpu_name[cpu] = "Au1200";
  857. if ((c->processor_id & PRID_REV_MASK) == 2)
  858. __cpu_name[cpu] = "Au1250";
  859. break;
  860. case 5:
  861. __cpu_name[cpu] = "Au1210";
  862. break;
  863. default:
  864. __cpu_name[cpu] = "Au1xxx";
  865. break;
  866. }
  867. break;
  868. }
  869. }
  870. static inline void cpu_probe_sibyte(struct cpuinfo_mips *c, unsigned int cpu)
  871. {
  872. decode_configs(c);
  873. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  874. switch (c->processor_id & PRID_IMP_MASK) {
  875. case PRID_IMP_SB1:
  876. c->cputype = CPU_SB1;
  877. __cpu_name[cpu] = "SiByte SB1";
  878. /* FPU in pass1 is known to have issues. */
  879. if ((c->processor_id & PRID_REV_MASK) < 0x02)
  880. c->options &= ~(MIPS_CPU_FPU | MIPS_CPU_32FPR);
  881. break;
  882. case PRID_IMP_SB1A:
  883. c->cputype = CPU_SB1A;
  884. __cpu_name[cpu] = "SiByte SB1A";
  885. break;
  886. }
  887. }
  888. static inline void cpu_probe_sandcraft(struct cpuinfo_mips *c, unsigned int cpu)
  889. {
  890. decode_configs(c);
  891. switch (c->processor_id & PRID_IMP_MASK) {
  892. case PRID_IMP_SR71000:
  893. c->cputype = CPU_SR71000;
  894. __cpu_name[cpu] = "Sandcraft SR71000";
  895. c->scache.ways = 8;
  896. c->tlbsize = 64;
  897. break;
  898. }
  899. }
  900. static inline void cpu_probe_nxp(struct cpuinfo_mips *c, unsigned int cpu)
  901. {
  902. decode_configs(c);
  903. switch (c->processor_id & PRID_IMP_MASK) {
  904. case PRID_IMP_PR4450:
  905. c->cputype = CPU_PR4450;
  906. __cpu_name[cpu] = "Philips PR4450";
  907. set_isa(c, MIPS_CPU_ISA_M32R1);
  908. break;
  909. }
  910. }
  911. static inline void cpu_probe_broadcom(struct cpuinfo_mips *c, unsigned int cpu)
  912. {
  913. decode_configs(c);
  914. switch (c->processor_id & PRID_IMP_MASK) {
  915. case PRID_IMP_BMIPS32_REV4:
  916. case PRID_IMP_BMIPS32_REV8:
  917. c->cputype = CPU_BMIPS32;
  918. __cpu_name[cpu] = "Broadcom BMIPS32";
  919. set_elf_platform(cpu, "bmips32");
  920. break;
  921. case PRID_IMP_BMIPS3300:
  922. case PRID_IMP_BMIPS3300_ALT:
  923. case PRID_IMP_BMIPS3300_BUG:
  924. c->cputype = CPU_BMIPS3300;
  925. __cpu_name[cpu] = "Broadcom BMIPS3300";
  926. set_elf_platform(cpu, "bmips3300");
  927. break;
  928. case PRID_IMP_BMIPS43XX: {
  929. int rev = c->processor_id & PRID_REV_MASK;
  930. if (rev >= PRID_REV_BMIPS4380_LO &&
  931. rev <= PRID_REV_BMIPS4380_HI) {
  932. c->cputype = CPU_BMIPS4380;
  933. __cpu_name[cpu] = "Broadcom BMIPS4380";
  934. set_elf_platform(cpu, "bmips4380");
  935. } else {
  936. c->cputype = CPU_BMIPS4350;
  937. __cpu_name[cpu] = "Broadcom BMIPS4350";
  938. set_elf_platform(cpu, "bmips4350");
  939. }
  940. break;
  941. }
  942. case PRID_IMP_BMIPS5000:
  943. c->cputype = CPU_BMIPS5000;
  944. __cpu_name[cpu] = "Broadcom BMIPS5000";
  945. set_elf_platform(cpu, "bmips5000");
  946. c->options |= MIPS_CPU_ULRI;
  947. break;
  948. }
  949. }
  950. static inline void cpu_probe_cavium(struct cpuinfo_mips *c, unsigned int cpu)
  951. {
  952. decode_configs(c);
  953. switch (c->processor_id & PRID_IMP_MASK) {
  954. case PRID_IMP_CAVIUM_CN38XX:
  955. case PRID_IMP_CAVIUM_CN31XX:
  956. case PRID_IMP_CAVIUM_CN30XX:
  957. c->cputype = CPU_CAVIUM_OCTEON;
  958. __cpu_name[cpu] = "Cavium Octeon";
  959. goto platform;
  960. case PRID_IMP_CAVIUM_CN58XX:
  961. case PRID_IMP_CAVIUM_CN56XX:
  962. case PRID_IMP_CAVIUM_CN50XX:
  963. case PRID_IMP_CAVIUM_CN52XX:
  964. c->cputype = CPU_CAVIUM_OCTEON_PLUS;
  965. __cpu_name[cpu] = "Cavium Octeon+";
  966. platform:
  967. set_elf_platform(cpu, "octeon");
  968. break;
  969. case PRID_IMP_CAVIUM_CN61XX:
  970. case PRID_IMP_CAVIUM_CN63XX:
  971. case PRID_IMP_CAVIUM_CN66XX:
  972. case PRID_IMP_CAVIUM_CN68XX:
  973. case PRID_IMP_CAVIUM_CNF71XX:
  974. c->cputype = CPU_CAVIUM_OCTEON2;
  975. __cpu_name[cpu] = "Cavium Octeon II";
  976. set_elf_platform(cpu, "octeon2");
  977. break;
  978. case PRID_IMP_CAVIUM_CN70XX:
  979. case PRID_IMP_CAVIUM_CN78XX:
  980. c->cputype = CPU_CAVIUM_OCTEON3;
  981. __cpu_name[cpu] = "Cavium Octeon III";
  982. set_elf_platform(cpu, "octeon3");
  983. break;
  984. default:
  985. printk(KERN_INFO "Unknown Octeon chip!\n");
  986. c->cputype = CPU_UNKNOWN;
  987. break;
  988. }
  989. }
  990. static inline void cpu_probe_ingenic(struct cpuinfo_mips *c, unsigned int cpu)
  991. {
  992. decode_configs(c);
  993. /* JZRISC does not implement the CP0 counter. */
  994. c->options &= ~MIPS_CPU_COUNTER;
  995. BUG_ON(!__builtin_constant_p(cpu_has_counter) || cpu_has_counter);
  996. switch (c->processor_id & PRID_IMP_MASK) {
  997. case PRID_IMP_JZRISC:
  998. c->cputype = CPU_JZRISC;
  999. c->writecombine = _CACHE_UNCACHED_ACCELERATED;
  1000. __cpu_name[cpu] = "Ingenic JZRISC";
  1001. break;
  1002. default:
  1003. panic("Unknown Ingenic Processor ID!");
  1004. break;
  1005. }
  1006. }
  1007. static inline void cpu_probe_netlogic(struct cpuinfo_mips *c, int cpu)
  1008. {
  1009. decode_configs(c);
  1010. if ((c->processor_id & PRID_IMP_MASK) == PRID_IMP_NETLOGIC_AU13XX) {
  1011. c->cputype = CPU_ALCHEMY;
  1012. __cpu_name[cpu] = "Au1300";
  1013. /* following stuff is not for Alchemy */
  1014. return;
  1015. }
  1016. c->options = (MIPS_CPU_TLB |
  1017. MIPS_CPU_4KEX |
  1018. MIPS_CPU_COUNTER |
  1019. MIPS_CPU_DIVEC |
  1020. MIPS_CPU_WATCH |
  1021. MIPS_CPU_EJTAG |
  1022. MIPS_CPU_LLSC);
  1023. switch (c->processor_id & PRID_IMP_MASK) {
  1024. case PRID_IMP_NETLOGIC_XLP2XX:
  1025. case PRID_IMP_NETLOGIC_XLP9XX:
  1026. case PRID_IMP_NETLOGIC_XLP5XX:
  1027. c->cputype = CPU_XLP;
  1028. __cpu_name[cpu] = "Broadcom XLPII";
  1029. break;
  1030. case PRID_IMP_NETLOGIC_XLP8XX:
  1031. case PRID_IMP_NETLOGIC_XLP3XX:
  1032. c->cputype = CPU_XLP;
  1033. __cpu_name[cpu] = "Netlogic XLP";
  1034. break;
  1035. case PRID_IMP_NETLOGIC_XLR732:
  1036. case PRID_IMP_NETLOGIC_XLR716:
  1037. case PRID_IMP_NETLOGIC_XLR532:
  1038. case PRID_IMP_NETLOGIC_XLR308:
  1039. case PRID_IMP_NETLOGIC_XLR532C:
  1040. case PRID_IMP_NETLOGIC_XLR516C:
  1041. case PRID_IMP_NETLOGIC_XLR508C:
  1042. case PRID_IMP_NETLOGIC_XLR308C:
  1043. c->cputype = CPU_XLR;
  1044. __cpu_name[cpu] = "Netlogic XLR";
  1045. break;
  1046. case PRID_IMP_NETLOGIC_XLS608:
  1047. case PRID_IMP_NETLOGIC_XLS408:
  1048. case PRID_IMP_NETLOGIC_XLS404:
  1049. case PRID_IMP_NETLOGIC_XLS208:
  1050. case PRID_IMP_NETLOGIC_XLS204:
  1051. case PRID_IMP_NETLOGIC_XLS108:
  1052. case PRID_IMP_NETLOGIC_XLS104:
  1053. case PRID_IMP_NETLOGIC_XLS616B:
  1054. case PRID_IMP_NETLOGIC_XLS608B:
  1055. case PRID_IMP_NETLOGIC_XLS416B:
  1056. case PRID_IMP_NETLOGIC_XLS412B:
  1057. case PRID_IMP_NETLOGIC_XLS408B:
  1058. case PRID_IMP_NETLOGIC_XLS404B:
  1059. c->cputype = CPU_XLR;
  1060. __cpu_name[cpu] = "Netlogic XLS";
  1061. break;
  1062. default:
  1063. pr_info("Unknown Netlogic chip id [%02x]!\n",
  1064. c->processor_id);
  1065. c->cputype = CPU_XLR;
  1066. break;
  1067. }
  1068. if (c->cputype == CPU_XLP) {
  1069. set_isa(c, MIPS_CPU_ISA_M64R2);
  1070. c->options |= (MIPS_CPU_FPU | MIPS_CPU_ULRI | MIPS_CPU_MCHECK);
  1071. /* This will be updated again after all threads are woken up */
  1072. c->tlbsize = ((read_c0_config6() >> 16) & 0xffff) + 1;
  1073. } else {
  1074. set_isa(c, MIPS_CPU_ISA_M64R1);
  1075. c->tlbsize = ((read_c0_config1() >> 25) & 0x3f) + 1;
  1076. }
  1077. c->kscratch_mask = 0xf;
  1078. }
  1079. #ifdef CONFIG_64BIT
  1080. /* For use by uaccess.h */
  1081. u64 __ua_limit;
  1082. EXPORT_SYMBOL(__ua_limit);
  1083. #endif
  1084. const char *__cpu_name[NR_CPUS];
  1085. const char *__elf_platform;
  1086. void cpu_probe(void)
  1087. {
  1088. struct cpuinfo_mips *c = &current_cpu_data;
  1089. unsigned int cpu = smp_processor_id();
  1090. c->processor_id = PRID_IMP_UNKNOWN;
  1091. c->fpu_id = FPIR_IMP_NONE;
  1092. c->cputype = CPU_UNKNOWN;
  1093. c->writecombine = _CACHE_UNCACHED;
  1094. c->processor_id = read_c0_prid();
  1095. switch (c->processor_id & PRID_COMP_MASK) {
  1096. case PRID_COMP_LEGACY:
  1097. cpu_probe_legacy(c, cpu);
  1098. break;
  1099. case PRID_COMP_MIPS:
  1100. cpu_probe_mips(c, cpu);
  1101. break;
  1102. case PRID_COMP_ALCHEMY:
  1103. cpu_probe_alchemy(c, cpu);
  1104. break;
  1105. case PRID_COMP_SIBYTE:
  1106. cpu_probe_sibyte(c, cpu);
  1107. break;
  1108. case PRID_COMP_BROADCOM:
  1109. cpu_probe_broadcom(c, cpu);
  1110. break;
  1111. case PRID_COMP_SANDCRAFT:
  1112. cpu_probe_sandcraft(c, cpu);
  1113. break;
  1114. case PRID_COMP_NXP:
  1115. cpu_probe_nxp(c, cpu);
  1116. break;
  1117. case PRID_COMP_CAVIUM:
  1118. cpu_probe_cavium(c, cpu);
  1119. break;
  1120. case PRID_COMP_INGENIC:
  1121. cpu_probe_ingenic(c, cpu);
  1122. break;
  1123. case PRID_COMP_NETLOGIC:
  1124. cpu_probe_netlogic(c, cpu);
  1125. break;
  1126. }
  1127. BUG_ON(!__cpu_name[cpu]);
  1128. BUG_ON(c->cputype == CPU_UNKNOWN);
  1129. /*
  1130. * Platform code can force the cpu type to optimize code
  1131. * generation. In that case be sure the cpu type is correctly
  1132. * manually setup otherwise it could trigger some nasty bugs.
  1133. */
  1134. BUG_ON(current_cpu_type() != c->cputype);
  1135. if (mips_fpu_disabled)
  1136. c->options &= ~MIPS_CPU_FPU;
  1137. if (mips_dsp_disabled)
  1138. c->ases &= ~(MIPS_ASE_DSP | MIPS_ASE_DSP2P);
  1139. if (mips_htw_disabled) {
  1140. c->options &= ~MIPS_CPU_HTW;
  1141. write_c0_pwctl(read_c0_pwctl() &
  1142. ~(1 << MIPS_PWCTL_PWEN_SHIFT));
  1143. }
  1144. if (c->options & MIPS_CPU_FPU) {
  1145. c->fpu_id = cpu_get_fpu_id();
  1146. if (c->isa_level & (MIPS_CPU_ISA_M32R1 | MIPS_CPU_ISA_M32R2 |
  1147. MIPS_CPU_ISA_M64R1 | MIPS_CPU_ISA_M64R2)) {
  1148. if (c->fpu_id & MIPS_FPIR_3D)
  1149. c->ases |= MIPS_ASE_MIPS3D;
  1150. }
  1151. }
  1152. if (cpu_has_mips_r2) {
  1153. c->srsets = ((read_c0_srsctl() >> 26) & 0x0f) + 1;
  1154. /* R2 has Performance Counter Interrupt indicator */
  1155. c->options |= MIPS_CPU_PCI;
  1156. }
  1157. else
  1158. c->srsets = 1;
  1159. if (cpu_has_msa) {
  1160. c->msa_id = cpu_get_msa_id();
  1161. WARN(c->msa_id & MSA_IR_WRPF,
  1162. "Vector register partitioning unimplemented!");
  1163. }
  1164. cpu_probe_vmbits(c);
  1165. #ifdef CONFIG_64BIT
  1166. if (cpu == 0)
  1167. __ua_limit = ~((1ull << cpu_vmbits) - 1);
  1168. #endif
  1169. }
  1170. void cpu_report(void)
  1171. {
  1172. struct cpuinfo_mips *c = &current_cpu_data;
  1173. pr_info("CPU%d revision is: %08x (%s)\n",
  1174. smp_processor_id(), c->processor_id, cpu_name_string());
  1175. if (c->options & MIPS_CPU_FPU)
  1176. printk(KERN_INFO "FPU revision is: %08x\n", c->fpu_id);
  1177. if (cpu_has_msa)
  1178. pr_info("MSA revision is: %08x\n", c->msa_id);
  1179. }