head.S 28 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212
  1. /*
  2. * Here is where the ball gets rolling as far as the kernel is concerned.
  3. * When control is transferred to _start, the bootload has already
  4. * loaded us to the correct address. All that's left to do here is
  5. * to set up the kernel's global pointer and jump to the kernel
  6. * entry point.
  7. *
  8. * Copyright (C) 1998-2001, 2003, 2005 Hewlett-Packard Co
  9. * David Mosberger-Tang <davidm@hpl.hp.com>
  10. * Stephane Eranian <eranian@hpl.hp.com>
  11. * Copyright (C) 1999 VA Linux Systems
  12. * Copyright (C) 1999 Walt Drummond <drummond@valinux.com>
  13. * Copyright (C) 1999 Intel Corp.
  14. * Copyright (C) 1999 Asit Mallick <Asit.K.Mallick@intel.com>
  15. * Copyright (C) 1999 Don Dugger <Don.Dugger@intel.com>
  16. * Copyright (C) 2002 Fenghua Yu <fenghua.yu@intel.com>
  17. * -Optimize __ia64_save_fpu() and __ia64_load_fpu() for Itanium 2.
  18. * Copyright (C) 2004 Ashok Raj <ashok.raj@intel.com>
  19. * Support for CPU Hotplug
  20. */
  21. #include <asm/asmmacro.h>
  22. #include <asm/fpu.h>
  23. #include <asm/kregs.h>
  24. #include <asm/mmu_context.h>
  25. #include <asm/asm-offsets.h>
  26. #include <asm/pal.h>
  27. #include <asm/paravirt.h>
  28. #include <asm/pgtable.h>
  29. #include <asm/processor.h>
  30. #include <asm/ptrace.h>
  31. #include <asm/mca_asm.h>
  32. #include <linux/init.h>
  33. #include <linux/linkage.h>
  34. #ifdef CONFIG_HOTPLUG_CPU
  35. #define SAL_PSR_BITS_TO_SET \
  36. (IA64_PSR_AC | IA64_PSR_BN | IA64_PSR_MFH | IA64_PSR_MFL)
  37. #define SAVE_FROM_REG(src, ptr, dest) \
  38. mov dest=src;; \
  39. st8 [ptr]=dest,0x08
  40. #define RESTORE_REG(reg, ptr, _tmp) \
  41. ld8 _tmp=[ptr],0x08;; \
  42. mov reg=_tmp
  43. #define SAVE_BREAK_REGS(ptr, _idx, _breg, _dest)\
  44. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  45. mov _idx=0;; \
  46. 1: \
  47. SAVE_FROM_REG(_breg[_idx], ptr, _dest);; \
  48. add _idx=1,_idx;; \
  49. br.cloop.sptk.many 1b
  50. #define RESTORE_BREAK_REGS(ptr, _idx, _breg, _tmp, _lbl)\
  51. mov ar.lc=IA64_NUM_DBG_REGS-1;; \
  52. mov _idx=0;; \
  53. _lbl: RESTORE_REG(_breg[_idx], ptr, _tmp);; \
  54. add _idx=1, _idx;; \
  55. br.cloop.sptk.many _lbl
  56. #define SAVE_ONE_RR(num, _reg, _tmp) \
  57. movl _tmp=(num<<61);; \
  58. mov _reg=rr[_tmp]
  59. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  60. SAVE_ONE_RR(0,_r0, _tmp);; \
  61. SAVE_ONE_RR(1,_r1, _tmp);; \
  62. SAVE_ONE_RR(2,_r2, _tmp);; \
  63. SAVE_ONE_RR(3,_r3, _tmp);; \
  64. SAVE_ONE_RR(4,_r4, _tmp);; \
  65. SAVE_ONE_RR(5,_r5, _tmp);; \
  66. SAVE_ONE_RR(6,_r6, _tmp);; \
  67. SAVE_ONE_RR(7,_r7, _tmp);;
  68. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7) \
  69. st8 [ptr]=_r0, 8;; \
  70. st8 [ptr]=_r1, 8;; \
  71. st8 [ptr]=_r2, 8;; \
  72. st8 [ptr]=_r3, 8;; \
  73. st8 [ptr]=_r4, 8;; \
  74. st8 [ptr]=_r5, 8;; \
  75. st8 [ptr]=_r6, 8;; \
  76. st8 [ptr]=_r7, 8;;
  77. #define RESTORE_REGION_REGS(ptr, _idx1, _idx2, _tmp) \
  78. mov ar.lc=0x08-1;; \
  79. movl _idx1=0x00;; \
  80. RestRR: \
  81. dep.z _idx2=_idx1,61,3;; \
  82. ld8 _tmp=[ptr],8;; \
  83. mov rr[_idx2]=_tmp;; \
  84. srlz.d;; \
  85. add _idx1=1,_idx1;; \
  86. br.cloop.sptk.few RestRR
  87. #define SET_AREA_FOR_BOOTING_CPU(reg1, reg2) \
  88. movl reg1=sal_state_for_booting_cpu;; \
  89. ld8 reg2=[reg1];;
  90. /*
  91. * Adjust region registers saved before starting to save
  92. * break regs and rest of the states that need to be preserved.
  93. */
  94. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(_reg1,_reg2,_pred) \
  95. SAVE_FROM_REG(b0,_reg1,_reg2);; \
  96. SAVE_FROM_REG(b1,_reg1,_reg2);; \
  97. SAVE_FROM_REG(b2,_reg1,_reg2);; \
  98. SAVE_FROM_REG(b3,_reg1,_reg2);; \
  99. SAVE_FROM_REG(b4,_reg1,_reg2);; \
  100. SAVE_FROM_REG(b5,_reg1,_reg2);; \
  101. st8 [_reg1]=r1,0x08;; \
  102. st8 [_reg1]=r12,0x08;; \
  103. st8 [_reg1]=r13,0x08;; \
  104. SAVE_FROM_REG(ar.fpsr,_reg1,_reg2);; \
  105. SAVE_FROM_REG(ar.pfs,_reg1,_reg2);; \
  106. SAVE_FROM_REG(ar.rnat,_reg1,_reg2);; \
  107. SAVE_FROM_REG(ar.unat,_reg1,_reg2);; \
  108. SAVE_FROM_REG(ar.bspstore,_reg1,_reg2);; \
  109. SAVE_FROM_REG(cr.dcr,_reg1,_reg2);; \
  110. SAVE_FROM_REG(cr.iva,_reg1,_reg2);; \
  111. SAVE_FROM_REG(cr.pta,_reg1,_reg2);; \
  112. SAVE_FROM_REG(cr.itv,_reg1,_reg2);; \
  113. SAVE_FROM_REG(cr.pmv,_reg1,_reg2);; \
  114. SAVE_FROM_REG(cr.cmcv,_reg1,_reg2);; \
  115. SAVE_FROM_REG(cr.lrr0,_reg1,_reg2);; \
  116. SAVE_FROM_REG(cr.lrr1,_reg1,_reg2);; \
  117. st8 [_reg1]=r4,0x08;; \
  118. st8 [_reg1]=r5,0x08;; \
  119. st8 [_reg1]=r6,0x08;; \
  120. st8 [_reg1]=r7,0x08;; \
  121. st8 [_reg1]=_pred,0x08;; \
  122. SAVE_FROM_REG(ar.lc, _reg1, _reg2);; \
  123. stf.spill.nta [_reg1]=f2,16;; \
  124. stf.spill.nta [_reg1]=f3,16;; \
  125. stf.spill.nta [_reg1]=f4,16;; \
  126. stf.spill.nta [_reg1]=f5,16;; \
  127. stf.spill.nta [_reg1]=f16,16;; \
  128. stf.spill.nta [_reg1]=f17,16;; \
  129. stf.spill.nta [_reg1]=f18,16;; \
  130. stf.spill.nta [_reg1]=f19,16;; \
  131. stf.spill.nta [_reg1]=f20,16;; \
  132. stf.spill.nta [_reg1]=f21,16;; \
  133. stf.spill.nta [_reg1]=f22,16;; \
  134. stf.spill.nta [_reg1]=f23,16;; \
  135. stf.spill.nta [_reg1]=f24,16;; \
  136. stf.spill.nta [_reg1]=f25,16;; \
  137. stf.spill.nta [_reg1]=f26,16;; \
  138. stf.spill.nta [_reg1]=f27,16;; \
  139. stf.spill.nta [_reg1]=f28,16;; \
  140. stf.spill.nta [_reg1]=f29,16;; \
  141. stf.spill.nta [_reg1]=f30,16;; \
  142. stf.spill.nta [_reg1]=f31,16;;
  143. #else
  144. #define SET_AREA_FOR_BOOTING_CPU(a1, a2)
  145. #define SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(a1,a2, a3)
  146. #define SAVE_REGION_REGS(_tmp, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  147. #define STORE_REGION_REGS(ptr, _r0, _r1, _r2, _r3, _r4, _r5, _r6, _r7)
  148. #endif
  149. #define SET_ONE_RR(num, pgsize, _tmp1, _tmp2, vhpt) \
  150. movl _tmp1=(num << 61);; \
  151. mov _tmp2=((ia64_rid(IA64_REGION_ID_KERNEL, (num<<61)) << 8) | (pgsize << 2) | vhpt);; \
  152. mov rr[_tmp1]=_tmp2
  153. __PAGE_ALIGNED_DATA
  154. .global empty_zero_page
  155. empty_zero_page:
  156. .skip PAGE_SIZE
  157. .global swapper_pg_dir
  158. swapper_pg_dir:
  159. .skip PAGE_SIZE
  160. .rodata
  161. halt_msg:
  162. stringz "Halting kernel\n"
  163. __REF
  164. .global start_ap
  165. /*
  166. * Start the kernel. When the bootloader passes control to _start(), r28
  167. * points to the address of the boot parameter area. Execution reaches
  168. * here in physical mode.
  169. */
  170. GLOBAL_ENTRY(_start)
  171. start_ap:
  172. .prologue
  173. .save rp, r0 // terminate unwind chain with a NULL rp
  174. .body
  175. rsm psr.i | psr.ic
  176. ;;
  177. srlz.i
  178. ;;
  179. {
  180. flushrs // must be first insn in group
  181. srlz.i
  182. }
  183. ;;
  184. /*
  185. * Save the region registers, predicate before they get clobbered
  186. */
  187. SAVE_REGION_REGS(r2, r8,r9,r10,r11,r12,r13,r14,r15);
  188. mov r25=pr;;
  189. /*
  190. * Initialize kernel region registers:
  191. * rr[0]: VHPT enabled, page size = PAGE_SHIFT
  192. * rr[1]: VHPT enabled, page size = PAGE_SHIFT
  193. * rr[2]: VHPT enabled, page size = PAGE_SHIFT
  194. * rr[3]: VHPT enabled, page size = PAGE_SHIFT
  195. * rr[4]: VHPT enabled, page size = PAGE_SHIFT
  196. * rr[5]: VHPT enabled, page size = PAGE_SHIFT
  197. * rr[6]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  198. * rr[7]: VHPT disabled, page size = IA64_GRANULE_SHIFT
  199. * We initialize all of them to prevent inadvertently assuming
  200. * something about the state of address translation early in boot.
  201. */
  202. SET_ONE_RR(0, PAGE_SHIFT, r2, r16, 1);;
  203. SET_ONE_RR(1, PAGE_SHIFT, r2, r16, 1);;
  204. SET_ONE_RR(2, PAGE_SHIFT, r2, r16, 1);;
  205. SET_ONE_RR(3, PAGE_SHIFT, r2, r16, 1);;
  206. SET_ONE_RR(4, PAGE_SHIFT, r2, r16, 1);;
  207. SET_ONE_RR(5, PAGE_SHIFT, r2, r16, 1);;
  208. SET_ONE_RR(6, IA64_GRANULE_SHIFT, r2, r16, 0);;
  209. SET_ONE_RR(7, IA64_GRANULE_SHIFT, r2, r16, 0);;
  210. /*
  211. * Now pin mappings into the TLB for kernel text and data
  212. */
  213. mov r18=KERNEL_TR_PAGE_SHIFT<<2
  214. movl r17=KERNEL_START
  215. ;;
  216. mov cr.itir=r18
  217. mov cr.ifa=r17
  218. mov r16=IA64_TR_KERNEL
  219. mov r3=ip
  220. movl r18=PAGE_KERNEL
  221. ;;
  222. dep r2=0,r3,0,KERNEL_TR_PAGE_SHIFT
  223. ;;
  224. or r18=r2,r18
  225. ;;
  226. srlz.i
  227. ;;
  228. itr.i itr[r16]=r18
  229. ;;
  230. itr.d dtr[r16]=r18
  231. ;;
  232. srlz.i
  233. /*
  234. * Switch into virtual mode:
  235. */
  236. movl r16=(IA64_PSR_IT|IA64_PSR_IC|IA64_PSR_DT|IA64_PSR_RT|IA64_PSR_DFH|IA64_PSR_BN \
  237. |IA64_PSR_DI)
  238. ;;
  239. mov cr.ipsr=r16
  240. movl r17=1f
  241. ;;
  242. mov cr.iip=r17
  243. mov cr.ifs=r0
  244. ;;
  245. rfi
  246. ;;
  247. 1: // now we are in virtual mode
  248. SET_AREA_FOR_BOOTING_CPU(r2, r16);
  249. STORE_REGION_REGS(r16, r8,r9,r10,r11,r12,r13,r14,r15);
  250. SAL_TO_OS_BOOT_HANDOFF_STATE_SAVE(r16,r17,r25)
  251. ;;
  252. // set IVT entry point---can't access I/O ports without it
  253. movl r3=ia64_ivt
  254. ;;
  255. mov cr.iva=r3
  256. movl r2=FPSR_DEFAULT
  257. ;;
  258. srlz.i
  259. movl gp=__gp
  260. mov ar.fpsr=r2
  261. ;;
  262. #define isAP p2 // are we an Application Processor?
  263. #define isBP p3 // are we the Bootstrap Processor?
  264. #ifdef CONFIG_SMP
  265. /*
  266. * Find the init_task for the currently booting CPU. At poweron, and in
  267. * UP mode, task_for_booting_cpu is NULL.
  268. */
  269. movl r3=task_for_booting_cpu
  270. ;;
  271. ld8 r3=[r3]
  272. movl r2=init_task
  273. ;;
  274. cmp.eq isBP,isAP=r3,r0
  275. ;;
  276. (isAP) mov r2=r3
  277. #else
  278. movl r2=init_task
  279. cmp.eq isBP,isAP=r0,r0
  280. #endif
  281. ;;
  282. tpa r3=r2 // r3 == phys addr of task struct
  283. mov r16=-1
  284. (isBP) br.cond.dpnt .load_current // BP stack is on region 5 --- no need to map it
  285. // load mapping for stack (virtaddr in r2, physaddr in r3)
  286. rsm psr.ic
  287. movl r17=PAGE_KERNEL
  288. ;;
  289. srlz.d
  290. dep r18=0,r3,0,12
  291. ;;
  292. or r18=r17,r18
  293. dep r2=-1,r3,61,3 // IMVA of task
  294. ;;
  295. mov r17=rr[r2]
  296. shr.u r16=r3,IA64_GRANULE_SHIFT
  297. ;;
  298. dep r17=0,r17,8,24
  299. ;;
  300. mov cr.itir=r17
  301. mov cr.ifa=r2
  302. mov r19=IA64_TR_CURRENT_STACK
  303. ;;
  304. itr.d dtr[r19]=r18
  305. ;;
  306. ssm psr.ic
  307. srlz.d
  308. ;;
  309. .load_current:
  310. // load the "current" pointer (r13) and ar.k6 with the current task
  311. mov IA64_KR(CURRENT)=r2 // virtual address
  312. mov IA64_KR(CURRENT_STACK)=r16
  313. mov r13=r2
  314. /*
  315. * Reserve space at the top of the stack for "struct pt_regs". Kernel
  316. * threads don't store interesting values in that structure, but the space
  317. * still needs to be there because time-critical stuff such as the context
  318. * switching can be implemented more efficiently (for example, __switch_to()
  319. * always sets the psr.dfh bit of the task it is switching to).
  320. */
  321. addl r12=IA64_STK_OFFSET-IA64_PT_REGS_SIZE-16,r2
  322. addl r2=IA64_RBS_OFFSET,r2 // initialize the RSE
  323. mov ar.rsc=0 // place RSE in enforced lazy mode
  324. ;;
  325. loadrs // clear the dirty partition
  326. movl r19=__phys_per_cpu_start
  327. mov r18=PERCPU_PAGE_SIZE
  328. ;;
  329. #ifndef CONFIG_SMP
  330. add r19=r19,r18
  331. ;;
  332. #else
  333. (isAP) br.few 2f
  334. movl r20=__cpu0_per_cpu
  335. ;;
  336. shr.u r18=r18,3
  337. 1:
  338. ld8 r21=[r19],8;;
  339. st8[r20]=r21,8
  340. adds r18=-1,r18;;
  341. cmp4.lt p7,p6=0,r18
  342. (p7) br.cond.dptk.few 1b
  343. mov r19=r20
  344. ;;
  345. 2:
  346. #endif
  347. tpa r19=r19
  348. ;;
  349. .pred.rel.mutex isBP,isAP
  350. (isBP) mov IA64_KR(PER_CPU_DATA)=r19 // per-CPU base for cpu0
  351. (isAP) mov IA64_KR(PER_CPU_DATA)=r0 // clear physical per-CPU base
  352. ;;
  353. mov ar.bspstore=r2 // establish the new RSE stack
  354. ;;
  355. mov ar.rsc=0x3 // place RSE in eager mode
  356. (isBP) dep r28=-1,r28,61,3 // make address virtual
  357. (isBP) movl r2=ia64_boot_param
  358. ;;
  359. (isBP) st8 [r2]=r28 // save the address of the boot param area passed by the bootloader
  360. #ifdef CONFIG_PARAVIRT
  361. movl r14=hypervisor_setup_hooks
  362. movl r15=hypervisor_type
  363. mov r16=num_hypervisor_hooks
  364. ;;
  365. ld8 r2=[r15]
  366. ;;
  367. cmp.ltu p7,p0=r2,r16 // array size check
  368. shladd r8=r2,3,r14
  369. ;;
  370. (p7) ld8 r9=[r8]
  371. ;;
  372. (p7) mov b1=r9
  373. (p7) cmp.ne.unc p7,p0=r9,r0 // no actual branch to NULL
  374. ;;
  375. (p7) br.call.sptk.many rp=b1
  376. __INITDATA
  377. default_setup_hook = 0 // Currently nothing needs to be done.
  378. .global hypervisor_type
  379. hypervisor_type:
  380. data8 PARAVIRT_HYPERVISOR_TYPE_DEFAULT
  381. // must have the same order with PARAVIRT_HYPERVISOR_TYPE_xxx
  382. hypervisor_setup_hooks:
  383. data8 default_setup_hook
  384. num_hypervisor_hooks = (. - hypervisor_setup_hooks) / 8
  385. .previous
  386. #endif
  387. #ifdef CONFIG_SMP
  388. (isAP) br.call.sptk.many rp=start_secondary
  389. .ret0:
  390. (isAP) br.cond.sptk self
  391. #endif
  392. // This is executed by the bootstrap processor (bsp) only:
  393. #ifdef CONFIG_IA64_FW_EMU
  394. // initialize PAL & SAL emulator:
  395. br.call.sptk.many rp=sys_fw_init
  396. .ret1:
  397. #endif
  398. br.call.sptk.many rp=start_kernel
  399. .ret2: addl r3=@ltoff(halt_msg),gp
  400. ;;
  401. alloc r2=ar.pfs,8,0,2,0
  402. ;;
  403. ld8 out0=[r3]
  404. br.call.sptk.many b0=console_print
  405. self: hint @pause
  406. br.sptk.many self // endless loop
  407. END(_start)
  408. .text
  409. GLOBAL_ENTRY(ia64_save_debug_regs)
  410. alloc r16=ar.pfs,1,0,0,0
  411. mov r20=ar.lc // preserve ar.lc
  412. mov ar.lc=IA64_NUM_DBG_REGS-1
  413. mov r18=0
  414. add r19=IA64_NUM_DBG_REGS*8,in0
  415. ;;
  416. 1: mov r16=dbr[r18]
  417. #ifdef CONFIG_ITANIUM
  418. ;;
  419. srlz.d
  420. #endif
  421. mov r17=ibr[r18]
  422. add r18=1,r18
  423. ;;
  424. st8.nta [in0]=r16,8
  425. st8.nta [r19]=r17,8
  426. br.cloop.sptk.many 1b
  427. ;;
  428. mov ar.lc=r20 // restore ar.lc
  429. br.ret.sptk.many rp
  430. END(ia64_save_debug_regs)
  431. GLOBAL_ENTRY(ia64_load_debug_regs)
  432. alloc r16=ar.pfs,1,0,0,0
  433. lfetch.nta [in0]
  434. mov r20=ar.lc // preserve ar.lc
  435. add r19=IA64_NUM_DBG_REGS*8,in0
  436. mov ar.lc=IA64_NUM_DBG_REGS-1
  437. mov r18=-1
  438. ;;
  439. 1: ld8.nta r16=[in0],8
  440. ld8.nta r17=[r19],8
  441. add r18=1,r18
  442. ;;
  443. mov dbr[r18]=r16
  444. #ifdef CONFIG_ITANIUM
  445. ;;
  446. srlz.d // Errata 132 (NoFix status)
  447. #endif
  448. mov ibr[r18]=r17
  449. br.cloop.sptk.many 1b
  450. ;;
  451. mov ar.lc=r20 // restore ar.lc
  452. br.ret.sptk.many rp
  453. END(ia64_load_debug_regs)
  454. GLOBAL_ENTRY(__ia64_save_fpu)
  455. alloc r2=ar.pfs,1,4,0,0
  456. adds loc0=96*16-16,in0
  457. adds loc1=96*16-16-128,in0
  458. ;;
  459. stf.spill.nta [loc0]=f127,-256
  460. stf.spill.nta [loc1]=f119,-256
  461. ;;
  462. stf.spill.nta [loc0]=f111,-256
  463. stf.spill.nta [loc1]=f103,-256
  464. ;;
  465. stf.spill.nta [loc0]=f95,-256
  466. stf.spill.nta [loc1]=f87,-256
  467. ;;
  468. stf.spill.nta [loc0]=f79,-256
  469. stf.spill.nta [loc1]=f71,-256
  470. ;;
  471. stf.spill.nta [loc0]=f63,-256
  472. stf.spill.nta [loc1]=f55,-256
  473. adds loc2=96*16-32,in0
  474. ;;
  475. stf.spill.nta [loc0]=f47,-256
  476. stf.spill.nta [loc1]=f39,-256
  477. adds loc3=96*16-32-128,in0
  478. ;;
  479. stf.spill.nta [loc2]=f126,-256
  480. stf.spill.nta [loc3]=f118,-256
  481. ;;
  482. stf.spill.nta [loc2]=f110,-256
  483. stf.spill.nta [loc3]=f102,-256
  484. ;;
  485. stf.spill.nta [loc2]=f94,-256
  486. stf.spill.nta [loc3]=f86,-256
  487. ;;
  488. stf.spill.nta [loc2]=f78,-256
  489. stf.spill.nta [loc3]=f70,-256
  490. ;;
  491. stf.spill.nta [loc2]=f62,-256
  492. stf.spill.nta [loc3]=f54,-256
  493. adds loc0=96*16-48,in0
  494. ;;
  495. stf.spill.nta [loc2]=f46,-256
  496. stf.spill.nta [loc3]=f38,-256
  497. adds loc1=96*16-48-128,in0
  498. ;;
  499. stf.spill.nta [loc0]=f125,-256
  500. stf.spill.nta [loc1]=f117,-256
  501. ;;
  502. stf.spill.nta [loc0]=f109,-256
  503. stf.spill.nta [loc1]=f101,-256
  504. ;;
  505. stf.spill.nta [loc0]=f93,-256
  506. stf.spill.nta [loc1]=f85,-256
  507. ;;
  508. stf.spill.nta [loc0]=f77,-256
  509. stf.spill.nta [loc1]=f69,-256
  510. ;;
  511. stf.spill.nta [loc0]=f61,-256
  512. stf.spill.nta [loc1]=f53,-256
  513. adds loc2=96*16-64,in0
  514. ;;
  515. stf.spill.nta [loc0]=f45,-256
  516. stf.spill.nta [loc1]=f37,-256
  517. adds loc3=96*16-64-128,in0
  518. ;;
  519. stf.spill.nta [loc2]=f124,-256
  520. stf.spill.nta [loc3]=f116,-256
  521. ;;
  522. stf.spill.nta [loc2]=f108,-256
  523. stf.spill.nta [loc3]=f100,-256
  524. ;;
  525. stf.spill.nta [loc2]=f92,-256
  526. stf.spill.nta [loc3]=f84,-256
  527. ;;
  528. stf.spill.nta [loc2]=f76,-256
  529. stf.spill.nta [loc3]=f68,-256
  530. ;;
  531. stf.spill.nta [loc2]=f60,-256
  532. stf.spill.nta [loc3]=f52,-256
  533. adds loc0=96*16-80,in0
  534. ;;
  535. stf.spill.nta [loc2]=f44,-256
  536. stf.spill.nta [loc3]=f36,-256
  537. adds loc1=96*16-80-128,in0
  538. ;;
  539. stf.spill.nta [loc0]=f123,-256
  540. stf.spill.nta [loc1]=f115,-256
  541. ;;
  542. stf.spill.nta [loc0]=f107,-256
  543. stf.spill.nta [loc1]=f99,-256
  544. ;;
  545. stf.spill.nta [loc0]=f91,-256
  546. stf.spill.nta [loc1]=f83,-256
  547. ;;
  548. stf.spill.nta [loc0]=f75,-256
  549. stf.spill.nta [loc1]=f67,-256
  550. ;;
  551. stf.spill.nta [loc0]=f59,-256
  552. stf.spill.nta [loc1]=f51,-256
  553. adds loc2=96*16-96,in0
  554. ;;
  555. stf.spill.nta [loc0]=f43,-256
  556. stf.spill.nta [loc1]=f35,-256
  557. adds loc3=96*16-96-128,in0
  558. ;;
  559. stf.spill.nta [loc2]=f122,-256
  560. stf.spill.nta [loc3]=f114,-256
  561. ;;
  562. stf.spill.nta [loc2]=f106,-256
  563. stf.spill.nta [loc3]=f98,-256
  564. ;;
  565. stf.spill.nta [loc2]=f90,-256
  566. stf.spill.nta [loc3]=f82,-256
  567. ;;
  568. stf.spill.nta [loc2]=f74,-256
  569. stf.spill.nta [loc3]=f66,-256
  570. ;;
  571. stf.spill.nta [loc2]=f58,-256
  572. stf.spill.nta [loc3]=f50,-256
  573. adds loc0=96*16-112,in0
  574. ;;
  575. stf.spill.nta [loc2]=f42,-256
  576. stf.spill.nta [loc3]=f34,-256
  577. adds loc1=96*16-112-128,in0
  578. ;;
  579. stf.spill.nta [loc0]=f121,-256
  580. stf.spill.nta [loc1]=f113,-256
  581. ;;
  582. stf.spill.nta [loc0]=f105,-256
  583. stf.spill.nta [loc1]=f97,-256
  584. ;;
  585. stf.spill.nta [loc0]=f89,-256
  586. stf.spill.nta [loc1]=f81,-256
  587. ;;
  588. stf.spill.nta [loc0]=f73,-256
  589. stf.spill.nta [loc1]=f65,-256
  590. ;;
  591. stf.spill.nta [loc0]=f57,-256
  592. stf.spill.nta [loc1]=f49,-256
  593. adds loc2=96*16-128,in0
  594. ;;
  595. stf.spill.nta [loc0]=f41,-256
  596. stf.spill.nta [loc1]=f33,-256
  597. adds loc3=96*16-128-128,in0
  598. ;;
  599. stf.spill.nta [loc2]=f120,-256
  600. stf.spill.nta [loc3]=f112,-256
  601. ;;
  602. stf.spill.nta [loc2]=f104,-256
  603. stf.spill.nta [loc3]=f96,-256
  604. ;;
  605. stf.spill.nta [loc2]=f88,-256
  606. stf.spill.nta [loc3]=f80,-256
  607. ;;
  608. stf.spill.nta [loc2]=f72,-256
  609. stf.spill.nta [loc3]=f64,-256
  610. ;;
  611. stf.spill.nta [loc2]=f56,-256
  612. stf.spill.nta [loc3]=f48,-256
  613. ;;
  614. stf.spill.nta [loc2]=f40
  615. stf.spill.nta [loc3]=f32
  616. br.ret.sptk.many rp
  617. END(__ia64_save_fpu)
  618. GLOBAL_ENTRY(__ia64_load_fpu)
  619. alloc r2=ar.pfs,1,2,0,0
  620. adds r3=128,in0
  621. adds r14=256,in0
  622. adds r15=384,in0
  623. mov loc0=512
  624. mov loc1=-1024+16
  625. ;;
  626. ldf.fill.nta f32=[in0],loc0
  627. ldf.fill.nta f40=[ r3],loc0
  628. ldf.fill.nta f48=[r14],loc0
  629. ldf.fill.nta f56=[r15],loc0
  630. ;;
  631. ldf.fill.nta f64=[in0],loc0
  632. ldf.fill.nta f72=[ r3],loc0
  633. ldf.fill.nta f80=[r14],loc0
  634. ldf.fill.nta f88=[r15],loc0
  635. ;;
  636. ldf.fill.nta f96=[in0],loc1
  637. ldf.fill.nta f104=[ r3],loc1
  638. ldf.fill.nta f112=[r14],loc1
  639. ldf.fill.nta f120=[r15],loc1
  640. ;;
  641. ldf.fill.nta f33=[in0],loc0
  642. ldf.fill.nta f41=[ r3],loc0
  643. ldf.fill.nta f49=[r14],loc0
  644. ldf.fill.nta f57=[r15],loc0
  645. ;;
  646. ldf.fill.nta f65=[in0],loc0
  647. ldf.fill.nta f73=[ r3],loc0
  648. ldf.fill.nta f81=[r14],loc0
  649. ldf.fill.nta f89=[r15],loc0
  650. ;;
  651. ldf.fill.nta f97=[in0],loc1
  652. ldf.fill.nta f105=[ r3],loc1
  653. ldf.fill.nta f113=[r14],loc1
  654. ldf.fill.nta f121=[r15],loc1
  655. ;;
  656. ldf.fill.nta f34=[in0],loc0
  657. ldf.fill.nta f42=[ r3],loc0
  658. ldf.fill.nta f50=[r14],loc0
  659. ldf.fill.nta f58=[r15],loc0
  660. ;;
  661. ldf.fill.nta f66=[in0],loc0
  662. ldf.fill.nta f74=[ r3],loc0
  663. ldf.fill.nta f82=[r14],loc0
  664. ldf.fill.nta f90=[r15],loc0
  665. ;;
  666. ldf.fill.nta f98=[in0],loc1
  667. ldf.fill.nta f106=[ r3],loc1
  668. ldf.fill.nta f114=[r14],loc1
  669. ldf.fill.nta f122=[r15],loc1
  670. ;;
  671. ldf.fill.nta f35=[in0],loc0
  672. ldf.fill.nta f43=[ r3],loc0
  673. ldf.fill.nta f51=[r14],loc0
  674. ldf.fill.nta f59=[r15],loc0
  675. ;;
  676. ldf.fill.nta f67=[in0],loc0
  677. ldf.fill.nta f75=[ r3],loc0
  678. ldf.fill.nta f83=[r14],loc0
  679. ldf.fill.nta f91=[r15],loc0
  680. ;;
  681. ldf.fill.nta f99=[in0],loc1
  682. ldf.fill.nta f107=[ r3],loc1
  683. ldf.fill.nta f115=[r14],loc1
  684. ldf.fill.nta f123=[r15],loc1
  685. ;;
  686. ldf.fill.nta f36=[in0],loc0
  687. ldf.fill.nta f44=[ r3],loc0
  688. ldf.fill.nta f52=[r14],loc0
  689. ldf.fill.nta f60=[r15],loc0
  690. ;;
  691. ldf.fill.nta f68=[in0],loc0
  692. ldf.fill.nta f76=[ r3],loc0
  693. ldf.fill.nta f84=[r14],loc0
  694. ldf.fill.nta f92=[r15],loc0
  695. ;;
  696. ldf.fill.nta f100=[in0],loc1
  697. ldf.fill.nta f108=[ r3],loc1
  698. ldf.fill.nta f116=[r14],loc1
  699. ldf.fill.nta f124=[r15],loc1
  700. ;;
  701. ldf.fill.nta f37=[in0],loc0
  702. ldf.fill.nta f45=[ r3],loc0
  703. ldf.fill.nta f53=[r14],loc0
  704. ldf.fill.nta f61=[r15],loc0
  705. ;;
  706. ldf.fill.nta f69=[in0],loc0
  707. ldf.fill.nta f77=[ r3],loc0
  708. ldf.fill.nta f85=[r14],loc0
  709. ldf.fill.nta f93=[r15],loc0
  710. ;;
  711. ldf.fill.nta f101=[in0],loc1
  712. ldf.fill.nta f109=[ r3],loc1
  713. ldf.fill.nta f117=[r14],loc1
  714. ldf.fill.nta f125=[r15],loc1
  715. ;;
  716. ldf.fill.nta f38 =[in0],loc0
  717. ldf.fill.nta f46 =[ r3],loc0
  718. ldf.fill.nta f54 =[r14],loc0
  719. ldf.fill.nta f62 =[r15],loc0
  720. ;;
  721. ldf.fill.nta f70 =[in0],loc0
  722. ldf.fill.nta f78 =[ r3],loc0
  723. ldf.fill.nta f86 =[r14],loc0
  724. ldf.fill.nta f94 =[r15],loc0
  725. ;;
  726. ldf.fill.nta f102=[in0],loc1
  727. ldf.fill.nta f110=[ r3],loc1
  728. ldf.fill.nta f118=[r14],loc1
  729. ldf.fill.nta f126=[r15],loc1
  730. ;;
  731. ldf.fill.nta f39 =[in0],loc0
  732. ldf.fill.nta f47 =[ r3],loc0
  733. ldf.fill.nta f55 =[r14],loc0
  734. ldf.fill.nta f63 =[r15],loc0
  735. ;;
  736. ldf.fill.nta f71 =[in0],loc0
  737. ldf.fill.nta f79 =[ r3],loc0
  738. ldf.fill.nta f87 =[r14],loc0
  739. ldf.fill.nta f95 =[r15],loc0
  740. ;;
  741. ldf.fill.nta f103=[in0]
  742. ldf.fill.nta f111=[ r3]
  743. ldf.fill.nta f119=[r14]
  744. ldf.fill.nta f127=[r15]
  745. br.ret.sptk.many rp
  746. END(__ia64_load_fpu)
  747. GLOBAL_ENTRY(__ia64_init_fpu)
  748. stf.spill [sp]=f0 // M3
  749. mov f32=f0 // F
  750. nop.b 0
  751. ldfps f33,f34=[sp] // M0
  752. ldfps f35,f36=[sp] // M1
  753. mov f37=f0 // F
  754. ;;
  755. setf.s f38=r0 // M2
  756. setf.s f39=r0 // M3
  757. mov f40=f0 // F
  758. ldfps f41,f42=[sp] // M0
  759. ldfps f43,f44=[sp] // M1
  760. mov f45=f0 // F
  761. setf.s f46=r0 // M2
  762. setf.s f47=r0 // M3
  763. mov f48=f0 // F
  764. ldfps f49,f50=[sp] // M0
  765. ldfps f51,f52=[sp] // M1
  766. mov f53=f0 // F
  767. setf.s f54=r0 // M2
  768. setf.s f55=r0 // M3
  769. mov f56=f0 // F
  770. ldfps f57,f58=[sp] // M0
  771. ldfps f59,f60=[sp] // M1
  772. mov f61=f0 // F
  773. setf.s f62=r0 // M2
  774. setf.s f63=r0 // M3
  775. mov f64=f0 // F
  776. ldfps f65,f66=[sp] // M0
  777. ldfps f67,f68=[sp] // M1
  778. mov f69=f0 // F
  779. setf.s f70=r0 // M2
  780. setf.s f71=r0 // M3
  781. mov f72=f0 // F
  782. ldfps f73,f74=[sp] // M0
  783. ldfps f75,f76=[sp] // M1
  784. mov f77=f0 // F
  785. setf.s f78=r0 // M2
  786. setf.s f79=r0 // M3
  787. mov f80=f0 // F
  788. ldfps f81,f82=[sp] // M0
  789. ldfps f83,f84=[sp] // M1
  790. mov f85=f0 // F
  791. setf.s f86=r0 // M2
  792. setf.s f87=r0 // M3
  793. mov f88=f0 // F
  794. /*
  795. * When the instructions are cached, it would be faster to initialize
  796. * the remaining registers with simply mov instructions (F-unit).
  797. * This gets the time down to ~29 cycles. However, this would use up
  798. * 33 bundles, whereas continuing with the above pattern yields
  799. * 10 bundles and ~30 cycles.
  800. */
  801. ldfps f89,f90=[sp] // M0
  802. ldfps f91,f92=[sp] // M1
  803. mov f93=f0 // F
  804. setf.s f94=r0 // M2
  805. setf.s f95=r0 // M3
  806. mov f96=f0 // F
  807. ldfps f97,f98=[sp] // M0
  808. ldfps f99,f100=[sp] // M1
  809. mov f101=f0 // F
  810. setf.s f102=r0 // M2
  811. setf.s f103=r0 // M3
  812. mov f104=f0 // F
  813. ldfps f105,f106=[sp] // M0
  814. ldfps f107,f108=[sp] // M1
  815. mov f109=f0 // F
  816. setf.s f110=r0 // M2
  817. setf.s f111=r0 // M3
  818. mov f112=f0 // F
  819. ldfps f113,f114=[sp] // M0
  820. ldfps f115,f116=[sp] // M1
  821. mov f117=f0 // F
  822. setf.s f118=r0 // M2
  823. setf.s f119=r0 // M3
  824. mov f120=f0 // F
  825. ldfps f121,f122=[sp] // M0
  826. ldfps f123,f124=[sp] // M1
  827. mov f125=f0 // F
  828. setf.s f126=r0 // M2
  829. setf.s f127=r0 // M3
  830. br.ret.sptk.many rp // F
  831. END(__ia64_init_fpu)
  832. /*
  833. * Switch execution mode from virtual to physical
  834. *
  835. * Inputs:
  836. * r16 = new psr to establish
  837. * Output:
  838. * r19 = old virtual address of ar.bsp
  839. * r20 = old virtual address of sp
  840. *
  841. * Note: RSE must already be in enforced lazy mode
  842. */
  843. GLOBAL_ENTRY(ia64_switch_mode_phys)
  844. {
  845. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  846. mov r15=ip
  847. }
  848. ;;
  849. {
  850. flushrs // must be first insn in group
  851. srlz.i
  852. }
  853. ;;
  854. mov cr.ipsr=r16 // set new PSR
  855. add r3=1f-ia64_switch_mode_phys,r15
  856. mov r19=ar.bsp
  857. mov r20=sp
  858. mov r14=rp // get return address into a general register
  859. ;;
  860. // going to physical mode, use tpa to translate virt->phys
  861. tpa r17=r19
  862. tpa r3=r3
  863. tpa sp=sp
  864. tpa r14=r14
  865. ;;
  866. mov r18=ar.rnat // save ar.rnat
  867. mov ar.bspstore=r17 // this steps on ar.rnat
  868. mov cr.iip=r3
  869. mov cr.ifs=r0
  870. ;;
  871. mov ar.rnat=r18 // restore ar.rnat
  872. rfi // must be last insn in group
  873. ;;
  874. 1: mov rp=r14
  875. br.ret.sptk.many rp
  876. END(ia64_switch_mode_phys)
  877. /*
  878. * Switch execution mode from physical to virtual
  879. *
  880. * Inputs:
  881. * r16 = new psr to establish
  882. * r19 = new bspstore to establish
  883. * r20 = new sp to establish
  884. *
  885. * Note: RSE must already be in enforced lazy mode
  886. */
  887. GLOBAL_ENTRY(ia64_switch_mode_virt)
  888. {
  889. rsm psr.i | psr.ic // disable interrupts and interrupt collection
  890. mov r15=ip
  891. }
  892. ;;
  893. {
  894. flushrs // must be first insn in group
  895. srlz.i
  896. }
  897. ;;
  898. mov cr.ipsr=r16 // set new PSR
  899. add r3=1f-ia64_switch_mode_virt,r15
  900. mov r14=rp // get return address into a general register
  901. ;;
  902. // going to virtual
  903. // - for code addresses, set upper bits of addr to KERNEL_START
  904. // - for stack addresses, copy from input argument
  905. movl r18=KERNEL_START
  906. dep r3=0,r3,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  907. dep r14=0,r14,KERNEL_TR_PAGE_SHIFT,64-KERNEL_TR_PAGE_SHIFT
  908. mov sp=r20
  909. ;;
  910. or r3=r3,r18
  911. or r14=r14,r18
  912. ;;
  913. mov r18=ar.rnat // save ar.rnat
  914. mov ar.bspstore=r19 // this steps on ar.rnat
  915. mov cr.iip=r3
  916. mov cr.ifs=r0
  917. ;;
  918. mov ar.rnat=r18 // restore ar.rnat
  919. rfi // must be last insn in group
  920. ;;
  921. 1: mov rp=r14
  922. br.ret.sptk.many rp
  923. END(ia64_switch_mode_virt)
  924. GLOBAL_ENTRY(ia64_delay_loop)
  925. .prologue
  926. { nop 0 // work around GAS unwind info generation bug...
  927. .save ar.lc,r2
  928. mov r2=ar.lc
  929. .body
  930. ;;
  931. mov ar.lc=r32
  932. }
  933. ;;
  934. // force loop to be 32-byte aligned (GAS bug means we cannot use .align
  935. // inside function body without corrupting unwind info).
  936. { nop 0 }
  937. 1: br.cloop.sptk.few 1b
  938. ;;
  939. mov ar.lc=r2
  940. br.ret.sptk.many rp
  941. END(ia64_delay_loop)
  942. /*
  943. * Return a CPU-local timestamp in nano-seconds. This timestamp is
  944. * NOT synchronized across CPUs its return value must never be
  945. * compared against the values returned on another CPU. The usage in
  946. * kernel/sched/core.c ensures that.
  947. *
  948. * The return-value of sched_clock() is NOT supposed to wrap-around.
  949. * If it did, it would cause some scheduling hiccups (at the worst).
  950. * Fortunately, with a 64-bit cycle-counter ticking at 100GHz, even
  951. * that would happen only once every 5+ years.
  952. *
  953. * The code below basically calculates:
  954. *
  955. * (ia64_get_itc() * local_cpu_data->nsec_per_cyc) >> IA64_NSEC_PER_CYC_SHIFT
  956. *
  957. * except that the multiplication and the shift are done with 128-bit
  958. * intermediate precision so that we can produce a full 64-bit result.
  959. */
  960. GLOBAL_ENTRY(ia64_native_sched_clock)
  961. addl r8=THIS_CPU(ia64_cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  962. mov.m r9=ar.itc // fetch cycle-counter (35 cyc)
  963. ;;
  964. ldf8 f8=[r8]
  965. ;;
  966. setf.sig f9=r9 // certain to stall, so issue it _after_ ldf8...
  967. ;;
  968. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  969. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  970. ;;
  971. getf.sig r8=f10 // (5 cyc)
  972. getf.sig r9=f11
  973. ;;
  974. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  975. br.ret.sptk.many rp
  976. END(ia64_native_sched_clock)
  977. #ifndef CONFIG_PARAVIRT
  978. //unsigned long long
  979. //sched_clock(void) __attribute__((alias("ia64_native_sched_clock")));
  980. .global sched_clock
  981. sched_clock = ia64_native_sched_clock
  982. #endif
  983. #ifdef CONFIG_VIRT_CPU_ACCOUNTING_NATIVE
  984. GLOBAL_ENTRY(cycle_to_cputime)
  985. alloc r16=ar.pfs,1,0,0,0
  986. addl r8=THIS_CPU(ia64_cpu_info) + IA64_CPUINFO_NSEC_PER_CYC_OFFSET,r0
  987. ;;
  988. ldf8 f8=[r8]
  989. ;;
  990. setf.sig f9=r32
  991. ;;
  992. xmpy.lu f10=f9,f8 // calculate low 64 bits of 128-bit product (4 cyc)
  993. xmpy.hu f11=f9,f8 // calculate high 64 bits of 128-bit product
  994. ;;
  995. getf.sig r8=f10 // (5 cyc)
  996. getf.sig r9=f11
  997. ;;
  998. shrp r8=r9,r8,IA64_NSEC_PER_CYC_SHIFT
  999. br.ret.sptk.many rp
  1000. END(cycle_to_cputime)
  1001. #endif /* CONFIG_VIRT_CPU_ACCOUNTING_NATIVE */
  1002. #ifdef CONFIG_IA64_BRL_EMU
  1003. /*
  1004. * Assembly routines used by brl_emu.c to set preserved register state.
  1005. */
  1006. #define SET_REG(reg) \
  1007. GLOBAL_ENTRY(ia64_set_##reg); \
  1008. alloc r16=ar.pfs,1,0,0,0; \
  1009. mov reg=r32; \
  1010. ;; \
  1011. br.ret.sptk.many rp; \
  1012. END(ia64_set_##reg)
  1013. SET_REG(b1);
  1014. SET_REG(b2);
  1015. SET_REG(b3);
  1016. SET_REG(b4);
  1017. SET_REG(b5);
  1018. #endif /* CONFIG_IA64_BRL_EMU */
  1019. #ifdef CONFIG_SMP
  1020. #ifdef CONFIG_HOTPLUG_CPU
  1021. GLOBAL_ENTRY(ia64_jump_to_sal)
  1022. alloc r16=ar.pfs,1,0,0,0;;
  1023. rsm psr.i | psr.ic
  1024. {
  1025. flushrs
  1026. srlz.i
  1027. }
  1028. tpa r25=in0
  1029. movl r18=tlb_purge_done;;
  1030. DATA_VA_TO_PA(r18);;
  1031. mov b1=r18 // Return location
  1032. movl r18=ia64_do_tlb_purge;;
  1033. DATA_VA_TO_PA(r18);;
  1034. mov b2=r18 // doing tlb_flush work
  1035. mov ar.rsc=0 // Put RSE in enforced lazy, LE mode
  1036. movl r17=1f;;
  1037. DATA_VA_TO_PA(r17);;
  1038. mov cr.iip=r17
  1039. movl r16=SAL_PSR_BITS_TO_SET;;
  1040. mov cr.ipsr=r16
  1041. mov cr.ifs=r0;;
  1042. rfi;; // note: this unmask MCA/INIT (psr.mc)
  1043. 1:
  1044. /*
  1045. * Invalidate all TLB data/inst
  1046. */
  1047. br.sptk.many b2;; // jump to tlb purge code
  1048. tlb_purge_done:
  1049. RESTORE_REGION_REGS(r25, r17,r18,r19);;
  1050. RESTORE_REG(b0, r25, r17);;
  1051. RESTORE_REG(b1, r25, r17);;
  1052. RESTORE_REG(b2, r25, r17);;
  1053. RESTORE_REG(b3, r25, r17);;
  1054. RESTORE_REG(b4, r25, r17);;
  1055. RESTORE_REG(b5, r25, r17);;
  1056. ld8 r1=[r25],0x08;;
  1057. ld8 r12=[r25],0x08;;
  1058. ld8 r13=[r25],0x08;;
  1059. RESTORE_REG(ar.fpsr, r25, r17);;
  1060. RESTORE_REG(ar.pfs, r25, r17);;
  1061. RESTORE_REG(ar.rnat, r25, r17);;
  1062. RESTORE_REG(ar.unat, r25, r17);;
  1063. RESTORE_REG(ar.bspstore, r25, r17);;
  1064. RESTORE_REG(cr.dcr, r25, r17);;
  1065. RESTORE_REG(cr.iva, r25, r17);;
  1066. RESTORE_REG(cr.pta, r25, r17);;
  1067. srlz.d;; // required not to violate RAW dependency
  1068. RESTORE_REG(cr.itv, r25, r17);;
  1069. RESTORE_REG(cr.pmv, r25, r17);;
  1070. RESTORE_REG(cr.cmcv, r25, r17);;
  1071. RESTORE_REG(cr.lrr0, r25, r17);;
  1072. RESTORE_REG(cr.lrr1, r25, r17);;
  1073. ld8 r4=[r25],0x08;;
  1074. ld8 r5=[r25],0x08;;
  1075. ld8 r6=[r25],0x08;;
  1076. ld8 r7=[r25],0x08;;
  1077. ld8 r17=[r25],0x08;;
  1078. mov pr=r17,-1;;
  1079. RESTORE_REG(ar.lc, r25, r17);;
  1080. /*
  1081. * Now Restore floating point regs
  1082. */
  1083. ldf.fill.nta f2=[r25],16;;
  1084. ldf.fill.nta f3=[r25],16;;
  1085. ldf.fill.nta f4=[r25],16;;
  1086. ldf.fill.nta f5=[r25],16;;
  1087. ldf.fill.nta f16=[r25],16;;
  1088. ldf.fill.nta f17=[r25],16;;
  1089. ldf.fill.nta f18=[r25],16;;
  1090. ldf.fill.nta f19=[r25],16;;
  1091. ldf.fill.nta f20=[r25],16;;
  1092. ldf.fill.nta f21=[r25],16;;
  1093. ldf.fill.nta f22=[r25],16;;
  1094. ldf.fill.nta f23=[r25],16;;
  1095. ldf.fill.nta f24=[r25],16;;
  1096. ldf.fill.nta f25=[r25],16;;
  1097. ldf.fill.nta f26=[r25],16;;
  1098. ldf.fill.nta f27=[r25],16;;
  1099. ldf.fill.nta f28=[r25],16;;
  1100. ldf.fill.nta f29=[r25],16;;
  1101. ldf.fill.nta f30=[r25],16;;
  1102. ldf.fill.nta f31=[r25],16;;
  1103. /*
  1104. * Now that we have done all the register restores
  1105. * we are now ready for the big DIVE to SAL Land
  1106. */
  1107. ssm psr.ic;;
  1108. srlz.d;;
  1109. br.ret.sptk.many b0;;
  1110. END(ia64_jump_to_sal)
  1111. #endif /* CONFIG_HOTPLUG_CPU */
  1112. #endif /* CONFIG_SMP */