amdgpu_object.c 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. int amdgpu_ttm_init(struct amdgpu_device *adev);
  40. void amdgpu_ttm_fini(struct amdgpu_device *adev);
  41. static u64 amdgpu_get_vis_part_size(struct amdgpu_device *adev,
  42. struct ttm_mem_reg *mem)
  43. {
  44. if (mem->start << PAGE_SHIFT >= adev->mc.visible_vram_size)
  45. return 0;
  46. return ((mem->start << PAGE_SHIFT) + mem->size) >
  47. adev->mc.visible_vram_size ?
  48. adev->mc.visible_vram_size - (mem->start << PAGE_SHIFT) :
  49. mem->size;
  50. }
  51. static void amdgpu_update_memory_usage(struct amdgpu_device *adev,
  52. struct ttm_mem_reg *old_mem,
  53. struct ttm_mem_reg *new_mem)
  54. {
  55. u64 vis_size;
  56. if (!adev)
  57. return;
  58. if (new_mem) {
  59. switch (new_mem->mem_type) {
  60. case TTM_PL_TT:
  61. atomic64_add(new_mem->size, &adev->gtt_usage);
  62. break;
  63. case TTM_PL_VRAM:
  64. atomic64_add(new_mem->size, &adev->vram_usage);
  65. vis_size = amdgpu_get_vis_part_size(adev, new_mem);
  66. atomic64_add(vis_size, &adev->vram_vis_usage);
  67. break;
  68. }
  69. }
  70. if (old_mem) {
  71. switch (old_mem->mem_type) {
  72. case TTM_PL_TT:
  73. atomic64_sub(old_mem->size, &adev->gtt_usage);
  74. break;
  75. case TTM_PL_VRAM:
  76. atomic64_sub(old_mem->size, &adev->vram_usage);
  77. vis_size = amdgpu_get_vis_part_size(adev, old_mem);
  78. atomic64_sub(vis_size, &adev->vram_vis_usage);
  79. break;
  80. }
  81. }
  82. }
  83. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  84. {
  85. struct amdgpu_bo *bo;
  86. bo = container_of(tbo, struct amdgpu_bo, tbo);
  87. amdgpu_update_memory_usage(bo->adev, &bo->tbo.mem, NULL);
  88. drm_gem_object_release(&bo->gem_base);
  89. amdgpu_bo_unref(&bo->parent);
  90. if (!list_empty(&bo->shadow_list)) {
  91. mutex_lock(&bo->adev->shadow_list_lock);
  92. list_del_init(&bo->shadow_list);
  93. mutex_unlock(&bo->adev->shadow_list_lock);
  94. }
  95. kfree(bo->metadata);
  96. kfree(bo);
  97. }
  98. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  99. {
  100. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  101. return true;
  102. return false;
  103. }
  104. static void amdgpu_ttm_placement_init(struct amdgpu_device *adev,
  105. struct ttm_placement *placement,
  106. struct ttm_place *placements,
  107. u32 domain, u64 flags)
  108. {
  109. u32 c = 0, i;
  110. placement->placement = placements;
  111. placement->busy_placement = placements;
  112. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  113. if (flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS &&
  114. adev->mc.visible_vram_size < adev->mc.real_vram_size) {
  115. placements[c].fpfn =
  116. adev->mc.visible_vram_size >> PAGE_SHIFT;
  117. placements[c++].flags = TTM_PL_FLAG_WC |
  118. TTM_PL_FLAG_UNCACHED | TTM_PL_FLAG_VRAM |
  119. TTM_PL_FLAG_TOPDOWN;
  120. }
  121. placements[c].fpfn = 0;
  122. placements[c++].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  123. TTM_PL_FLAG_VRAM;
  124. if (!(flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED))
  125. placements[c - 1].flags |= TTM_PL_FLAG_TOPDOWN;
  126. }
  127. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  128. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  129. placements[c].fpfn = 0;
  130. placements[c++].flags = TTM_PL_FLAG_WC |
  131. TTM_PL_FLAG_TT | TTM_PL_FLAG_UNCACHED;
  132. } else {
  133. placements[c].fpfn = 0;
  134. placements[c++].flags = TTM_PL_FLAG_CACHED |
  135. TTM_PL_FLAG_TT;
  136. }
  137. }
  138. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  139. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC) {
  140. placements[c].fpfn = 0;
  141. placements[c++].flags = TTM_PL_FLAG_WC |
  142. TTM_PL_FLAG_SYSTEM | TTM_PL_FLAG_UNCACHED;
  143. } else {
  144. placements[c].fpfn = 0;
  145. placements[c++].flags = TTM_PL_FLAG_CACHED |
  146. TTM_PL_FLAG_SYSTEM;
  147. }
  148. }
  149. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  150. placements[c].fpfn = 0;
  151. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  152. AMDGPU_PL_FLAG_GDS;
  153. }
  154. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  155. placements[c].fpfn = 0;
  156. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  157. AMDGPU_PL_FLAG_GWS;
  158. }
  159. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  160. placements[c].fpfn = 0;
  161. placements[c++].flags = TTM_PL_FLAG_UNCACHED |
  162. AMDGPU_PL_FLAG_OA;
  163. }
  164. if (!c) {
  165. placements[c].fpfn = 0;
  166. placements[c++].flags = TTM_PL_MASK_CACHING |
  167. TTM_PL_FLAG_SYSTEM;
  168. }
  169. placement->num_placement = c;
  170. placement->num_busy_placement = c;
  171. for (i = 0; i < c; i++) {
  172. if ((flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) &&
  173. (placements[i].flags & TTM_PL_FLAG_VRAM) &&
  174. !placements[i].fpfn)
  175. placements[i].lpfn =
  176. adev->mc.visible_vram_size >> PAGE_SHIFT;
  177. else
  178. placements[i].lpfn = 0;
  179. }
  180. }
  181. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *rbo, u32 domain)
  182. {
  183. amdgpu_ttm_placement_init(rbo->adev, &rbo->placement,
  184. rbo->placements, domain, rbo->flags);
  185. }
  186. static void amdgpu_fill_placement_to_bo(struct amdgpu_bo *bo,
  187. struct ttm_placement *placement)
  188. {
  189. BUG_ON(placement->num_placement > (AMDGPU_GEM_DOMAIN_MAX + 1));
  190. memcpy(bo->placements, placement->placement,
  191. placement->num_placement * sizeof(struct ttm_place));
  192. bo->placement.num_placement = placement->num_placement;
  193. bo->placement.num_busy_placement = placement->num_busy_placement;
  194. bo->placement.placement = bo->placements;
  195. bo->placement.busy_placement = bo->placements;
  196. }
  197. /**
  198. * amdgpu_bo_create_kernel - create BO for kernel use
  199. *
  200. * @adev: amdgpu device object
  201. * @size: size for the new BO
  202. * @align: alignment for the new BO
  203. * @domain: where to place it
  204. * @bo_ptr: resulting BO
  205. * @gpu_addr: GPU addr of the pinned BO
  206. * @cpu_addr: optional CPU address mapping
  207. *
  208. * Allocates and pins a BO for kernel internal use.
  209. *
  210. * Returns 0 on success, negative error code otherwise.
  211. */
  212. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  213. unsigned long size, int align,
  214. u32 domain, struct amdgpu_bo **bo_ptr,
  215. u64 *gpu_addr, void **cpu_addr)
  216. {
  217. int r;
  218. r = amdgpu_bo_create(adev, size, align, true, domain,
  219. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  220. NULL, NULL, bo_ptr);
  221. if (r) {
  222. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n", r);
  223. return r;
  224. }
  225. r = amdgpu_bo_reserve(*bo_ptr, false);
  226. if (r) {
  227. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  228. goto error_free;
  229. }
  230. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  231. if (r) {
  232. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  233. goto error_unreserve;
  234. }
  235. if (cpu_addr) {
  236. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  237. if (r) {
  238. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  239. goto error_unreserve;
  240. }
  241. }
  242. amdgpu_bo_unreserve(*bo_ptr);
  243. return 0;
  244. error_unreserve:
  245. amdgpu_bo_unreserve(*bo_ptr);
  246. error_free:
  247. amdgpu_bo_unref(bo_ptr);
  248. return r;
  249. }
  250. int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
  251. unsigned long size, int byte_align,
  252. bool kernel, u32 domain, u64 flags,
  253. struct sg_table *sg,
  254. struct ttm_placement *placement,
  255. struct reservation_object *resv,
  256. struct amdgpu_bo **bo_ptr)
  257. {
  258. struct amdgpu_bo *bo;
  259. enum ttm_bo_type type;
  260. unsigned long page_align;
  261. size_t acc_size;
  262. int r;
  263. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  264. size = ALIGN(size, PAGE_SIZE);
  265. if (kernel) {
  266. type = ttm_bo_type_kernel;
  267. } else if (sg) {
  268. type = ttm_bo_type_sg;
  269. } else {
  270. type = ttm_bo_type_device;
  271. }
  272. *bo_ptr = NULL;
  273. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  274. sizeof(struct amdgpu_bo));
  275. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  276. if (bo == NULL)
  277. return -ENOMEM;
  278. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  279. if (unlikely(r)) {
  280. kfree(bo);
  281. return r;
  282. }
  283. bo->adev = adev;
  284. INIT_LIST_HEAD(&bo->list);
  285. INIT_LIST_HEAD(&bo->shadow_list);
  286. INIT_LIST_HEAD(&bo->va);
  287. bo->prefered_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  288. AMDGPU_GEM_DOMAIN_GTT |
  289. AMDGPU_GEM_DOMAIN_CPU |
  290. AMDGPU_GEM_DOMAIN_GDS |
  291. AMDGPU_GEM_DOMAIN_GWS |
  292. AMDGPU_GEM_DOMAIN_OA);
  293. bo->allowed_domains = bo->prefered_domains;
  294. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  295. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  296. bo->flags = flags;
  297. /* For architectures that don't support WC memory,
  298. * mask out the WC flag from the BO
  299. */
  300. if (!drm_arch_can_wc_memory())
  301. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  302. amdgpu_fill_placement_to_bo(bo, placement);
  303. /* Kernel allocation are uninterruptible */
  304. r = ttm_bo_init(&adev->mman.bdev, &bo->tbo, size, type,
  305. &bo->placement, page_align, !kernel, NULL,
  306. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  307. if (unlikely(r != 0)) {
  308. return r;
  309. }
  310. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  311. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  312. struct fence *fence;
  313. if (adev->mman.buffer_funcs_ring == NULL ||
  314. !adev->mman.buffer_funcs_ring->ready) {
  315. r = -EBUSY;
  316. goto fail_free;
  317. }
  318. r = amdgpu_bo_reserve(bo, false);
  319. if (unlikely(r != 0))
  320. goto fail_free;
  321. amdgpu_ttm_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_VRAM);
  322. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  323. if (unlikely(r != 0))
  324. goto fail_unreserve;
  325. amdgpu_fill_buffer(bo, 0, bo->tbo.resv, &fence);
  326. amdgpu_bo_fence(bo, fence, false);
  327. amdgpu_bo_unreserve(bo);
  328. fence_put(bo->tbo.moving);
  329. bo->tbo.moving = fence_get(fence);
  330. fence_put(fence);
  331. }
  332. *bo_ptr = bo;
  333. trace_amdgpu_bo_create(bo);
  334. return 0;
  335. fail_unreserve:
  336. amdgpu_bo_unreserve(bo);
  337. fail_free:
  338. amdgpu_bo_unref(&bo);
  339. return r;
  340. }
  341. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  342. unsigned long size, int byte_align,
  343. struct amdgpu_bo *bo)
  344. {
  345. struct ttm_placement placement = {0};
  346. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  347. int r;
  348. if (bo->shadow)
  349. return 0;
  350. bo->flags |= AMDGPU_GEM_CREATE_SHADOW;
  351. memset(&placements, 0,
  352. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  353. amdgpu_ttm_placement_init(adev, &placement,
  354. placements, AMDGPU_GEM_DOMAIN_GTT,
  355. AMDGPU_GEM_CREATE_CPU_GTT_USWC);
  356. r = amdgpu_bo_create_restricted(adev, size, byte_align, true,
  357. AMDGPU_GEM_DOMAIN_GTT,
  358. AMDGPU_GEM_CREATE_CPU_GTT_USWC,
  359. NULL, &placement,
  360. bo->tbo.resv,
  361. &bo->shadow);
  362. if (!r) {
  363. bo->shadow->parent = amdgpu_bo_ref(bo);
  364. mutex_lock(&adev->shadow_list_lock);
  365. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  366. mutex_unlock(&adev->shadow_list_lock);
  367. }
  368. return r;
  369. }
  370. int amdgpu_bo_create(struct amdgpu_device *adev,
  371. unsigned long size, int byte_align,
  372. bool kernel, u32 domain, u64 flags,
  373. struct sg_table *sg,
  374. struct reservation_object *resv,
  375. struct amdgpu_bo **bo_ptr)
  376. {
  377. struct ttm_placement placement = {0};
  378. struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
  379. int r;
  380. memset(&placements, 0,
  381. (AMDGPU_GEM_DOMAIN_MAX + 1) * sizeof(struct ttm_place));
  382. amdgpu_ttm_placement_init(adev, &placement,
  383. placements, domain, flags);
  384. r = amdgpu_bo_create_restricted(adev, size, byte_align, kernel,
  385. domain, flags, sg, &placement,
  386. resv, bo_ptr);
  387. if (r)
  388. return r;
  389. if (amdgpu_need_backup(adev) && (flags & AMDGPU_GEM_CREATE_SHADOW)) {
  390. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  391. if (r)
  392. amdgpu_bo_unref(bo_ptr);
  393. }
  394. return r;
  395. }
  396. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  397. struct amdgpu_ring *ring,
  398. struct amdgpu_bo *bo,
  399. struct reservation_object *resv,
  400. struct fence **fence,
  401. bool direct)
  402. {
  403. struct amdgpu_bo *shadow = bo->shadow;
  404. uint64_t bo_addr, shadow_addr;
  405. int r;
  406. if (!shadow)
  407. return -EINVAL;
  408. bo_addr = amdgpu_bo_gpu_offset(bo);
  409. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  410. r = reservation_object_reserve_shared(bo->tbo.resv);
  411. if (r)
  412. goto err;
  413. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  414. amdgpu_bo_size(bo), resv, fence,
  415. direct);
  416. if (!r)
  417. amdgpu_bo_fence(bo, *fence, true);
  418. err:
  419. return r;
  420. }
  421. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  422. struct amdgpu_ring *ring,
  423. struct amdgpu_bo *bo,
  424. struct reservation_object *resv,
  425. struct fence **fence,
  426. bool direct)
  427. {
  428. struct amdgpu_bo *shadow = bo->shadow;
  429. uint64_t bo_addr, shadow_addr;
  430. int r;
  431. if (!shadow)
  432. return -EINVAL;
  433. bo_addr = amdgpu_bo_gpu_offset(bo);
  434. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  435. r = reservation_object_reserve_shared(bo->tbo.resv);
  436. if (r)
  437. goto err;
  438. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  439. amdgpu_bo_size(bo), resv, fence,
  440. direct);
  441. if (!r)
  442. amdgpu_bo_fence(bo, *fence, true);
  443. err:
  444. return r;
  445. }
  446. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  447. {
  448. bool is_iomem;
  449. long r;
  450. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  451. return -EPERM;
  452. if (bo->kptr) {
  453. if (ptr) {
  454. *ptr = bo->kptr;
  455. }
  456. return 0;
  457. }
  458. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  459. MAX_SCHEDULE_TIMEOUT);
  460. if (r < 0)
  461. return r;
  462. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  463. if (r)
  464. return r;
  465. bo->kptr = ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  466. if (ptr)
  467. *ptr = bo->kptr;
  468. return 0;
  469. }
  470. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  471. {
  472. if (bo->kptr == NULL)
  473. return;
  474. bo->kptr = NULL;
  475. ttm_bo_kunmap(&bo->kmap);
  476. }
  477. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  478. {
  479. if (bo == NULL)
  480. return NULL;
  481. ttm_bo_reference(&bo->tbo);
  482. return bo;
  483. }
  484. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  485. {
  486. struct ttm_buffer_object *tbo;
  487. if ((*bo) == NULL)
  488. return;
  489. tbo = &((*bo)->tbo);
  490. ttm_bo_unref(&tbo);
  491. if (tbo == NULL)
  492. *bo = NULL;
  493. }
  494. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  495. u64 min_offset, u64 max_offset,
  496. u64 *gpu_addr)
  497. {
  498. int r, i;
  499. unsigned fpfn, lpfn;
  500. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  501. return -EPERM;
  502. if (WARN_ON_ONCE(min_offset > max_offset))
  503. return -EINVAL;
  504. if (bo->pin_count) {
  505. uint32_t mem_type = bo->tbo.mem.mem_type;
  506. if (domain != amdgpu_mem_type_to_domain(mem_type))
  507. return -EINVAL;
  508. bo->pin_count++;
  509. if (gpu_addr)
  510. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  511. if (max_offset != 0) {
  512. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  513. WARN_ON_ONCE(max_offset <
  514. (amdgpu_bo_gpu_offset(bo) - domain_start));
  515. }
  516. return 0;
  517. }
  518. amdgpu_ttm_placement_from_domain(bo, domain);
  519. for (i = 0; i < bo->placement.num_placement; i++) {
  520. /* force to pin into visible video ram */
  521. if ((bo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  522. !(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS) &&
  523. (!max_offset || max_offset >
  524. bo->adev->mc.visible_vram_size)) {
  525. if (WARN_ON_ONCE(min_offset >
  526. bo->adev->mc.visible_vram_size))
  527. return -EINVAL;
  528. fpfn = min_offset >> PAGE_SHIFT;
  529. lpfn = bo->adev->mc.visible_vram_size >> PAGE_SHIFT;
  530. } else {
  531. fpfn = min_offset >> PAGE_SHIFT;
  532. lpfn = max_offset >> PAGE_SHIFT;
  533. }
  534. if (fpfn > bo->placements[i].fpfn)
  535. bo->placements[i].fpfn = fpfn;
  536. if (!bo->placements[i].lpfn ||
  537. (lpfn && lpfn < bo->placements[i].lpfn))
  538. bo->placements[i].lpfn = lpfn;
  539. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  540. }
  541. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  542. if (unlikely(r)) {
  543. dev_err(bo->adev->dev, "%p pin failed\n", bo);
  544. goto error;
  545. }
  546. bo->pin_count = 1;
  547. if (gpu_addr != NULL)
  548. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  549. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  550. bo->adev->vram_pin_size += amdgpu_bo_size(bo);
  551. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  552. bo->adev->invisible_pin_size += amdgpu_bo_size(bo);
  553. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  554. bo->adev->gart_pin_size += amdgpu_bo_size(bo);
  555. }
  556. error:
  557. return r;
  558. }
  559. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  560. {
  561. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  562. }
  563. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  564. {
  565. int r, i;
  566. if (!bo->pin_count) {
  567. dev_warn(bo->adev->dev, "%p unpin not necessary\n", bo);
  568. return 0;
  569. }
  570. bo->pin_count--;
  571. if (bo->pin_count)
  572. return 0;
  573. for (i = 0; i < bo->placement.num_placement; i++) {
  574. bo->placements[i].lpfn = 0;
  575. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  576. }
  577. r = ttm_bo_validate(&bo->tbo, &bo->placement, false, false);
  578. if (unlikely(r)) {
  579. dev_err(bo->adev->dev, "%p validate failed for unpin\n", bo);
  580. goto error;
  581. }
  582. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  583. bo->adev->vram_pin_size -= amdgpu_bo_size(bo);
  584. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  585. bo->adev->invisible_pin_size -= amdgpu_bo_size(bo);
  586. } else {
  587. bo->adev->gart_pin_size -= amdgpu_bo_size(bo);
  588. }
  589. error:
  590. return r;
  591. }
  592. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  593. {
  594. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  595. if (0 && (adev->flags & AMD_IS_APU)) {
  596. /* Useless to evict on IGP chips */
  597. return 0;
  598. }
  599. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  600. }
  601. static const char *amdgpu_vram_names[] = {
  602. "UNKNOWN",
  603. "GDDR1",
  604. "DDR2",
  605. "GDDR3",
  606. "GDDR4",
  607. "GDDR5",
  608. "HBM",
  609. "DDR3"
  610. };
  611. int amdgpu_bo_init(struct amdgpu_device *adev)
  612. {
  613. /* Add an MTRR for the VRAM */
  614. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  615. adev->mc.aper_size);
  616. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  617. adev->mc.mc_vram_size >> 20,
  618. (unsigned long long)adev->mc.aper_size >> 20);
  619. DRM_INFO("RAM width %dbits %s\n",
  620. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  621. return amdgpu_ttm_init(adev);
  622. }
  623. void amdgpu_bo_fini(struct amdgpu_device *adev)
  624. {
  625. amdgpu_ttm_fini(adev);
  626. arch_phys_wc_del(adev->mc.vram_mtrr);
  627. }
  628. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  629. struct vm_area_struct *vma)
  630. {
  631. return ttm_fbdev_mmap(vma, &bo->tbo);
  632. }
  633. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  634. {
  635. if (AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  636. return -EINVAL;
  637. bo->tiling_flags = tiling_flags;
  638. return 0;
  639. }
  640. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  641. {
  642. lockdep_assert_held(&bo->tbo.resv->lock.base);
  643. if (tiling_flags)
  644. *tiling_flags = bo->tiling_flags;
  645. }
  646. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  647. uint32_t metadata_size, uint64_t flags)
  648. {
  649. void *buffer;
  650. if (!metadata_size) {
  651. if (bo->metadata_size) {
  652. kfree(bo->metadata);
  653. bo->metadata = NULL;
  654. bo->metadata_size = 0;
  655. }
  656. return 0;
  657. }
  658. if (metadata == NULL)
  659. return -EINVAL;
  660. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  661. if (buffer == NULL)
  662. return -ENOMEM;
  663. kfree(bo->metadata);
  664. bo->metadata_flags = flags;
  665. bo->metadata = buffer;
  666. bo->metadata_size = metadata_size;
  667. return 0;
  668. }
  669. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  670. size_t buffer_size, uint32_t *metadata_size,
  671. uint64_t *flags)
  672. {
  673. if (!buffer && !metadata_size)
  674. return -EINVAL;
  675. if (buffer) {
  676. if (buffer_size < bo->metadata_size)
  677. return -EINVAL;
  678. if (bo->metadata_size)
  679. memcpy(buffer, bo->metadata, bo->metadata_size);
  680. }
  681. if (metadata_size)
  682. *metadata_size = bo->metadata_size;
  683. if (flags)
  684. *flags = bo->metadata_flags;
  685. return 0;
  686. }
  687. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  688. struct ttm_mem_reg *new_mem)
  689. {
  690. struct amdgpu_bo *rbo;
  691. struct ttm_mem_reg *old_mem = &bo->mem;
  692. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  693. return;
  694. rbo = container_of(bo, struct amdgpu_bo, tbo);
  695. amdgpu_vm_bo_invalidate(rbo->adev, rbo);
  696. /* update statistics */
  697. if (!new_mem)
  698. return;
  699. /* move_notify is called before move happens */
  700. amdgpu_update_memory_usage(rbo->adev, &bo->mem, new_mem);
  701. trace_amdgpu_ttm_bo_move(rbo, new_mem->mem_type, old_mem->mem_type);
  702. }
  703. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  704. {
  705. struct amdgpu_device *adev;
  706. struct amdgpu_bo *abo;
  707. unsigned long offset, size, lpfn;
  708. int i, r;
  709. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  710. return 0;
  711. abo = container_of(bo, struct amdgpu_bo, tbo);
  712. adev = abo->adev;
  713. if (bo->mem.mem_type != TTM_PL_VRAM)
  714. return 0;
  715. size = bo->mem.num_pages << PAGE_SHIFT;
  716. offset = bo->mem.start << PAGE_SHIFT;
  717. if ((offset + size) <= adev->mc.visible_vram_size)
  718. return 0;
  719. /* Can't move a pinned BO to visible VRAM */
  720. if (abo->pin_count > 0)
  721. return -EINVAL;
  722. /* hurrah the memory is not visible ! */
  723. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM);
  724. lpfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  725. for (i = 0; i < abo->placement.num_placement; i++) {
  726. /* Force into visible VRAM */
  727. if ((abo->placements[i].flags & TTM_PL_FLAG_VRAM) &&
  728. (!abo->placements[i].lpfn ||
  729. abo->placements[i].lpfn > lpfn))
  730. abo->placements[i].lpfn = lpfn;
  731. }
  732. r = ttm_bo_validate(bo, &abo->placement, false, false);
  733. if (unlikely(r == -ENOMEM)) {
  734. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_GTT);
  735. return ttm_bo_validate(bo, &abo->placement, false, false);
  736. } else if (unlikely(r != 0)) {
  737. return r;
  738. }
  739. offset = bo->mem.start << PAGE_SHIFT;
  740. /* this should never happen */
  741. if ((offset + size) > adev->mc.visible_vram_size)
  742. return -EINVAL;
  743. return 0;
  744. }
  745. /**
  746. * amdgpu_bo_fence - add fence to buffer object
  747. *
  748. * @bo: buffer object in question
  749. * @fence: fence to add
  750. * @shared: true if fence should be added shared
  751. *
  752. */
  753. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct fence *fence,
  754. bool shared)
  755. {
  756. struct reservation_object *resv = bo->tbo.resv;
  757. if (shared)
  758. reservation_object_add_shared_fence(resv, fence);
  759. else
  760. reservation_object_add_excl_fence(resv, fence);
  761. }
  762. /**
  763. * amdgpu_bo_gpu_offset - return GPU offset of bo
  764. * @bo: amdgpu object for which we query the offset
  765. *
  766. * Returns current GPU offset of the object.
  767. *
  768. * Note: object should either be pinned or reserved when calling this
  769. * function, it might be useful to add check for this for debugging.
  770. */
  771. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  772. {
  773. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  774. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  775. !bo->pin_count);
  776. return bo->tbo.offset;
  777. }