sdma_v2_4.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_ucode.h"
  28. #include "amdgpu_trace.h"
  29. #include "vi.h"
  30. #include "vid.h"
  31. #include "oss/oss_2_4_d.h"
  32. #include "oss/oss_2_4_sh_mask.h"
  33. #include "gmc/gmc_8_1_d.h"
  34. #include "gmc/gmc_8_1_sh_mask.h"
  35. #include "gca/gfx_8_0_d.h"
  36. #include "gca/gfx_8_0_enum.h"
  37. #include "gca/gfx_8_0_sh_mask.h"
  38. #include "bif/bif_5_0_d.h"
  39. #include "bif/bif_5_0_sh_mask.h"
  40. #include "iceland_sdma_pkt_open.h"
  41. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev);
  42. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev);
  43. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev);
  44. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev);
  45. MODULE_FIRMWARE("amdgpu/topaz_sdma.bin");
  46. MODULE_FIRMWARE("amdgpu/topaz_sdma1.bin");
  47. static const u32 sdma_offsets[SDMA_MAX_INSTANCE] =
  48. {
  49. SDMA0_REGISTER_OFFSET,
  50. SDMA1_REGISTER_OFFSET
  51. };
  52. static const u32 golden_settings_iceland_a11[] =
  53. {
  54. mmSDMA0_CHICKEN_BITS, 0xfc910007, 0x00810007,
  55. mmSDMA0_CLK_CTRL, 0xff000fff, 0x00000000,
  56. mmSDMA1_CHICKEN_BITS, 0xfc910007, 0x00810007,
  57. mmSDMA1_CLK_CTRL, 0xff000fff, 0x00000000,
  58. };
  59. static const u32 iceland_mgcg_cgcg_init[] =
  60. {
  61. mmSDMA0_CLK_CTRL, 0xff000ff0, 0x00000100,
  62. mmSDMA1_CLK_CTRL, 0xff000ff0, 0x00000100
  63. };
  64. /*
  65. * sDMA - System DMA
  66. * Starting with CIK, the GPU has new asynchronous
  67. * DMA engines. These engines are used for compute
  68. * and gfx. There are two DMA engines (SDMA0, SDMA1)
  69. * and each one supports 1 ring buffer used for gfx
  70. * and 2 queues used for compute.
  71. *
  72. * The programming model is very similar to the CP
  73. * (ring buffer, IBs, etc.), but sDMA has it's own
  74. * packet format that is different from the PM4 format
  75. * used by the CP. sDMA supports copying data, writing
  76. * embedded data, solid fills, and a number of other
  77. * things. It also has support for tiling/detiling of
  78. * buffers.
  79. */
  80. static void sdma_v2_4_init_golden_registers(struct amdgpu_device *adev)
  81. {
  82. switch (adev->asic_type) {
  83. case CHIP_TOPAZ:
  84. amdgpu_program_register_sequence(adev,
  85. iceland_mgcg_cgcg_init,
  86. (const u32)ARRAY_SIZE(iceland_mgcg_cgcg_init));
  87. amdgpu_program_register_sequence(adev,
  88. golden_settings_iceland_a11,
  89. (const u32)ARRAY_SIZE(golden_settings_iceland_a11));
  90. break;
  91. default:
  92. break;
  93. }
  94. }
  95. /**
  96. * sdma_v2_4_init_microcode - load ucode images from disk
  97. *
  98. * @adev: amdgpu_device pointer
  99. *
  100. * Use the firmware interface to load the ucode images into
  101. * the driver (not loaded into hw).
  102. * Returns 0 on success, error on failure.
  103. */
  104. static int sdma_v2_4_init_microcode(struct amdgpu_device *adev)
  105. {
  106. const char *chip_name;
  107. char fw_name[30];
  108. int err = 0, i;
  109. struct amdgpu_firmware_info *info = NULL;
  110. const struct common_firmware_header *header = NULL;
  111. const struct sdma_firmware_header_v1_0 *hdr;
  112. DRM_DEBUG("\n");
  113. switch (adev->asic_type) {
  114. case CHIP_TOPAZ:
  115. chip_name = "topaz";
  116. break;
  117. default: BUG();
  118. }
  119. for (i = 0; i < adev->sdma.num_instances; i++) {
  120. if (i == 0)
  121. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma.bin", chip_name);
  122. else
  123. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_sdma1.bin", chip_name);
  124. err = request_firmware(&adev->sdma.instance[i].fw, fw_name, adev->dev);
  125. if (err)
  126. goto out;
  127. err = amdgpu_ucode_validate(adev->sdma.instance[i].fw);
  128. if (err)
  129. goto out;
  130. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  131. adev->sdma.instance[i].fw_version = le32_to_cpu(hdr->header.ucode_version);
  132. adev->sdma.instance[i].feature_version = le32_to_cpu(hdr->ucode_feature_version);
  133. if (adev->sdma.instance[i].feature_version >= 20)
  134. adev->sdma.instance[i].burst_nop = true;
  135. if (adev->firmware.smu_load) {
  136. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_SDMA0 + i];
  137. info->ucode_id = AMDGPU_UCODE_ID_SDMA0 + i;
  138. info->fw = adev->sdma.instance[i].fw;
  139. header = (const struct common_firmware_header *)info->fw->data;
  140. adev->firmware.fw_size +=
  141. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  142. }
  143. }
  144. out:
  145. if (err) {
  146. printk(KERN_ERR
  147. "sdma_v2_4: Failed to load firmware \"%s\"\n",
  148. fw_name);
  149. for (i = 0; i < adev->sdma.num_instances; i++) {
  150. release_firmware(adev->sdma.instance[i].fw);
  151. adev->sdma.instance[i].fw = NULL;
  152. }
  153. }
  154. return err;
  155. }
  156. /**
  157. * sdma_v2_4_ring_get_rptr - get the current read pointer
  158. *
  159. * @ring: amdgpu ring pointer
  160. *
  161. * Get the current rptr from the hardware (VI+).
  162. */
  163. static uint32_t sdma_v2_4_ring_get_rptr(struct amdgpu_ring *ring)
  164. {
  165. u32 rptr;
  166. /* XXX check if swapping is necessary on BE */
  167. rptr = ring->adev->wb.wb[ring->rptr_offs] >> 2;
  168. return rptr;
  169. }
  170. /**
  171. * sdma_v2_4_ring_get_wptr - get the current write pointer
  172. *
  173. * @ring: amdgpu ring pointer
  174. *
  175. * Get the current wptr from the hardware (VI+).
  176. */
  177. static uint32_t sdma_v2_4_ring_get_wptr(struct amdgpu_ring *ring)
  178. {
  179. struct amdgpu_device *adev = ring->adev;
  180. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  181. u32 wptr = RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me]) >> 2;
  182. return wptr;
  183. }
  184. /**
  185. * sdma_v2_4_ring_set_wptr - commit the write pointer
  186. *
  187. * @ring: amdgpu ring pointer
  188. *
  189. * Write the wptr back to the hardware (VI+).
  190. */
  191. static void sdma_v2_4_ring_set_wptr(struct amdgpu_ring *ring)
  192. {
  193. struct amdgpu_device *adev = ring->adev;
  194. int me = (ring == &ring->adev->sdma.instance[0].ring) ? 0 : 1;
  195. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[me], ring->wptr << 2);
  196. }
  197. static void sdma_v2_4_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  198. {
  199. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  200. int i;
  201. for (i = 0; i < count; i++)
  202. if (sdma && sdma->burst_nop && (i == 0))
  203. amdgpu_ring_write(ring, ring->nop |
  204. SDMA_PKT_NOP_HEADER_COUNT(count - 1));
  205. else
  206. amdgpu_ring_write(ring, ring->nop);
  207. }
  208. /**
  209. * sdma_v2_4_ring_emit_ib - Schedule an IB on the DMA engine
  210. *
  211. * @ring: amdgpu ring pointer
  212. * @ib: IB object to schedule
  213. *
  214. * Schedule an IB in the DMA ring (VI).
  215. */
  216. static void sdma_v2_4_ring_emit_ib(struct amdgpu_ring *ring,
  217. struct amdgpu_ib *ib)
  218. {
  219. u32 vmid = ib->vm_id & 0xf;
  220. u32 next_rptr = ring->wptr + 5;
  221. while ((next_rptr & 7) != 2)
  222. next_rptr++;
  223. next_rptr += 6;
  224. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  225. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  226. amdgpu_ring_write(ring, lower_32_bits(ring->next_rptr_gpu_addr) & 0xfffffffc);
  227. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr));
  228. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  229. amdgpu_ring_write(ring, next_rptr);
  230. /* IB packet must end on a 8 DW boundary */
  231. sdma_v2_4_ring_insert_nop(ring, (10 - (ring->wptr & 7)) % 8);
  232. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_INDIRECT) |
  233. SDMA_PKT_INDIRECT_HEADER_VMID(vmid));
  234. /* base must be 32 byte aligned */
  235. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr) & 0xffffffe0);
  236. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  237. amdgpu_ring_write(ring, ib->length_dw);
  238. amdgpu_ring_write(ring, 0);
  239. amdgpu_ring_write(ring, 0);
  240. }
  241. /**
  242. * sdma_v2_4_hdp_flush_ring_emit - emit an hdp flush on the DMA ring
  243. *
  244. * @ring: amdgpu ring pointer
  245. *
  246. * Emit an hdp flush packet on the requested DMA ring.
  247. */
  248. static void sdma_v2_4_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  249. {
  250. u32 ref_and_mask = 0;
  251. if (ring == &ring->adev->sdma.instance[0].ring)
  252. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA0, 1);
  253. else
  254. ref_and_mask = REG_SET_FIELD(ref_and_mask, GPU_HDP_FLUSH_DONE, SDMA1, 1);
  255. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  256. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(1) |
  257. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(3)); /* == */
  258. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE << 2);
  259. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ << 2);
  260. amdgpu_ring_write(ring, ref_and_mask); /* reference */
  261. amdgpu_ring_write(ring, ref_and_mask); /* mask */
  262. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  263. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  264. }
  265. /**
  266. * sdma_v2_4_ring_emit_fence - emit a fence on the DMA ring
  267. *
  268. * @ring: amdgpu ring pointer
  269. * @fence: amdgpu fence object
  270. *
  271. * Add a DMA fence packet to the ring to write
  272. * the fence seq number and DMA trap packet to generate
  273. * an interrupt if needed (VI).
  274. */
  275. static void sdma_v2_4_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  276. unsigned flags)
  277. {
  278. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  279. /* write the fence */
  280. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  281. amdgpu_ring_write(ring, lower_32_bits(addr));
  282. amdgpu_ring_write(ring, upper_32_bits(addr));
  283. amdgpu_ring_write(ring, lower_32_bits(seq));
  284. /* optionally write high bits as well */
  285. if (write64bit) {
  286. addr += 4;
  287. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_FENCE));
  288. amdgpu_ring_write(ring, lower_32_bits(addr));
  289. amdgpu_ring_write(ring, upper_32_bits(addr));
  290. amdgpu_ring_write(ring, upper_32_bits(seq));
  291. }
  292. /* generate an interrupt */
  293. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_TRAP));
  294. amdgpu_ring_write(ring, SDMA_PKT_TRAP_INT_CONTEXT_INT_CONTEXT(0));
  295. }
  296. /**
  297. * sdma_v2_4_gfx_stop - stop the gfx async dma engines
  298. *
  299. * @adev: amdgpu_device pointer
  300. *
  301. * Stop the gfx async dma ring buffers (VI).
  302. */
  303. static void sdma_v2_4_gfx_stop(struct amdgpu_device *adev)
  304. {
  305. struct amdgpu_ring *sdma0 = &adev->sdma.instance[0].ring;
  306. struct amdgpu_ring *sdma1 = &adev->sdma.instance[1].ring;
  307. u32 rb_cntl, ib_cntl;
  308. int i;
  309. if ((adev->mman.buffer_funcs_ring == sdma0) ||
  310. (adev->mman.buffer_funcs_ring == sdma1))
  311. amdgpu_ttm_set_active_vram_size(adev, adev->mc.visible_vram_size);
  312. for (i = 0; i < adev->sdma.num_instances; i++) {
  313. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  314. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 0);
  315. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  316. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  317. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 0);
  318. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  319. }
  320. sdma0->ready = false;
  321. sdma1->ready = false;
  322. }
  323. /**
  324. * sdma_v2_4_rlc_stop - stop the compute async dma engines
  325. *
  326. * @adev: amdgpu_device pointer
  327. *
  328. * Stop the compute async dma queues (VI).
  329. */
  330. static void sdma_v2_4_rlc_stop(struct amdgpu_device *adev)
  331. {
  332. /* XXX todo */
  333. }
  334. /**
  335. * sdma_v2_4_enable - stop the async dma engines
  336. *
  337. * @adev: amdgpu_device pointer
  338. * @enable: enable/disable the DMA MEs.
  339. *
  340. * Halt or unhalt the async dma engines (VI).
  341. */
  342. static void sdma_v2_4_enable(struct amdgpu_device *adev, bool enable)
  343. {
  344. u32 f32_cntl;
  345. int i;
  346. if (enable == false) {
  347. sdma_v2_4_gfx_stop(adev);
  348. sdma_v2_4_rlc_stop(adev);
  349. }
  350. for (i = 0; i < adev->sdma.num_instances; i++) {
  351. f32_cntl = RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]);
  352. if (enable)
  353. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 0);
  354. else
  355. f32_cntl = REG_SET_FIELD(f32_cntl, SDMA0_F32_CNTL, HALT, 1);
  356. WREG32(mmSDMA0_F32_CNTL + sdma_offsets[i], f32_cntl);
  357. }
  358. }
  359. /**
  360. * sdma_v2_4_gfx_resume - setup and start the async dma engines
  361. *
  362. * @adev: amdgpu_device pointer
  363. *
  364. * Set up the gfx DMA ring buffers and enable them (VI).
  365. * Returns 0 for success, error for failure.
  366. */
  367. static int sdma_v2_4_gfx_resume(struct amdgpu_device *adev)
  368. {
  369. struct amdgpu_ring *ring;
  370. u32 rb_cntl, ib_cntl;
  371. u32 rb_bufsz;
  372. u32 wb_offset;
  373. int i, j, r;
  374. for (i = 0; i < adev->sdma.num_instances; i++) {
  375. ring = &adev->sdma.instance[i].ring;
  376. wb_offset = (ring->rptr_offs * 4);
  377. mutex_lock(&adev->srbm_mutex);
  378. for (j = 0; j < 16; j++) {
  379. vi_srbm_select(adev, 0, 0, 0, j);
  380. /* SDMA GFX */
  381. WREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i], 0);
  382. WREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i], 0);
  383. }
  384. vi_srbm_select(adev, 0, 0, 0, 0);
  385. mutex_unlock(&adev->srbm_mutex);
  386. WREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i],
  387. adev->gfx.config.gb_addr_config & 0x70);
  388. WREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i], 0);
  389. /* Set ring buffer size in dwords */
  390. rb_bufsz = order_base_2(ring->ring_size / 4);
  391. rb_cntl = RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]);
  392. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SIZE, rb_bufsz);
  393. #ifdef __BIG_ENDIAN
  394. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_SWAP_ENABLE, 1);
  395. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL,
  396. RPTR_WRITEBACK_SWAP_ENABLE, 1);
  397. #endif
  398. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  399. /* Initialize the ring buffer's read and write pointers */
  400. WREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i], 0);
  401. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], 0);
  402. /* set the wb address whether it's enabled or not */
  403. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i],
  404. upper_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFF);
  405. WREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i],
  406. lower_32_bits(adev->wb.gpu_addr + wb_offset) & 0xFFFFFFFC);
  407. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RPTR_WRITEBACK_ENABLE, 1);
  408. WREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i], ring->gpu_addr >> 8);
  409. WREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i], ring->gpu_addr >> 40);
  410. ring->wptr = 0;
  411. WREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i], ring->wptr << 2);
  412. /* enable DMA RB */
  413. rb_cntl = REG_SET_FIELD(rb_cntl, SDMA0_GFX_RB_CNTL, RB_ENABLE, 1);
  414. WREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i], rb_cntl);
  415. ib_cntl = RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]);
  416. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_ENABLE, 1);
  417. #ifdef __BIG_ENDIAN
  418. ib_cntl = REG_SET_FIELD(ib_cntl, SDMA0_GFX_IB_CNTL, IB_SWAP_ENABLE, 1);
  419. #endif
  420. /* enable DMA IBs */
  421. WREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i], ib_cntl);
  422. ring->ready = true;
  423. r = amdgpu_ring_test_ring(ring);
  424. if (r) {
  425. ring->ready = false;
  426. return r;
  427. }
  428. if (adev->mman.buffer_funcs_ring == ring)
  429. amdgpu_ttm_set_active_vram_size(adev, adev->mc.real_vram_size);
  430. }
  431. return 0;
  432. }
  433. /**
  434. * sdma_v2_4_rlc_resume - setup and start the async dma engines
  435. *
  436. * @adev: amdgpu_device pointer
  437. *
  438. * Set up the compute DMA queues and enable them (VI).
  439. * Returns 0 for success, error for failure.
  440. */
  441. static int sdma_v2_4_rlc_resume(struct amdgpu_device *adev)
  442. {
  443. /* XXX todo */
  444. return 0;
  445. }
  446. /**
  447. * sdma_v2_4_load_microcode - load the sDMA ME ucode
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Loads the sDMA0/1 ucode.
  452. * Returns 0 for success, -EINVAL if the ucode is not available.
  453. */
  454. static int sdma_v2_4_load_microcode(struct amdgpu_device *adev)
  455. {
  456. const struct sdma_firmware_header_v1_0 *hdr;
  457. const __le32 *fw_data;
  458. u32 fw_size;
  459. int i, j;
  460. /* halt the MEs */
  461. sdma_v2_4_enable(adev, false);
  462. for (i = 0; i < adev->sdma.num_instances; i++) {
  463. if (!adev->sdma.instance[i].fw)
  464. return -EINVAL;
  465. hdr = (const struct sdma_firmware_header_v1_0 *)adev->sdma.instance[i].fw->data;
  466. amdgpu_ucode_print_sdma_hdr(&hdr->header);
  467. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  468. fw_data = (const __le32 *)
  469. (adev->sdma.instance[i].fw->data +
  470. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  471. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], 0);
  472. for (j = 0; j < fw_size; j++)
  473. WREG32(mmSDMA0_UCODE_DATA + sdma_offsets[i], le32_to_cpup(fw_data++));
  474. WREG32(mmSDMA0_UCODE_ADDR + sdma_offsets[i], adev->sdma.instance[i].fw_version);
  475. }
  476. return 0;
  477. }
  478. /**
  479. * sdma_v2_4_start - setup and start the async dma engines
  480. *
  481. * @adev: amdgpu_device pointer
  482. *
  483. * Set up the DMA engines and enable them (VI).
  484. * Returns 0 for success, error for failure.
  485. */
  486. static int sdma_v2_4_start(struct amdgpu_device *adev)
  487. {
  488. int r;
  489. if (!adev->firmware.smu_load) {
  490. r = sdma_v2_4_load_microcode(adev);
  491. if (r)
  492. return r;
  493. } else {
  494. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  495. AMDGPU_UCODE_ID_SDMA0);
  496. if (r)
  497. return -EINVAL;
  498. r = adev->smu.smumgr_funcs->check_fw_load_finish(adev,
  499. AMDGPU_UCODE_ID_SDMA1);
  500. if (r)
  501. return -EINVAL;
  502. }
  503. /* unhalt the MEs */
  504. sdma_v2_4_enable(adev, true);
  505. /* start the gfx rings and rlc compute queues */
  506. r = sdma_v2_4_gfx_resume(adev);
  507. if (r)
  508. return r;
  509. r = sdma_v2_4_rlc_resume(adev);
  510. if (r)
  511. return r;
  512. return 0;
  513. }
  514. /**
  515. * sdma_v2_4_ring_test_ring - simple async dma engine test
  516. *
  517. * @ring: amdgpu_ring structure holding ring information
  518. *
  519. * Test the DMA engine by writing using it to write an
  520. * value to memory. (VI).
  521. * Returns 0 for success, error for failure.
  522. */
  523. static int sdma_v2_4_ring_test_ring(struct amdgpu_ring *ring)
  524. {
  525. struct amdgpu_device *adev = ring->adev;
  526. unsigned i;
  527. unsigned index;
  528. int r;
  529. u32 tmp;
  530. u64 gpu_addr;
  531. r = amdgpu_wb_get(adev, &index);
  532. if (r) {
  533. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  534. return r;
  535. }
  536. gpu_addr = adev->wb.gpu_addr + (index * 4);
  537. tmp = 0xCAFEDEAD;
  538. adev->wb.wb[index] = cpu_to_le32(tmp);
  539. r = amdgpu_ring_alloc(ring, 5);
  540. if (r) {
  541. DRM_ERROR("amdgpu: dma failed to lock ring %d (%d).\n", ring->idx, r);
  542. amdgpu_wb_free(adev, index);
  543. return r;
  544. }
  545. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  546. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR));
  547. amdgpu_ring_write(ring, lower_32_bits(gpu_addr));
  548. amdgpu_ring_write(ring, upper_32_bits(gpu_addr));
  549. amdgpu_ring_write(ring, SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1));
  550. amdgpu_ring_write(ring, 0xDEADBEEF);
  551. amdgpu_ring_commit(ring);
  552. for (i = 0; i < adev->usec_timeout; i++) {
  553. tmp = le32_to_cpu(adev->wb.wb[index]);
  554. if (tmp == 0xDEADBEEF)
  555. break;
  556. DRM_UDELAY(1);
  557. }
  558. if (i < adev->usec_timeout) {
  559. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  560. } else {
  561. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  562. ring->idx, tmp);
  563. r = -EINVAL;
  564. }
  565. amdgpu_wb_free(adev, index);
  566. return r;
  567. }
  568. /**
  569. * sdma_v2_4_ring_test_ib - test an IB on the DMA engine
  570. *
  571. * @ring: amdgpu_ring structure holding ring information
  572. *
  573. * Test a simple IB in the DMA ring (VI).
  574. * Returns 0 on success, error on failure.
  575. */
  576. static int sdma_v2_4_ring_test_ib(struct amdgpu_ring *ring)
  577. {
  578. struct amdgpu_device *adev = ring->adev;
  579. struct amdgpu_ib ib;
  580. struct fence *f = NULL;
  581. unsigned i;
  582. unsigned index;
  583. int r;
  584. u32 tmp = 0;
  585. u64 gpu_addr;
  586. r = amdgpu_wb_get(adev, &index);
  587. if (r) {
  588. dev_err(adev->dev, "(%d) failed to allocate wb slot\n", r);
  589. return r;
  590. }
  591. gpu_addr = adev->wb.gpu_addr + (index * 4);
  592. tmp = 0xCAFEDEAD;
  593. adev->wb.wb[index] = cpu_to_le32(tmp);
  594. memset(&ib, 0, sizeof(ib));
  595. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  596. if (r) {
  597. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  598. goto err0;
  599. }
  600. ib.ptr[0] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  601. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_WRITE_LINEAR);
  602. ib.ptr[1] = lower_32_bits(gpu_addr);
  603. ib.ptr[2] = upper_32_bits(gpu_addr);
  604. ib.ptr[3] = SDMA_PKT_WRITE_UNTILED_DW_3_COUNT(1);
  605. ib.ptr[4] = 0xDEADBEEF;
  606. ib.ptr[5] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  607. ib.ptr[6] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  608. ib.ptr[7] = SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  609. ib.length_dw = 8;
  610. r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
  611. NULL, &f);
  612. if (r)
  613. goto err1;
  614. r = fence_wait(f, false);
  615. if (r) {
  616. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  617. goto err1;
  618. }
  619. for (i = 0; i < adev->usec_timeout; i++) {
  620. tmp = le32_to_cpu(adev->wb.wb[index]);
  621. if (tmp == 0xDEADBEEF)
  622. break;
  623. DRM_UDELAY(1);
  624. }
  625. if (i < adev->usec_timeout) {
  626. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  627. ring->idx, i);
  628. goto err1;
  629. } else {
  630. DRM_ERROR("amdgpu: ib test failed (0x%08X)\n", tmp);
  631. r = -EINVAL;
  632. }
  633. err1:
  634. fence_put(f);
  635. amdgpu_ib_free(adev, &ib);
  636. err0:
  637. amdgpu_wb_free(adev, index);
  638. return r;
  639. }
  640. /**
  641. * sdma_v2_4_vm_copy_pte - update PTEs by copying them from the GART
  642. *
  643. * @ib: indirect buffer to fill with commands
  644. * @pe: addr of the page entry
  645. * @src: src addr to copy from
  646. * @count: number of page entries to update
  647. *
  648. * Update PTEs by copying them from the GART using sDMA (CIK).
  649. */
  650. static void sdma_v2_4_vm_copy_pte(struct amdgpu_ib *ib,
  651. uint64_t pe, uint64_t src,
  652. unsigned count)
  653. {
  654. while (count) {
  655. unsigned bytes = count * 8;
  656. if (bytes > 0x1FFFF8)
  657. bytes = 0x1FFFF8;
  658. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  659. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  660. ib->ptr[ib->length_dw++] = bytes;
  661. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  662. ib->ptr[ib->length_dw++] = lower_32_bits(src);
  663. ib->ptr[ib->length_dw++] = upper_32_bits(src);
  664. ib->ptr[ib->length_dw++] = lower_32_bits(pe);
  665. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  666. pe += bytes;
  667. src += bytes;
  668. count -= bytes / 8;
  669. }
  670. }
  671. /**
  672. * sdma_v2_4_vm_write_pte - update PTEs by writing them manually
  673. *
  674. * @ib: indirect buffer to fill with commands
  675. * @pe: addr of the page entry
  676. * @addr: dst addr to write into pe
  677. * @count: number of page entries to update
  678. * @incr: increase next addr by incr bytes
  679. * @flags: access flags
  680. *
  681. * Update PTEs by writing them manually using sDMA (CIK).
  682. */
  683. static void sdma_v2_4_vm_write_pte(struct amdgpu_ib *ib,
  684. const dma_addr_t *pages_addr, uint64_t pe,
  685. uint64_t addr, unsigned count,
  686. uint32_t incr, uint32_t flags)
  687. {
  688. uint64_t value;
  689. unsigned ndw;
  690. while (count) {
  691. ndw = count * 2;
  692. if (ndw > 0xFFFFE)
  693. ndw = 0xFFFFE;
  694. /* for non-physically contiguous pages (system) */
  695. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_WRITE) |
  696. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  697. ib->ptr[ib->length_dw++] = pe;
  698. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  699. ib->ptr[ib->length_dw++] = ndw;
  700. for (; ndw > 0; ndw -= 2, --count, pe += 8) {
  701. value = amdgpu_vm_map_gart(pages_addr, addr);
  702. addr += incr;
  703. value |= flags;
  704. ib->ptr[ib->length_dw++] = value;
  705. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  706. }
  707. }
  708. }
  709. /**
  710. * sdma_v2_4_vm_set_pte_pde - update the page tables using sDMA
  711. *
  712. * @ib: indirect buffer to fill with commands
  713. * @pe: addr of the page entry
  714. * @addr: dst addr to write into pe
  715. * @count: number of page entries to update
  716. * @incr: increase next addr by incr bytes
  717. * @flags: access flags
  718. *
  719. * Update the page tables using sDMA (CIK).
  720. */
  721. static void sdma_v2_4_vm_set_pte_pde(struct amdgpu_ib *ib,
  722. uint64_t pe,
  723. uint64_t addr, unsigned count,
  724. uint32_t incr, uint32_t flags)
  725. {
  726. uint64_t value;
  727. unsigned ndw;
  728. while (count) {
  729. ndw = count;
  730. if (ndw > 0x7FFFF)
  731. ndw = 0x7FFFF;
  732. if (flags & AMDGPU_PTE_VALID)
  733. value = addr;
  734. else
  735. value = 0;
  736. /* for physically contiguous pages (vram) */
  737. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_GEN_PTEPDE);
  738. ib->ptr[ib->length_dw++] = pe; /* dst addr */
  739. ib->ptr[ib->length_dw++] = upper_32_bits(pe);
  740. ib->ptr[ib->length_dw++] = flags; /* mask */
  741. ib->ptr[ib->length_dw++] = 0;
  742. ib->ptr[ib->length_dw++] = value; /* value */
  743. ib->ptr[ib->length_dw++] = upper_32_bits(value);
  744. ib->ptr[ib->length_dw++] = incr; /* increment size */
  745. ib->ptr[ib->length_dw++] = 0;
  746. ib->ptr[ib->length_dw++] = ndw; /* number of entries */
  747. pe += ndw * 8;
  748. addr += ndw * incr;
  749. count -= ndw;
  750. }
  751. }
  752. /**
  753. * sdma_v2_4_ring_pad_ib - pad the IB to the required number of dw
  754. *
  755. * @ib: indirect buffer to fill with padding
  756. *
  757. */
  758. static void sdma_v2_4_ring_pad_ib(struct amdgpu_ring *ring, struct amdgpu_ib *ib)
  759. {
  760. struct amdgpu_sdma_instance *sdma = amdgpu_get_sdma_instance(ring);
  761. u32 pad_count;
  762. int i;
  763. pad_count = (8 - (ib->length_dw & 0x7)) % 8;
  764. for (i = 0; i < pad_count; i++)
  765. if (sdma && sdma->burst_nop && (i == 0))
  766. ib->ptr[ib->length_dw++] =
  767. SDMA_PKT_HEADER_OP(SDMA_OP_NOP) |
  768. SDMA_PKT_NOP_HEADER_COUNT(pad_count - 1);
  769. else
  770. ib->ptr[ib->length_dw++] =
  771. SDMA_PKT_HEADER_OP(SDMA_OP_NOP);
  772. }
  773. /**
  774. * sdma_v2_4_ring_emit_vm_flush - cik vm flush using sDMA
  775. *
  776. * @ring: amdgpu_ring pointer
  777. * @vm: amdgpu_vm pointer
  778. *
  779. * Update the page table base and flush the VM TLB
  780. * using sDMA (VI).
  781. */
  782. static void sdma_v2_4_ring_emit_vm_flush(struct amdgpu_ring *ring,
  783. unsigned vm_id, uint64_t pd_addr)
  784. {
  785. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  786. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  787. if (vm_id < 8) {
  788. amdgpu_ring_write(ring, (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  789. } else {
  790. amdgpu_ring_write(ring, (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  791. }
  792. amdgpu_ring_write(ring, pd_addr >> 12);
  793. /* flush TLB */
  794. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_SRBM_WRITE) |
  795. SDMA_PKT_SRBM_WRITE_HEADER_BYTE_EN(0xf));
  796. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  797. amdgpu_ring_write(ring, 1 << vm_id);
  798. /* wait for flush */
  799. amdgpu_ring_write(ring, SDMA_PKT_HEADER_OP(SDMA_OP_POLL_REGMEM) |
  800. SDMA_PKT_POLL_REGMEM_HEADER_HDP_FLUSH(0) |
  801. SDMA_PKT_POLL_REGMEM_HEADER_FUNC(0)); /* always */
  802. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  803. amdgpu_ring_write(ring, 0);
  804. amdgpu_ring_write(ring, 0); /* reference */
  805. amdgpu_ring_write(ring, 0); /* mask */
  806. amdgpu_ring_write(ring, SDMA_PKT_POLL_REGMEM_DW5_RETRY_COUNT(0xfff) |
  807. SDMA_PKT_POLL_REGMEM_DW5_INTERVAL(10)); /* retry count, poll interval */
  808. }
  809. static int sdma_v2_4_early_init(void *handle)
  810. {
  811. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  812. adev->sdma.num_instances = SDMA_MAX_INSTANCE;
  813. sdma_v2_4_set_ring_funcs(adev);
  814. sdma_v2_4_set_buffer_funcs(adev);
  815. sdma_v2_4_set_vm_pte_funcs(adev);
  816. sdma_v2_4_set_irq_funcs(adev);
  817. return 0;
  818. }
  819. static int sdma_v2_4_sw_init(void *handle)
  820. {
  821. struct amdgpu_ring *ring;
  822. int r, i;
  823. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  824. /* SDMA trap event */
  825. r = amdgpu_irq_add_id(adev, 224, &adev->sdma.trap_irq);
  826. if (r)
  827. return r;
  828. /* SDMA Privileged inst */
  829. r = amdgpu_irq_add_id(adev, 241, &adev->sdma.illegal_inst_irq);
  830. if (r)
  831. return r;
  832. /* SDMA Privileged inst */
  833. r = amdgpu_irq_add_id(adev, 247, &adev->sdma.illegal_inst_irq);
  834. if (r)
  835. return r;
  836. r = sdma_v2_4_init_microcode(adev);
  837. if (r) {
  838. DRM_ERROR("Failed to load sdma firmware!\n");
  839. return r;
  840. }
  841. for (i = 0; i < adev->sdma.num_instances; i++) {
  842. ring = &adev->sdma.instance[i].ring;
  843. ring->ring_obj = NULL;
  844. ring->use_doorbell = false;
  845. sprintf(ring->name, "sdma%d", i);
  846. r = amdgpu_ring_init(adev, ring, 256 * 1024,
  847. SDMA_PKT_NOP_HEADER_OP(SDMA_OP_NOP), 0xf,
  848. &adev->sdma.trap_irq,
  849. (i == 0) ?
  850. AMDGPU_SDMA_IRQ_TRAP0 : AMDGPU_SDMA_IRQ_TRAP1,
  851. AMDGPU_RING_TYPE_SDMA);
  852. if (r)
  853. return r;
  854. }
  855. return r;
  856. }
  857. static int sdma_v2_4_sw_fini(void *handle)
  858. {
  859. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  860. int i;
  861. for (i = 0; i < adev->sdma.num_instances; i++)
  862. amdgpu_ring_fini(&adev->sdma.instance[i].ring);
  863. return 0;
  864. }
  865. static int sdma_v2_4_hw_init(void *handle)
  866. {
  867. int r;
  868. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  869. sdma_v2_4_init_golden_registers(adev);
  870. r = sdma_v2_4_start(adev);
  871. if (r)
  872. return r;
  873. return r;
  874. }
  875. static int sdma_v2_4_hw_fini(void *handle)
  876. {
  877. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  878. sdma_v2_4_enable(adev, false);
  879. return 0;
  880. }
  881. static int sdma_v2_4_suspend(void *handle)
  882. {
  883. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  884. return sdma_v2_4_hw_fini(adev);
  885. }
  886. static int sdma_v2_4_resume(void *handle)
  887. {
  888. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  889. return sdma_v2_4_hw_init(adev);
  890. }
  891. static bool sdma_v2_4_is_idle(void *handle)
  892. {
  893. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  894. u32 tmp = RREG32(mmSRBM_STATUS2);
  895. if (tmp & (SRBM_STATUS2__SDMA_BUSY_MASK |
  896. SRBM_STATUS2__SDMA1_BUSY_MASK))
  897. return false;
  898. return true;
  899. }
  900. static int sdma_v2_4_wait_for_idle(void *handle)
  901. {
  902. unsigned i;
  903. u32 tmp;
  904. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  905. for (i = 0; i < adev->usec_timeout; i++) {
  906. tmp = RREG32(mmSRBM_STATUS2) & (SRBM_STATUS2__SDMA_BUSY_MASK |
  907. SRBM_STATUS2__SDMA1_BUSY_MASK);
  908. if (!tmp)
  909. return 0;
  910. udelay(1);
  911. }
  912. return -ETIMEDOUT;
  913. }
  914. static void sdma_v2_4_print_status(void *handle)
  915. {
  916. int i, j;
  917. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  918. dev_info(adev->dev, "VI SDMA registers\n");
  919. dev_info(adev->dev, " SRBM_STATUS2=0x%08X\n",
  920. RREG32(mmSRBM_STATUS2));
  921. for (i = 0; i < adev->sdma.num_instances; i++) {
  922. dev_info(adev->dev, " SDMA%d_STATUS_REG=0x%08X\n",
  923. i, RREG32(mmSDMA0_STATUS_REG + sdma_offsets[i]));
  924. dev_info(adev->dev, " SDMA%d_F32_CNTL=0x%08X\n",
  925. i, RREG32(mmSDMA0_F32_CNTL + sdma_offsets[i]));
  926. dev_info(adev->dev, " SDMA%d_CNTL=0x%08X\n",
  927. i, RREG32(mmSDMA0_CNTL + sdma_offsets[i]));
  928. dev_info(adev->dev, " SDMA%d_SEM_WAIT_FAIL_TIMER_CNTL=0x%08X\n",
  929. i, RREG32(mmSDMA0_SEM_WAIT_FAIL_TIMER_CNTL + sdma_offsets[i]));
  930. dev_info(adev->dev, " SDMA%d_GFX_IB_CNTL=0x%08X\n",
  931. i, RREG32(mmSDMA0_GFX_IB_CNTL + sdma_offsets[i]));
  932. dev_info(adev->dev, " SDMA%d_GFX_RB_CNTL=0x%08X\n",
  933. i, RREG32(mmSDMA0_GFX_RB_CNTL + sdma_offsets[i]));
  934. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR=0x%08X\n",
  935. i, RREG32(mmSDMA0_GFX_RB_RPTR + sdma_offsets[i]));
  936. dev_info(adev->dev, " SDMA%d_GFX_RB_WPTR=0x%08X\n",
  937. i, RREG32(mmSDMA0_GFX_RB_WPTR + sdma_offsets[i]));
  938. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_HI=0x%08X\n",
  939. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_HI + sdma_offsets[i]));
  940. dev_info(adev->dev, " SDMA%d_GFX_RB_RPTR_ADDR_LO=0x%08X\n",
  941. i, RREG32(mmSDMA0_GFX_RB_RPTR_ADDR_LO + sdma_offsets[i]));
  942. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE=0x%08X\n",
  943. i, RREG32(mmSDMA0_GFX_RB_BASE + sdma_offsets[i]));
  944. dev_info(adev->dev, " SDMA%d_GFX_RB_BASE_HI=0x%08X\n",
  945. i, RREG32(mmSDMA0_GFX_RB_BASE_HI + sdma_offsets[i]));
  946. dev_info(adev->dev, " SDMA%d_TILING_CONFIG=0x%08X\n",
  947. i, RREG32(mmSDMA0_TILING_CONFIG + sdma_offsets[i]));
  948. mutex_lock(&adev->srbm_mutex);
  949. for (j = 0; j < 16; j++) {
  950. vi_srbm_select(adev, 0, 0, 0, j);
  951. dev_info(adev->dev, " VM %d:\n", j);
  952. dev_info(adev->dev, " SDMA%d_GFX_VIRTUAL_ADDR=0x%08X\n",
  953. i, RREG32(mmSDMA0_GFX_VIRTUAL_ADDR + sdma_offsets[i]));
  954. dev_info(adev->dev, " SDMA%d_GFX_APE1_CNTL=0x%08X\n",
  955. i, RREG32(mmSDMA0_GFX_APE1_CNTL + sdma_offsets[i]));
  956. }
  957. vi_srbm_select(adev, 0, 0, 0, 0);
  958. mutex_unlock(&adev->srbm_mutex);
  959. }
  960. }
  961. static int sdma_v2_4_soft_reset(void *handle)
  962. {
  963. u32 srbm_soft_reset = 0;
  964. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  965. u32 tmp = RREG32(mmSRBM_STATUS2);
  966. if (tmp & SRBM_STATUS2__SDMA_BUSY_MASK) {
  967. /* sdma0 */
  968. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET);
  969. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  970. WREG32(mmSDMA0_F32_CNTL + SDMA0_REGISTER_OFFSET, tmp);
  971. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA_MASK;
  972. }
  973. if (tmp & SRBM_STATUS2__SDMA1_BUSY_MASK) {
  974. /* sdma1 */
  975. tmp = RREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET);
  976. tmp = REG_SET_FIELD(tmp, SDMA0_F32_CNTL, HALT, 0);
  977. WREG32(mmSDMA0_F32_CNTL + SDMA1_REGISTER_OFFSET, tmp);
  978. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_SDMA1_MASK;
  979. }
  980. if (srbm_soft_reset) {
  981. sdma_v2_4_print_status((void *)adev);
  982. tmp = RREG32(mmSRBM_SOFT_RESET);
  983. tmp |= srbm_soft_reset;
  984. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  985. WREG32(mmSRBM_SOFT_RESET, tmp);
  986. tmp = RREG32(mmSRBM_SOFT_RESET);
  987. udelay(50);
  988. tmp &= ~srbm_soft_reset;
  989. WREG32(mmSRBM_SOFT_RESET, tmp);
  990. tmp = RREG32(mmSRBM_SOFT_RESET);
  991. /* Wait a little for things to settle down */
  992. udelay(50);
  993. sdma_v2_4_print_status((void *)adev);
  994. }
  995. return 0;
  996. }
  997. static int sdma_v2_4_set_trap_irq_state(struct amdgpu_device *adev,
  998. struct amdgpu_irq_src *src,
  999. unsigned type,
  1000. enum amdgpu_interrupt_state state)
  1001. {
  1002. u32 sdma_cntl;
  1003. switch (type) {
  1004. case AMDGPU_SDMA_IRQ_TRAP0:
  1005. switch (state) {
  1006. case AMDGPU_IRQ_STATE_DISABLE:
  1007. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1008. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1009. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1010. break;
  1011. case AMDGPU_IRQ_STATE_ENABLE:
  1012. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET);
  1013. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1014. WREG32(mmSDMA0_CNTL + SDMA0_REGISTER_OFFSET, sdma_cntl);
  1015. break;
  1016. default:
  1017. break;
  1018. }
  1019. break;
  1020. case AMDGPU_SDMA_IRQ_TRAP1:
  1021. switch (state) {
  1022. case AMDGPU_IRQ_STATE_DISABLE:
  1023. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1024. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 0);
  1025. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1026. break;
  1027. case AMDGPU_IRQ_STATE_ENABLE:
  1028. sdma_cntl = RREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET);
  1029. sdma_cntl = REG_SET_FIELD(sdma_cntl, SDMA0_CNTL, TRAP_ENABLE, 1);
  1030. WREG32(mmSDMA0_CNTL + SDMA1_REGISTER_OFFSET, sdma_cntl);
  1031. break;
  1032. default:
  1033. break;
  1034. }
  1035. break;
  1036. default:
  1037. break;
  1038. }
  1039. return 0;
  1040. }
  1041. static int sdma_v2_4_process_trap_irq(struct amdgpu_device *adev,
  1042. struct amdgpu_irq_src *source,
  1043. struct amdgpu_iv_entry *entry)
  1044. {
  1045. u8 instance_id, queue_id;
  1046. instance_id = (entry->ring_id & 0x3) >> 0;
  1047. queue_id = (entry->ring_id & 0xc) >> 2;
  1048. DRM_DEBUG("IH: SDMA trap\n");
  1049. switch (instance_id) {
  1050. case 0:
  1051. switch (queue_id) {
  1052. case 0:
  1053. amdgpu_fence_process(&adev->sdma.instance[0].ring);
  1054. break;
  1055. case 1:
  1056. /* XXX compute */
  1057. break;
  1058. case 2:
  1059. /* XXX compute */
  1060. break;
  1061. }
  1062. break;
  1063. case 1:
  1064. switch (queue_id) {
  1065. case 0:
  1066. amdgpu_fence_process(&adev->sdma.instance[1].ring);
  1067. break;
  1068. case 1:
  1069. /* XXX compute */
  1070. break;
  1071. case 2:
  1072. /* XXX compute */
  1073. break;
  1074. }
  1075. break;
  1076. }
  1077. return 0;
  1078. }
  1079. static int sdma_v2_4_process_illegal_inst_irq(struct amdgpu_device *adev,
  1080. struct amdgpu_irq_src *source,
  1081. struct amdgpu_iv_entry *entry)
  1082. {
  1083. DRM_ERROR("Illegal instruction in SDMA command stream\n");
  1084. schedule_work(&adev->reset_work);
  1085. return 0;
  1086. }
  1087. static int sdma_v2_4_set_clockgating_state(void *handle,
  1088. enum amd_clockgating_state state)
  1089. {
  1090. /* XXX handled via the smc on VI */
  1091. return 0;
  1092. }
  1093. static int sdma_v2_4_set_powergating_state(void *handle,
  1094. enum amd_powergating_state state)
  1095. {
  1096. return 0;
  1097. }
  1098. const struct amd_ip_funcs sdma_v2_4_ip_funcs = {
  1099. .early_init = sdma_v2_4_early_init,
  1100. .late_init = NULL,
  1101. .sw_init = sdma_v2_4_sw_init,
  1102. .sw_fini = sdma_v2_4_sw_fini,
  1103. .hw_init = sdma_v2_4_hw_init,
  1104. .hw_fini = sdma_v2_4_hw_fini,
  1105. .suspend = sdma_v2_4_suspend,
  1106. .resume = sdma_v2_4_resume,
  1107. .is_idle = sdma_v2_4_is_idle,
  1108. .wait_for_idle = sdma_v2_4_wait_for_idle,
  1109. .soft_reset = sdma_v2_4_soft_reset,
  1110. .print_status = sdma_v2_4_print_status,
  1111. .set_clockgating_state = sdma_v2_4_set_clockgating_state,
  1112. .set_powergating_state = sdma_v2_4_set_powergating_state,
  1113. };
  1114. static const struct amdgpu_ring_funcs sdma_v2_4_ring_funcs = {
  1115. .get_rptr = sdma_v2_4_ring_get_rptr,
  1116. .get_wptr = sdma_v2_4_ring_get_wptr,
  1117. .set_wptr = sdma_v2_4_ring_set_wptr,
  1118. .parse_cs = NULL,
  1119. .emit_ib = sdma_v2_4_ring_emit_ib,
  1120. .emit_fence = sdma_v2_4_ring_emit_fence,
  1121. .emit_vm_flush = sdma_v2_4_ring_emit_vm_flush,
  1122. .emit_hdp_flush = sdma_v2_4_ring_emit_hdp_flush,
  1123. .test_ring = sdma_v2_4_ring_test_ring,
  1124. .test_ib = sdma_v2_4_ring_test_ib,
  1125. .insert_nop = sdma_v2_4_ring_insert_nop,
  1126. .pad_ib = sdma_v2_4_ring_pad_ib,
  1127. };
  1128. static void sdma_v2_4_set_ring_funcs(struct amdgpu_device *adev)
  1129. {
  1130. int i;
  1131. for (i = 0; i < adev->sdma.num_instances; i++)
  1132. adev->sdma.instance[i].ring.funcs = &sdma_v2_4_ring_funcs;
  1133. }
  1134. static const struct amdgpu_irq_src_funcs sdma_v2_4_trap_irq_funcs = {
  1135. .set = sdma_v2_4_set_trap_irq_state,
  1136. .process = sdma_v2_4_process_trap_irq,
  1137. };
  1138. static const struct amdgpu_irq_src_funcs sdma_v2_4_illegal_inst_irq_funcs = {
  1139. .process = sdma_v2_4_process_illegal_inst_irq,
  1140. };
  1141. static void sdma_v2_4_set_irq_funcs(struct amdgpu_device *adev)
  1142. {
  1143. adev->sdma.trap_irq.num_types = AMDGPU_SDMA_IRQ_LAST;
  1144. adev->sdma.trap_irq.funcs = &sdma_v2_4_trap_irq_funcs;
  1145. adev->sdma.illegal_inst_irq.funcs = &sdma_v2_4_illegal_inst_irq_funcs;
  1146. }
  1147. /**
  1148. * sdma_v2_4_emit_copy_buffer - copy buffer using the sDMA engine
  1149. *
  1150. * @ring: amdgpu_ring structure holding ring information
  1151. * @src_offset: src GPU address
  1152. * @dst_offset: dst GPU address
  1153. * @byte_count: number of bytes to xfer
  1154. *
  1155. * Copy GPU buffers using the DMA engine (VI).
  1156. * Used by the amdgpu ttm implementation to move pages if
  1157. * registered as the asic copy callback.
  1158. */
  1159. static void sdma_v2_4_emit_copy_buffer(struct amdgpu_ib *ib,
  1160. uint64_t src_offset,
  1161. uint64_t dst_offset,
  1162. uint32_t byte_count)
  1163. {
  1164. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_COPY) |
  1165. SDMA_PKT_HEADER_SUB_OP(SDMA_SUBOP_COPY_LINEAR);
  1166. ib->ptr[ib->length_dw++] = byte_count;
  1167. ib->ptr[ib->length_dw++] = 0; /* src/dst endian swap */
  1168. ib->ptr[ib->length_dw++] = lower_32_bits(src_offset);
  1169. ib->ptr[ib->length_dw++] = upper_32_bits(src_offset);
  1170. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1171. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1172. }
  1173. /**
  1174. * sdma_v2_4_emit_fill_buffer - fill buffer using the sDMA engine
  1175. *
  1176. * @ring: amdgpu_ring structure holding ring information
  1177. * @src_data: value to write to buffer
  1178. * @dst_offset: dst GPU address
  1179. * @byte_count: number of bytes to xfer
  1180. *
  1181. * Fill GPU buffers using the DMA engine (VI).
  1182. */
  1183. static void sdma_v2_4_emit_fill_buffer(struct amdgpu_ib *ib,
  1184. uint32_t src_data,
  1185. uint64_t dst_offset,
  1186. uint32_t byte_count)
  1187. {
  1188. ib->ptr[ib->length_dw++] = SDMA_PKT_HEADER_OP(SDMA_OP_CONST_FILL);
  1189. ib->ptr[ib->length_dw++] = lower_32_bits(dst_offset);
  1190. ib->ptr[ib->length_dw++] = upper_32_bits(dst_offset);
  1191. ib->ptr[ib->length_dw++] = src_data;
  1192. ib->ptr[ib->length_dw++] = byte_count;
  1193. }
  1194. static const struct amdgpu_buffer_funcs sdma_v2_4_buffer_funcs = {
  1195. .copy_max_bytes = 0x1fffff,
  1196. .copy_num_dw = 7,
  1197. .emit_copy_buffer = sdma_v2_4_emit_copy_buffer,
  1198. .fill_max_bytes = 0x1fffff,
  1199. .fill_num_dw = 7,
  1200. .emit_fill_buffer = sdma_v2_4_emit_fill_buffer,
  1201. };
  1202. static void sdma_v2_4_set_buffer_funcs(struct amdgpu_device *adev)
  1203. {
  1204. if (adev->mman.buffer_funcs == NULL) {
  1205. adev->mman.buffer_funcs = &sdma_v2_4_buffer_funcs;
  1206. adev->mman.buffer_funcs_ring = &adev->sdma.instance[0].ring;
  1207. }
  1208. }
  1209. static const struct amdgpu_vm_pte_funcs sdma_v2_4_vm_pte_funcs = {
  1210. .copy_pte = sdma_v2_4_vm_copy_pte,
  1211. .write_pte = sdma_v2_4_vm_write_pte,
  1212. .set_pte_pde = sdma_v2_4_vm_set_pte_pde,
  1213. };
  1214. static void sdma_v2_4_set_vm_pte_funcs(struct amdgpu_device *adev)
  1215. {
  1216. unsigned i;
  1217. if (adev->vm_manager.vm_pte_funcs == NULL) {
  1218. adev->vm_manager.vm_pte_funcs = &sdma_v2_4_vm_pte_funcs;
  1219. for (i = 0; i < adev->sdma.num_instances; i++)
  1220. adev->vm_manager.vm_pte_rings[i] =
  1221. &adev->sdma.instance[i].ring;
  1222. adev->vm_manager.vm_pte_num_rings = adev->sdma.num_instances;
  1223. }
  1224. }