gfx_v7_0.c 157 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include "drmP.h"
  25. #include "amdgpu.h"
  26. #include "amdgpu_ih.h"
  27. #include "amdgpu_gfx.h"
  28. #include "cikd.h"
  29. #include "cik.h"
  30. #include "atom.h"
  31. #include "amdgpu_ucode.h"
  32. #include "clearstate_ci.h"
  33. #include "dce/dce_8_0_d.h"
  34. #include "dce/dce_8_0_sh_mask.h"
  35. #include "bif/bif_4_1_d.h"
  36. #include "bif/bif_4_1_sh_mask.h"
  37. #include "gca/gfx_7_0_d.h"
  38. #include "gca/gfx_7_2_enum.h"
  39. #include "gca/gfx_7_2_sh_mask.h"
  40. #include "gmc/gmc_7_0_d.h"
  41. #include "gmc/gmc_7_0_sh_mask.h"
  42. #include "oss/oss_2_0_d.h"
  43. #include "oss/oss_2_0_sh_mask.h"
  44. #define GFX7_NUM_GFX_RINGS 1
  45. #define GFX7_NUM_COMPUTE_RINGS 8
  46. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev);
  47. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev);
  48. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev);
  49. int gfx_v7_0_get_cu_info(struct amdgpu_device *, struct amdgpu_cu_info *);
  50. MODULE_FIRMWARE("radeon/bonaire_pfp.bin");
  51. MODULE_FIRMWARE("radeon/bonaire_me.bin");
  52. MODULE_FIRMWARE("radeon/bonaire_ce.bin");
  53. MODULE_FIRMWARE("radeon/bonaire_rlc.bin");
  54. MODULE_FIRMWARE("radeon/bonaire_mec.bin");
  55. MODULE_FIRMWARE("radeon/hawaii_pfp.bin");
  56. MODULE_FIRMWARE("radeon/hawaii_me.bin");
  57. MODULE_FIRMWARE("radeon/hawaii_ce.bin");
  58. MODULE_FIRMWARE("radeon/hawaii_rlc.bin");
  59. MODULE_FIRMWARE("radeon/hawaii_mec.bin");
  60. MODULE_FIRMWARE("radeon/kaveri_pfp.bin");
  61. MODULE_FIRMWARE("radeon/kaveri_me.bin");
  62. MODULE_FIRMWARE("radeon/kaveri_ce.bin");
  63. MODULE_FIRMWARE("radeon/kaveri_rlc.bin");
  64. MODULE_FIRMWARE("radeon/kaveri_mec.bin");
  65. MODULE_FIRMWARE("radeon/kaveri_mec2.bin");
  66. MODULE_FIRMWARE("radeon/kabini_pfp.bin");
  67. MODULE_FIRMWARE("radeon/kabini_me.bin");
  68. MODULE_FIRMWARE("radeon/kabini_ce.bin");
  69. MODULE_FIRMWARE("radeon/kabini_rlc.bin");
  70. MODULE_FIRMWARE("radeon/kabini_mec.bin");
  71. MODULE_FIRMWARE("radeon/mullins_pfp.bin");
  72. MODULE_FIRMWARE("radeon/mullins_me.bin");
  73. MODULE_FIRMWARE("radeon/mullins_ce.bin");
  74. MODULE_FIRMWARE("radeon/mullins_rlc.bin");
  75. MODULE_FIRMWARE("radeon/mullins_mec.bin");
  76. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  77. {
  78. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  79. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  80. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  81. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  82. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  83. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  84. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  85. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  86. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  87. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  88. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  89. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  90. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  91. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  92. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  93. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  94. };
  95. static const u32 spectre_rlc_save_restore_register_list[] =
  96. {
  97. (0x0e00 << 16) | (0xc12c >> 2),
  98. 0x00000000,
  99. (0x0e00 << 16) | (0xc140 >> 2),
  100. 0x00000000,
  101. (0x0e00 << 16) | (0xc150 >> 2),
  102. 0x00000000,
  103. (0x0e00 << 16) | (0xc15c >> 2),
  104. 0x00000000,
  105. (0x0e00 << 16) | (0xc168 >> 2),
  106. 0x00000000,
  107. (0x0e00 << 16) | (0xc170 >> 2),
  108. 0x00000000,
  109. (0x0e00 << 16) | (0xc178 >> 2),
  110. 0x00000000,
  111. (0x0e00 << 16) | (0xc204 >> 2),
  112. 0x00000000,
  113. (0x0e00 << 16) | (0xc2b4 >> 2),
  114. 0x00000000,
  115. (0x0e00 << 16) | (0xc2b8 >> 2),
  116. 0x00000000,
  117. (0x0e00 << 16) | (0xc2bc >> 2),
  118. 0x00000000,
  119. (0x0e00 << 16) | (0xc2c0 >> 2),
  120. 0x00000000,
  121. (0x0e00 << 16) | (0x8228 >> 2),
  122. 0x00000000,
  123. (0x0e00 << 16) | (0x829c >> 2),
  124. 0x00000000,
  125. (0x0e00 << 16) | (0x869c >> 2),
  126. 0x00000000,
  127. (0x0600 << 16) | (0x98f4 >> 2),
  128. 0x00000000,
  129. (0x0e00 << 16) | (0x98f8 >> 2),
  130. 0x00000000,
  131. (0x0e00 << 16) | (0x9900 >> 2),
  132. 0x00000000,
  133. (0x0e00 << 16) | (0xc260 >> 2),
  134. 0x00000000,
  135. (0x0e00 << 16) | (0x90e8 >> 2),
  136. 0x00000000,
  137. (0x0e00 << 16) | (0x3c000 >> 2),
  138. 0x00000000,
  139. (0x0e00 << 16) | (0x3c00c >> 2),
  140. 0x00000000,
  141. (0x0e00 << 16) | (0x8c1c >> 2),
  142. 0x00000000,
  143. (0x0e00 << 16) | (0x9700 >> 2),
  144. 0x00000000,
  145. (0x0e00 << 16) | (0xcd20 >> 2),
  146. 0x00000000,
  147. (0x4e00 << 16) | (0xcd20 >> 2),
  148. 0x00000000,
  149. (0x5e00 << 16) | (0xcd20 >> 2),
  150. 0x00000000,
  151. (0x6e00 << 16) | (0xcd20 >> 2),
  152. 0x00000000,
  153. (0x7e00 << 16) | (0xcd20 >> 2),
  154. 0x00000000,
  155. (0x8e00 << 16) | (0xcd20 >> 2),
  156. 0x00000000,
  157. (0x9e00 << 16) | (0xcd20 >> 2),
  158. 0x00000000,
  159. (0xae00 << 16) | (0xcd20 >> 2),
  160. 0x00000000,
  161. (0xbe00 << 16) | (0xcd20 >> 2),
  162. 0x00000000,
  163. (0x0e00 << 16) | (0x89bc >> 2),
  164. 0x00000000,
  165. (0x0e00 << 16) | (0x8900 >> 2),
  166. 0x00000000,
  167. 0x3,
  168. (0x0e00 << 16) | (0xc130 >> 2),
  169. 0x00000000,
  170. (0x0e00 << 16) | (0xc134 >> 2),
  171. 0x00000000,
  172. (0x0e00 << 16) | (0xc1fc >> 2),
  173. 0x00000000,
  174. (0x0e00 << 16) | (0xc208 >> 2),
  175. 0x00000000,
  176. (0x0e00 << 16) | (0xc264 >> 2),
  177. 0x00000000,
  178. (0x0e00 << 16) | (0xc268 >> 2),
  179. 0x00000000,
  180. (0x0e00 << 16) | (0xc26c >> 2),
  181. 0x00000000,
  182. (0x0e00 << 16) | (0xc270 >> 2),
  183. 0x00000000,
  184. (0x0e00 << 16) | (0xc274 >> 2),
  185. 0x00000000,
  186. (0x0e00 << 16) | (0xc278 >> 2),
  187. 0x00000000,
  188. (0x0e00 << 16) | (0xc27c >> 2),
  189. 0x00000000,
  190. (0x0e00 << 16) | (0xc280 >> 2),
  191. 0x00000000,
  192. (0x0e00 << 16) | (0xc284 >> 2),
  193. 0x00000000,
  194. (0x0e00 << 16) | (0xc288 >> 2),
  195. 0x00000000,
  196. (0x0e00 << 16) | (0xc28c >> 2),
  197. 0x00000000,
  198. (0x0e00 << 16) | (0xc290 >> 2),
  199. 0x00000000,
  200. (0x0e00 << 16) | (0xc294 >> 2),
  201. 0x00000000,
  202. (0x0e00 << 16) | (0xc298 >> 2),
  203. 0x00000000,
  204. (0x0e00 << 16) | (0xc29c >> 2),
  205. 0x00000000,
  206. (0x0e00 << 16) | (0xc2a0 >> 2),
  207. 0x00000000,
  208. (0x0e00 << 16) | (0xc2a4 >> 2),
  209. 0x00000000,
  210. (0x0e00 << 16) | (0xc2a8 >> 2),
  211. 0x00000000,
  212. (0x0e00 << 16) | (0xc2ac >> 2),
  213. 0x00000000,
  214. (0x0e00 << 16) | (0xc2b0 >> 2),
  215. 0x00000000,
  216. (0x0e00 << 16) | (0x301d0 >> 2),
  217. 0x00000000,
  218. (0x0e00 << 16) | (0x30238 >> 2),
  219. 0x00000000,
  220. (0x0e00 << 16) | (0x30250 >> 2),
  221. 0x00000000,
  222. (0x0e00 << 16) | (0x30254 >> 2),
  223. 0x00000000,
  224. (0x0e00 << 16) | (0x30258 >> 2),
  225. 0x00000000,
  226. (0x0e00 << 16) | (0x3025c >> 2),
  227. 0x00000000,
  228. (0x4e00 << 16) | (0xc900 >> 2),
  229. 0x00000000,
  230. (0x5e00 << 16) | (0xc900 >> 2),
  231. 0x00000000,
  232. (0x6e00 << 16) | (0xc900 >> 2),
  233. 0x00000000,
  234. (0x7e00 << 16) | (0xc900 >> 2),
  235. 0x00000000,
  236. (0x8e00 << 16) | (0xc900 >> 2),
  237. 0x00000000,
  238. (0x9e00 << 16) | (0xc900 >> 2),
  239. 0x00000000,
  240. (0xae00 << 16) | (0xc900 >> 2),
  241. 0x00000000,
  242. (0xbe00 << 16) | (0xc900 >> 2),
  243. 0x00000000,
  244. (0x4e00 << 16) | (0xc904 >> 2),
  245. 0x00000000,
  246. (0x5e00 << 16) | (0xc904 >> 2),
  247. 0x00000000,
  248. (0x6e00 << 16) | (0xc904 >> 2),
  249. 0x00000000,
  250. (0x7e00 << 16) | (0xc904 >> 2),
  251. 0x00000000,
  252. (0x8e00 << 16) | (0xc904 >> 2),
  253. 0x00000000,
  254. (0x9e00 << 16) | (0xc904 >> 2),
  255. 0x00000000,
  256. (0xae00 << 16) | (0xc904 >> 2),
  257. 0x00000000,
  258. (0xbe00 << 16) | (0xc904 >> 2),
  259. 0x00000000,
  260. (0x4e00 << 16) | (0xc908 >> 2),
  261. 0x00000000,
  262. (0x5e00 << 16) | (0xc908 >> 2),
  263. 0x00000000,
  264. (0x6e00 << 16) | (0xc908 >> 2),
  265. 0x00000000,
  266. (0x7e00 << 16) | (0xc908 >> 2),
  267. 0x00000000,
  268. (0x8e00 << 16) | (0xc908 >> 2),
  269. 0x00000000,
  270. (0x9e00 << 16) | (0xc908 >> 2),
  271. 0x00000000,
  272. (0xae00 << 16) | (0xc908 >> 2),
  273. 0x00000000,
  274. (0xbe00 << 16) | (0xc908 >> 2),
  275. 0x00000000,
  276. (0x4e00 << 16) | (0xc90c >> 2),
  277. 0x00000000,
  278. (0x5e00 << 16) | (0xc90c >> 2),
  279. 0x00000000,
  280. (0x6e00 << 16) | (0xc90c >> 2),
  281. 0x00000000,
  282. (0x7e00 << 16) | (0xc90c >> 2),
  283. 0x00000000,
  284. (0x8e00 << 16) | (0xc90c >> 2),
  285. 0x00000000,
  286. (0x9e00 << 16) | (0xc90c >> 2),
  287. 0x00000000,
  288. (0xae00 << 16) | (0xc90c >> 2),
  289. 0x00000000,
  290. (0xbe00 << 16) | (0xc90c >> 2),
  291. 0x00000000,
  292. (0x4e00 << 16) | (0xc910 >> 2),
  293. 0x00000000,
  294. (0x5e00 << 16) | (0xc910 >> 2),
  295. 0x00000000,
  296. (0x6e00 << 16) | (0xc910 >> 2),
  297. 0x00000000,
  298. (0x7e00 << 16) | (0xc910 >> 2),
  299. 0x00000000,
  300. (0x8e00 << 16) | (0xc910 >> 2),
  301. 0x00000000,
  302. (0x9e00 << 16) | (0xc910 >> 2),
  303. 0x00000000,
  304. (0xae00 << 16) | (0xc910 >> 2),
  305. 0x00000000,
  306. (0xbe00 << 16) | (0xc910 >> 2),
  307. 0x00000000,
  308. (0x0e00 << 16) | (0xc99c >> 2),
  309. 0x00000000,
  310. (0x0e00 << 16) | (0x9834 >> 2),
  311. 0x00000000,
  312. (0x0000 << 16) | (0x30f00 >> 2),
  313. 0x00000000,
  314. (0x0001 << 16) | (0x30f00 >> 2),
  315. 0x00000000,
  316. (0x0000 << 16) | (0x30f04 >> 2),
  317. 0x00000000,
  318. (0x0001 << 16) | (0x30f04 >> 2),
  319. 0x00000000,
  320. (0x0000 << 16) | (0x30f08 >> 2),
  321. 0x00000000,
  322. (0x0001 << 16) | (0x30f08 >> 2),
  323. 0x00000000,
  324. (0x0000 << 16) | (0x30f0c >> 2),
  325. 0x00000000,
  326. (0x0001 << 16) | (0x30f0c >> 2),
  327. 0x00000000,
  328. (0x0600 << 16) | (0x9b7c >> 2),
  329. 0x00000000,
  330. (0x0e00 << 16) | (0x8a14 >> 2),
  331. 0x00000000,
  332. (0x0e00 << 16) | (0x8a18 >> 2),
  333. 0x00000000,
  334. (0x0600 << 16) | (0x30a00 >> 2),
  335. 0x00000000,
  336. (0x0e00 << 16) | (0x8bf0 >> 2),
  337. 0x00000000,
  338. (0x0e00 << 16) | (0x8bcc >> 2),
  339. 0x00000000,
  340. (0x0e00 << 16) | (0x8b24 >> 2),
  341. 0x00000000,
  342. (0x0e00 << 16) | (0x30a04 >> 2),
  343. 0x00000000,
  344. (0x0600 << 16) | (0x30a10 >> 2),
  345. 0x00000000,
  346. (0x0600 << 16) | (0x30a14 >> 2),
  347. 0x00000000,
  348. (0x0600 << 16) | (0x30a18 >> 2),
  349. 0x00000000,
  350. (0x0600 << 16) | (0x30a2c >> 2),
  351. 0x00000000,
  352. (0x0e00 << 16) | (0xc700 >> 2),
  353. 0x00000000,
  354. (0x0e00 << 16) | (0xc704 >> 2),
  355. 0x00000000,
  356. (0x0e00 << 16) | (0xc708 >> 2),
  357. 0x00000000,
  358. (0x0e00 << 16) | (0xc768 >> 2),
  359. 0x00000000,
  360. (0x0400 << 16) | (0xc770 >> 2),
  361. 0x00000000,
  362. (0x0400 << 16) | (0xc774 >> 2),
  363. 0x00000000,
  364. (0x0400 << 16) | (0xc778 >> 2),
  365. 0x00000000,
  366. (0x0400 << 16) | (0xc77c >> 2),
  367. 0x00000000,
  368. (0x0400 << 16) | (0xc780 >> 2),
  369. 0x00000000,
  370. (0x0400 << 16) | (0xc784 >> 2),
  371. 0x00000000,
  372. (0x0400 << 16) | (0xc788 >> 2),
  373. 0x00000000,
  374. (0x0400 << 16) | (0xc78c >> 2),
  375. 0x00000000,
  376. (0x0400 << 16) | (0xc798 >> 2),
  377. 0x00000000,
  378. (0x0400 << 16) | (0xc79c >> 2),
  379. 0x00000000,
  380. (0x0400 << 16) | (0xc7a0 >> 2),
  381. 0x00000000,
  382. (0x0400 << 16) | (0xc7a4 >> 2),
  383. 0x00000000,
  384. (0x0400 << 16) | (0xc7a8 >> 2),
  385. 0x00000000,
  386. (0x0400 << 16) | (0xc7ac >> 2),
  387. 0x00000000,
  388. (0x0400 << 16) | (0xc7b0 >> 2),
  389. 0x00000000,
  390. (0x0400 << 16) | (0xc7b4 >> 2),
  391. 0x00000000,
  392. (0x0e00 << 16) | (0x9100 >> 2),
  393. 0x00000000,
  394. (0x0e00 << 16) | (0x3c010 >> 2),
  395. 0x00000000,
  396. (0x0e00 << 16) | (0x92a8 >> 2),
  397. 0x00000000,
  398. (0x0e00 << 16) | (0x92ac >> 2),
  399. 0x00000000,
  400. (0x0e00 << 16) | (0x92b4 >> 2),
  401. 0x00000000,
  402. (0x0e00 << 16) | (0x92b8 >> 2),
  403. 0x00000000,
  404. (0x0e00 << 16) | (0x92bc >> 2),
  405. 0x00000000,
  406. (0x0e00 << 16) | (0x92c0 >> 2),
  407. 0x00000000,
  408. (0x0e00 << 16) | (0x92c4 >> 2),
  409. 0x00000000,
  410. (0x0e00 << 16) | (0x92c8 >> 2),
  411. 0x00000000,
  412. (0x0e00 << 16) | (0x92cc >> 2),
  413. 0x00000000,
  414. (0x0e00 << 16) | (0x92d0 >> 2),
  415. 0x00000000,
  416. (0x0e00 << 16) | (0x8c00 >> 2),
  417. 0x00000000,
  418. (0x0e00 << 16) | (0x8c04 >> 2),
  419. 0x00000000,
  420. (0x0e00 << 16) | (0x8c20 >> 2),
  421. 0x00000000,
  422. (0x0e00 << 16) | (0x8c38 >> 2),
  423. 0x00000000,
  424. (0x0e00 << 16) | (0x8c3c >> 2),
  425. 0x00000000,
  426. (0x0e00 << 16) | (0xae00 >> 2),
  427. 0x00000000,
  428. (0x0e00 << 16) | (0x9604 >> 2),
  429. 0x00000000,
  430. (0x0e00 << 16) | (0xac08 >> 2),
  431. 0x00000000,
  432. (0x0e00 << 16) | (0xac0c >> 2),
  433. 0x00000000,
  434. (0x0e00 << 16) | (0xac10 >> 2),
  435. 0x00000000,
  436. (0x0e00 << 16) | (0xac14 >> 2),
  437. 0x00000000,
  438. (0x0e00 << 16) | (0xac58 >> 2),
  439. 0x00000000,
  440. (0x0e00 << 16) | (0xac68 >> 2),
  441. 0x00000000,
  442. (0x0e00 << 16) | (0xac6c >> 2),
  443. 0x00000000,
  444. (0x0e00 << 16) | (0xac70 >> 2),
  445. 0x00000000,
  446. (0x0e00 << 16) | (0xac74 >> 2),
  447. 0x00000000,
  448. (0x0e00 << 16) | (0xac78 >> 2),
  449. 0x00000000,
  450. (0x0e00 << 16) | (0xac7c >> 2),
  451. 0x00000000,
  452. (0x0e00 << 16) | (0xac80 >> 2),
  453. 0x00000000,
  454. (0x0e00 << 16) | (0xac84 >> 2),
  455. 0x00000000,
  456. (0x0e00 << 16) | (0xac88 >> 2),
  457. 0x00000000,
  458. (0x0e00 << 16) | (0xac8c >> 2),
  459. 0x00000000,
  460. (0x0e00 << 16) | (0x970c >> 2),
  461. 0x00000000,
  462. (0x0e00 << 16) | (0x9714 >> 2),
  463. 0x00000000,
  464. (0x0e00 << 16) | (0x9718 >> 2),
  465. 0x00000000,
  466. (0x0e00 << 16) | (0x971c >> 2),
  467. 0x00000000,
  468. (0x0e00 << 16) | (0x31068 >> 2),
  469. 0x00000000,
  470. (0x4e00 << 16) | (0x31068 >> 2),
  471. 0x00000000,
  472. (0x5e00 << 16) | (0x31068 >> 2),
  473. 0x00000000,
  474. (0x6e00 << 16) | (0x31068 >> 2),
  475. 0x00000000,
  476. (0x7e00 << 16) | (0x31068 >> 2),
  477. 0x00000000,
  478. (0x8e00 << 16) | (0x31068 >> 2),
  479. 0x00000000,
  480. (0x9e00 << 16) | (0x31068 >> 2),
  481. 0x00000000,
  482. (0xae00 << 16) | (0x31068 >> 2),
  483. 0x00000000,
  484. (0xbe00 << 16) | (0x31068 >> 2),
  485. 0x00000000,
  486. (0x0e00 << 16) | (0xcd10 >> 2),
  487. 0x00000000,
  488. (0x0e00 << 16) | (0xcd14 >> 2),
  489. 0x00000000,
  490. (0x0e00 << 16) | (0x88b0 >> 2),
  491. 0x00000000,
  492. (0x0e00 << 16) | (0x88b4 >> 2),
  493. 0x00000000,
  494. (0x0e00 << 16) | (0x88b8 >> 2),
  495. 0x00000000,
  496. (0x0e00 << 16) | (0x88bc >> 2),
  497. 0x00000000,
  498. (0x0400 << 16) | (0x89c0 >> 2),
  499. 0x00000000,
  500. (0x0e00 << 16) | (0x88c4 >> 2),
  501. 0x00000000,
  502. (0x0e00 << 16) | (0x88c8 >> 2),
  503. 0x00000000,
  504. (0x0e00 << 16) | (0x88d0 >> 2),
  505. 0x00000000,
  506. (0x0e00 << 16) | (0x88d4 >> 2),
  507. 0x00000000,
  508. (0x0e00 << 16) | (0x88d8 >> 2),
  509. 0x00000000,
  510. (0x0e00 << 16) | (0x8980 >> 2),
  511. 0x00000000,
  512. (0x0e00 << 16) | (0x30938 >> 2),
  513. 0x00000000,
  514. (0x0e00 << 16) | (0x3093c >> 2),
  515. 0x00000000,
  516. (0x0e00 << 16) | (0x30940 >> 2),
  517. 0x00000000,
  518. (0x0e00 << 16) | (0x89a0 >> 2),
  519. 0x00000000,
  520. (0x0e00 << 16) | (0x30900 >> 2),
  521. 0x00000000,
  522. (0x0e00 << 16) | (0x30904 >> 2),
  523. 0x00000000,
  524. (0x0e00 << 16) | (0x89b4 >> 2),
  525. 0x00000000,
  526. (0x0e00 << 16) | (0x3c210 >> 2),
  527. 0x00000000,
  528. (0x0e00 << 16) | (0x3c214 >> 2),
  529. 0x00000000,
  530. (0x0e00 << 16) | (0x3c218 >> 2),
  531. 0x00000000,
  532. (0x0e00 << 16) | (0x8904 >> 2),
  533. 0x00000000,
  534. 0x5,
  535. (0x0e00 << 16) | (0x8c28 >> 2),
  536. (0x0e00 << 16) | (0x8c2c >> 2),
  537. (0x0e00 << 16) | (0x8c30 >> 2),
  538. (0x0e00 << 16) | (0x8c34 >> 2),
  539. (0x0e00 << 16) | (0x9600 >> 2),
  540. };
  541. static const u32 kalindi_rlc_save_restore_register_list[] =
  542. {
  543. (0x0e00 << 16) | (0xc12c >> 2),
  544. 0x00000000,
  545. (0x0e00 << 16) | (0xc140 >> 2),
  546. 0x00000000,
  547. (0x0e00 << 16) | (0xc150 >> 2),
  548. 0x00000000,
  549. (0x0e00 << 16) | (0xc15c >> 2),
  550. 0x00000000,
  551. (0x0e00 << 16) | (0xc168 >> 2),
  552. 0x00000000,
  553. (0x0e00 << 16) | (0xc170 >> 2),
  554. 0x00000000,
  555. (0x0e00 << 16) | (0xc204 >> 2),
  556. 0x00000000,
  557. (0x0e00 << 16) | (0xc2b4 >> 2),
  558. 0x00000000,
  559. (0x0e00 << 16) | (0xc2b8 >> 2),
  560. 0x00000000,
  561. (0x0e00 << 16) | (0xc2bc >> 2),
  562. 0x00000000,
  563. (0x0e00 << 16) | (0xc2c0 >> 2),
  564. 0x00000000,
  565. (0x0e00 << 16) | (0x8228 >> 2),
  566. 0x00000000,
  567. (0x0e00 << 16) | (0x829c >> 2),
  568. 0x00000000,
  569. (0x0e00 << 16) | (0x869c >> 2),
  570. 0x00000000,
  571. (0x0600 << 16) | (0x98f4 >> 2),
  572. 0x00000000,
  573. (0x0e00 << 16) | (0x98f8 >> 2),
  574. 0x00000000,
  575. (0x0e00 << 16) | (0x9900 >> 2),
  576. 0x00000000,
  577. (0x0e00 << 16) | (0xc260 >> 2),
  578. 0x00000000,
  579. (0x0e00 << 16) | (0x90e8 >> 2),
  580. 0x00000000,
  581. (0x0e00 << 16) | (0x3c000 >> 2),
  582. 0x00000000,
  583. (0x0e00 << 16) | (0x3c00c >> 2),
  584. 0x00000000,
  585. (0x0e00 << 16) | (0x8c1c >> 2),
  586. 0x00000000,
  587. (0x0e00 << 16) | (0x9700 >> 2),
  588. 0x00000000,
  589. (0x0e00 << 16) | (0xcd20 >> 2),
  590. 0x00000000,
  591. (0x4e00 << 16) | (0xcd20 >> 2),
  592. 0x00000000,
  593. (0x5e00 << 16) | (0xcd20 >> 2),
  594. 0x00000000,
  595. (0x6e00 << 16) | (0xcd20 >> 2),
  596. 0x00000000,
  597. (0x7e00 << 16) | (0xcd20 >> 2),
  598. 0x00000000,
  599. (0x0e00 << 16) | (0x89bc >> 2),
  600. 0x00000000,
  601. (0x0e00 << 16) | (0x8900 >> 2),
  602. 0x00000000,
  603. 0x3,
  604. (0x0e00 << 16) | (0xc130 >> 2),
  605. 0x00000000,
  606. (0x0e00 << 16) | (0xc134 >> 2),
  607. 0x00000000,
  608. (0x0e00 << 16) | (0xc1fc >> 2),
  609. 0x00000000,
  610. (0x0e00 << 16) | (0xc208 >> 2),
  611. 0x00000000,
  612. (0x0e00 << 16) | (0xc264 >> 2),
  613. 0x00000000,
  614. (0x0e00 << 16) | (0xc268 >> 2),
  615. 0x00000000,
  616. (0x0e00 << 16) | (0xc26c >> 2),
  617. 0x00000000,
  618. (0x0e00 << 16) | (0xc270 >> 2),
  619. 0x00000000,
  620. (0x0e00 << 16) | (0xc274 >> 2),
  621. 0x00000000,
  622. (0x0e00 << 16) | (0xc28c >> 2),
  623. 0x00000000,
  624. (0x0e00 << 16) | (0xc290 >> 2),
  625. 0x00000000,
  626. (0x0e00 << 16) | (0xc294 >> 2),
  627. 0x00000000,
  628. (0x0e00 << 16) | (0xc298 >> 2),
  629. 0x00000000,
  630. (0x0e00 << 16) | (0xc2a0 >> 2),
  631. 0x00000000,
  632. (0x0e00 << 16) | (0xc2a4 >> 2),
  633. 0x00000000,
  634. (0x0e00 << 16) | (0xc2a8 >> 2),
  635. 0x00000000,
  636. (0x0e00 << 16) | (0xc2ac >> 2),
  637. 0x00000000,
  638. (0x0e00 << 16) | (0x301d0 >> 2),
  639. 0x00000000,
  640. (0x0e00 << 16) | (0x30238 >> 2),
  641. 0x00000000,
  642. (0x0e00 << 16) | (0x30250 >> 2),
  643. 0x00000000,
  644. (0x0e00 << 16) | (0x30254 >> 2),
  645. 0x00000000,
  646. (0x0e00 << 16) | (0x30258 >> 2),
  647. 0x00000000,
  648. (0x0e00 << 16) | (0x3025c >> 2),
  649. 0x00000000,
  650. (0x4e00 << 16) | (0xc900 >> 2),
  651. 0x00000000,
  652. (0x5e00 << 16) | (0xc900 >> 2),
  653. 0x00000000,
  654. (0x6e00 << 16) | (0xc900 >> 2),
  655. 0x00000000,
  656. (0x7e00 << 16) | (0xc900 >> 2),
  657. 0x00000000,
  658. (0x4e00 << 16) | (0xc904 >> 2),
  659. 0x00000000,
  660. (0x5e00 << 16) | (0xc904 >> 2),
  661. 0x00000000,
  662. (0x6e00 << 16) | (0xc904 >> 2),
  663. 0x00000000,
  664. (0x7e00 << 16) | (0xc904 >> 2),
  665. 0x00000000,
  666. (0x4e00 << 16) | (0xc908 >> 2),
  667. 0x00000000,
  668. (0x5e00 << 16) | (0xc908 >> 2),
  669. 0x00000000,
  670. (0x6e00 << 16) | (0xc908 >> 2),
  671. 0x00000000,
  672. (0x7e00 << 16) | (0xc908 >> 2),
  673. 0x00000000,
  674. (0x4e00 << 16) | (0xc90c >> 2),
  675. 0x00000000,
  676. (0x5e00 << 16) | (0xc90c >> 2),
  677. 0x00000000,
  678. (0x6e00 << 16) | (0xc90c >> 2),
  679. 0x00000000,
  680. (0x7e00 << 16) | (0xc90c >> 2),
  681. 0x00000000,
  682. (0x4e00 << 16) | (0xc910 >> 2),
  683. 0x00000000,
  684. (0x5e00 << 16) | (0xc910 >> 2),
  685. 0x00000000,
  686. (0x6e00 << 16) | (0xc910 >> 2),
  687. 0x00000000,
  688. (0x7e00 << 16) | (0xc910 >> 2),
  689. 0x00000000,
  690. (0x0e00 << 16) | (0xc99c >> 2),
  691. 0x00000000,
  692. (0x0e00 << 16) | (0x9834 >> 2),
  693. 0x00000000,
  694. (0x0000 << 16) | (0x30f00 >> 2),
  695. 0x00000000,
  696. (0x0000 << 16) | (0x30f04 >> 2),
  697. 0x00000000,
  698. (0x0000 << 16) | (0x30f08 >> 2),
  699. 0x00000000,
  700. (0x0000 << 16) | (0x30f0c >> 2),
  701. 0x00000000,
  702. (0x0600 << 16) | (0x9b7c >> 2),
  703. 0x00000000,
  704. (0x0e00 << 16) | (0x8a14 >> 2),
  705. 0x00000000,
  706. (0x0e00 << 16) | (0x8a18 >> 2),
  707. 0x00000000,
  708. (0x0600 << 16) | (0x30a00 >> 2),
  709. 0x00000000,
  710. (0x0e00 << 16) | (0x8bf0 >> 2),
  711. 0x00000000,
  712. (0x0e00 << 16) | (0x8bcc >> 2),
  713. 0x00000000,
  714. (0x0e00 << 16) | (0x8b24 >> 2),
  715. 0x00000000,
  716. (0x0e00 << 16) | (0x30a04 >> 2),
  717. 0x00000000,
  718. (0x0600 << 16) | (0x30a10 >> 2),
  719. 0x00000000,
  720. (0x0600 << 16) | (0x30a14 >> 2),
  721. 0x00000000,
  722. (0x0600 << 16) | (0x30a18 >> 2),
  723. 0x00000000,
  724. (0x0600 << 16) | (0x30a2c >> 2),
  725. 0x00000000,
  726. (0x0e00 << 16) | (0xc700 >> 2),
  727. 0x00000000,
  728. (0x0e00 << 16) | (0xc704 >> 2),
  729. 0x00000000,
  730. (0x0e00 << 16) | (0xc708 >> 2),
  731. 0x00000000,
  732. (0x0e00 << 16) | (0xc768 >> 2),
  733. 0x00000000,
  734. (0x0400 << 16) | (0xc770 >> 2),
  735. 0x00000000,
  736. (0x0400 << 16) | (0xc774 >> 2),
  737. 0x00000000,
  738. (0x0400 << 16) | (0xc798 >> 2),
  739. 0x00000000,
  740. (0x0400 << 16) | (0xc79c >> 2),
  741. 0x00000000,
  742. (0x0e00 << 16) | (0x9100 >> 2),
  743. 0x00000000,
  744. (0x0e00 << 16) | (0x3c010 >> 2),
  745. 0x00000000,
  746. (0x0e00 << 16) | (0x8c00 >> 2),
  747. 0x00000000,
  748. (0x0e00 << 16) | (0x8c04 >> 2),
  749. 0x00000000,
  750. (0x0e00 << 16) | (0x8c20 >> 2),
  751. 0x00000000,
  752. (0x0e00 << 16) | (0x8c38 >> 2),
  753. 0x00000000,
  754. (0x0e00 << 16) | (0x8c3c >> 2),
  755. 0x00000000,
  756. (0x0e00 << 16) | (0xae00 >> 2),
  757. 0x00000000,
  758. (0x0e00 << 16) | (0x9604 >> 2),
  759. 0x00000000,
  760. (0x0e00 << 16) | (0xac08 >> 2),
  761. 0x00000000,
  762. (0x0e00 << 16) | (0xac0c >> 2),
  763. 0x00000000,
  764. (0x0e00 << 16) | (0xac10 >> 2),
  765. 0x00000000,
  766. (0x0e00 << 16) | (0xac14 >> 2),
  767. 0x00000000,
  768. (0x0e00 << 16) | (0xac58 >> 2),
  769. 0x00000000,
  770. (0x0e00 << 16) | (0xac68 >> 2),
  771. 0x00000000,
  772. (0x0e00 << 16) | (0xac6c >> 2),
  773. 0x00000000,
  774. (0x0e00 << 16) | (0xac70 >> 2),
  775. 0x00000000,
  776. (0x0e00 << 16) | (0xac74 >> 2),
  777. 0x00000000,
  778. (0x0e00 << 16) | (0xac78 >> 2),
  779. 0x00000000,
  780. (0x0e00 << 16) | (0xac7c >> 2),
  781. 0x00000000,
  782. (0x0e00 << 16) | (0xac80 >> 2),
  783. 0x00000000,
  784. (0x0e00 << 16) | (0xac84 >> 2),
  785. 0x00000000,
  786. (0x0e00 << 16) | (0xac88 >> 2),
  787. 0x00000000,
  788. (0x0e00 << 16) | (0xac8c >> 2),
  789. 0x00000000,
  790. (0x0e00 << 16) | (0x970c >> 2),
  791. 0x00000000,
  792. (0x0e00 << 16) | (0x9714 >> 2),
  793. 0x00000000,
  794. (0x0e00 << 16) | (0x9718 >> 2),
  795. 0x00000000,
  796. (0x0e00 << 16) | (0x971c >> 2),
  797. 0x00000000,
  798. (0x0e00 << 16) | (0x31068 >> 2),
  799. 0x00000000,
  800. (0x4e00 << 16) | (0x31068 >> 2),
  801. 0x00000000,
  802. (0x5e00 << 16) | (0x31068 >> 2),
  803. 0x00000000,
  804. (0x6e00 << 16) | (0x31068 >> 2),
  805. 0x00000000,
  806. (0x7e00 << 16) | (0x31068 >> 2),
  807. 0x00000000,
  808. (0x0e00 << 16) | (0xcd10 >> 2),
  809. 0x00000000,
  810. (0x0e00 << 16) | (0xcd14 >> 2),
  811. 0x00000000,
  812. (0x0e00 << 16) | (0x88b0 >> 2),
  813. 0x00000000,
  814. (0x0e00 << 16) | (0x88b4 >> 2),
  815. 0x00000000,
  816. (0x0e00 << 16) | (0x88b8 >> 2),
  817. 0x00000000,
  818. (0x0e00 << 16) | (0x88bc >> 2),
  819. 0x00000000,
  820. (0x0400 << 16) | (0x89c0 >> 2),
  821. 0x00000000,
  822. (0x0e00 << 16) | (0x88c4 >> 2),
  823. 0x00000000,
  824. (0x0e00 << 16) | (0x88c8 >> 2),
  825. 0x00000000,
  826. (0x0e00 << 16) | (0x88d0 >> 2),
  827. 0x00000000,
  828. (0x0e00 << 16) | (0x88d4 >> 2),
  829. 0x00000000,
  830. (0x0e00 << 16) | (0x88d8 >> 2),
  831. 0x00000000,
  832. (0x0e00 << 16) | (0x8980 >> 2),
  833. 0x00000000,
  834. (0x0e00 << 16) | (0x30938 >> 2),
  835. 0x00000000,
  836. (0x0e00 << 16) | (0x3093c >> 2),
  837. 0x00000000,
  838. (0x0e00 << 16) | (0x30940 >> 2),
  839. 0x00000000,
  840. (0x0e00 << 16) | (0x89a0 >> 2),
  841. 0x00000000,
  842. (0x0e00 << 16) | (0x30900 >> 2),
  843. 0x00000000,
  844. (0x0e00 << 16) | (0x30904 >> 2),
  845. 0x00000000,
  846. (0x0e00 << 16) | (0x89b4 >> 2),
  847. 0x00000000,
  848. (0x0e00 << 16) | (0x3e1fc >> 2),
  849. 0x00000000,
  850. (0x0e00 << 16) | (0x3c210 >> 2),
  851. 0x00000000,
  852. (0x0e00 << 16) | (0x3c214 >> 2),
  853. 0x00000000,
  854. (0x0e00 << 16) | (0x3c218 >> 2),
  855. 0x00000000,
  856. (0x0e00 << 16) | (0x8904 >> 2),
  857. 0x00000000,
  858. 0x5,
  859. (0x0e00 << 16) | (0x8c28 >> 2),
  860. (0x0e00 << 16) | (0x8c2c >> 2),
  861. (0x0e00 << 16) | (0x8c30 >> 2),
  862. (0x0e00 << 16) | (0x8c34 >> 2),
  863. (0x0e00 << 16) | (0x9600 >> 2),
  864. };
  865. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev);
  866. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev, volatile u32 *buffer);
  867. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev);
  868. static void gfx_v7_0_init_pg(struct amdgpu_device *adev);
  869. /*
  870. * Core functions
  871. */
  872. /**
  873. * gfx_v7_0_init_microcode - load ucode images from disk
  874. *
  875. * @adev: amdgpu_device pointer
  876. *
  877. * Use the firmware interface to load the ucode images into
  878. * the driver (not loaded into hw).
  879. * Returns 0 on success, error on failure.
  880. */
  881. static int gfx_v7_0_init_microcode(struct amdgpu_device *adev)
  882. {
  883. const char *chip_name;
  884. char fw_name[30];
  885. int err;
  886. DRM_DEBUG("\n");
  887. switch (adev->asic_type) {
  888. case CHIP_BONAIRE:
  889. chip_name = "bonaire";
  890. break;
  891. case CHIP_HAWAII:
  892. chip_name = "hawaii";
  893. break;
  894. case CHIP_KAVERI:
  895. chip_name = "kaveri";
  896. break;
  897. case CHIP_KABINI:
  898. chip_name = "kabini";
  899. break;
  900. case CHIP_MULLINS:
  901. chip_name = "mullins";
  902. break;
  903. default: BUG();
  904. }
  905. snprintf(fw_name, sizeof(fw_name), "radeon/%s_pfp.bin", chip_name);
  906. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  907. if (err)
  908. goto out;
  909. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  910. if (err)
  911. goto out;
  912. snprintf(fw_name, sizeof(fw_name), "radeon/%s_me.bin", chip_name);
  913. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  914. if (err)
  915. goto out;
  916. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  917. if (err)
  918. goto out;
  919. snprintf(fw_name, sizeof(fw_name), "radeon/%s_ce.bin", chip_name);
  920. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  921. if (err)
  922. goto out;
  923. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  924. if (err)
  925. goto out;
  926. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec.bin", chip_name);
  927. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  928. if (err)
  929. goto out;
  930. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  931. if (err)
  932. goto out;
  933. if (adev->asic_type == CHIP_KAVERI) {
  934. snprintf(fw_name, sizeof(fw_name), "radeon/%s_mec2.bin", chip_name);
  935. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  936. if (err)
  937. goto out;
  938. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  939. if (err)
  940. goto out;
  941. }
  942. snprintf(fw_name, sizeof(fw_name), "radeon/%s_rlc.bin", chip_name);
  943. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  944. if (err)
  945. goto out;
  946. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  947. out:
  948. if (err) {
  949. printk(KERN_ERR
  950. "gfx7: Failed to load firmware \"%s\"\n",
  951. fw_name);
  952. release_firmware(adev->gfx.pfp_fw);
  953. adev->gfx.pfp_fw = NULL;
  954. release_firmware(adev->gfx.me_fw);
  955. adev->gfx.me_fw = NULL;
  956. release_firmware(adev->gfx.ce_fw);
  957. adev->gfx.ce_fw = NULL;
  958. release_firmware(adev->gfx.mec_fw);
  959. adev->gfx.mec_fw = NULL;
  960. release_firmware(adev->gfx.mec2_fw);
  961. adev->gfx.mec2_fw = NULL;
  962. release_firmware(adev->gfx.rlc_fw);
  963. adev->gfx.rlc_fw = NULL;
  964. }
  965. return err;
  966. }
  967. /**
  968. * gfx_v7_0_tiling_mode_table_init - init the hw tiling table
  969. *
  970. * @adev: amdgpu_device pointer
  971. *
  972. * Starting with SI, the tiling setup is done globally in a
  973. * set of 32 tiling modes. Rather than selecting each set of
  974. * parameters per surface as on older asics, we just select
  975. * which index in the tiling table we want to use, and the
  976. * surface uses those parameters (CIK).
  977. */
  978. static void gfx_v7_0_tiling_mode_table_init(struct amdgpu_device *adev)
  979. {
  980. const u32 num_tile_mode_states =
  981. ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  982. const u32 num_secondary_tile_mode_states =
  983. ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  984. u32 reg_offset, split_equal_to_row_size;
  985. uint32_t *tile, *macrotile;
  986. tile = adev->gfx.config.tile_mode_array;
  987. macrotile = adev->gfx.config.macrotile_mode_array;
  988. switch (adev->gfx.config.mem_row_size_in_kb) {
  989. case 1:
  990. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_1KB;
  991. break;
  992. case 2:
  993. default:
  994. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_2KB;
  995. break;
  996. case 4:
  997. split_equal_to_row_size = ADDR_SURF_TILE_SPLIT_4KB;
  998. break;
  999. }
  1000. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1001. tile[reg_offset] = 0;
  1002. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1003. macrotile[reg_offset] = 0;
  1004. switch (adev->asic_type) {
  1005. case CHIP_BONAIRE:
  1006. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1007. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1008. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1009. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1010. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1011. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1012. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1013. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1014. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1015. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1016. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1017. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1018. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1019. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1020. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1021. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1022. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1023. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1024. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1025. TILE_SPLIT(split_equal_to_row_size));
  1026. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1027. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1028. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1029. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1030. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1032. TILE_SPLIT(split_equal_to_row_size));
  1033. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1034. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1035. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  1036. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1037. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1038. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1039. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1040. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1041. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1042. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1043. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1044. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1045. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1046. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1047. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1048. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1049. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1050. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1051. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1052. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1053. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1054. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1055. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1056. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1057. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1058. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1059. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1060. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1061. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1062. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1063. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1064. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1065. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1066. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1067. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1068. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1069. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1070. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1071. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1072. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1073. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1074. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1075. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1076. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1077. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1078. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1079. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1080. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1081. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1082. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1083. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1084. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1085. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1086. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1087. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1088. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1089. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1090. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1091. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1092. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1093. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1094. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1095. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1096. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1097. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1098. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1099. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1100. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1101. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1102. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1103. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1104. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1105. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1106. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1107. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1108. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1109. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1110. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1111. NUM_BANKS(ADDR_SURF_16_BANK));
  1112. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1113. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1114. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1115. NUM_BANKS(ADDR_SURF_16_BANK));
  1116. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1117. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1118. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1119. NUM_BANKS(ADDR_SURF_16_BANK));
  1120. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1121. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1122. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1123. NUM_BANKS(ADDR_SURF_16_BANK));
  1124. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1125. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1126. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1127. NUM_BANKS(ADDR_SURF_16_BANK));
  1128. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1129. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1130. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1131. NUM_BANKS(ADDR_SURF_8_BANK));
  1132. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1133. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1134. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1135. NUM_BANKS(ADDR_SURF_4_BANK));
  1136. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1137. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1138. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1139. NUM_BANKS(ADDR_SURF_16_BANK));
  1140. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1141. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1142. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1143. NUM_BANKS(ADDR_SURF_16_BANK));
  1144. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1145. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1146. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1147. NUM_BANKS(ADDR_SURF_16_BANK));
  1148. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1149. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1150. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1151. NUM_BANKS(ADDR_SURF_16_BANK));
  1152. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1153. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1154. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1155. NUM_BANKS(ADDR_SURF_16_BANK));
  1156. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1157. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1158. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1159. NUM_BANKS(ADDR_SURF_8_BANK));
  1160. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1161. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1162. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1163. NUM_BANKS(ADDR_SURF_4_BANK));
  1164. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1165. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1166. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1167. if (reg_offset != 7)
  1168. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1169. break;
  1170. case CHIP_HAWAII:
  1171. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1172. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1173. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1174. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1175. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1176. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1177. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1178. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1179. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1180. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1181. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1182. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1183. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1184. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1185. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1186. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1187. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1188. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1189. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1190. TILE_SPLIT(split_equal_to_row_size));
  1191. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1192. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1193. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1194. TILE_SPLIT(split_equal_to_row_size));
  1195. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1196. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1197. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1198. TILE_SPLIT(split_equal_to_row_size));
  1199. tile[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1200. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1201. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1202. TILE_SPLIT(split_equal_to_row_size));
  1203. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1204. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  1205. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1206. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1207. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1208. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1210. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1211. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1212. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1214. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1215. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1216. tile[12] = (ARRAY_MODE(ARRAY_PRT_2D_TILED_THIN1) |
  1217. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1218. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1219. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1220. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1222. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1223. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1224. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1225. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1226. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1227. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1228. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1229. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1230. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1231. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1232. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1233. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1234. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1235. tile[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1236. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1237. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1238. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1239. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1240. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1241. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1242. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1243. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1244. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1245. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1246. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1248. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1250. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1252. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1254. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1255. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1256. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1258. tile[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1259. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1260. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1262. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1263. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1264. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1266. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1268. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1270. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1272. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1274. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1276. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1277. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1278. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1279. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1280. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1281. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1282. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  1283. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1284. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1285. tile[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1286. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  1287. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1288. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1289. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1290. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1291. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1292. NUM_BANKS(ADDR_SURF_16_BANK));
  1293. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1294. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1295. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1296. NUM_BANKS(ADDR_SURF_16_BANK));
  1297. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1298. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1299. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1300. NUM_BANKS(ADDR_SURF_16_BANK));
  1301. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1302. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1303. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1304. NUM_BANKS(ADDR_SURF_16_BANK));
  1305. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1306. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1307. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1308. NUM_BANKS(ADDR_SURF_8_BANK));
  1309. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1310. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1311. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1312. NUM_BANKS(ADDR_SURF_4_BANK));
  1313. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1314. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1315. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1316. NUM_BANKS(ADDR_SURF_4_BANK));
  1317. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1318. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1319. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1320. NUM_BANKS(ADDR_SURF_16_BANK));
  1321. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1322. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1323. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1324. NUM_BANKS(ADDR_SURF_16_BANK));
  1325. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1326. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1327. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1328. NUM_BANKS(ADDR_SURF_16_BANK));
  1329. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1330. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1331. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1332. NUM_BANKS(ADDR_SURF_8_BANK));
  1333. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1334. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1335. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1336. NUM_BANKS(ADDR_SURF_16_BANK));
  1337. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1338. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1339. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1340. NUM_BANKS(ADDR_SURF_8_BANK));
  1341. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1342. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1343. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  1344. NUM_BANKS(ADDR_SURF_4_BANK));
  1345. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1346. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1347. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1348. if (reg_offset != 7)
  1349. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1350. break;
  1351. case CHIP_KABINI:
  1352. case CHIP_KAVERI:
  1353. case CHIP_MULLINS:
  1354. default:
  1355. tile[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1356. PIPE_CONFIG(ADDR_SURF_P2) |
  1357. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  1358. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1359. tile[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1360. PIPE_CONFIG(ADDR_SURF_P2) |
  1361. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  1362. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1363. tile[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1364. PIPE_CONFIG(ADDR_SURF_P2) |
  1365. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  1366. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1367. tile[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1368. PIPE_CONFIG(ADDR_SURF_P2) |
  1369. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  1370. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1371. tile[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1372. PIPE_CONFIG(ADDR_SURF_P2) |
  1373. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1374. TILE_SPLIT(split_equal_to_row_size));
  1375. tile[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1376. PIPE_CONFIG(ADDR_SURF_P2) |
  1377. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  1378. tile[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1379. PIPE_CONFIG(ADDR_SURF_P2) |
  1380. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING) |
  1381. TILE_SPLIT(split_equal_to_row_size));
  1382. tile[7] = (TILE_SPLIT(split_equal_to_row_size));
  1383. tile[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  1384. PIPE_CONFIG(ADDR_SURF_P2));
  1385. tile[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1386. PIPE_CONFIG(ADDR_SURF_P2) |
  1387. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING));
  1388. tile[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1389. PIPE_CONFIG(ADDR_SURF_P2) |
  1390. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1391. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1392. tile[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1393. PIPE_CONFIG(ADDR_SURF_P2) |
  1394. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  1395. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1396. tile[12] = (TILE_SPLIT(split_equal_to_row_size));
  1397. tile[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1398. PIPE_CONFIG(ADDR_SURF_P2) |
  1399. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING));
  1400. tile[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1401. PIPE_CONFIG(ADDR_SURF_P2) |
  1402. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1403. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1404. tile[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  1405. PIPE_CONFIG(ADDR_SURF_P2) |
  1406. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1407. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1408. tile[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1409. PIPE_CONFIG(ADDR_SURF_P2) |
  1410. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1411. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1412. tile[17] = (TILE_SPLIT(split_equal_to_row_size));
  1413. tile[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1414. PIPE_CONFIG(ADDR_SURF_P2) |
  1415. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1416. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1417. tile[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  1418. PIPE_CONFIG(ADDR_SURF_P2) |
  1419. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING));
  1420. tile[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1421. PIPE_CONFIG(ADDR_SURF_P2) |
  1422. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1423. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1424. tile[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  1425. PIPE_CONFIG(ADDR_SURF_P2) |
  1426. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1427. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1428. tile[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  1429. PIPE_CONFIG(ADDR_SURF_P2) |
  1430. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1431. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1432. tile[23] = (TILE_SPLIT(split_equal_to_row_size));
  1433. tile[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  1434. PIPE_CONFIG(ADDR_SURF_P2) |
  1435. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  1436. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1437. tile[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  1438. PIPE_CONFIG(ADDR_SURF_P2) |
  1439. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1440. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1441. tile[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  1442. PIPE_CONFIG(ADDR_SURF_P2) |
  1443. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  1444. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  1445. tile[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  1446. PIPE_CONFIG(ADDR_SURF_P2) |
  1447. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING));
  1448. tile[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  1449. PIPE_CONFIG(ADDR_SURF_P2) |
  1450. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1451. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  1452. tile[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  1453. PIPE_CONFIG(ADDR_SURF_P2) |
  1454. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  1455. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  1456. tile[30] = (TILE_SPLIT(split_equal_to_row_size));
  1457. macrotile[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1458. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1459. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1460. NUM_BANKS(ADDR_SURF_8_BANK));
  1461. macrotile[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1462. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1463. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1464. NUM_BANKS(ADDR_SURF_8_BANK));
  1465. macrotile[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1466. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1467. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1468. NUM_BANKS(ADDR_SURF_8_BANK));
  1469. macrotile[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1470. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1471. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1472. NUM_BANKS(ADDR_SURF_8_BANK));
  1473. macrotile[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1474. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1475. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1476. NUM_BANKS(ADDR_SURF_8_BANK));
  1477. macrotile[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1478. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1479. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1480. NUM_BANKS(ADDR_SURF_8_BANK));
  1481. macrotile[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1482. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1483. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1484. NUM_BANKS(ADDR_SURF_8_BANK));
  1485. macrotile[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1486. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  1487. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1488. NUM_BANKS(ADDR_SURF_16_BANK));
  1489. macrotile[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  1490. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1491. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1492. NUM_BANKS(ADDR_SURF_16_BANK));
  1493. macrotile[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1494. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  1495. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1496. NUM_BANKS(ADDR_SURF_16_BANK));
  1497. macrotile[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  1498. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1499. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1500. NUM_BANKS(ADDR_SURF_16_BANK));
  1501. macrotile[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1502. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  1503. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1504. NUM_BANKS(ADDR_SURF_16_BANK));
  1505. macrotile[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1506. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1507. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  1508. NUM_BANKS(ADDR_SURF_16_BANK));
  1509. macrotile[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  1510. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  1511. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  1512. NUM_BANKS(ADDR_SURF_8_BANK));
  1513. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  1514. WREG32(mmGB_TILE_MODE0 + reg_offset, tile[reg_offset]);
  1515. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  1516. if (reg_offset != 7)
  1517. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, macrotile[reg_offset]);
  1518. break;
  1519. }
  1520. }
  1521. /**
  1522. * gfx_v7_0_select_se_sh - select which SE, SH to address
  1523. *
  1524. * @adev: amdgpu_device pointer
  1525. * @se_num: shader engine to address
  1526. * @sh_num: sh block to address
  1527. *
  1528. * Select which SE, SH combinations to address. Certain
  1529. * registers are instanced per SE or SH. 0xffffffff means
  1530. * broadcast to all SEs or SHs (CIK).
  1531. */
  1532. void gfx_v7_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num)
  1533. {
  1534. u32 data = GRBM_GFX_INDEX__INSTANCE_BROADCAST_WRITES_MASK;
  1535. if ((se_num == 0xffffffff) && (sh_num == 0xffffffff))
  1536. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1537. GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK;
  1538. else if (se_num == 0xffffffff)
  1539. data |= GRBM_GFX_INDEX__SE_BROADCAST_WRITES_MASK |
  1540. (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT);
  1541. else if (sh_num == 0xffffffff)
  1542. data |= GRBM_GFX_INDEX__SH_BROADCAST_WRITES_MASK |
  1543. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1544. else
  1545. data |= (sh_num << GRBM_GFX_INDEX__SH_INDEX__SHIFT) |
  1546. (se_num << GRBM_GFX_INDEX__SE_INDEX__SHIFT);
  1547. WREG32(mmGRBM_GFX_INDEX, data);
  1548. }
  1549. /**
  1550. * gfx_v7_0_create_bitmask - create a bitmask
  1551. *
  1552. * @bit_width: length of the mask
  1553. *
  1554. * create a variable length bit mask (CIK).
  1555. * Returns the bitmask.
  1556. */
  1557. static u32 gfx_v7_0_create_bitmask(u32 bit_width)
  1558. {
  1559. return (u32)((1ULL << bit_width) - 1);
  1560. }
  1561. /**
  1562. * gfx_v7_0_get_rb_active_bitmap - computes the mask of enabled RBs
  1563. *
  1564. * @adev: amdgpu_device pointer
  1565. *
  1566. * Calculates the bitmask of enabled RBs (CIK).
  1567. * Returns the enabled RB bitmask.
  1568. */
  1569. static u32 gfx_v7_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1570. {
  1571. u32 data, mask;
  1572. data = RREG32(mmCC_RB_BACKEND_DISABLE);
  1573. data |= RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  1574. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1575. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1576. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_backends_per_se /
  1577. adev->gfx.config.max_sh_per_se);
  1578. return (~data) & mask;
  1579. }
  1580. /**
  1581. * gfx_v7_0_setup_rb - setup the RBs on the asic
  1582. *
  1583. * @adev: amdgpu_device pointer
  1584. * @se_num: number of SEs (shader engines) for the asic
  1585. * @sh_per_se: number of SH blocks per SE for the asic
  1586. *
  1587. * Configures per-SE/SH RB registers (CIK).
  1588. */
  1589. static void gfx_v7_0_setup_rb(struct amdgpu_device *adev)
  1590. {
  1591. int i, j;
  1592. u32 data;
  1593. u32 active_rbs = 0;
  1594. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1595. adev->gfx.config.max_sh_per_se;
  1596. mutex_lock(&adev->grbm_idx_mutex);
  1597. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1598. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1599. gfx_v7_0_select_se_sh(adev, i, j);
  1600. data = gfx_v7_0_get_rb_active_bitmap(adev);
  1601. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1602. rb_bitmap_width_per_sh);
  1603. }
  1604. }
  1605. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1606. mutex_unlock(&adev->grbm_idx_mutex);
  1607. adev->gfx.config.backend_enable_mask = active_rbs;
  1608. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1609. }
  1610. /**
  1611. * gmc_v7_0_init_compute_vmid - gart enable
  1612. *
  1613. * @rdev: amdgpu_device pointer
  1614. *
  1615. * Initialize compute vmid sh_mem registers
  1616. *
  1617. */
  1618. #define DEFAULT_SH_MEM_BASES (0x6000)
  1619. #define FIRST_COMPUTE_VMID (8)
  1620. #define LAST_COMPUTE_VMID (16)
  1621. static void gmc_v7_0_init_compute_vmid(struct amdgpu_device *adev)
  1622. {
  1623. int i;
  1624. uint32_t sh_mem_config;
  1625. uint32_t sh_mem_bases;
  1626. /*
  1627. * Configure apertures:
  1628. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1629. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1630. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1631. */
  1632. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1633. sh_mem_config = SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1634. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1635. sh_mem_config |= MTYPE_NONCACHED << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT;
  1636. mutex_lock(&adev->srbm_mutex);
  1637. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1638. cik_srbm_select(adev, 0, 0, 0, i);
  1639. /* CP and shaders */
  1640. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  1641. WREG32(mmSH_MEM_APE1_BASE, 1);
  1642. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1643. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  1644. }
  1645. cik_srbm_select(adev, 0, 0, 0, 0);
  1646. mutex_unlock(&adev->srbm_mutex);
  1647. }
  1648. /**
  1649. * gfx_v7_0_gpu_init - setup the 3D engine
  1650. *
  1651. * @adev: amdgpu_device pointer
  1652. *
  1653. * Configures the 3D engine and tiling configuration
  1654. * registers so that the 3D engine is usable.
  1655. */
  1656. static void gfx_v7_0_gpu_init(struct amdgpu_device *adev)
  1657. {
  1658. u32 tmp, sh_mem_cfg;
  1659. int i;
  1660. WREG32(mmGRBM_CNTL, (0xff << GRBM_CNTL__READ_TIMEOUT__SHIFT));
  1661. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1662. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  1663. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  1664. gfx_v7_0_tiling_mode_table_init(adev);
  1665. gfx_v7_0_setup_rb(adev);
  1666. /* set HW defaults for 3D engine */
  1667. WREG32(mmCP_MEQ_THRESHOLDS,
  1668. (0x30 << CP_MEQ_THRESHOLDS__MEQ1_START__SHIFT) |
  1669. (0x60 << CP_MEQ_THRESHOLDS__MEQ2_START__SHIFT));
  1670. mutex_lock(&adev->grbm_idx_mutex);
  1671. /*
  1672. * making sure that the following register writes will be broadcasted
  1673. * to all the shaders
  1674. */
  1675. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  1676. /* XXX SH_MEM regs */
  1677. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1678. sh_mem_cfg = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1679. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1680. mutex_lock(&adev->srbm_mutex);
  1681. for (i = 0; i < 16; i++) {
  1682. cik_srbm_select(adev, 0, 0, 0, i);
  1683. /* CP and shaders */
  1684. WREG32(mmSH_MEM_CONFIG, sh_mem_cfg);
  1685. WREG32(mmSH_MEM_APE1_BASE, 1);
  1686. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  1687. WREG32(mmSH_MEM_BASES, 0);
  1688. }
  1689. cik_srbm_select(adev, 0, 0, 0, 0);
  1690. mutex_unlock(&adev->srbm_mutex);
  1691. gmc_v7_0_init_compute_vmid(adev);
  1692. WREG32(mmSX_DEBUG_1, 0x20);
  1693. WREG32(mmTA_CNTL_AUX, 0x00010000);
  1694. tmp = RREG32(mmSPI_CONFIG_CNTL);
  1695. tmp |= 0x03000000;
  1696. WREG32(mmSPI_CONFIG_CNTL, tmp);
  1697. WREG32(mmSQ_CONFIG, 1);
  1698. WREG32(mmDB_DEBUG, 0);
  1699. tmp = RREG32(mmDB_DEBUG2) & ~0xf00fffff;
  1700. tmp |= 0x00000400;
  1701. WREG32(mmDB_DEBUG2, tmp);
  1702. tmp = RREG32(mmDB_DEBUG3) & ~0x0002021c;
  1703. tmp |= 0x00020200;
  1704. WREG32(mmDB_DEBUG3, tmp);
  1705. tmp = RREG32(mmCB_HW_CONTROL) & ~0x00010000;
  1706. tmp |= 0x00018208;
  1707. WREG32(mmCB_HW_CONTROL, tmp);
  1708. WREG32(mmSPI_CONFIG_CNTL_1, (4 << SPI_CONFIG_CNTL_1__VTX_DONE_DELAY__SHIFT));
  1709. WREG32(mmPA_SC_FIFO_SIZE,
  1710. ((adev->gfx.config.sc_prim_fifo_size_frontend << PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  1711. (adev->gfx.config.sc_prim_fifo_size_backend << PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  1712. (adev->gfx.config.sc_hiz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  1713. (adev->gfx.config.sc_earlyz_tile_fifo_size << PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT)));
  1714. WREG32(mmVGT_NUM_INSTANCES, 1);
  1715. WREG32(mmCP_PERFMON_CNTL, 0);
  1716. WREG32(mmSQ_CONFIG, 0);
  1717. WREG32(mmPA_SC_FORCE_EOV_MAX_CNTS,
  1718. ((4095 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_CLK_CNT__SHIFT) |
  1719. (255 << PA_SC_FORCE_EOV_MAX_CNTS__FORCE_EOV_MAX_REZ_CNT__SHIFT)));
  1720. WREG32(mmVGT_CACHE_INVALIDATION,
  1721. (VC_AND_TC << VGT_CACHE_INVALIDATION__CACHE_INVALIDATION__SHIFT) |
  1722. (ES_AND_GS_AUTO << VGT_CACHE_INVALIDATION__AUTO_INVLD_EN__SHIFT));
  1723. WREG32(mmVGT_GS_VERTEX_REUSE, 16);
  1724. WREG32(mmPA_SC_LINE_STIPPLE_STATE, 0);
  1725. WREG32(mmPA_CL_ENHANCE, PA_CL_ENHANCE__CLIP_VTX_REORDER_ENA_MASK |
  1726. (3 << PA_CL_ENHANCE__NUM_CLIP_SEQ__SHIFT));
  1727. WREG32(mmPA_SC_ENHANCE, PA_SC_ENHANCE__ENABLE_PA_SC_OUT_OF_ORDER_MASK);
  1728. mutex_unlock(&adev->grbm_idx_mutex);
  1729. udelay(50);
  1730. }
  1731. /*
  1732. * GPU scratch registers helpers function.
  1733. */
  1734. /**
  1735. * gfx_v7_0_scratch_init - setup driver info for CP scratch regs
  1736. *
  1737. * @adev: amdgpu_device pointer
  1738. *
  1739. * Set up the number and offset of the CP scratch registers.
  1740. * NOTE: use of CP scratch registers is a legacy inferface and
  1741. * is not used by default on newer asics (r6xx+). On newer asics,
  1742. * memory buffers are used for fences rather than scratch regs.
  1743. */
  1744. static void gfx_v7_0_scratch_init(struct amdgpu_device *adev)
  1745. {
  1746. int i;
  1747. adev->gfx.scratch.num_reg = 7;
  1748. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  1749. for (i = 0; i < adev->gfx.scratch.num_reg; i++) {
  1750. adev->gfx.scratch.free[i] = true;
  1751. adev->gfx.scratch.reg[i] = adev->gfx.scratch.reg_base + i;
  1752. }
  1753. }
  1754. /**
  1755. * gfx_v7_0_ring_test_ring - basic gfx ring test
  1756. *
  1757. * @adev: amdgpu_device pointer
  1758. * @ring: amdgpu_ring structure holding ring information
  1759. *
  1760. * Allocate a scratch register and write to it using the gfx ring (CIK).
  1761. * Provides a basic gfx ring test to verify that the ring is working.
  1762. * Used by gfx_v7_0_cp_gfx_resume();
  1763. * Returns 0 on success, error on failure.
  1764. */
  1765. static int gfx_v7_0_ring_test_ring(struct amdgpu_ring *ring)
  1766. {
  1767. struct amdgpu_device *adev = ring->adev;
  1768. uint32_t scratch;
  1769. uint32_t tmp = 0;
  1770. unsigned i;
  1771. int r;
  1772. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1773. if (r) {
  1774. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  1775. return r;
  1776. }
  1777. WREG32(scratch, 0xCAFEDEAD);
  1778. r = amdgpu_ring_alloc(ring, 3);
  1779. if (r) {
  1780. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n", ring->idx, r);
  1781. amdgpu_gfx_scratch_free(adev, scratch);
  1782. return r;
  1783. }
  1784. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  1785. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  1786. amdgpu_ring_write(ring, 0xDEADBEEF);
  1787. amdgpu_ring_commit(ring);
  1788. for (i = 0; i < adev->usec_timeout; i++) {
  1789. tmp = RREG32(scratch);
  1790. if (tmp == 0xDEADBEEF)
  1791. break;
  1792. DRM_UDELAY(1);
  1793. }
  1794. if (i < adev->usec_timeout) {
  1795. DRM_INFO("ring test on %d succeeded in %d usecs\n", ring->idx, i);
  1796. } else {
  1797. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  1798. ring->idx, scratch, tmp);
  1799. r = -EINVAL;
  1800. }
  1801. amdgpu_gfx_scratch_free(adev, scratch);
  1802. return r;
  1803. }
  1804. /**
  1805. * gfx_v7_0_ring_emit_hdp - emit an hdp flush on the cp
  1806. *
  1807. * @adev: amdgpu_device pointer
  1808. * @ridx: amdgpu ring index
  1809. *
  1810. * Emits an hdp flush on the cp.
  1811. */
  1812. static void gfx_v7_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  1813. {
  1814. u32 ref_and_mask;
  1815. int usepfp = ring->type == AMDGPU_RING_TYPE_COMPUTE ? 0 : 1;
  1816. if (ring->type == AMDGPU_RING_TYPE_COMPUTE) {
  1817. switch (ring->me) {
  1818. case 1:
  1819. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  1820. break;
  1821. case 2:
  1822. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  1823. break;
  1824. default:
  1825. return;
  1826. }
  1827. } else {
  1828. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  1829. }
  1830. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  1831. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  1832. WAIT_REG_MEM_FUNCTION(3) | /* == */
  1833. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  1834. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  1835. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  1836. amdgpu_ring_write(ring, ref_and_mask);
  1837. amdgpu_ring_write(ring, ref_and_mask);
  1838. amdgpu_ring_write(ring, 0x20); /* poll interval */
  1839. }
  1840. /**
  1841. * gfx_v7_0_ring_emit_fence_gfx - emit a fence on the gfx ring
  1842. *
  1843. * @adev: amdgpu_device pointer
  1844. * @fence: amdgpu fence object
  1845. *
  1846. * Emits a fence sequnce number on the gfx ring and flushes
  1847. * GPU caches.
  1848. */
  1849. static void gfx_v7_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  1850. u64 seq, unsigned flags)
  1851. {
  1852. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1853. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1854. /* Workaround for cache flush problems. First send a dummy EOP
  1855. * event down the pipe with seq one below.
  1856. */
  1857. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1858. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1859. EOP_TC_ACTION_EN |
  1860. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1861. EVENT_INDEX(5)));
  1862. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1863. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1864. DATA_SEL(1) | INT_SEL(0));
  1865. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  1866. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  1867. /* Then send the real EOP event down the pipe. */
  1868. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  1869. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1870. EOP_TC_ACTION_EN |
  1871. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1872. EVENT_INDEX(5)));
  1873. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1874. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  1875. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1876. amdgpu_ring_write(ring, lower_32_bits(seq));
  1877. amdgpu_ring_write(ring, upper_32_bits(seq));
  1878. }
  1879. /**
  1880. * gfx_v7_0_ring_emit_fence_compute - emit a fence on the compute ring
  1881. *
  1882. * @adev: amdgpu_device pointer
  1883. * @fence: amdgpu fence object
  1884. *
  1885. * Emits a fence sequnce number on the compute ring and flushes
  1886. * GPU caches.
  1887. */
  1888. static void gfx_v7_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  1889. u64 addr, u64 seq,
  1890. unsigned flags)
  1891. {
  1892. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  1893. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  1894. /* RELEASE_MEM - flush caches, send int */
  1895. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  1896. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  1897. EOP_TC_ACTION_EN |
  1898. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  1899. EVENT_INDEX(5)));
  1900. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  1901. amdgpu_ring_write(ring, addr & 0xfffffffc);
  1902. amdgpu_ring_write(ring, upper_32_bits(addr));
  1903. amdgpu_ring_write(ring, lower_32_bits(seq));
  1904. amdgpu_ring_write(ring, upper_32_bits(seq));
  1905. }
  1906. /*
  1907. * IB stuff
  1908. */
  1909. /**
  1910. * gfx_v7_0_ring_emit_ib - emit an IB (Indirect Buffer) on the ring
  1911. *
  1912. * @ring: amdgpu_ring structure holding ring information
  1913. * @ib: amdgpu indirect buffer object
  1914. *
  1915. * Emits an DE (drawing engine) or CE (constant engine) IB
  1916. * on the gfx ring. IBs are usually generated by userspace
  1917. * acceleration drivers and submitted to the kernel for
  1918. * sheduling on the ring. This function schedules the IB
  1919. * on the gfx ring for execution by the GPU.
  1920. */
  1921. static void gfx_v7_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  1922. struct amdgpu_ib *ib)
  1923. {
  1924. bool need_ctx_switch = ring->current_ctx != ib->ctx;
  1925. u32 header, control = 0;
  1926. u32 next_rptr = ring->wptr + 5;
  1927. /* drop the CE preamble IB for the same context */
  1928. if ((ib->flags & AMDGPU_IB_FLAG_PREAMBLE) && !need_ctx_switch)
  1929. return;
  1930. if (need_ctx_switch)
  1931. next_rptr += 2;
  1932. next_rptr += 4;
  1933. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1934. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  1935. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1936. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1937. amdgpu_ring_write(ring, next_rptr);
  1938. /* insert SWITCH_BUFFER packet before first IB in the ring frame */
  1939. if (need_ctx_switch) {
  1940. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  1941. amdgpu_ring_write(ring, 0);
  1942. }
  1943. if (ib->flags & AMDGPU_IB_FLAG_CE)
  1944. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  1945. else
  1946. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1947. control |= ib->length_dw | (ib->vm_id << 24);
  1948. amdgpu_ring_write(ring, header);
  1949. amdgpu_ring_write(ring,
  1950. #ifdef __BIG_ENDIAN
  1951. (2 << 0) |
  1952. #endif
  1953. (ib->gpu_addr & 0xFFFFFFFC));
  1954. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1955. amdgpu_ring_write(ring, control);
  1956. }
  1957. static void gfx_v7_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  1958. struct amdgpu_ib *ib)
  1959. {
  1960. u32 header, control = 0;
  1961. u32 next_rptr = ring->wptr + 5;
  1962. control |= INDIRECT_BUFFER_VALID;
  1963. next_rptr += 4;
  1964. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  1965. amdgpu_ring_write(ring, WRITE_DATA_DST_SEL(5) | WR_CONFIRM);
  1966. amdgpu_ring_write(ring, ring->next_rptr_gpu_addr & 0xfffffffc);
  1967. amdgpu_ring_write(ring, upper_32_bits(ring->next_rptr_gpu_addr) & 0xffffffff);
  1968. amdgpu_ring_write(ring, next_rptr);
  1969. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  1970. control |= ib->length_dw | (ib->vm_id << 24);
  1971. amdgpu_ring_write(ring, header);
  1972. amdgpu_ring_write(ring,
  1973. #ifdef __BIG_ENDIAN
  1974. (2 << 0) |
  1975. #endif
  1976. (ib->gpu_addr & 0xFFFFFFFC));
  1977. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  1978. amdgpu_ring_write(ring, control);
  1979. }
  1980. /**
  1981. * gfx_v7_0_ring_test_ib - basic ring IB test
  1982. *
  1983. * @ring: amdgpu_ring structure holding ring information
  1984. *
  1985. * Allocate an IB and execute it on the gfx ring (CIK).
  1986. * Provides a basic gfx ring test to verify that IBs are working.
  1987. * Returns 0 on success, error on failure.
  1988. */
  1989. static int gfx_v7_0_ring_test_ib(struct amdgpu_ring *ring)
  1990. {
  1991. struct amdgpu_device *adev = ring->adev;
  1992. struct amdgpu_ib ib;
  1993. struct fence *f = NULL;
  1994. uint32_t scratch;
  1995. uint32_t tmp = 0;
  1996. unsigned i;
  1997. int r;
  1998. r = amdgpu_gfx_scratch_get(adev, &scratch);
  1999. if (r) {
  2000. DRM_ERROR("amdgpu: failed to get scratch reg (%d).\n", r);
  2001. return r;
  2002. }
  2003. WREG32(scratch, 0xCAFEDEAD);
  2004. memset(&ib, 0, sizeof(ib));
  2005. r = amdgpu_ib_get(adev, NULL, 256, &ib);
  2006. if (r) {
  2007. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  2008. goto err1;
  2009. }
  2010. ib.ptr[0] = PACKET3(PACKET3_SET_UCONFIG_REG, 1);
  2011. ib.ptr[1] = ((scratch - PACKET3_SET_UCONFIG_REG_START));
  2012. ib.ptr[2] = 0xDEADBEEF;
  2013. ib.length_dw = 3;
  2014. r = amdgpu_ib_schedule(ring, 1, &ib, AMDGPU_FENCE_OWNER_UNDEFINED,
  2015. NULL, &f);
  2016. if (r)
  2017. goto err2;
  2018. r = fence_wait(f, false);
  2019. if (r) {
  2020. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  2021. goto err2;
  2022. }
  2023. for (i = 0; i < adev->usec_timeout; i++) {
  2024. tmp = RREG32(scratch);
  2025. if (tmp == 0xDEADBEEF)
  2026. break;
  2027. DRM_UDELAY(1);
  2028. }
  2029. if (i < adev->usec_timeout) {
  2030. DRM_INFO("ib test on ring %d succeeded in %u usecs\n",
  2031. ring->idx, i);
  2032. goto err2;
  2033. } else {
  2034. DRM_ERROR("amdgpu: ib test failed (scratch(0x%04X)=0x%08X)\n",
  2035. scratch, tmp);
  2036. r = -EINVAL;
  2037. }
  2038. err2:
  2039. fence_put(f);
  2040. amdgpu_ib_free(adev, &ib);
  2041. err1:
  2042. amdgpu_gfx_scratch_free(adev, scratch);
  2043. return r;
  2044. }
  2045. /*
  2046. * CP.
  2047. * On CIK, gfx and compute now have independant command processors.
  2048. *
  2049. * GFX
  2050. * Gfx consists of a single ring and can process both gfx jobs and
  2051. * compute jobs. The gfx CP consists of three microengines (ME):
  2052. * PFP - Pre-Fetch Parser
  2053. * ME - Micro Engine
  2054. * CE - Constant Engine
  2055. * The PFP and ME make up what is considered the Drawing Engine (DE).
  2056. * The CE is an asynchronous engine used for updating buffer desciptors
  2057. * used by the DE so that they can be loaded into cache in parallel
  2058. * while the DE is processing state update packets.
  2059. *
  2060. * Compute
  2061. * The compute CP consists of two microengines (ME):
  2062. * MEC1 - Compute MicroEngine 1
  2063. * MEC2 - Compute MicroEngine 2
  2064. * Each MEC supports 4 compute pipes and each pipe supports 8 queues.
  2065. * The queues are exposed to userspace and are programmed directly
  2066. * by the compute runtime.
  2067. */
  2068. /**
  2069. * gfx_v7_0_cp_gfx_enable - enable/disable the gfx CP MEs
  2070. *
  2071. * @adev: amdgpu_device pointer
  2072. * @enable: enable or disable the MEs
  2073. *
  2074. * Halts or unhalts the gfx MEs.
  2075. */
  2076. static void gfx_v7_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  2077. {
  2078. int i;
  2079. if (enable) {
  2080. WREG32(mmCP_ME_CNTL, 0);
  2081. } else {
  2082. WREG32(mmCP_ME_CNTL, (CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK));
  2083. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  2084. adev->gfx.gfx_ring[i].ready = false;
  2085. }
  2086. udelay(50);
  2087. }
  2088. /**
  2089. * gfx_v7_0_cp_gfx_load_microcode - load the gfx CP ME ucode
  2090. *
  2091. * @adev: amdgpu_device pointer
  2092. *
  2093. * Loads the gfx PFP, ME, and CE ucode.
  2094. * Returns 0 for success, -EINVAL if the ucode is not available.
  2095. */
  2096. static int gfx_v7_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2097. {
  2098. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2099. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2100. const struct gfx_firmware_header_v1_0 *me_hdr;
  2101. const __le32 *fw_data;
  2102. unsigned i, fw_size;
  2103. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2104. return -EINVAL;
  2105. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  2106. ce_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  2107. me_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  2108. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2109. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2110. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2111. adev->gfx.pfp_fw_version = le32_to_cpu(pfp_hdr->header.ucode_version);
  2112. adev->gfx.ce_fw_version = le32_to_cpu(ce_hdr->header.ucode_version);
  2113. adev->gfx.me_fw_version = le32_to_cpu(me_hdr->header.ucode_version);
  2114. adev->gfx.me_feature_version = le32_to_cpu(me_hdr->ucode_feature_version);
  2115. adev->gfx.ce_feature_version = le32_to_cpu(ce_hdr->ucode_feature_version);
  2116. adev->gfx.pfp_feature_version = le32_to_cpu(pfp_hdr->ucode_feature_version);
  2117. gfx_v7_0_cp_gfx_enable(adev, false);
  2118. /* PFP */
  2119. fw_data = (const __le32 *)
  2120. (adev->gfx.pfp_fw->data +
  2121. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2122. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2123. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  2124. for (i = 0; i < fw_size; i++)
  2125. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2126. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2127. /* CE */
  2128. fw_data = (const __le32 *)
  2129. (adev->gfx.ce_fw->data +
  2130. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2131. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2132. WREG32(mmCP_CE_UCODE_ADDR, 0);
  2133. for (i = 0; i < fw_size; i++)
  2134. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2135. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2136. /* ME */
  2137. fw_data = (const __le32 *)
  2138. (adev->gfx.me_fw->data +
  2139. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2140. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2141. WREG32(mmCP_ME_RAM_WADDR, 0);
  2142. for (i = 0; i < fw_size; i++)
  2143. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2144. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2145. return 0;
  2146. }
  2147. /**
  2148. * gfx_v7_0_cp_gfx_start - start the gfx ring
  2149. *
  2150. * @adev: amdgpu_device pointer
  2151. *
  2152. * Enables the ring and loads the clear state context and other
  2153. * packets required to init the ring.
  2154. * Returns 0 for success, error for failure.
  2155. */
  2156. static int gfx_v7_0_cp_gfx_start(struct amdgpu_device *adev)
  2157. {
  2158. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2159. const struct cs_section_def *sect = NULL;
  2160. const struct cs_extent_def *ext = NULL;
  2161. int r, i;
  2162. /* init the CP */
  2163. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2164. WREG32(mmCP_ENDIAN_SWAP, 0);
  2165. WREG32(mmCP_DEVICE_ID, 1);
  2166. gfx_v7_0_cp_gfx_enable(adev, true);
  2167. r = amdgpu_ring_alloc(ring, gfx_v7_0_get_csb_size(adev) + 8);
  2168. if (r) {
  2169. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2170. return r;
  2171. }
  2172. /* init the CE partitions. CE only used for gfx on CIK */
  2173. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2174. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2175. amdgpu_ring_write(ring, 0x8000);
  2176. amdgpu_ring_write(ring, 0x8000);
  2177. /* clear state buffer */
  2178. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2179. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2180. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2181. amdgpu_ring_write(ring, 0x80000000);
  2182. amdgpu_ring_write(ring, 0x80000000);
  2183. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  2184. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2185. if (sect->id == SECT_CONTEXT) {
  2186. amdgpu_ring_write(ring,
  2187. PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  2188. amdgpu_ring_write(ring, ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2189. for (i = 0; i < ext->reg_count; i++)
  2190. amdgpu_ring_write(ring, ext->extent[i]);
  2191. }
  2192. }
  2193. }
  2194. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2195. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  2196. switch (adev->asic_type) {
  2197. case CHIP_BONAIRE:
  2198. amdgpu_ring_write(ring, 0x16000012);
  2199. amdgpu_ring_write(ring, 0x00000000);
  2200. break;
  2201. case CHIP_KAVERI:
  2202. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2203. amdgpu_ring_write(ring, 0x00000000);
  2204. break;
  2205. case CHIP_KABINI:
  2206. case CHIP_MULLINS:
  2207. amdgpu_ring_write(ring, 0x00000000); /* XXX */
  2208. amdgpu_ring_write(ring, 0x00000000);
  2209. break;
  2210. case CHIP_HAWAII:
  2211. amdgpu_ring_write(ring, 0x3a00161a);
  2212. amdgpu_ring_write(ring, 0x0000002e);
  2213. break;
  2214. default:
  2215. amdgpu_ring_write(ring, 0x00000000);
  2216. amdgpu_ring_write(ring, 0x00000000);
  2217. break;
  2218. }
  2219. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2220. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2221. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2222. amdgpu_ring_write(ring, 0);
  2223. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  2224. amdgpu_ring_write(ring, 0x00000316);
  2225. amdgpu_ring_write(ring, 0x0000000e); /* VGT_VERTEX_REUSE_BLOCK_CNTL */
  2226. amdgpu_ring_write(ring, 0x00000010); /* VGT_OUT_DEALLOC_CNTL */
  2227. amdgpu_ring_commit(ring);
  2228. return 0;
  2229. }
  2230. /**
  2231. * gfx_v7_0_cp_gfx_resume - setup the gfx ring buffer registers
  2232. *
  2233. * @adev: amdgpu_device pointer
  2234. *
  2235. * Program the location and size of the gfx ring buffer
  2236. * and test it to make sure it's working.
  2237. * Returns 0 for success, error for failure.
  2238. */
  2239. static int gfx_v7_0_cp_gfx_resume(struct amdgpu_device *adev)
  2240. {
  2241. struct amdgpu_ring *ring;
  2242. u32 tmp;
  2243. u32 rb_bufsz;
  2244. u64 rb_addr, rptr_addr;
  2245. int r;
  2246. WREG32(mmCP_SEM_WAIT_TIMER, 0x0);
  2247. if (adev->asic_type != CHIP_HAWAII)
  2248. WREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL, 0x0);
  2249. /* Set the write pointer delay */
  2250. WREG32(mmCP_RB_WPTR_DELAY, 0);
  2251. /* set the RB to use vmid 0 */
  2252. WREG32(mmCP_RB_VMID, 0);
  2253. WREG32(mmSCRATCH_ADDR, 0);
  2254. /* ring 0 - compute and gfx */
  2255. /* Set ring buffer size */
  2256. ring = &adev->gfx.gfx_ring[0];
  2257. rb_bufsz = order_base_2(ring->ring_size / 8);
  2258. tmp = (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8) | rb_bufsz;
  2259. #ifdef __BIG_ENDIAN
  2260. tmp |= 2 << CP_RB0_CNTL__BUF_SWAP__SHIFT;
  2261. #endif
  2262. WREG32(mmCP_RB0_CNTL, tmp);
  2263. /* Initialize the ring buffer's read and write pointers */
  2264. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  2265. ring->wptr = 0;
  2266. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2267. /* set the wb address wether it's enabled or not */
  2268. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2269. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2270. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  2271. /* scratch register shadowing is no longer supported */
  2272. WREG32(mmSCRATCH_UMSK, 0);
  2273. mdelay(1);
  2274. WREG32(mmCP_RB0_CNTL, tmp);
  2275. rb_addr = ring->gpu_addr >> 8;
  2276. WREG32(mmCP_RB0_BASE, rb_addr);
  2277. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2278. /* start the ring */
  2279. gfx_v7_0_cp_gfx_start(adev);
  2280. ring->ready = true;
  2281. r = amdgpu_ring_test_ring(ring);
  2282. if (r) {
  2283. ring->ready = false;
  2284. return r;
  2285. }
  2286. return 0;
  2287. }
  2288. static u32 gfx_v7_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  2289. {
  2290. return ring->adev->wb.wb[ring->rptr_offs];
  2291. }
  2292. static u32 gfx_v7_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  2293. {
  2294. struct amdgpu_device *adev = ring->adev;
  2295. return RREG32(mmCP_RB0_WPTR);
  2296. }
  2297. static void gfx_v7_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  2298. {
  2299. struct amdgpu_device *adev = ring->adev;
  2300. WREG32(mmCP_RB0_WPTR, ring->wptr);
  2301. (void)RREG32(mmCP_RB0_WPTR);
  2302. }
  2303. static u32 gfx_v7_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  2304. {
  2305. return ring->adev->wb.wb[ring->rptr_offs];
  2306. }
  2307. static u32 gfx_v7_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  2308. {
  2309. /* XXX check if swapping is necessary on BE */
  2310. return ring->adev->wb.wb[ring->wptr_offs];
  2311. }
  2312. static void gfx_v7_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  2313. {
  2314. struct amdgpu_device *adev = ring->adev;
  2315. /* XXX check if swapping is necessary on BE */
  2316. adev->wb.wb[ring->wptr_offs] = ring->wptr;
  2317. WDOORBELL32(ring->doorbell_index, ring->wptr);
  2318. }
  2319. /**
  2320. * gfx_v7_0_cp_compute_enable - enable/disable the compute CP MEs
  2321. *
  2322. * @adev: amdgpu_device pointer
  2323. * @enable: enable or disable the MEs
  2324. *
  2325. * Halts or unhalts the compute MEs.
  2326. */
  2327. static void gfx_v7_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2328. {
  2329. int i;
  2330. if (enable) {
  2331. WREG32(mmCP_MEC_CNTL, 0);
  2332. } else {
  2333. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2334. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2335. adev->gfx.compute_ring[i].ready = false;
  2336. }
  2337. udelay(50);
  2338. }
  2339. /**
  2340. * gfx_v7_0_cp_compute_load_microcode - load the compute CP ME ucode
  2341. *
  2342. * @adev: amdgpu_device pointer
  2343. *
  2344. * Loads the compute MEC1&2 ucode.
  2345. * Returns 0 for success, -EINVAL if the ucode is not available.
  2346. */
  2347. static int gfx_v7_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2348. {
  2349. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2350. const __le32 *fw_data;
  2351. unsigned i, fw_size;
  2352. if (!adev->gfx.mec_fw)
  2353. return -EINVAL;
  2354. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2355. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2356. adev->gfx.mec_fw_version = le32_to_cpu(mec_hdr->header.ucode_version);
  2357. adev->gfx.mec_feature_version = le32_to_cpu(
  2358. mec_hdr->ucode_feature_version);
  2359. gfx_v7_0_cp_compute_enable(adev, false);
  2360. /* MEC1 */
  2361. fw_data = (const __le32 *)
  2362. (adev->gfx.mec_fw->data +
  2363. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2364. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  2365. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2366. for (i = 0; i < fw_size; i++)
  2367. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data++));
  2368. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  2369. if (adev->asic_type == CHIP_KAVERI) {
  2370. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  2371. if (!adev->gfx.mec2_fw)
  2372. return -EINVAL;
  2373. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  2374. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  2375. adev->gfx.mec2_fw_version = le32_to_cpu(mec2_hdr->header.ucode_version);
  2376. adev->gfx.mec2_feature_version = le32_to_cpu(
  2377. mec2_hdr->ucode_feature_version);
  2378. /* MEC2 */
  2379. fw_data = (const __le32 *)
  2380. (adev->gfx.mec2_fw->data +
  2381. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  2382. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  2383. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2384. for (i = 0; i < fw_size; i++)
  2385. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data++));
  2386. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  2387. }
  2388. return 0;
  2389. }
  2390. /**
  2391. * gfx_v7_0_cp_compute_fini - stop the compute queues
  2392. *
  2393. * @adev: amdgpu_device pointer
  2394. *
  2395. * Stop the compute queues and tear down the driver queue
  2396. * info.
  2397. */
  2398. static void gfx_v7_0_cp_compute_fini(struct amdgpu_device *adev)
  2399. {
  2400. int i, r;
  2401. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2402. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2403. if (ring->mqd_obj) {
  2404. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2405. if (unlikely(r != 0))
  2406. dev_warn(adev->dev, "(%d) reserve MQD bo failed\n", r);
  2407. amdgpu_bo_unpin(ring->mqd_obj);
  2408. amdgpu_bo_unreserve(ring->mqd_obj);
  2409. amdgpu_bo_unref(&ring->mqd_obj);
  2410. ring->mqd_obj = NULL;
  2411. }
  2412. }
  2413. }
  2414. static void gfx_v7_0_mec_fini(struct amdgpu_device *adev)
  2415. {
  2416. int r;
  2417. if (adev->gfx.mec.hpd_eop_obj) {
  2418. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2419. if (unlikely(r != 0))
  2420. dev_warn(adev->dev, "(%d) reserve HPD EOP bo failed\n", r);
  2421. amdgpu_bo_unpin(adev->gfx.mec.hpd_eop_obj);
  2422. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2423. amdgpu_bo_unref(&adev->gfx.mec.hpd_eop_obj);
  2424. adev->gfx.mec.hpd_eop_obj = NULL;
  2425. }
  2426. }
  2427. #define MEC_HPD_SIZE 2048
  2428. static int gfx_v7_0_mec_init(struct amdgpu_device *adev)
  2429. {
  2430. int r;
  2431. u32 *hpd;
  2432. /*
  2433. * KV: 2 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 64 Queues total
  2434. * CI/KB: 1 MEC, 4 Pipes/MEC, 8 Queues/Pipe - 32 Queues total
  2435. * Nonetheless, we assign only 1 pipe because all other pipes will
  2436. * be handled by KFD
  2437. */
  2438. adev->gfx.mec.num_mec = 1;
  2439. adev->gfx.mec.num_pipe = 1;
  2440. adev->gfx.mec.num_queue = adev->gfx.mec.num_mec * adev->gfx.mec.num_pipe * 8;
  2441. if (adev->gfx.mec.hpd_eop_obj == NULL) {
  2442. r = amdgpu_bo_create(adev,
  2443. adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2,
  2444. PAGE_SIZE, true,
  2445. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2446. &adev->gfx.mec.hpd_eop_obj);
  2447. if (r) {
  2448. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  2449. return r;
  2450. }
  2451. }
  2452. r = amdgpu_bo_reserve(adev->gfx.mec.hpd_eop_obj, false);
  2453. if (unlikely(r != 0)) {
  2454. gfx_v7_0_mec_fini(adev);
  2455. return r;
  2456. }
  2457. r = amdgpu_bo_pin(adev->gfx.mec.hpd_eop_obj, AMDGPU_GEM_DOMAIN_GTT,
  2458. &adev->gfx.mec.hpd_eop_gpu_addr);
  2459. if (r) {
  2460. dev_warn(adev->dev, "(%d) pin HDP EOP bo failed\n", r);
  2461. gfx_v7_0_mec_fini(adev);
  2462. return r;
  2463. }
  2464. r = amdgpu_bo_kmap(adev->gfx.mec.hpd_eop_obj, (void **)&hpd);
  2465. if (r) {
  2466. dev_warn(adev->dev, "(%d) map HDP EOP bo failed\n", r);
  2467. gfx_v7_0_mec_fini(adev);
  2468. return r;
  2469. }
  2470. /* clear memory. Not sure if this is required or not */
  2471. memset(hpd, 0, adev->gfx.mec.num_mec *adev->gfx.mec.num_pipe * MEC_HPD_SIZE * 2);
  2472. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  2473. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  2474. return 0;
  2475. }
  2476. struct hqd_registers
  2477. {
  2478. u32 cp_mqd_base_addr;
  2479. u32 cp_mqd_base_addr_hi;
  2480. u32 cp_hqd_active;
  2481. u32 cp_hqd_vmid;
  2482. u32 cp_hqd_persistent_state;
  2483. u32 cp_hqd_pipe_priority;
  2484. u32 cp_hqd_queue_priority;
  2485. u32 cp_hqd_quantum;
  2486. u32 cp_hqd_pq_base;
  2487. u32 cp_hqd_pq_base_hi;
  2488. u32 cp_hqd_pq_rptr;
  2489. u32 cp_hqd_pq_rptr_report_addr;
  2490. u32 cp_hqd_pq_rptr_report_addr_hi;
  2491. u32 cp_hqd_pq_wptr_poll_addr;
  2492. u32 cp_hqd_pq_wptr_poll_addr_hi;
  2493. u32 cp_hqd_pq_doorbell_control;
  2494. u32 cp_hqd_pq_wptr;
  2495. u32 cp_hqd_pq_control;
  2496. u32 cp_hqd_ib_base_addr;
  2497. u32 cp_hqd_ib_base_addr_hi;
  2498. u32 cp_hqd_ib_rptr;
  2499. u32 cp_hqd_ib_control;
  2500. u32 cp_hqd_iq_timer;
  2501. u32 cp_hqd_iq_rptr;
  2502. u32 cp_hqd_dequeue_request;
  2503. u32 cp_hqd_dma_offload;
  2504. u32 cp_hqd_sema_cmd;
  2505. u32 cp_hqd_msg_type;
  2506. u32 cp_hqd_atomic0_preop_lo;
  2507. u32 cp_hqd_atomic0_preop_hi;
  2508. u32 cp_hqd_atomic1_preop_lo;
  2509. u32 cp_hqd_atomic1_preop_hi;
  2510. u32 cp_hqd_hq_scheduler0;
  2511. u32 cp_hqd_hq_scheduler1;
  2512. u32 cp_mqd_control;
  2513. };
  2514. struct bonaire_mqd
  2515. {
  2516. u32 header;
  2517. u32 dispatch_initiator;
  2518. u32 dimensions[3];
  2519. u32 start_idx[3];
  2520. u32 num_threads[3];
  2521. u32 pipeline_stat_enable;
  2522. u32 perf_counter_enable;
  2523. u32 pgm[2];
  2524. u32 tba[2];
  2525. u32 tma[2];
  2526. u32 pgm_rsrc[2];
  2527. u32 vmid;
  2528. u32 resource_limits;
  2529. u32 static_thread_mgmt01[2];
  2530. u32 tmp_ring_size;
  2531. u32 static_thread_mgmt23[2];
  2532. u32 restart[3];
  2533. u32 thread_trace_enable;
  2534. u32 reserved1;
  2535. u32 user_data[16];
  2536. u32 vgtcs_invoke_count[2];
  2537. struct hqd_registers queue_state;
  2538. u32 dequeue_cntr;
  2539. u32 interrupt_queue[64];
  2540. };
  2541. /**
  2542. * gfx_v7_0_cp_compute_resume - setup the compute queue registers
  2543. *
  2544. * @adev: amdgpu_device pointer
  2545. *
  2546. * Program the compute queues and test them to make sure they
  2547. * are working.
  2548. * Returns 0 for success, error for failure.
  2549. */
  2550. static int gfx_v7_0_cp_compute_resume(struct amdgpu_device *adev)
  2551. {
  2552. int r, i, j;
  2553. u32 tmp;
  2554. bool use_doorbell = true;
  2555. u64 hqd_gpu_addr;
  2556. u64 mqd_gpu_addr;
  2557. u64 eop_gpu_addr;
  2558. u64 wb_gpu_addr;
  2559. u32 *buf;
  2560. struct bonaire_mqd *mqd;
  2561. gfx_v7_0_cp_compute_enable(adev, true);
  2562. /* fix up chicken bits */
  2563. tmp = RREG32(mmCP_CPF_DEBUG);
  2564. tmp |= (1 << 23);
  2565. WREG32(mmCP_CPF_DEBUG, tmp);
  2566. /* init the pipes */
  2567. mutex_lock(&adev->srbm_mutex);
  2568. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  2569. int me = (i < 4) ? 1 : 2;
  2570. int pipe = (i < 4) ? i : (i - 4);
  2571. eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr + (i * MEC_HPD_SIZE * 2);
  2572. cik_srbm_select(adev, me, pipe, 0, 0);
  2573. /* write the EOP addr */
  2574. WREG32(mmCP_HPD_EOP_BASE_ADDR, eop_gpu_addr >> 8);
  2575. WREG32(mmCP_HPD_EOP_BASE_ADDR_HI, upper_32_bits(eop_gpu_addr) >> 8);
  2576. /* set the VMID assigned */
  2577. WREG32(mmCP_HPD_EOP_VMID, 0);
  2578. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2579. tmp = RREG32(mmCP_HPD_EOP_CONTROL);
  2580. tmp &= ~CP_HPD_EOP_CONTROL__EOP_SIZE_MASK;
  2581. tmp |= order_base_2(MEC_HPD_SIZE / 8);
  2582. WREG32(mmCP_HPD_EOP_CONTROL, tmp);
  2583. }
  2584. cik_srbm_select(adev, 0, 0, 0, 0);
  2585. mutex_unlock(&adev->srbm_mutex);
  2586. /* init the queues. Just two for now. */
  2587. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2588. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2589. if (ring->mqd_obj == NULL) {
  2590. r = amdgpu_bo_create(adev,
  2591. sizeof(struct bonaire_mqd),
  2592. PAGE_SIZE, true,
  2593. AMDGPU_GEM_DOMAIN_GTT, 0, NULL, NULL,
  2594. &ring->mqd_obj);
  2595. if (r) {
  2596. dev_warn(adev->dev, "(%d) create MQD bo failed\n", r);
  2597. return r;
  2598. }
  2599. }
  2600. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2601. if (unlikely(r != 0)) {
  2602. gfx_v7_0_cp_compute_fini(adev);
  2603. return r;
  2604. }
  2605. r = amdgpu_bo_pin(ring->mqd_obj, AMDGPU_GEM_DOMAIN_GTT,
  2606. &mqd_gpu_addr);
  2607. if (r) {
  2608. dev_warn(adev->dev, "(%d) pin MQD bo failed\n", r);
  2609. gfx_v7_0_cp_compute_fini(adev);
  2610. return r;
  2611. }
  2612. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&buf);
  2613. if (r) {
  2614. dev_warn(adev->dev, "(%d) map MQD bo failed\n", r);
  2615. gfx_v7_0_cp_compute_fini(adev);
  2616. return r;
  2617. }
  2618. /* init the mqd struct */
  2619. memset(buf, 0, sizeof(struct bonaire_mqd));
  2620. mqd = (struct bonaire_mqd *)buf;
  2621. mqd->header = 0xC0310800;
  2622. mqd->static_thread_mgmt01[0] = 0xffffffff;
  2623. mqd->static_thread_mgmt01[1] = 0xffffffff;
  2624. mqd->static_thread_mgmt23[0] = 0xffffffff;
  2625. mqd->static_thread_mgmt23[1] = 0xffffffff;
  2626. mutex_lock(&adev->srbm_mutex);
  2627. cik_srbm_select(adev, ring->me,
  2628. ring->pipe,
  2629. ring->queue, 0);
  2630. /* disable wptr polling */
  2631. tmp = RREG32(mmCP_PQ_WPTR_POLL_CNTL);
  2632. tmp &= ~CP_PQ_WPTR_POLL_CNTL__EN_MASK;
  2633. WREG32(mmCP_PQ_WPTR_POLL_CNTL, tmp);
  2634. /* enable doorbell? */
  2635. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2636. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2637. if (use_doorbell)
  2638. mqd->queue_state.cp_hqd_pq_doorbell_control |= CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2639. else
  2640. mqd->queue_state.cp_hqd_pq_doorbell_control &= ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2641. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2642. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2643. /* disable the queue if it's active */
  2644. mqd->queue_state.cp_hqd_dequeue_request = 0;
  2645. mqd->queue_state.cp_hqd_pq_rptr = 0;
  2646. mqd->queue_state.cp_hqd_pq_wptr= 0;
  2647. if (RREG32(mmCP_HQD_ACTIVE) & 1) {
  2648. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 1);
  2649. for (j = 0; j < adev->usec_timeout; j++) {
  2650. if (!(RREG32(mmCP_HQD_ACTIVE) & 1))
  2651. break;
  2652. udelay(1);
  2653. }
  2654. WREG32(mmCP_HQD_DEQUEUE_REQUEST, mqd->queue_state.cp_hqd_dequeue_request);
  2655. WREG32(mmCP_HQD_PQ_RPTR, mqd->queue_state.cp_hqd_pq_rptr);
  2656. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2657. }
  2658. /* set the pointer to the MQD */
  2659. mqd->queue_state.cp_mqd_base_addr = mqd_gpu_addr & 0xfffffffc;
  2660. mqd->queue_state.cp_mqd_base_addr_hi = upper_32_bits(mqd_gpu_addr);
  2661. WREG32(mmCP_MQD_BASE_ADDR, mqd->queue_state.cp_mqd_base_addr);
  2662. WREG32(mmCP_MQD_BASE_ADDR_HI, mqd->queue_state.cp_mqd_base_addr_hi);
  2663. /* set MQD vmid to 0 */
  2664. mqd->queue_state.cp_mqd_control = RREG32(mmCP_MQD_CONTROL);
  2665. mqd->queue_state.cp_mqd_control &= ~CP_MQD_CONTROL__VMID_MASK;
  2666. WREG32(mmCP_MQD_CONTROL, mqd->queue_state.cp_mqd_control);
  2667. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2668. hqd_gpu_addr = ring->gpu_addr >> 8;
  2669. mqd->queue_state.cp_hqd_pq_base = hqd_gpu_addr;
  2670. mqd->queue_state.cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2671. WREG32(mmCP_HQD_PQ_BASE, mqd->queue_state.cp_hqd_pq_base);
  2672. WREG32(mmCP_HQD_PQ_BASE_HI, mqd->queue_state.cp_hqd_pq_base_hi);
  2673. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2674. mqd->queue_state.cp_hqd_pq_control = RREG32(mmCP_HQD_PQ_CONTROL);
  2675. mqd->queue_state.cp_hqd_pq_control &=
  2676. ~(CP_HQD_PQ_CONTROL__QUEUE_SIZE_MASK |
  2677. CP_HQD_PQ_CONTROL__RPTR_BLOCK_SIZE_MASK);
  2678. mqd->queue_state.cp_hqd_pq_control |=
  2679. order_base_2(ring->ring_size / 8);
  2680. mqd->queue_state.cp_hqd_pq_control |=
  2681. (order_base_2(AMDGPU_GPU_PAGE_SIZE/8) << 8);
  2682. #ifdef __BIG_ENDIAN
  2683. mqd->queue_state.cp_hqd_pq_control |=
  2684. 2 << CP_HQD_PQ_CONTROL__ENDIAN_SWAP__SHIFT;
  2685. #endif
  2686. mqd->queue_state.cp_hqd_pq_control &=
  2687. ~(CP_HQD_PQ_CONTROL__UNORD_DISPATCH_MASK |
  2688. CP_HQD_PQ_CONTROL__ROQ_PQ_IB_FLIP_MASK |
  2689. CP_HQD_PQ_CONTROL__PQ_VOLATILE_MASK);
  2690. mqd->queue_state.cp_hqd_pq_control |=
  2691. CP_HQD_PQ_CONTROL__PRIV_STATE_MASK |
  2692. CP_HQD_PQ_CONTROL__KMD_QUEUE_MASK; /* assuming kernel queue control */
  2693. WREG32(mmCP_HQD_PQ_CONTROL, mqd->queue_state.cp_hqd_pq_control);
  2694. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2695. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2696. mqd->queue_state.cp_hqd_pq_wptr_poll_addr = wb_gpu_addr & 0xfffffffc;
  2697. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2698. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR, mqd->queue_state.cp_hqd_pq_wptr_poll_addr);
  2699. WREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2700. mqd->queue_state.cp_hqd_pq_wptr_poll_addr_hi);
  2701. /* set the wb address wether it's enabled or not */
  2702. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2703. mqd->queue_state.cp_hqd_pq_rptr_report_addr = wb_gpu_addr & 0xfffffffc;
  2704. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi =
  2705. upper_32_bits(wb_gpu_addr) & 0xffff;
  2706. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2707. mqd->queue_state.cp_hqd_pq_rptr_report_addr);
  2708. WREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2709. mqd->queue_state.cp_hqd_pq_rptr_report_addr_hi);
  2710. /* enable the doorbell if requested */
  2711. if (use_doorbell) {
  2712. mqd->queue_state.cp_hqd_pq_doorbell_control =
  2713. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  2714. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2715. ~CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET_MASK;
  2716. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2717. (ring->doorbell_index <<
  2718. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_OFFSET__SHIFT);
  2719. mqd->queue_state.cp_hqd_pq_doorbell_control |=
  2720. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_EN_MASK;
  2721. mqd->queue_state.cp_hqd_pq_doorbell_control &=
  2722. ~(CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_SOURCE_MASK |
  2723. CP_HQD_PQ_DOORBELL_CONTROL__DOORBELL_HIT_MASK);
  2724. } else {
  2725. mqd->queue_state.cp_hqd_pq_doorbell_control = 0;
  2726. }
  2727. WREG32(mmCP_HQD_PQ_DOORBELL_CONTROL,
  2728. mqd->queue_state.cp_hqd_pq_doorbell_control);
  2729. /* read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2730. ring->wptr = 0;
  2731. mqd->queue_state.cp_hqd_pq_wptr = ring->wptr;
  2732. WREG32(mmCP_HQD_PQ_WPTR, mqd->queue_state.cp_hqd_pq_wptr);
  2733. mqd->queue_state.cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  2734. /* set the vmid for the queue */
  2735. mqd->queue_state.cp_hqd_vmid = 0;
  2736. WREG32(mmCP_HQD_VMID, mqd->queue_state.cp_hqd_vmid);
  2737. /* activate the queue */
  2738. mqd->queue_state.cp_hqd_active = 1;
  2739. WREG32(mmCP_HQD_ACTIVE, mqd->queue_state.cp_hqd_active);
  2740. cik_srbm_select(adev, 0, 0, 0, 0);
  2741. mutex_unlock(&adev->srbm_mutex);
  2742. amdgpu_bo_kunmap(ring->mqd_obj);
  2743. amdgpu_bo_unreserve(ring->mqd_obj);
  2744. ring->ready = true;
  2745. r = amdgpu_ring_test_ring(ring);
  2746. if (r)
  2747. ring->ready = false;
  2748. }
  2749. return 0;
  2750. }
  2751. static void gfx_v7_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2752. {
  2753. gfx_v7_0_cp_gfx_enable(adev, enable);
  2754. gfx_v7_0_cp_compute_enable(adev, enable);
  2755. }
  2756. static int gfx_v7_0_cp_load_microcode(struct amdgpu_device *adev)
  2757. {
  2758. int r;
  2759. r = gfx_v7_0_cp_gfx_load_microcode(adev);
  2760. if (r)
  2761. return r;
  2762. r = gfx_v7_0_cp_compute_load_microcode(adev);
  2763. if (r)
  2764. return r;
  2765. return 0;
  2766. }
  2767. static void gfx_v7_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  2768. bool enable)
  2769. {
  2770. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  2771. if (enable)
  2772. tmp |= (CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2773. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2774. else
  2775. tmp &= ~(CP_INT_CNTL_RING0__CNTX_BUSY_INT_ENABLE_MASK |
  2776. CP_INT_CNTL_RING0__CNTX_EMPTY_INT_ENABLE_MASK);
  2777. WREG32(mmCP_INT_CNTL_RING0, tmp);
  2778. }
  2779. static int gfx_v7_0_cp_resume(struct amdgpu_device *adev)
  2780. {
  2781. int r;
  2782. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  2783. r = gfx_v7_0_cp_load_microcode(adev);
  2784. if (r)
  2785. return r;
  2786. r = gfx_v7_0_cp_gfx_resume(adev);
  2787. if (r)
  2788. return r;
  2789. r = gfx_v7_0_cp_compute_resume(adev);
  2790. if (r)
  2791. return r;
  2792. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  2793. return 0;
  2794. }
  2795. /*
  2796. * vm
  2797. * VMID 0 is the physical GPU addresses as used by the kernel.
  2798. * VMIDs 1-15 are used for userspace clients and are handled
  2799. * by the amdgpu vm/hsa code.
  2800. */
  2801. /**
  2802. * gfx_v7_0_ring_emit_vm_flush - cik vm flush using the CP
  2803. *
  2804. * @adev: amdgpu_device pointer
  2805. *
  2806. * Update the page table base and flush the VM TLB
  2807. * using the CP (CIK).
  2808. */
  2809. static void gfx_v7_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  2810. unsigned vm_id, uint64_t pd_addr)
  2811. {
  2812. int usepfp = (ring->type == AMDGPU_RING_TYPE_GFX);
  2813. if (usepfp) {
  2814. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2815. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2816. amdgpu_ring_write(ring, 0);
  2817. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2818. amdgpu_ring_write(ring, 0);
  2819. }
  2820. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2821. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(usepfp) |
  2822. WRITE_DATA_DST_SEL(0)));
  2823. if (vm_id < 8) {
  2824. amdgpu_ring_write(ring,
  2825. (mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vm_id));
  2826. } else {
  2827. amdgpu_ring_write(ring,
  2828. (mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vm_id - 8));
  2829. }
  2830. amdgpu_ring_write(ring, 0);
  2831. amdgpu_ring_write(ring, pd_addr >> 12);
  2832. /* bits 0-15 are the VM contexts0-15 */
  2833. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  2834. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  2835. WRITE_DATA_DST_SEL(0)));
  2836. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2837. amdgpu_ring_write(ring, 0);
  2838. amdgpu_ring_write(ring, 1 << vm_id);
  2839. /* wait for the invalidate to complete */
  2840. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  2841. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  2842. WAIT_REG_MEM_FUNCTION(0) | /* always */
  2843. WAIT_REG_MEM_ENGINE(0))); /* me */
  2844. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  2845. amdgpu_ring_write(ring, 0);
  2846. amdgpu_ring_write(ring, 0); /* ref */
  2847. amdgpu_ring_write(ring, 0); /* mask */
  2848. amdgpu_ring_write(ring, 0x20); /* poll interval */
  2849. /* compute doesn't have PFP */
  2850. if (usepfp) {
  2851. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  2852. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  2853. amdgpu_ring_write(ring, 0x0);
  2854. /* synce CE with ME to prevent CE fetch CEIB before context switch done */
  2855. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2856. amdgpu_ring_write(ring, 0);
  2857. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  2858. amdgpu_ring_write(ring, 0);
  2859. }
  2860. }
  2861. /*
  2862. * RLC
  2863. * The RLC is a multi-purpose microengine that handles a
  2864. * variety of functions.
  2865. */
  2866. static void gfx_v7_0_rlc_fini(struct amdgpu_device *adev)
  2867. {
  2868. int r;
  2869. /* save restore block */
  2870. if (adev->gfx.rlc.save_restore_obj) {
  2871. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2872. if (unlikely(r != 0))
  2873. dev_warn(adev->dev, "(%d) reserve RLC sr bo failed\n", r);
  2874. amdgpu_bo_unpin(adev->gfx.rlc.save_restore_obj);
  2875. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2876. amdgpu_bo_unref(&adev->gfx.rlc.save_restore_obj);
  2877. adev->gfx.rlc.save_restore_obj = NULL;
  2878. }
  2879. /* clear state block */
  2880. if (adev->gfx.rlc.clear_state_obj) {
  2881. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2882. if (unlikely(r != 0))
  2883. dev_warn(adev->dev, "(%d) reserve RLC c bo failed\n", r);
  2884. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  2885. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2886. amdgpu_bo_unref(&adev->gfx.rlc.clear_state_obj);
  2887. adev->gfx.rlc.clear_state_obj = NULL;
  2888. }
  2889. /* clear state block */
  2890. if (adev->gfx.rlc.cp_table_obj) {
  2891. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  2892. if (unlikely(r != 0))
  2893. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  2894. amdgpu_bo_unpin(adev->gfx.rlc.cp_table_obj);
  2895. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  2896. amdgpu_bo_unref(&adev->gfx.rlc.cp_table_obj);
  2897. adev->gfx.rlc.cp_table_obj = NULL;
  2898. }
  2899. }
  2900. static int gfx_v7_0_rlc_init(struct amdgpu_device *adev)
  2901. {
  2902. const u32 *src_ptr;
  2903. volatile u32 *dst_ptr;
  2904. u32 dws, i;
  2905. const struct cs_section_def *cs_data;
  2906. int r;
  2907. /* allocate rlc buffers */
  2908. if (adev->flags & AMD_IS_APU) {
  2909. if (adev->asic_type == CHIP_KAVERI) {
  2910. adev->gfx.rlc.reg_list = spectre_rlc_save_restore_register_list;
  2911. adev->gfx.rlc.reg_list_size =
  2912. (u32)ARRAY_SIZE(spectre_rlc_save_restore_register_list);
  2913. } else {
  2914. adev->gfx.rlc.reg_list = kalindi_rlc_save_restore_register_list;
  2915. adev->gfx.rlc.reg_list_size =
  2916. (u32)ARRAY_SIZE(kalindi_rlc_save_restore_register_list);
  2917. }
  2918. }
  2919. adev->gfx.rlc.cs_data = ci_cs_data;
  2920. adev->gfx.rlc.cp_table_size = CP_ME_TABLE_SIZE * 5 * 4;
  2921. src_ptr = adev->gfx.rlc.reg_list;
  2922. dws = adev->gfx.rlc.reg_list_size;
  2923. dws += (5 * 16) + 48 + 48 + 64;
  2924. cs_data = adev->gfx.rlc.cs_data;
  2925. if (src_ptr) {
  2926. /* save restore block */
  2927. if (adev->gfx.rlc.save_restore_obj == NULL) {
  2928. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2929. AMDGPU_GEM_DOMAIN_VRAM,
  2930. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2931. NULL, NULL,
  2932. &adev->gfx.rlc.save_restore_obj);
  2933. if (r) {
  2934. dev_warn(adev->dev, "(%d) create RLC sr bo failed\n", r);
  2935. return r;
  2936. }
  2937. }
  2938. r = amdgpu_bo_reserve(adev->gfx.rlc.save_restore_obj, false);
  2939. if (unlikely(r != 0)) {
  2940. gfx_v7_0_rlc_fini(adev);
  2941. return r;
  2942. }
  2943. r = amdgpu_bo_pin(adev->gfx.rlc.save_restore_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2944. &adev->gfx.rlc.save_restore_gpu_addr);
  2945. if (r) {
  2946. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2947. dev_warn(adev->dev, "(%d) pin RLC sr bo failed\n", r);
  2948. gfx_v7_0_rlc_fini(adev);
  2949. return r;
  2950. }
  2951. r = amdgpu_bo_kmap(adev->gfx.rlc.save_restore_obj, (void **)&adev->gfx.rlc.sr_ptr);
  2952. if (r) {
  2953. dev_warn(adev->dev, "(%d) map RLC sr bo failed\n", r);
  2954. gfx_v7_0_rlc_fini(adev);
  2955. return r;
  2956. }
  2957. /* write the sr buffer */
  2958. dst_ptr = adev->gfx.rlc.sr_ptr;
  2959. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  2960. dst_ptr[i] = cpu_to_le32(src_ptr[i]);
  2961. amdgpu_bo_kunmap(adev->gfx.rlc.save_restore_obj);
  2962. amdgpu_bo_unreserve(adev->gfx.rlc.save_restore_obj);
  2963. }
  2964. if (cs_data) {
  2965. /* clear state block */
  2966. adev->gfx.rlc.clear_state_size = dws = gfx_v7_0_get_csb_size(adev);
  2967. if (adev->gfx.rlc.clear_state_obj == NULL) {
  2968. r = amdgpu_bo_create(adev, dws * 4, PAGE_SIZE, true,
  2969. AMDGPU_GEM_DOMAIN_VRAM,
  2970. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  2971. NULL, NULL,
  2972. &adev->gfx.rlc.clear_state_obj);
  2973. if (r) {
  2974. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  2975. gfx_v7_0_rlc_fini(adev);
  2976. return r;
  2977. }
  2978. }
  2979. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  2980. if (unlikely(r != 0)) {
  2981. gfx_v7_0_rlc_fini(adev);
  2982. return r;
  2983. }
  2984. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj, AMDGPU_GEM_DOMAIN_VRAM,
  2985. &adev->gfx.rlc.clear_state_gpu_addr);
  2986. if (r) {
  2987. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  2988. dev_warn(adev->dev, "(%d) pin RLC c bo failed\n", r);
  2989. gfx_v7_0_rlc_fini(adev);
  2990. return r;
  2991. }
  2992. r = amdgpu_bo_kmap(adev->gfx.rlc.clear_state_obj, (void **)&adev->gfx.rlc.cs_ptr);
  2993. if (r) {
  2994. dev_warn(adev->dev, "(%d) map RLC c bo failed\n", r);
  2995. gfx_v7_0_rlc_fini(adev);
  2996. return r;
  2997. }
  2998. /* set up the cs buffer */
  2999. dst_ptr = adev->gfx.rlc.cs_ptr;
  3000. gfx_v7_0_get_csb_buffer(adev, dst_ptr);
  3001. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  3002. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  3003. }
  3004. if (adev->gfx.rlc.cp_table_size) {
  3005. if (adev->gfx.rlc.cp_table_obj == NULL) {
  3006. r = amdgpu_bo_create(adev, adev->gfx.rlc.cp_table_size, PAGE_SIZE, true,
  3007. AMDGPU_GEM_DOMAIN_VRAM,
  3008. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED,
  3009. NULL, NULL,
  3010. &adev->gfx.rlc.cp_table_obj);
  3011. if (r) {
  3012. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  3013. gfx_v7_0_rlc_fini(adev);
  3014. return r;
  3015. }
  3016. }
  3017. r = amdgpu_bo_reserve(adev->gfx.rlc.cp_table_obj, false);
  3018. if (unlikely(r != 0)) {
  3019. dev_warn(adev->dev, "(%d) reserve RLC cp table bo failed\n", r);
  3020. gfx_v7_0_rlc_fini(adev);
  3021. return r;
  3022. }
  3023. r = amdgpu_bo_pin(adev->gfx.rlc.cp_table_obj, AMDGPU_GEM_DOMAIN_VRAM,
  3024. &adev->gfx.rlc.cp_table_gpu_addr);
  3025. if (r) {
  3026. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3027. dev_warn(adev->dev, "(%d) pin RLC cp_table bo failed\n", r);
  3028. gfx_v7_0_rlc_fini(adev);
  3029. return r;
  3030. }
  3031. r = amdgpu_bo_kmap(adev->gfx.rlc.cp_table_obj, (void **)&adev->gfx.rlc.cp_table_ptr);
  3032. if (r) {
  3033. dev_warn(adev->dev, "(%d) map RLC cp table bo failed\n", r);
  3034. gfx_v7_0_rlc_fini(adev);
  3035. return r;
  3036. }
  3037. gfx_v7_0_init_cp_pg_table(adev);
  3038. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  3039. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  3040. }
  3041. return 0;
  3042. }
  3043. static void gfx_v7_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  3044. {
  3045. u32 tmp;
  3046. tmp = RREG32(mmRLC_LB_CNTL);
  3047. if (enable)
  3048. tmp |= RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3049. else
  3050. tmp &= ~RLC_LB_CNTL__LOAD_BALANCE_ENABLE_MASK;
  3051. WREG32(mmRLC_LB_CNTL, tmp);
  3052. }
  3053. static void gfx_v7_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3054. {
  3055. u32 i, j, k;
  3056. u32 mask;
  3057. mutex_lock(&adev->grbm_idx_mutex);
  3058. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3059. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3060. gfx_v7_0_select_se_sh(adev, i, j);
  3061. for (k = 0; k < adev->usec_timeout; k++) {
  3062. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3063. break;
  3064. udelay(1);
  3065. }
  3066. }
  3067. }
  3068. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3069. mutex_unlock(&adev->grbm_idx_mutex);
  3070. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3071. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3072. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3073. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3074. for (k = 0; k < adev->usec_timeout; k++) {
  3075. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3076. break;
  3077. udelay(1);
  3078. }
  3079. }
  3080. static void gfx_v7_0_update_rlc(struct amdgpu_device *adev, u32 rlc)
  3081. {
  3082. u32 tmp;
  3083. tmp = RREG32(mmRLC_CNTL);
  3084. if (tmp != rlc)
  3085. WREG32(mmRLC_CNTL, rlc);
  3086. }
  3087. static u32 gfx_v7_0_halt_rlc(struct amdgpu_device *adev)
  3088. {
  3089. u32 data, orig;
  3090. orig = data = RREG32(mmRLC_CNTL);
  3091. if (data & RLC_CNTL__RLC_ENABLE_F32_MASK) {
  3092. u32 i;
  3093. data &= ~RLC_CNTL__RLC_ENABLE_F32_MASK;
  3094. WREG32(mmRLC_CNTL, data);
  3095. for (i = 0; i < adev->usec_timeout; i++) {
  3096. if ((RREG32(mmRLC_GPM_STAT) & RLC_GPM_STAT__RLC_BUSY_MASK) == 0)
  3097. break;
  3098. udelay(1);
  3099. }
  3100. gfx_v7_0_wait_for_rlc_serdes(adev);
  3101. }
  3102. return orig;
  3103. }
  3104. void gfx_v7_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  3105. {
  3106. u32 tmp, i, mask;
  3107. tmp = 0x1 | (1 << 1);
  3108. WREG32(mmRLC_GPR_REG2, tmp);
  3109. mask = RLC_GPM_STAT__GFX_POWER_STATUS_MASK |
  3110. RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK;
  3111. for (i = 0; i < adev->usec_timeout; i++) {
  3112. if ((RREG32(mmRLC_GPM_STAT) & mask) == mask)
  3113. break;
  3114. udelay(1);
  3115. }
  3116. for (i = 0; i < adev->usec_timeout; i++) {
  3117. if ((RREG32(mmRLC_GPR_REG2) & 0x1) == 0)
  3118. break;
  3119. udelay(1);
  3120. }
  3121. }
  3122. void gfx_v7_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  3123. {
  3124. u32 tmp;
  3125. tmp = 0x1 | (0 << 1);
  3126. WREG32(mmRLC_GPR_REG2, tmp);
  3127. }
  3128. /**
  3129. * gfx_v7_0_rlc_stop - stop the RLC ME
  3130. *
  3131. * @adev: amdgpu_device pointer
  3132. *
  3133. * Halt the RLC ME (MicroEngine) (CIK).
  3134. */
  3135. void gfx_v7_0_rlc_stop(struct amdgpu_device *adev)
  3136. {
  3137. WREG32(mmRLC_CNTL, 0);
  3138. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3139. gfx_v7_0_wait_for_rlc_serdes(adev);
  3140. }
  3141. /**
  3142. * gfx_v7_0_rlc_start - start the RLC ME
  3143. *
  3144. * @adev: amdgpu_device pointer
  3145. *
  3146. * Unhalt the RLC ME (MicroEngine) (CIK).
  3147. */
  3148. static void gfx_v7_0_rlc_start(struct amdgpu_device *adev)
  3149. {
  3150. WREG32(mmRLC_CNTL, RLC_CNTL__RLC_ENABLE_F32_MASK);
  3151. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3152. udelay(50);
  3153. }
  3154. static void gfx_v7_0_rlc_reset(struct amdgpu_device *adev)
  3155. {
  3156. u32 tmp = RREG32(mmGRBM_SOFT_RESET);
  3157. tmp |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3158. WREG32(mmGRBM_SOFT_RESET, tmp);
  3159. udelay(50);
  3160. tmp &= ~GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  3161. WREG32(mmGRBM_SOFT_RESET, tmp);
  3162. udelay(50);
  3163. }
  3164. /**
  3165. * gfx_v7_0_rlc_resume - setup the RLC hw
  3166. *
  3167. * @adev: amdgpu_device pointer
  3168. *
  3169. * Initialize the RLC registers, load the ucode,
  3170. * and start the RLC (CIK).
  3171. * Returns 0 for success, -EINVAL if the ucode is not available.
  3172. */
  3173. static int gfx_v7_0_rlc_resume(struct amdgpu_device *adev)
  3174. {
  3175. const struct rlc_firmware_header_v1_0 *hdr;
  3176. const __le32 *fw_data;
  3177. unsigned i, fw_size;
  3178. u32 tmp;
  3179. if (!adev->gfx.rlc_fw)
  3180. return -EINVAL;
  3181. hdr = (const struct rlc_firmware_header_v1_0 *)adev->gfx.rlc_fw->data;
  3182. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3183. adev->gfx.rlc_fw_version = le32_to_cpu(hdr->header.ucode_version);
  3184. adev->gfx.rlc_feature_version = le32_to_cpu(
  3185. hdr->ucode_feature_version);
  3186. gfx_v7_0_rlc_stop(adev);
  3187. /* disable CG */
  3188. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL) & 0xfffffffc;
  3189. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3190. gfx_v7_0_rlc_reset(adev);
  3191. gfx_v7_0_init_pg(adev);
  3192. WREG32(mmRLC_LB_CNTR_INIT, 0);
  3193. WREG32(mmRLC_LB_CNTR_MAX, 0x00008000);
  3194. mutex_lock(&adev->grbm_idx_mutex);
  3195. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3196. WREG32(mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  3197. WREG32(mmRLC_LB_PARAMS, 0x00600408);
  3198. WREG32(mmRLC_LB_CNTL, 0x80000004);
  3199. mutex_unlock(&adev->grbm_idx_mutex);
  3200. WREG32(mmRLC_MC_CNTL, 0);
  3201. WREG32(mmRLC_UCODE_CNTL, 0);
  3202. fw_data = (const __le32 *)
  3203. (adev->gfx.rlc_fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3204. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3205. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3206. for (i = 0; i < fw_size; i++)
  3207. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3208. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3209. /* XXX - find out what chips support lbpw */
  3210. gfx_v7_0_enable_lbpw(adev, false);
  3211. if (adev->asic_type == CHIP_BONAIRE)
  3212. WREG32(mmRLC_DRIVER_CPDMA_STATUS, 0);
  3213. gfx_v7_0_rlc_start(adev);
  3214. return 0;
  3215. }
  3216. static void gfx_v7_0_enable_cgcg(struct amdgpu_device *adev, bool enable)
  3217. {
  3218. u32 data, orig, tmp, tmp2;
  3219. orig = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3220. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGCG)) {
  3221. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3222. tmp = gfx_v7_0_halt_rlc(adev);
  3223. mutex_lock(&adev->grbm_idx_mutex);
  3224. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3225. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3226. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3227. tmp2 = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3228. RLC_SERDES_WR_CTRL__CGCG_OVERRIDE_0_MASK |
  3229. RLC_SERDES_WR_CTRL__CGLS_ENABLE_MASK;
  3230. WREG32(mmRLC_SERDES_WR_CTRL, tmp2);
  3231. mutex_unlock(&adev->grbm_idx_mutex);
  3232. gfx_v7_0_update_rlc(adev, tmp);
  3233. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3234. } else {
  3235. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3236. RREG32(mmCB_CGTT_SCLK_CTRL);
  3237. RREG32(mmCB_CGTT_SCLK_CTRL);
  3238. RREG32(mmCB_CGTT_SCLK_CTRL);
  3239. RREG32(mmCB_CGTT_SCLK_CTRL);
  3240. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3241. }
  3242. if (orig != data)
  3243. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  3244. }
  3245. static void gfx_v7_0_enable_mgcg(struct amdgpu_device *adev, bool enable)
  3246. {
  3247. u32 data, orig, tmp = 0;
  3248. if (enable && (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGCG)) {
  3249. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) {
  3250. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CP_LS) {
  3251. orig = data = RREG32(mmCP_MEM_SLP_CNTL);
  3252. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3253. if (orig != data)
  3254. WREG32(mmCP_MEM_SLP_CNTL, data);
  3255. }
  3256. }
  3257. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3258. data |= 0x00000001;
  3259. data &= 0xfffffffd;
  3260. if (orig != data)
  3261. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3262. tmp = gfx_v7_0_halt_rlc(adev);
  3263. mutex_lock(&adev->grbm_idx_mutex);
  3264. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3265. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3266. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3267. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK |
  3268. RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_0_MASK;
  3269. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3270. mutex_unlock(&adev->grbm_idx_mutex);
  3271. gfx_v7_0_update_rlc(adev, tmp);
  3272. if (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS) {
  3273. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3274. data &= ~CGTS_SM_CTRL_REG__SM_MODE_MASK;
  3275. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  3276. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  3277. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  3278. if ((adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_MGLS) &&
  3279. (adev->cg_flags & AMDGPU_CG_SUPPORT_GFX_CGTS_LS))
  3280. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3281. data &= ~CGTS_SM_CTRL_REG__ON_MONITOR_ADD_MASK;
  3282. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  3283. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  3284. if (orig != data)
  3285. WREG32(mmCGTS_SM_CTRL_REG, data);
  3286. }
  3287. } else {
  3288. orig = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  3289. data |= 0x00000003;
  3290. if (orig != data)
  3291. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  3292. data = RREG32(mmRLC_MEM_SLP_CNTL);
  3293. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3294. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3295. WREG32(mmRLC_MEM_SLP_CNTL, data);
  3296. }
  3297. data = RREG32(mmCP_MEM_SLP_CNTL);
  3298. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3299. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3300. WREG32(mmCP_MEM_SLP_CNTL, data);
  3301. }
  3302. orig = data = RREG32(mmCGTS_SM_CTRL_REG);
  3303. data |= CGTS_SM_CTRL_REG__OVERRIDE_MASK | CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  3304. if (orig != data)
  3305. WREG32(mmCGTS_SM_CTRL_REG, data);
  3306. tmp = gfx_v7_0_halt_rlc(adev);
  3307. mutex_lock(&adev->grbm_idx_mutex);
  3308. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  3309. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  3310. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  3311. data = RLC_SERDES_WR_CTRL__BPM_ADDR_MASK | RLC_SERDES_WR_CTRL__MGCG_OVERRIDE_1_MASK;
  3312. WREG32(mmRLC_SERDES_WR_CTRL, data);
  3313. mutex_unlock(&adev->grbm_idx_mutex);
  3314. gfx_v7_0_update_rlc(adev, tmp);
  3315. }
  3316. }
  3317. static void gfx_v7_0_update_cg(struct amdgpu_device *adev,
  3318. bool enable)
  3319. {
  3320. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  3321. /* order matters! */
  3322. if (enable) {
  3323. gfx_v7_0_enable_mgcg(adev, true);
  3324. gfx_v7_0_enable_cgcg(adev, true);
  3325. } else {
  3326. gfx_v7_0_enable_cgcg(adev, false);
  3327. gfx_v7_0_enable_mgcg(adev, false);
  3328. }
  3329. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  3330. }
  3331. static void gfx_v7_0_enable_sclk_slowdown_on_pu(struct amdgpu_device *adev,
  3332. bool enable)
  3333. {
  3334. u32 data, orig;
  3335. orig = data = RREG32(mmRLC_PG_CNTL);
  3336. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3337. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3338. else
  3339. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PU_ENABLE_MASK;
  3340. if (orig != data)
  3341. WREG32(mmRLC_PG_CNTL, data);
  3342. }
  3343. static void gfx_v7_0_enable_sclk_slowdown_on_pd(struct amdgpu_device *adev,
  3344. bool enable)
  3345. {
  3346. u32 data, orig;
  3347. orig = data = RREG32(mmRLC_PG_CNTL);
  3348. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_RLC_SMU_HS))
  3349. data |= RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3350. else
  3351. data &= ~RLC_PG_CNTL__SMU_CLK_SLOWDOWN_ON_PD_ENABLE_MASK;
  3352. if (orig != data)
  3353. WREG32(mmRLC_PG_CNTL, data);
  3354. }
  3355. static void gfx_v7_0_enable_cp_pg(struct amdgpu_device *adev, bool enable)
  3356. {
  3357. u32 data, orig;
  3358. orig = data = RREG32(mmRLC_PG_CNTL);
  3359. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_CP))
  3360. data &= ~0x8000;
  3361. else
  3362. data |= 0x8000;
  3363. if (orig != data)
  3364. WREG32(mmRLC_PG_CNTL, data);
  3365. }
  3366. static void gfx_v7_0_enable_gds_pg(struct amdgpu_device *adev, bool enable)
  3367. {
  3368. u32 data, orig;
  3369. orig = data = RREG32(mmRLC_PG_CNTL);
  3370. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GDS))
  3371. data &= ~0x2000;
  3372. else
  3373. data |= 0x2000;
  3374. if (orig != data)
  3375. WREG32(mmRLC_PG_CNTL, data);
  3376. }
  3377. static void gfx_v7_0_init_cp_pg_table(struct amdgpu_device *adev)
  3378. {
  3379. const __le32 *fw_data;
  3380. volatile u32 *dst_ptr;
  3381. int me, i, max_me = 4;
  3382. u32 bo_offset = 0;
  3383. u32 table_offset, table_size;
  3384. if (adev->asic_type == CHIP_KAVERI)
  3385. max_me = 5;
  3386. if (adev->gfx.rlc.cp_table_ptr == NULL)
  3387. return;
  3388. /* write the cp table buffer */
  3389. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  3390. for (me = 0; me < max_me; me++) {
  3391. if (me == 0) {
  3392. const struct gfx_firmware_header_v1_0 *hdr =
  3393. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  3394. fw_data = (const __le32 *)
  3395. (adev->gfx.ce_fw->data +
  3396. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3397. table_offset = le32_to_cpu(hdr->jt_offset);
  3398. table_size = le32_to_cpu(hdr->jt_size);
  3399. } else if (me == 1) {
  3400. const struct gfx_firmware_header_v1_0 *hdr =
  3401. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  3402. fw_data = (const __le32 *)
  3403. (adev->gfx.pfp_fw->data +
  3404. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3405. table_offset = le32_to_cpu(hdr->jt_offset);
  3406. table_size = le32_to_cpu(hdr->jt_size);
  3407. } else if (me == 2) {
  3408. const struct gfx_firmware_header_v1_0 *hdr =
  3409. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  3410. fw_data = (const __le32 *)
  3411. (adev->gfx.me_fw->data +
  3412. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3413. table_offset = le32_to_cpu(hdr->jt_offset);
  3414. table_size = le32_to_cpu(hdr->jt_size);
  3415. } else if (me == 3) {
  3416. const struct gfx_firmware_header_v1_0 *hdr =
  3417. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  3418. fw_data = (const __le32 *)
  3419. (adev->gfx.mec_fw->data +
  3420. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3421. table_offset = le32_to_cpu(hdr->jt_offset);
  3422. table_size = le32_to_cpu(hdr->jt_size);
  3423. } else {
  3424. const struct gfx_firmware_header_v1_0 *hdr =
  3425. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  3426. fw_data = (const __le32 *)
  3427. (adev->gfx.mec2_fw->data +
  3428. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3429. table_offset = le32_to_cpu(hdr->jt_offset);
  3430. table_size = le32_to_cpu(hdr->jt_size);
  3431. }
  3432. for (i = 0; i < table_size; i ++) {
  3433. dst_ptr[bo_offset + i] =
  3434. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  3435. }
  3436. bo_offset += table_size;
  3437. }
  3438. }
  3439. static void gfx_v7_0_enable_gfx_cgpg(struct amdgpu_device *adev,
  3440. bool enable)
  3441. {
  3442. u32 data, orig;
  3443. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG)) {
  3444. orig = data = RREG32(mmRLC_PG_CNTL);
  3445. data |= RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3446. if (orig != data)
  3447. WREG32(mmRLC_PG_CNTL, data);
  3448. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3449. data |= RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3450. if (orig != data)
  3451. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3452. } else {
  3453. orig = data = RREG32(mmRLC_PG_CNTL);
  3454. data &= ~RLC_PG_CNTL__GFX_POWER_GATING_ENABLE_MASK;
  3455. if (orig != data)
  3456. WREG32(mmRLC_PG_CNTL, data);
  3457. orig = data = RREG32(mmRLC_AUTO_PG_CTRL);
  3458. data &= ~RLC_AUTO_PG_CTRL__AUTO_PG_EN_MASK;
  3459. if (orig != data)
  3460. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3461. data = RREG32(mmDB_RENDER_CONTROL);
  3462. }
  3463. }
  3464. static u32 gfx_v7_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  3465. {
  3466. u32 data, mask;
  3467. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG);
  3468. data |= RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  3469. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  3470. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  3471. mask = gfx_v7_0_create_bitmask(adev->gfx.config.max_cu_per_sh);
  3472. return (~data) & mask;
  3473. }
  3474. static void gfx_v7_0_init_ao_cu_mask(struct amdgpu_device *adev)
  3475. {
  3476. uint32_t tmp, active_cu_number;
  3477. struct amdgpu_cu_info cu_info;
  3478. gfx_v7_0_get_cu_info(adev, &cu_info);
  3479. tmp = cu_info.ao_cu_mask;
  3480. active_cu_number = cu_info.number;
  3481. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, tmp);
  3482. tmp = RREG32(mmRLC_MAX_PG_CU);
  3483. tmp &= ~RLC_MAX_PG_CU__MAX_POWERED_UP_CU_MASK;
  3484. tmp |= (active_cu_number << RLC_MAX_PG_CU__MAX_POWERED_UP_CU__SHIFT);
  3485. WREG32(mmRLC_MAX_PG_CU, tmp);
  3486. }
  3487. static void gfx_v7_0_enable_gfx_static_mgpg(struct amdgpu_device *adev,
  3488. bool enable)
  3489. {
  3490. u32 data, orig;
  3491. orig = data = RREG32(mmRLC_PG_CNTL);
  3492. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_SMG))
  3493. data |= RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3494. else
  3495. data &= ~RLC_PG_CNTL__STATIC_PER_CU_PG_ENABLE_MASK;
  3496. if (orig != data)
  3497. WREG32(mmRLC_PG_CNTL, data);
  3498. }
  3499. static void gfx_v7_0_enable_gfx_dynamic_mgpg(struct amdgpu_device *adev,
  3500. bool enable)
  3501. {
  3502. u32 data, orig;
  3503. orig = data = RREG32(mmRLC_PG_CNTL);
  3504. if (enable && (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_DMG))
  3505. data |= RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3506. else
  3507. data &= ~RLC_PG_CNTL__DYN_PER_CU_PG_ENABLE_MASK;
  3508. if (orig != data)
  3509. WREG32(mmRLC_PG_CNTL, data);
  3510. }
  3511. #define RLC_SAVE_AND_RESTORE_STARTING_OFFSET 0x90
  3512. #define RLC_CLEAR_STATE_DESCRIPTOR_OFFSET 0x3D
  3513. static void gfx_v7_0_init_gfx_cgpg(struct amdgpu_device *adev)
  3514. {
  3515. u32 data, orig;
  3516. u32 i;
  3517. if (adev->gfx.rlc.cs_data) {
  3518. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3519. WREG32(mmRLC_GPM_SCRATCH_DATA, upper_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3520. WREG32(mmRLC_GPM_SCRATCH_DATA, lower_32_bits(adev->gfx.rlc.clear_state_gpu_addr));
  3521. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.clear_state_size);
  3522. } else {
  3523. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_CLEAR_STATE_DESCRIPTOR_OFFSET);
  3524. for (i = 0; i < 3; i++)
  3525. WREG32(mmRLC_GPM_SCRATCH_DATA, 0);
  3526. }
  3527. if (adev->gfx.rlc.reg_list) {
  3528. WREG32(mmRLC_GPM_SCRATCH_ADDR, RLC_SAVE_AND_RESTORE_STARTING_OFFSET);
  3529. for (i = 0; i < adev->gfx.rlc.reg_list_size; i++)
  3530. WREG32(mmRLC_GPM_SCRATCH_DATA, adev->gfx.rlc.reg_list[i]);
  3531. }
  3532. orig = data = RREG32(mmRLC_PG_CNTL);
  3533. data |= RLC_PG_CNTL__GFX_POWER_GATING_SRC_MASK;
  3534. if (orig != data)
  3535. WREG32(mmRLC_PG_CNTL, data);
  3536. WREG32(mmRLC_SAVE_AND_RESTORE_BASE, adev->gfx.rlc.save_restore_gpu_addr >> 8);
  3537. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3538. data = RREG32(mmCP_RB_WPTR_POLL_CNTL);
  3539. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  3540. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3541. WREG32(mmCP_RB_WPTR_POLL_CNTL, data);
  3542. data = 0x10101010;
  3543. WREG32(mmRLC_PG_DELAY, data);
  3544. data = RREG32(mmRLC_PG_DELAY_2);
  3545. data &= ~0xff;
  3546. data |= 0x3;
  3547. WREG32(mmRLC_PG_DELAY_2, data);
  3548. data = RREG32(mmRLC_AUTO_PG_CTRL);
  3549. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  3550. data |= (0x700 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  3551. WREG32(mmRLC_AUTO_PG_CTRL, data);
  3552. }
  3553. static void gfx_v7_0_update_gfx_pg(struct amdgpu_device *adev, bool enable)
  3554. {
  3555. gfx_v7_0_enable_gfx_cgpg(adev, enable);
  3556. gfx_v7_0_enable_gfx_static_mgpg(adev, enable);
  3557. gfx_v7_0_enable_gfx_dynamic_mgpg(adev, enable);
  3558. }
  3559. static u32 gfx_v7_0_get_csb_size(struct amdgpu_device *adev)
  3560. {
  3561. u32 count = 0;
  3562. const struct cs_section_def *sect = NULL;
  3563. const struct cs_extent_def *ext = NULL;
  3564. if (adev->gfx.rlc.cs_data == NULL)
  3565. return 0;
  3566. /* begin clear state */
  3567. count += 2;
  3568. /* context control state */
  3569. count += 3;
  3570. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3571. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3572. if (sect->id == SECT_CONTEXT)
  3573. count += 2 + ext->reg_count;
  3574. else
  3575. return 0;
  3576. }
  3577. }
  3578. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3579. count += 4;
  3580. /* end clear state */
  3581. count += 2;
  3582. /* clear state */
  3583. count += 2;
  3584. return count;
  3585. }
  3586. static void gfx_v7_0_get_csb_buffer(struct amdgpu_device *adev,
  3587. volatile u32 *buffer)
  3588. {
  3589. u32 count = 0, i;
  3590. const struct cs_section_def *sect = NULL;
  3591. const struct cs_extent_def *ext = NULL;
  3592. if (adev->gfx.rlc.cs_data == NULL)
  3593. return;
  3594. if (buffer == NULL)
  3595. return;
  3596. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3597. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3598. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3599. buffer[count++] = cpu_to_le32(0x80000000);
  3600. buffer[count++] = cpu_to_le32(0x80000000);
  3601. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  3602. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3603. if (sect->id == SECT_CONTEXT) {
  3604. buffer[count++] =
  3605. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  3606. buffer[count++] = cpu_to_le32(ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3607. for (i = 0; i < ext->reg_count; i++)
  3608. buffer[count++] = cpu_to_le32(ext->extent[i]);
  3609. } else {
  3610. return;
  3611. }
  3612. }
  3613. }
  3614. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  3615. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  3616. switch (adev->asic_type) {
  3617. case CHIP_BONAIRE:
  3618. buffer[count++] = cpu_to_le32(0x16000012);
  3619. buffer[count++] = cpu_to_le32(0x00000000);
  3620. break;
  3621. case CHIP_KAVERI:
  3622. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3623. buffer[count++] = cpu_to_le32(0x00000000);
  3624. break;
  3625. case CHIP_KABINI:
  3626. case CHIP_MULLINS:
  3627. buffer[count++] = cpu_to_le32(0x00000000); /* XXX */
  3628. buffer[count++] = cpu_to_le32(0x00000000);
  3629. break;
  3630. case CHIP_HAWAII:
  3631. buffer[count++] = cpu_to_le32(0x3a00161a);
  3632. buffer[count++] = cpu_to_le32(0x0000002e);
  3633. break;
  3634. default:
  3635. buffer[count++] = cpu_to_le32(0x00000000);
  3636. buffer[count++] = cpu_to_le32(0x00000000);
  3637. break;
  3638. }
  3639. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3640. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  3641. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  3642. buffer[count++] = cpu_to_le32(0);
  3643. }
  3644. static void gfx_v7_0_init_pg(struct amdgpu_device *adev)
  3645. {
  3646. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  3647. AMDGPU_PG_SUPPORT_GFX_SMG |
  3648. AMDGPU_PG_SUPPORT_GFX_DMG |
  3649. AMDGPU_PG_SUPPORT_CP |
  3650. AMDGPU_PG_SUPPORT_GDS |
  3651. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  3652. gfx_v7_0_enable_sclk_slowdown_on_pu(adev, true);
  3653. gfx_v7_0_enable_sclk_slowdown_on_pd(adev, true);
  3654. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  3655. gfx_v7_0_init_gfx_cgpg(adev);
  3656. gfx_v7_0_enable_cp_pg(adev, true);
  3657. gfx_v7_0_enable_gds_pg(adev, true);
  3658. }
  3659. gfx_v7_0_init_ao_cu_mask(adev);
  3660. gfx_v7_0_update_gfx_pg(adev, true);
  3661. }
  3662. }
  3663. static void gfx_v7_0_fini_pg(struct amdgpu_device *adev)
  3664. {
  3665. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  3666. AMDGPU_PG_SUPPORT_GFX_SMG |
  3667. AMDGPU_PG_SUPPORT_GFX_DMG |
  3668. AMDGPU_PG_SUPPORT_CP |
  3669. AMDGPU_PG_SUPPORT_GDS |
  3670. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  3671. gfx_v7_0_update_gfx_pg(adev, false);
  3672. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  3673. gfx_v7_0_enable_cp_pg(adev, false);
  3674. gfx_v7_0_enable_gds_pg(adev, false);
  3675. }
  3676. }
  3677. }
  3678. /**
  3679. * gfx_v7_0_get_gpu_clock_counter - return GPU clock counter snapshot
  3680. *
  3681. * @adev: amdgpu_device pointer
  3682. *
  3683. * Fetches a GPU clock counter snapshot (SI).
  3684. * Returns the 64 bit clock counter snapshot.
  3685. */
  3686. uint64_t gfx_v7_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  3687. {
  3688. uint64_t clock;
  3689. mutex_lock(&adev->gfx.gpu_clock_mutex);
  3690. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  3691. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  3692. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  3693. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  3694. return clock;
  3695. }
  3696. static void gfx_v7_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  3697. uint32_t vmid,
  3698. uint32_t gds_base, uint32_t gds_size,
  3699. uint32_t gws_base, uint32_t gws_size,
  3700. uint32_t oa_base, uint32_t oa_size)
  3701. {
  3702. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  3703. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  3704. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  3705. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  3706. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  3707. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  3708. /* GDS Base */
  3709. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3710. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3711. WRITE_DATA_DST_SEL(0)));
  3712. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  3713. amdgpu_ring_write(ring, 0);
  3714. amdgpu_ring_write(ring, gds_base);
  3715. /* GDS Size */
  3716. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3717. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3718. WRITE_DATA_DST_SEL(0)));
  3719. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  3720. amdgpu_ring_write(ring, 0);
  3721. amdgpu_ring_write(ring, gds_size);
  3722. /* GWS */
  3723. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3724. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3725. WRITE_DATA_DST_SEL(0)));
  3726. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  3727. amdgpu_ring_write(ring, 0);
  3728. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  3729. /* OA */
  3730. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3731. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3732. WRITE_DATA_DST_SEL(0)));
  3733. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  3734. amdgpu_ring_write(ring, 0);
  3735. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  3736. }
  3737. static int gfx_v7_0_early_init(void *handle)
  3738. {
  3739. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3740. adev->gfx.num_gfx_rings = GFX7_NUM_GFX_RINGS;
  3741. adev->gfx.num_compute_rings = GFX7_NUM_COMPUTE_RINGS;
  3742. gfx_v7_0_set_ring_funcs(adev);
  3743. gfx_v7_0_set_irq_funcs(adev);
  3744. gfx_v7_0_set_gds_init(adev);
  3745. return 0;
  3746. }
  3747. static int gfx_v7_0_late_init(void *handle)
  3748. {
  3749. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3750. int r;
  3751. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  3752. if (r)
  3753. return r;
  3754. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  3755. if (r)
  3756. return r;
  3757. return 0;
  3758. }
  3759. static void gfx_v7_0_gpu_early_init(struct amdgpu_device *adev)
  3760. {
  3761. u32 gb_addr_config;
  3762. u32 mc_shared_chmap, mc_arb_ramcfg;
  3763. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  3764. u32 tmp;
  3765. switch (adev->asic_type) {
  3766. case CHIP_BONAIRE:
  3767. adev->gfx.config.max_shader_engines = 2;
  3768. adev->gfx.config.max_tile_pipes = 4;
  3769. adev->gfx.config.max_cu_per_sh = 7;
  3770. adev->gfx.config.max_sh_per_se = 1;
  3771. adev->gfx.config.max_backends_per_se = 2;
  3772. adev->gfx.config.max_texture_channel_caches = 4;
  3773. adev->gfx.config.max_gprs = 256;
  3774. adev->gfx.config.max_gs_threads = 32;
  3775. adev->gfx.config.max_hw_contexts = 8;
  3776. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3777. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3778. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3779. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3780. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3781. break;
  3782. case CHIP_HAWAII:
  3783. adev->gfx.config.max_shader_engines = 4;
  3784. adev->gfx.config.max_tile_pipes = 16;
  3785. adev->gfx.config.max_cu_per_sh = 11;
  3786. adev->gfx.config.max_sh_per_se = 1;
  3787. adev->gfx.config.max_backends_per_se = 4;
  3788. adev->gfx.config.max_texture_channel_caches = 16;
  3789. adev->gfx.config.max_gprs = 256;
  3790. adev->gfx.config.max_gs_threads = 32;
  3791. adev->gfx.config.max_hw_contexts = 8;
  3792. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3793. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3794. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3795. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3796. gb_addr_config = HAWAII_GB_ADDR_CONFIG_GOLDEN;
  3797. break;
  3798. case CHIP_KAVERI:
  3799. adev->gfx.config.max_shader_engines = 1;
  3800. adev->gfx.config.max_tile_pipes = 4;
  3801. if ((adev->pdev->device == 0x1304) ||
  3802. (adev->pdev->device == 0x1305) ||
  3803. (adev->pdev->device == 0x130C) ||
  3804. (adev->pdev->device == 0x130F) ||
  3805. (adev->pdev->device == 0x1310) ||
  3806. (adev->pdev->device == 0x1311) ||
  3807. (adev->pdev->device == 0x131C)) {
  3808. adev->gfx.config.max_cu_per_sh = 8;
  3809. adev->gfx.config.max_backends_per_se = 2;
  3810. } else if ((adev->pdev->device == 0x1309) ||
  3811. (adev->pdev->device == 0x130A) ||
  3812. (adev->pdev->device == 0x130D) ||
  3813. (adev->pdev->device == 0x1313) ||
  3814. (adev->pdev->device == 0x131D)) {
  3815. adev->gfx.config.max_cu_per_sh = 6;
  3816. adev->gfx.config.max_backends_per_se = 2;
  3817. } else if ((adev->pdev->device == 0x1306) ||
  3818. (adev->pdev->device == 0x1307) ||
  3819. (adev->pdev->device == 0x130B) ||
  3820. (adev->pdev->device == 0x130E) ||
  3821. (adev->pdev->device == 0x1315) ||
  3822. (adev->pdev->device == 0x131B)) {
  3823. adev->gfx.config.max_cu_per_sh = 4;
  3824. adev->gfx.config.max_backends_per_se = 1;
  3825. } else {
  3826. adev->gfx.config.max_cu_per_sh = 3;
  3827. adev->gfx.config.max_backends_per_se = 1;
  3828. }
  3829. adev->gfx.config.max_sh_per_se = 1;
  3830. adev->gfx.config.max_texture_channel_caches = 4;
  3831. adev->gfx.config.max_gprs = 256;
  3832. adev->gfx.config.max_gs_threads = 16;
  3833. adev->gfx.config.max_hw_contexts = 8;
  3834. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3835. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3836. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3837. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3838. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3839. break;
  3840. case CHIP_KABINI:
  3841. case CHIP_MULLINS:
  3842. default:
  3843. adev->gfx.config.max_shader_engines = 1;
  3844. adev->gfx.config.max_tile_pipes = 2;
  3845. adev->gfx.config.max_cu_per_sh = 2;
  3846. adev->gfx.config.max_sh_per_se = 1;
  3847. adev->gfx.config.max_backends_per_se = 1;
  3848. adev->gfx.config.max_texture_channel_caches = 2;
  3849. adev->gfx.config.max_gprs = 256;
  3850. adev->gfx.config.max_gs_threads = 16;
  3851. adev->gfx.config.max_hw_contexts = 8;
  3852. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  3853. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  3854. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  3855. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  3856. gb_addr_config = BONAIRE_GB_ADDR_CONFIG_GOLDEN;
  3857. break;
  3858. }
  3859. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  3860. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  3861. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  3862. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  3863. adev->gfx.config.mem_max_burst_length_bytes = 256;
  3864. if (adev->flags & AMD_IS_APU) {
  3865. /* Get memory bank mapping mode. */
  3866. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  3867. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3868. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3869. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  3870. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  3871. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  3872. /* Validate settings in case only one DIMM installed. */
  3873. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  3874. dimm00_addr_map = 0;
  3875. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  3876. dimm01_addr_map = 0;
  3877. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  3878. dimm10_addr_map = 0;
  3879. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  3880. dimm11_addr_map = 0;
  3881. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  3882. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  3883. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  3884. adev->gfx.config.mem_row_size_in_kb = 2;
  3885. else
  3886. adev->gfx.config.mem_row_size_in_kb = 1;
  3887. } else {
  3888. tmp = (mc_arb_ramcfg & MC_ARB_RAMCFG__NOOFCOLS_MASK) >> MC_ARB_RAMCFG__NOOFCOLS__SHIFT;
  3889. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  3890. if (adev->gfx.config.mem_row_size_in_kb > 4)
  3891. adev->gfx.config.mem_row_size_in_kb = 4;
  3892. }
  3893. /* XXX use MC settings? */
  3894. adev->gfx.config.shader_engine_tile_size = 32;
  3895. adev->gfx.config.num_gpus = 1;
  3896. adev->gfx.config.multi_gpu_tile_size = 64;
  3897. /* fix up row size */
  3898. gb_addr_config &= ~GB_ADDR_CONFIG__ROW_SIZE_MASK;
  3899. switch (adev->gfx.config.mem_row_size_in_kb) {
  3900. case 1:
  3901. default:
  3902. gb_addr_config |= (0 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3903. break;
  3904. case 2:
  3905. gb_addr_config |= (1 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3906. break;
  3907. case 4:
  3908. gb_addr_config |= (2 << GB_ADDR_CONFIG__ROW_SIZE__SHIFT);
  3909. break;
  3910. }
  3911. adev->gfx.config.gb_addr_config = gb_addr_config;
  3912. }
  3913. static int gfx_v7_0_sw_init(void *handle)
  3914. {
  3915. struct amdgpu_ring *ring;
  3916. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3917. int i, r;
  3918. /* EOP Event */
  3919. r = amdgpu_irq_add_id(adev, 181, &adev->gfx.eop_irq);
  3920. if (r)
  3921. return r;
  3922. /* Privileged reg */
  3923. r = amdgpu_irq_add_id(adev, 184, &adev->gfx.priv_reg_irq);
  3924. if (r)
  3925. return r;
  3926. /* Privileged inst */
  3927. r = amdgpu_irq_add_id(adev, 185, &adev->gfx.priv_inst_irq);
  3928. if (r)
  3929. return r;
  3930. gfx_v7_0_scratch_init(adev);
  3931. r = gfx_v7_0_init_microcode(adev);
  3932. if (r) {
  3933. DRM_ERROR("Failed to load gfx firmware!\n");
  3934. return r;
  3935. }
  3936. r = gfx_v7_0_rlc_init(adev);
  3937. if (r) {
  3938. DRM_ERROR("Failed to init rlc BOs!\n");
  3939. return r;
  3940. }
  3941. /* allocate mec buffers */
  3942. r = gfx_v7_0_mec_init(adev);
  3943. if (r) {
  3944. DRM_ERROR("Failed to init MEC BOs!\n");
  3945. return r;
  3946. }
  3947. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  3948. ring = &adev->gfx.gfx_ring[i];
  3949. ring->ring_obj = NULL;
  3950. sprintf(ring->name, "gfx");
  3951. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  3952. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  3953. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP,
  3954. AMDGPU_RING_TYPE_GFX);
  3955. if (r)
  3956. return r;
  3957. }
  3958. /* set up the compute queues */
  3959. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3960. unsigned irq_type;
  3961. /* max 32 queues per MEC */
  3962. if ((i >= 32) || (i >= AMDGPU_MAX_COMPUTE_RINGS)) {
  3963. DRM_ERROR("Too many (%d) compute rings!\n", i);
  3964. break;
  3965. }
  3966. ring = &adev->gfx.compute_ring[i];
  3967. ring->ring_obj = NULL;
  3968. ring->use_doorbell = true;
  3969. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + i;
  3970. ring->me = 1; /* first MEC */
  3971. ring->pipe = i / 8;
  3972. ring->queue = i % 8;
  3973. sprintf(ring->name, "comp %d.%d.%d", ring->me, ring->pipe, ring->queue);
  3974. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP + ring->pipe;
  3975. /* type-2 packets are deprecated on MEC, use type-3 instead */
  3976. r = amdgpu_ring_init(adev, ring, 1024 * 1024,
  3977. PACKET3(PACKET3_NOP, 0x3FFF), 0xf,
  3978. &adev->gfx.eop_irq, irq_type,
  3979. AMDGPU_RING_TYPE_COMPUTE);
  3980. if (r)
  3981. return r;
  3982. }
  3983. /* reserve GDS, GWS and OA resource for gfx */
  3984. r = amdgpu_bo_create(adev, adev->gds.mem.gfx_partition_size,
  3985. PAGE_SIZE, true,
  3986. AMDGPU_GEM_DOMAIN_GDS, 0,
  3987. NULL, NULL, &adev->gds.gds_gfx_bo);
  3988. if (r)
  3989. return r;
  3990. r = amdgpu_bo_create(adev, adev->gds.gws.gfx_partition_size,
  3991. PAGE_SIZE, true,
  3992. AMDGPU_GEM_DOMAIN_GWS, 0,
  3993. NULL, NULL, &adev->gds.gws_gfx_bo);
  3994. if (r)
  3995. return r;
  3996. r = amdgpu_bo_create(adev, adev->gds.oa.gfx_partition_size,
  3997. PAGE_SIZE, true,
  3998. AMDGPU_GEM_DOMAIN_OA, 0,
  3999. NULL, NULL, &adev->gds.oa_gfx_bo);
  4000. if (r)
  4001. return r;
  4002. adev->gfx.ce_ram_size = 0x8000;
  4003. gfx_v7_0_gpu_early_init(adev);
  4004. return r;
  4005. }
  4006. static int gfx_v7_0_sw_fini(void *handle)
  4007. {
  4008. int i;
  4009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4010. amdgpu_bo_unref(&adev->gds.oa_gfx_bo);
  4011. amdgpu_bo_unref(&adev->gds.gws_gfx_bo);
  4012. amdgpu_bo_unref(&adev->gds.gds_gfx_bo);
  4013. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4014. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  4015. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4016. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  4017. gfx_v7_0_cp_compute_fini(adev);
  4018. gfx_v7_0_rlc_fini(adev);
  4019. gfx_v7_0_mec_fini(adev);
  4020. return 0;
  4021. }
  4022. static int gfx_v7_0_hw_init(void *handle)
  4023. {
  4024. int r;
  4025. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4026. gfx_v7_0_gpu_init(adev);
  4027. /* init rlc */
  4028. r = gfx_v7_0_rlc_resume(adev);
  4029. if (r)
  4030. return r;
  4031. r = gfx_v7_0_cp_resume(adev);
  4032. if (r)
  4033. return r;
  4034. return r;
  4035. }
  4036. static int gfx_v7_0_hw_fini(void *handle)
  4037. {
  4038. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4039. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4040. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4041. gfx_v7_0_cp_enable(adev, false);
  4042. gfx_v7_0_rlc_stop(adev);
  4043. gfx_v7_0_fini_pg(adev);
  4044. return 0;
  4045. }
  4046. static int gfx_v7_0_suspend(void *handle)
  4047. {
  4048. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4049. return gfx_v7_0_hw_fini(adev);
  4050. }
  4051. static int gfx_v7_0_resume(void *handle)
  4052. {
  4053. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4054. return gfx_v7_0_hw_init(adev);
  4055. }
  4056. static bool gfx_v7_0_is_idle(void *handle)
  4057. {
  4058. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4059. if (RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK)
  4060. return false;
  4061. else
  4062. return true;
  4063. }
  4064. static int gfx_v7_0_wait_for_idle(void *handle)
  4065. {
  4066. unsigned i;
  4067. u32 tmp;
  4068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4069. for (i = 0; i < adev->usec_timeout; i++) {
  4070. /* read MC_STATUS */
  4071. tmp = RREG32(mmGRBM_STATUS) & GRBM_STATUS__GUI_ACTIVE_MASK;
  4072. if (!tmp)
  4073. return 0;
  4074. udelay(1);
  4075. }
  4076. return -ETIMEDOUT;
  4077. }
  4078. static void gfx_v7_0_print_status(void *handle)
  4079. {
  4080. int i;
  4081. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4082. dev_info(adev->dev, "GFX 7.x registers\n");
  4083. dev_info(adev->dev, " GRBM_STATUS=0x%08X\n",
  4084. RREG32(mmGRBM_STATUS));
  4085. dev_info(adev->dev, " GRBM_STATUS2=0x%08X\n",
  4086. RREG32(mmGRBM_STATUS2));
  4087. dev_info(adev->dev, " GRBM_STATUS_SE0=0x%08X\n",
  4088. RREG32(mmGRBM_STATUS_SE0));
  4089. dev_info(adev->dev, " GRBM_STATUS_SE1=0x%08X\n",
  4090. RREG32(mmGRBM_STATUS_SE1));
  4091. dev_info(adev->dev, " GRBM_STATUS_SE2=0x%08X\n",
  4092. RREG32(mmGRBM_STATUS_SE2));
  4093. dev_info(adev->dev, " GRBM_STATUS_SE3=0x%08X\n",
  4094. RREG32(mmGRBM_STATUS_SE3));
  4095. dev_info(adev->dev, " CP_STAT = 0x%08x\n", RREG32(mmCP_STAT));
  4096. dev_info(adev->dev, " CP_STALLED_STAT1 = 0x%08x\n",
  4097. RREG32(mmCP_STALLED_STAT1));
  4098. dev_info(adev->dev, " CP_STALLED_STAT2 = 0x%08x\n",
  4099. RREG32(mmCP_STALLED_STAT2));
  4100. dev_info(adev->dev, " CP_STALLED_STAT3 = 0x%08x\n",
  4101. RREG32(mmCP_STALLED_STAT3));
  4102. dev_info(adev->dev, " CP_CPF_BUSY_STAT = 0x%08x\n",
  4103. RREG32(mmCP_CPF_BUSY_STAT));
  4104. dev_info(adev->dev, " CP_CPF_STALLED_STAT1 = 0x%08x\n",
  4105. RREG32(mmCP_CPF_STALLED_STAT1));
  4106. dev_info(adev->dev, " CP_CPF_STATUS = 0x%08x\n", RREG32(mmCP_CPF_STATUS));
  4107. dev_info(adev->dev, " CP_CPC_BUSY_STAT = 0x%08x\n", RREG32(mmCP_CPC_BUSY_STAT));
  4108. dev_info(adev->dev, " CP_CPC_STALLED_STAT1 = 0x%08x\n",
  4109. RREG32(mmCP_CPC_STALLED_STAT1));
  4110. dev_info(adev->dev, " CP_CPC_STATUS = 0x%08x\n", RREG32(mmCP_CPC_STATUS));
  4111. for (i = 0; i < 32; i++) {
  4112. dev_info(adev->dev, " GB_TILE_MODE%d=0x%08X\n",
  4113. i, RREG32(mmGB_TILE_MODE0 + (i * 4)));
  4114. }
  4115. for (i = 0; i < 16; i++) {
  4116. dev_info(adev->dev, " GB_MACROTILE_MODE%d=0x%08X\n",
  4117. i, RREG32(mmGB_MACROTILE_MODE0 + (i * 4)));
  4118. }
  4119. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4120. dev_info(adev->dev, " se: %d\n", i);
  4121. gfx_v7_0_select_se_sh(adev, i, 0xffffffff);
  4122. dev_info(adev->dev, " PA_SC_RASTER_CONFIG=0x%08X\n",
  4123. RREG32(mmPA_SC_RASTER_CONFIG));
  4124. dev_info(adev->dev, " PA_SC_RASTER_CONFIG_1=0x%08X\n",
  4125. RREG32(mmPA_SC_RASTER_CONFIG_1));
  4126. }
  4127. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4128. dev_info(adev->dev, " GB_ADDR_CONFIG=0x%08X\n",
  4129. RREG32(mmGB_ADDR_CONFIG));
  4130. dev_info(adev->dev, " HDP_ADDR_CONFIG=0x%08X\n",
  4131. RREG32(mmHDP_ADDR_CONFIG));
  4132. dev_info(adev->dev, " DMIF_ADDR_CALC=0x%08X\n",
  4133. RREG32(mmDMIF_ADDR_CALC));
  4134. dev_info(adev->dev, " CP_MEQ_THRESHOLDS=0x%08X\n",
  4135. RREG32(mmCP_MEQ_THRESHOLDS));
  4136. dev_info(adev->dev, " SX_DEBUG_1=0x%08X\n",
  4137. RREG32(mmSX_DEBUG_1));
  4138. dev_info(adev->dev, " TA_CNTL_AUX=0x%08X\n",
  4139. RREG32(mmTA_CNTL_AUX));
  4140. dev_info(adev->dev, " SPI_CONFIG_CNTL=0x%08X\n",
  4141. RREG32(mmSPI_CONFIG_CNTL));
  4142. dev_info(adev->dev, " SQ_CONFIG=0x%08X\n",
  4143. RREG32(mmSQ_CONFIG));
  4144. dev_info(adev->dev, " DB_DEBUG=0x%08X\n",
  4145. RREG32(mmDB_DEBUG));
  4146. dev_info(adev->dev, " DB_DEBUG2=0x%08X\n",
  4147. RREG32(mmDB_DEBUG2));
  4148. dev_info(adev->dev, " DB_DEBUG3=0x%08X\n",
  4149. RREG32(mmDB_DEBUG3));
  4150. dev_info(adev->dev, " CB_HW_CONTROL=0x%08X\n",
  4151. RREG32(mmCB_HW_CONTROL));
  4152. dev_info(adev->dev, " SPI_CONFIG_CNTL_1=0x%08X\n",
  4153. RREG32(mmSPI_CONFIG_CNTL_1));
  4154. dev_info(adev->dev, " PA_SC_FIFO_SIZE=0x%08X\n",
  4155. RREG32(mmPA_SC_FIFO_SIZE));
  4156. dev_info(adev->dev, " VGT_NUM_INSTANCES=0x%08X\n",
  4157. RREG32(mmVGT_NUM_INSTANCES));
  4158. dev_info(adev->dev, " CP_PERFMON_CNTL=0x%08X\n",
  4159. RREG32(mmCP_PERFMON_CNTL));
  4160. dev_info(adev->dev, " PA_SC_FORCE_EOV_MAX_CNTS=0x%08X\n",
  4161. RREG32(mmPA_SC_FORCE_EOV_MAX_CNTS));
  4162. dev_info(adev->dev, " VGT_CACHE_INVALIDATION=0x%08X\n",
  4163. RREG32(mmVGT_CACHE_INVALIDATION));
  4164. dev_info(adev->dev, " VGT_GS_VERTEX_REUSE=0x%08X\n",
  4165. RREG32(mmVGT_GS_VERTEX_REUSE));
  4166. dev_info(adev->dev, " PA_SC_LINE_STIPPLE_STATE=0x%08X\n",
  4167. RREG32(mmPA_SC_LINE_STIPPLE_STATE));
  4168. dev_info(adev->dev, " PA_CL_ENHANCE=0x%08X\n",
  4169. RREG32(mmPA_CL_ENHANCE));
  4170. dev_info(adev->dev, " PA_SC_ENHANCE=0x%08X\n",
  4171. RREG32(mmPA_SC_ENHANCE));
  4172. dev_info(adev->dev, " CP_ME_CNTL=0x%08X\n",
  4173. RREG32(mmCP_ME_CNTL));
  4174. dev_info(adev->dev, " CP_MAX_CONTEXT=0x%08X\n",
  4175. RREG32(mmCP_MAX_CONTEXT));
  4176. dev_info(adev->dev, " CP_ENDIAN_SWAP=0x%08X\n",
  4177. RREG32(mmCP_ENDIAN_SWAP));
  4178. dev_info(adev->dev, " CP_DEVICE_ID=0x%08X\n",
  4179. RREG32(mmCP_DEVICE_ID));
  4180. dev_info(adev->dev, " CP_SEM_WAIT_TIMER=0x%08X\n",
  4181. RREG32(mmCP_SEM_WAIT_TIMER));
  4182. if (adev->asic_type != CHIP_HAWAII)
  4183. dev_info(adev->dev, " CP_SEM_INCOMPLETE_TIMER_CNTL=0x%08X\n",
  4184. RREG32(mmCP_SEM_INCOMPLETE_TIMER_CNTL));
  4185. dev_info(adev->dev, " CP_RB_WPTR_DELAY=0x%08X\n",
  4186. RREG32(mmCP_RB_WPTR_DELAY));
  4187. dev_info(adev->dev, " CP_RB_VMID=0x%08X\n",
  4188. RREG32(mmCP_RB_VMID));
  4189. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4190. RREG32(mmCP_RB0_CNTL));
  4191. dev_info(adev->dev, " CP_RB0_WPTR=0x%08X\n",
  4192. RREG32(mmCP_RB0_WPTR));
  4193. dev_info(adev->dev, " CP_RB0_RPTR_ADDR=0x%08X\n",
  4194. RREG32(mmCP_RB0_RPTR_ADDR));
  4195. dev_info(adev->dev, " CP_RB0_RPTR_ADDR_HI=0x%08X\n",
  4196. RREG32(mmCP_RB0_RPTR_ADDR_HI));
  4197. dev_info(adev->dev, " CP_RB0_CNTL=0x%08X\n",
  4198. RREG32(mmCP_RB0_CNTL));
  4199. dev_info(adev->dev, " CP_RB0_BASE=0x%08X\n",
  4200. RREG32(mmCP_RB0_BASE));
  4201. dev_info(adev->dev, " CP_RB0_BASE_HI=0x%08X\n",
  4202. RREG32(mmCP_RB0_BASE_HI));
  4203. dev_info(adev->dev, " CP_MEC_CNTL=0x%08X\n",
  4204. RREG32(mmCP_MEC_CNTL));
  4205. dev_info(adev->dev, " CP_CPF_DEBUG=0x%08X\n",
  4206. RREG32(mmCP_CPF_DEBUG));
  4207. dev_info(adev->dev, " SCRATCH_ADDR=0x%08X\n",
  4208. RREG32(mmSCRATCH_ADDR));
  4209. dev_info(adev->dev, " SCRATCH_UMSK=0x%08X\n",
  4210. RREG32(mmSCRATCH_UMSK));
  4211. /* init the pipes */
  4212. mutex_lock(&adev->srbm_mutex);
  4213. for (i = 0; i < (adev->gfx.mec.num_pipe * adev->gfx.mec.num_mec); i++) {
  4214. int me = (i < 4) ? 1 : 2;
  4215. int pipe = (i < 4) ? i : (i - 4);
  4216. int queue;
  4217. dev_info(adev->dev, " me: %d, pipe: %d\n", me, pipe);
  4218. cik_srbm_select(adev, me, pipe, 0, 0);
  4219. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR=0x%08X\n",
  4220. RREG32(mmCP_HPD_EOP_BASE_ADDR));
  4221. dev_info(adev->dev, " CP_HPD_EOP_BASE_ADDR_HI=0x%08X\n",
  4222. RREG32(mmCP_HPD_EOP_BASE_ADDR_HI));
  4223. dev_info(adev->dev, " CP_HPD_EOP_VMID=0x%08X\n",
  4224. RREG32(mmCP_HPD_EOP_VMID));
  4225. dev_info(adev->dev, " CP_HPD_EOP_CONTROL=0x%08X\n",
  4226. RREG32(mmCP_HPD_EOP_CONTROL));
  4227. for (queue = 0; queue < 8; queue++) {
  4228. cik_srbm_select(adev, me, pipe, queue, 0);
  4229. dev_info(adev->dev, " queue: %d\n", queue);
  4230. dev_info(adev->dev, " CP_PQ_WPTR_POLL_CNTL=0x%08X\n",
  4231. RREG32(mmCP_PQ_WPTR_POLL_CNTL));
  4232. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4233. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4234. dev_info(adev->dev, " CP_HQD_ACTIVE=0x%08X\n",
  4235. RREG32(mmCP_HQD_ACTIVE));
  4236. dev_info(adev->dev, " CP_HQD_DEQUEUE_REQUEST=0x%08X\n",
  4237. RREG32(mmCP_HQD_DEQUEUE_REQUEST));
  4238. dev_info(adev->dev, " CP_HQD_PQ_RPTR=0x%08X\n",
  4239. RREG32(mmCP_HQD_PQ_RPTR));
  4240. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4241. RREG32(mmCP_HQD_PQ_WPTR));
  4242. dev_info(adev->dev, " CP_HQD_PQ_BASE=0x%08X\n",
  4243. RREG32(mmCP_HQD_PQ_BASE));
  4244. dev_info(adev->dev, " CP_HQD_PQ_BASE_HI=0x%08X\n",
  4245. RREG32(mmCP_HQD_PQ_BASE_HI));
  4246. dev_info(adev->dev, " CP_HQD_PQ_CONTROL=0x%08X\n",
  4247. RREG32(mmCP_HQD_PQ_CONTROL));
  4248. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR=0x%08X\n",
  4249. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR));
  4250. dev_info(adev->dev, " CP_HQD_PQ_WPTR_POLL_ADDR_HI=0x%08X\n",
  4251. RREG32(mmCP_HQD_PQ_WPTR_POLL_ADDR_HI));
  4252. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR=0x%08X\n",
  4253. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR));
  4254. dev_info(adev->dev, " CP_HQD_PQ_RPTR_REPORT_ADDR_HI=0x%08X\n",
  4255. RREG32(mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI));
  4256. dev_info(adev->dev, " CP_HQD_PQ_DOORBELL_CONTROL=0x%08X\n",
  4257. RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL));
  4258. dev_info(adev->dev, " CP_HQD_PQ_WPTR=0x%08X\n",
  4259. RREG32(mmCP_HQD_PQ_WPTR));
  4260. dev_info(adev->dev, " CP_HQD_VMID=0x%08X\n",
  4261. RREG32(mmCP_HQD_VMID));
  4262. dev_info(adev->dev, " CP_MQD_BASE_ADDR=0x%08X\n",
  4263. RREG32(mmCP_MQD_BASE_ADDR));
  4264. dev_info(adev->dev, " CP_MQD_BASE_ADDR_HI=0x%08X\n",
  4265. RREG32(mmCP_MQD_BASE_ADDR_HI));
  4266. dev_info(adev->dev, " CP_MQD_CONTROL=0x%08X\n",
  4267. RREG32(mmCP_MQD_CONTROL));
  4268. }
  4269. }
  4270. cik_srbm_select(adev, 0, 0, 0, 0);
  4271. mutex_unlock(&adev->srbm_mutex);
  4272. dev_info(adev->dev, " CP_INT_CNTL_RING0=0x%08X\n",
  4273. RREG32(mmCP_INT_CNTL_RING0));
  4274. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4275. RREG32(mmRLC_LB_CNTL));
  4276. dev_info(adev->dev, " RLC_CNTL=0x%08X\n",
  4277. RREG32(mmRLC_CNTL));
  4278. dev_info(adev->dev, " RLC_CGCG_CGLS_CTRL=0x%08X\n",
  4279. RREG32(mmRLC_CGCG_CGLS_CTRL));
  4280. dev_info(adev->dev, " RLC_LB_CNTR_INIT=0x%08X\n",
  4281. RREG32(mmRLC_LB_CNTR_INIT));
  4282. dev_info(adev->dev, " RLC_LB_CNTR_MAX=0x%08X\n",
  4283. RREG32(mmRLC_LB_CNTR_MAX));
  4284. dev_info(adev->dev, " RLC_LB_INIT_CU_MASK=0x%08X\n",
  4285. RREG32(mmRLC_LB_INIT_CU_MASK));
  4286. dev_info(adev->dev, " RLC_LB_PARAMS=0x%08X\n",
  4287. RREG32(mmRLC_LB_PARAMS));
  4288. dev_info(adev->dev, " RLC_LB_CNTL=0x%08X\n",
  4289. RREG32(mmRLC_LB_CNTL));
  4290. dev_info(adev->dev, " RLC_MC_CNTL=0x%08X\n",
  4291. RREG32(mmRLC_MC_CNTL));
  4292. dev_info(adev->dev, " RLC_UCODE_CNTL=0x%08X\n",
  4293. RREG32(mmRLC_UCODE_CNTL));
  4294. if (adev->asic_type == CHIP_BONAIRE)
  4295. dev_info(adev->dev, " RLC_DRIVER_CPDMA_STATUS=0x%08X\n",
  4296. RREG32(mmRLC_DRIVER_CPDMA_STATUS));
  4297. mutex_lock(&adev->srbm_mutex);
  4298. for (i = 0; i < 16; i++) {
  4299. cik_srbm_select(adev, 0, 0, 0, i);
  4300. dev_info(adev->dev, " VM %d:\n", i);
  4301. dev_info(adev->dev, " SH_MEM_CONFIG=0x%08X\n",
  4302. RREG32(mmSH_MEM_CONFIG));
  4303. dev_info(adev->dev, " SH_MEM_APE1_BASE=0x%08X\n",
  4304. RREG32(mmSH_MEM_APE1_BASE));
  4305. dev_info(adev->dev, " SH_MEM_APE1_LIMIT=0x%08X\n",
  4306. RREG32(mmSH_MEM_APE1_LIMIT));
  4307. dev_info(adev->dev, " SH_MEM_BASES=0x%08X\n",
  4308. RREG32(mmSH_MEM_BASES));
  4309. }
  4310. cik_srbm_select(adev, 0, 0, 0, 0);
  4311. mutex_unlock(&adev->srbm_mutex);
  4312. }
  4313. static int gfx_v7_0_soft_reset(void *handle)
  4314. {
  4315. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4316. u32 tmp;
  4317. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4318. /* GRBM_STATUS */
  4319. tmp = RREG32(mmGRBM_STATUS);
  4320. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4321. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4322. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4323. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4324. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4325. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK))
  4326. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK |
  4327. GRBM_SOFT_RESET__SOFT_RESET_GFX_MASK;
  4328. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4329. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_CP_MASK;
  4330. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4331. }
  4332. /* GRBM_STATUS2 */
  4333. tmp = RREG32(mmGRBM_STATUS2);
  4334. if (tmp & GRBM_STATUS2__RLC_BUSY_MASK)
  4335. grbm_soft_reset |= GRBM_SOFT_RESET__SOFT_RESET_RLC_MASK;
  4336. /* SRBM_STATUS */
  4337. tmp = RREG32(mmSRBM_STATUS);
  4338. if (tmp & SRBM_STATUS__GRBM_RQ_PENDING_MASK)
  4339. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_GRBM_MASK;
  4340. if (grbm_soft_reset || srbm_soft_reset) {
  4341. gfx_v7_0_print_status((void *)adev);
  4342. /* disable CG/PG */
  4343. gfx_v7_0_fini_pg(adev);
  4344. gfx_v7_0_update_cg(adev, false);
  4345. /* stop the rlc */
  4346. gfx_v7_0_rlc_stop(adev);
  4347. /* Disable GFX parsing/prefetching */
  4348. WREG32(mmCP_ME_CNTL, CP_ME_CNTL__ME_HALT_MASK | CP_ME_CNTL__PFP_HALT_MASK | CP_ME_CNTL__CE_HALT_MASK);
  4349. /* Disable MEC parsing/prefetching */
  4350. WREG32(mmCP_MEC_CNTL, CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK);
  4351. if (grbm_soft_reset) {
  4352. tmp = RREG32(mmGRBM_SOFT_RESET);
  4353. tmp |= grbm_soft_reset;
  4354. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4355. WREG32(mmGRBM_SOFT_RESET, tmp);
  4356. tmp = RREG32(mmGRBM_SOFT_RESET);
  4357. udelay(50);
  4358. tmp &= ~grbm_soft_reset;
  4359. WREG32(mmGRBM_SOFT_RESET, tmp);
  4360. tmp = RREG32(mmGRBM_SOFT_RESET);
  4361. }
  4362. if (srbm_soft_reset) {
  4363. tmp = RREG32(mmSRBM_SOFT_RESET);
  4364. tmp |= srbm_soft_reset;
  4365. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4366. WREG32(mmSRBM_SOFT_RESET, tmp);
  4367. tmp = RREG32(mmSRBM_SOFT_RESET);
  4368. udelay(50);
  4369. tmp &= ~srbm_soft_reset;
  4370. WREG32(mmSRBM_SOFT_RESET, tmp);
  4371. tmp = RREG32(mmSRBM_SOFT_RESET);
  4372. }
  4373. /* Wait a little for things to settle down */
  4374. udelay(50);
  4375. gfx_v7_0_print_status((void *)adev);
  4376. }
  4377. return 0;
  4378. }
  4379. static void gfx_v7_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  4380. enum amdgpu_interrupt_state state)
  4381. {
  4382. u32 cp_int_cntl;
  4383. switch (state) {
  4384. case AMDGPU_IRQ_STATE_DISABLE:
  4385. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4386. cp_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4387. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4388. break;
  4389. case AMDGPU_IRQ_STATE_ENABLE:
  4390. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4391. cp_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4392. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4393. break;
  4394. default:
  4395. break;
  4396. }
  4397. }
  4398. static void gfx_v7_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  4399. int me, int pipe,
  4400. enum amdgpu_interrupt_state state)
  4401. {
  4402. u32 mec_int_cntl, mec_int_cntl_reg;
  4403. /*
  4404. * amdgpu controls only pipe 0 of MEC1. That's why this function only
  4405. * handles the setting of interrupts for this specific pipe. All other
  4406. * pipes' interrupts are set by amdkfd.
  4407. */
  4408. if (me == 1) {
  4409. switch (pipe) {
  4410. case 0:
  4411. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  4412. break;
  4413. default:
  4414. DRM_DEBUG("invalid pipe %d\n", pipe);
  4415. return;
  4416. }
  4417. } else {
  4418. DRM_DEBUG("invalid me %d\n", me);
  4419. return;
  4420. }
  4421. switch (state) {
  4422. case AMDGPU_IRQ_STATE_DISABLE:
  4423. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4424. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4425. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4426. break;
  4427. case AMDGPU_IRQ_STATE_ENABLE:
  4428. mec_int_cntl = RREG32(mec_int_cntl_reg);
  4429. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  4430. WREG32(mec_int_cntl_reg, mec_int_cntl);
  4431. break;
  4432. default:
  4433. break;
  4434. }
  4435. }
  4436. static int gfx_v7_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  4437. struct amdgpu_irq_src *src,
  4438. unsigned type,
  4439. enum amdgpu_interrupt_state state)
  4440. {
  4441. u32 cp_int_cntl;
  4442. switch (state) {
  4443. case AMDGPU_IRQ_STATE_DISABLE:
  4444. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4445. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4446. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4447. break;
  4448. case AMDGPU_IRQ_STATE_ENABLE:
  4449. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4450. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_REG_INT_ENABLE_MASK;
  4451. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4452. break;
  4453. default:
  4454. break;
  4455. }
  4456. return 0;
  4457. }
  4458. static int gfx_v7_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  4459. struct amdgpu_irq_src *src,
  4460. unsigned type,
  4461. enum amdgpu_interrupt_state state)
  4462. {
  4463. u32 cp_int_cntl;
  4464. switch (state) {
  4465. case AMDGPU_IRQ_STATE_DISABLE:
  4466. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4467. cp_int_cntl &= ~CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4468. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4469. break;
  4470. case AMDGPU_IRQ_STATE_ENABLE:
  4471. cp_int_cntl = RREG32(mmCP_INT_CNTL_RING0);
  4472. cp_int_cntl |= CP_INT_CNTL_RING0__PRIV_INSTR_INT_ENABLE_MASK;
  4473. WREG32(mmCP_INT_CNTL_RING0, cp_int_cntl);
  4474. break;
  4475. default:
  4476. break;
  4477. }
  4478. return 0;
  4479. }
  4480. static int gfx_v7_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  4481. struct amdgpu_irq_src *src,
  4482. unsigned type,
  4483. enum amdgpu_interrupt_state state)
  4484. {
  4485. switch (type) {
  4486. case AMDGPU_CP_IRQ_GFX_EOP:
  4487. gfx_v7_0_set_gfx_eop_interrupt_state(adev, state);
  4488. break;
  4489. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  4490. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  4491. break;
  4492. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  4493. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  4494. break;
  4495. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  4496. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  4497. break;
  4498. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  4499. gfx_v7_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  4500. break;
  4501. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  4502. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  4503. break;
  4504. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  4505. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  4506. break;
  4507. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  4508. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  4509. break;
  4510. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  4511. gfx_v7_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  4512. break;
  4513. default:
  4514. break;
  4515. }
  4516. return 0;
  4517. }
  4518. static int gfx_v7_0_eop_irq(struct amdgpu_device *adev,
  4519. struct amdgpu_irq_src *source,
  4520. struct amdgpu_iv_entry *entry)
  4521. {
  4522. u8 me_id, pipe_id;
  4523. struct amdgpu_ring *ring;
  4524. int i;
  4525. DRM_DEBUG("IH: CP EOP\n");
  4526. me_id = (entry->ring_id & 0x0c) >> 2;
  4527. pipe_id = (entry->ring_id & 0x03) >> 0;
  4528. switch (me_id) {
  4529. case 0:
  4530. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  4531. break;
  4532. case 1:
  4533. case 2:
  4534. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4535. ring = &adev->gfx.compute_ring[i];
  4536. if ((ring->me == me_id) & (ring->pipe == pipe_id))
  4537. amdgpu_fence_process(ring);
  4538. }
  4539. break;
  4540. }
  4541. return 0;
  4542. }
  4543. static int gfx_v7_0_priv_reg_irq(struct amdgpu_device *adev,
  4544. struct amdgpu_irq_src *source,
  4545. struct amdgpu_iv_entry *entry)
  4546. {
  4547. DRM_ERROR("Illegal register access in command stream\n");
  4548. schedule_work(&adev->reset_work);
  4549. return 0;
  4550. }
  4551. static int gfx_v7_0_priv_inst_irq(struct amdgpu_device *adev,
  4552. struct amdgpu_irq_src *source,
  4553. struct amdgpu_iv_entry *entry)
  4554. {
  4555. DRM_ERROR("Illegal instruction in command stream\n");
  4556. // XXX soft reset the gfx block only
  4557. schedule_work(&adev->reset_work);
  4558. return 0;
  4559. }
  4560. static int gfx_v7_0_set_clockgating_state(void *handle,
  4561. enum amd_clockgating_state state)
  4562. {
  4563. bool gate = false;
  4564. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4565. if (state == AMD_CG_STATE_GATE)
  4566. gate = true;
  4567. gfx_v7_0_enable_gui_idle_interrupt(adev, false);
  4568. /* order matters! */
  4569. if (gate) {
  4570. gfx_v7_0_enable_mgcg(adev, true);
  4571. gfx_v7_0_enable_cgcg(adev, true);
  4572. } else {
  4573. gfx_v7_0_enable_cgcg(adev, false);
  4574. gfx_v7_0_enable_mgcg(adev, false);
  4575. }
  4576. gfx_v7_0_enable_gui_idle_interrupt(adev, true);
  4577. return 0;
  4578. }
  4579. static int gfx_v7_0_set_powergating_state(void *handle,
  4580. enum amd_powergating_state state)
  4581. {
  4582. bool gate = false;
  4583. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4584. if (state == AMD_PG_STATE_GATE)
  4585. gate = true;
  4586. if (adev->pg_flags & (AMDGPU_PG_SUPPORT_GFX_PG |
  4587. AMDGPU_PG_SUPPORT_GFX_SMG |
  4588. AMDGPU_PG_SUPPORT_GFX_DMG |
  4589. AMDGPU_PG_SUPPORT_CP |
  4590. AMDGPU_PG_SUPPORT_GDS |
  4591. AMDGPU_PG_SUPPORT_RLC_SMU_HS)) {
  4592. gfx_v7_0_update_gfx_pg(adev, gate);
  4593. if (adev->pg_flags & AMDGPU_PG_SUPPORT_GFX_PG) {
  4594. gfx_v7_0_enable_cp_pg(adev, gate);
  4595. gfx_v7_0_enable_gds_pg(adev, gate);
  4596. }
  4597. }
  4598. return 0;
  4599. }
  4600. const struct amd_ip_funcs gfx_v7_0_ip_funcs = {
  4601. .early_init = gfx_v7_0_early_init,
  4602. .late_init = gfx_v7_0_late_init,
  4603. .sw_init = gfx_v7_0_sw_init,
  4604. .sw_fini = gfx_v7_0_sw_fini,
  4605. .hw_init = gfx_v7_0_hw_init,
  4606. .hw_fini = gfx_v7_0_hw_fini,
  4607. .suspend = gfx_v7_0_suspend,
  4608. .resume = gfx_v7_0_resume,
  4609. .is_idle = gfx_v7_0_is_idle,
  4610. .wait_for_idle = gfx_v7_0_wait_for_idle,
  4611. .soft_reset = gfx_v7_0_soft_reset,
  4612. .print_status = gfx_v7_0_print_status,
  4613. .set_clockgating_state = gfx_v7_0_set_clockgating_state,
  4614. .set_powergating_state = gfx_v7_0_set_powergating_state,
  4615. };
  4616. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_gfx = {
  4617. .get_rptr = gfx_v7_0_ring_get_rptr_gfx,
  4618. .get_wptr = gfx_v7_0_ring_get_wptr_gfx,
  4619. .set_wptr = gfx_v7_0_ring_set_wptr_gfx,
  4620. .parse_cs = NULL,
  4621. .emit_ib = gfx_v7_0_ring_emit_ib_gfx,
  4622. .emit_fence = gfx_v7_0_ring_emit_fence_gfx,
  4623. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4624. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4625. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4626. .test_ring = gfx_v7_0_ring_test_ring,
  4627. .test_ib = gfx_v7_0_ring_test_ib,
  4628. .insert_nop = amdgpu_ring_insert_nop,
  4629. .pad_ib = amdgpu_ring_generic_pad_ib,
  4630. };
  4631. static const struct amdgpu_ring_funcs gfx_v7_0_ring_funcs_compute = {
  4632. .get_rptr = gfx_v7_0_ring_get_rptr_compute,
  4633. .get_wptr = gfx_v7_0_ring_get_wptr_compute,
  4634. .set_wptr = gfx_v7_0_ring_set_wptr_compute,
  4635. .parse_cs = NULL,
  4636. .emit_ib = gfx_v7_0_ring_emit_ib_compute,
  4637. .emit_fence = gfx_v7_0_ring_emit_fence_compute,
  4638. .emit_vm_flush = gfx_v7_0_ring_emit_vm_flush,
  4639. .emit_gds_switch = gfx_v7_0_ring_emit_gds_switch,
  4640. .emit_hdp_flush = gfx_v7_0_ring_emit_hdp_flush,
  4641. .test_ring = gfx_v7_0_ring_test_ring,
  4642. .test_ib = gfx_v7_0_ring_test_ib,
  4643. .insert_nop = amdgpu_ring_insert_nop,
  4644. .pad_ib = amdgpu_ring_generic_pad_ib,
  4645. };
  4646. static void gfx_v7_0_set_ring_funcs(struct amdgpu_device *adev)
  4647. {
  4648. int i;
  4649. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4650. adev->gfx.gfx_ring[i].funcs = &gfx_v7_0_ring_funcs_gfx;
  4651. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4652. adev->gfx.compute_ring[i].funcs = &gfx_v7_0_ring_funcs_compute;
  4653. }
  4654. static const struct amdgpu_irq_src_funcs gfx_v7_0_eop_irq_funcs = {
  4655. .set = gfx_v7_0_set_eop_interrupt_state,
  4656. .process = gfx_v7_0_eop_irq,
  4657. };
  4658. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_reg_irq_funcs = {
  4659. .set = gfx_v7_0_set_priv_reg_fault_state,
  4660. .process = gfx_v7_0_priv_reg_irq,
  4661. };
  4662. static const struct amdgpu_irq_src_funcs gfx_v7_0_priv_inst_irq_funcs = {
  4663. .set = gfx_v7_0_set_priv_inst_fault_state,
  4664. .process = gfx_v7_0_priv_inst_irq,
  4665. };
  4666. static void gfx_v7_0_set_irq_funcs(struct amdgpu_device *adev)
  4667. {
  4668. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4669. adev->gfx.eop_irq.funcs = &gfx_v7_0_eop_irq_funcs;
  4670. adev->gfx.priv_reg_irq.num_types = 1;
  4671. adev->gfx.priv_reg_irq.funcs = &gfx_v7_0_priv_reg_irq_funcs;
  4672. adev->gfx.priv_inst_irq.num_types = 1;
  4673. adev->gfx.priv_inst_irq.funcs = &gfx_v7_0_priv_inst_irq_funcs;
  4674. }
  4675. static void gfx_v7_0_set_gds_init(struct amdgpu_device *adev)
  4676. {
  4677. /* init asci gds info */
  4678. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  4679. adev->gds.gws.total_size = 64;
  4680. adev->gds.oa.total_size = 16;
  4681. if (adev->gds.mem.total_size == 64 * 1024) {
  4682. adev->gds.mem.gfx_partition_size = 4096;
  4683. adev->gds.mem.cs_partition_size = 4096;
  4684. adev->gds.gws.gfx_partition_size = 4;
  4685. adev->gds.gws.cs_partition_size = 4;
  4686. adev->gds.oa.gfx_partition_size = 4;
  4687. adev->gds.oa.cs_partition_size = 1;
  4688. } else {
  4689. adev->gds.mem.gfx_partition_size = 1024;
  4690. adev->gds.mem.cs_partition_size = 1024;
  4691. adev->gds.gws.gfx_partition_size = 16;
  4692. adev->gds.gws.cs_partition_size = 16;
  4693. adev->gds.oa.gfx_partition_size = 4;
  4694. adev->gds.oa.cs_partition_size = 4;
  4695. }
  4696. }
  4697. int gfx_v7_0_get_cu_info(struct amdgpu_device *adev,
  4698. struct amdgpu_cu_info *cu_info)
  4699. {
  4700. int i, j, k, counter, active_cu_number = 0;
  4701. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4702. if (!adev || !cu_info)
  4703. return -EINVAL;
  4704. memset(cu_info, 0, sizeof(*cu_info));
  4705. mutex_lock(&adev->grbm_idx_mutex);
  4706. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4707. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4708. mask = 1;
  4709. ao_bitmap = 0;
  4710. counter = 0;
  4711. gfx_v7_0_select_se_sh(adev, i, j);
  4712. bitmap = gfx_v7_0_get_cu_active_bitmap(adev);
  4713. cu_info->bitmap[i][j] = bitmap;
  4714. for (k = 0; k < 16; k ++) {
  4715. if (bitmap & mask) {
  4716. if (counter < 2)
  4717. ao_bitmap |= mask;
  4718. counter ++;
  4719. }
  4720. mask <<= 1;
  4721. }
  4722. active_cu_number += counter;
  4723. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4724. }
  4725. }
  4726. gfx_v7_0_select_se_sh(adev, 0xffffffff, 0xffffffff);
  4727. mutex_unlock(&adev->grbm_idx_mutex);
  4728. cu_info->number = active_cu_number;
  4729. cu_info->ao_cu_mask = ao_cu_mask;
  4730. return 0;
  4731. }