amdgpu_object.c 25 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054
  1. /*
  2. * Copyright 2009 Jerome Glisse.
  3. * All Rights Reserved.
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the
  7. * "Software"), to deal in the Software without restriction, including
  8. * without limitation the rights to use, copy, modify, merge, publish,
  9. * distribute, sub license, and/or sell copies of the Software, and to
  10. * permit persons to whom the Software is furnished to do so, subject to
  11. * the following conditions:
  12. *
  13. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  14. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  15. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  16. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  17. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  18. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  19. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  20. *
  21. * The above copyright notice and this permission notice (including the
  22. * next paragraph) shall be included in all copies or substantial portions
  23. * of the Software.
  24. *
  25. */
  26. /*
  27. * Authors:
  28. * Jerome Glisse <glisse@freedesktop.org>
  29. * Thomas Hellstrom <thomas-at-tungstengraphics-dot-com>
  30. * Dave Airlie
  31. */
  32. #include <linux/list.h>
  33. #include <linux/slab.h>
  34. #include <drm/drmP.h>
  35. #include <drm/amdgpu_drm.h>
  36. #include <drm/drm_cache.h>
  37. #include "amdgpu.h"
  38. #include "amdgpu_trace.h"
  39. static bool amdgpu_need_backup(struct amdgpu_device *adev)
  40. {
  41. if (adev->flags & AMD_IS_APU)
  42. return false;
  43. if (amdgpu_gpu_recovery == 0 ||
  44. (amdgpu_gpu_recovery == -1 && !amdgpu_sriov_vf(adev)))
  45. return false;
  46. return true;
  47. }
  48. static void amdgpu_ttm_bo_destroy(struct ttm_buffer_object *tbo)
  49. {
  50. struct amdgpu_device *adev = amdgpu_ttm_adev(tbo->bdev);
  51. struct amdgpu_bo *bo = ttm_to_amdgpu_bo(tbo);
  52. amdgpu_bo_kunmap(bo);
  53. if (bo->gem_base.import_attach)
  54. drm_prime_gem_destroy(&bo->gem_base, bo->tbo.sg);
  55. drm_gem_object_release(&bo->gem_base);
  56. amdgpu_bo_unref(&bo->parent);
  57. if (!list_empty(&bo->shadow_list)) {
  58. mutex_lock(&adev->shadow_list_lock);
  59. list_del_init(&bo->shadow_list);
  60. mutex_unlock(&adev->shadow_list_lock);
  61. }
  62. kfree(bo->metadata);
  63. kfree(bo);
  64. }
  65. bool amdgpu_ttm_bo_is_amdgpu_bo(struct ttm_buffer_object *bo)
  66. {
  67. if (bo->destroy == &amdgpu_ttm_bo_destroy)
  68. return true;
  69. return false;
  70. }
  71. void amdgpu_ttm_placement_from_domain(struct amdgpu_bo *abo, u32 domain)
  72. {
  73. struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
  74. struct ttm_placement *placement = &abo->placement;
  75. struct ttm_place *places = abo->placements;
  76. u64 flags = abo->flags;
  77. u32 c = 0;
  78. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  79. unsigned visible_pfn = adev->mc.visible_vram_size >> PAGE_SHIFT;
  80. places[c].fpfn = 0;
  81. places[c].lpfn = 0;
  82. places[c].flags = TTM_PL_FLAG_WC | TTM_PL_FLAG_UNCACHED |
  83. TTM_PL_FLAG_VRAM;
  84. if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED)
  85. places[c].lpfn = visible_pfn;
  86. else
  87. places[c].flags |= TTM_PL_FLAG_TOPDOWN;
  88. if (flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS)
  89. places[c].flags |= TTM_PL_FLAG_CONTIGUOUS;
  90. c++;
  91. }
  92. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  93. places[c].fpfn = 0;
  94. if (flags & AMDGPU_GEM_CREATE_SHADOW)
  95. places[c].lpfn = adev->mc.gart_size >> PAGE_SHIFT;
  96. else
  97. places[c].lpfn = 0;
  98. places[c].flags = TTM_PL_FLAG_TT;
  99. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  100. places[c].flags |= TTM_PL_FLAG_WC |
  101. TTM_PL_FLAG_UNCACHED;
  102. else
  103. places[c].flags |= TTM_PL_FLAG_CACHED;
  104. c++;
  105. }
  106. if (domain & AMDGPU_GEM_DOMAIN_CPU) {
  107. places[c].fpfn = 0;
  108. places[c].lpfn = 0;
  109. places[c].flags = TTM_PL_FLAG_SYSTEM;
  110. if (flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  111. places[c].flags |= TTM_PL_FLAG_WC |
  112. TTM_PL_FLAG_UNCACHED;
  113. else
  114. places[c].flags |= TTM_PL_FLAG_CACHED;
  115. c++;
  116. }
  117. if (domain & AMDGPU_GEM_DOMAIN_GDS) {
  118. places[c].fpfn = 0;
  119. places[c].lpfn = 0;
  120. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GDS;
  121. c++;
  122. }
  123. if (domain & AMDGPU_GEM_DOMAIN_GWS) {
  124. places[c].fpfn = 0;
  125. places[c].lpfn = 0;
  126. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_GWS;
  127. c++;
  128. }
  129. if (domain & AMDGPU_GEM_DOMAIN_OA) {
  130. places[c].fpfn = 0;
  131. places[c].lpfn = 0;
  132. places[c].flags = TTM_PL_FLAG_UNCACHED | AMDGPU_PL_FLAG_OA;
  133. c++;
  134. }
  135. if (!c) {
  136. places[c].fpfn = 0;
  137. places[c].lpfn = 0;
  138. places[c].flags = TTM_PL_MASK_CACHING | TTM_PL_FLAG_SYSTEM;
  139. c++;
  140. }
  141. placement->num_placement = c;
  142. placement->placement = places;
  143. placement->num_busy_placement = c;
  144. placement->busy_placement = places;
  145. }
  146. /**
  147. * amdgpu_bo_create_reserved - create reserved BO for kernel use
  148. *
  149. * @adev: amdgpu device object
  150. * @size: size for the new BO
  151. * @align: alignment for the new BO
  152. * @domain: where to place it
  153. * @bo_ptr: resulting BO
  154. * @gpu_addr: GPU addr of the pinned BO
  155. * @cpu_addr: optional CPU address mapping
  156. *
  157. * Allocates and pins a BO for kernel internal use, and returns it still
  158. * reserved.
  159. *
  160. * Returns 0 on success, negative error code otherwise.
  161. */
  162. int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
  163. unsigned long size, int align,
  164. u32 domain, struct amdgpu_bo **bo_ptr,
  165. u64 *gpu_addr, void **cpu_addr)
  166. {
  167. bool free = false;
  168. int r;
  169. if (!*bo_ptr) {
  170. r = amdgpu_bo_create(adev, size, align, true, domain,
  171. AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
  172. AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS,
  173. NULL, NULL, 0, bo_ptr);
  174. if (r) {
  175. dev_err(adev->dev, "(%d) failed to allocate kernel bo\n",
  176. r);
  177. return r;
  178. }
  179. free = true;
  180. }
  181. r = amdgpu_bo_reserve(*bo_ptr, false);
  182. if (r) {
  183. dev_err(adev->dev, "(%d) failed to reserve kernel bo\n", r);
  184. goto error_free;
  185. }
  186. r = amdgpu_bo_pin(*bo_ptr, domain, gpu_addr);
  187. if (r) {
  188. dev_err(adev->dev, "(%d) kernel bo pin failed\n", r);
  189. goto error_unreserve;
  190. }
  191. if (cpu_addr) {
  192. r = amdgpu_bo_kmap(*bo_ptr, cpu_addr);
  193. if (r) {
  194. dev_err(adev->dev, "(%d) kernel bo map failed\n", r);
  195. goto error_unreserve;
  196. }
  197. }
  198. return 0;
  199. error_unreserve:
  200. amdgpu_bo_unreserve(*bo_ptr);
  201. error_free:
  202. if (free)
  203. amdgpu_bo_unref(bo_ptr);
  204. return r;
  205. }
  206. /**
  207. * amdgpu_bo_create_kernel - create BO for kernel use
  208. *
  209. * @adev: amdgpu device object
  210. * @size: size for the new BO
  211. * @align: alignment for the new BO
  212. * @domain: where to place it
  213. * @bo_ptr: resulting BO
  214. * @gpu_addr: GPU addr of the pinned BO
  215. * @cpu_addr: optional CPU address mapping
  216. *
  217. * Allocates and pins a BO for kernel internal use.
  218. *
  219. * Returns 0 on success, negative error code otherwise.
  220. */
  221. int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
  222. unsigned long size, int align,
  223. u32 domain, struct amdgpu_bo **bo_ptr,
  224. u64 *gpu_addr, void **cpu_addr)
  225. {
  226. int r;
  227. r = amdgpu_bo_create_reserved(adev, size, align, domain, bo_ptr,
  228. gpu_addr, cpu_addr);
  229. if (r)
  230. return r;
  231. amdgpu_bo_unreserve(*bo_ptr);
  232. return 0;
  233. }
  234. /**
  235. * amdgpu_bo_free_kernel - free BO for kernel use
  236. *
  237. * @bo: amdgpu BO to free
  238. *
  239. * unmaps and unpin a BO for kernel internal use.
  240. */
  241. void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
  242. void **cpu_addr)
  243. {
  244. if (*bo == NULL)
  245. return;
  246. if (likely(amdgpu_bo_reserve(*bo, true) == 0)) {
  247. if (cpu_addr)
  248. amdgpu_bo_kunmap(*bo);
  249. amdgpu_bo_unpin(*bo);
  250. amdgpu_bo_unreserve(*bo);
  251. }
  252. amdgpu_bo_unref(bo);
  253. if (gpu_addr)
  254. *gpu_addr = 0;
  255. if (cpu_addr)
  256. *cpu_addr = NULL;
  257. }
  258. /* Validate bo size is bit bigger then the request domain */
  259. static bool amdgpu_bo_validate_size(struct amdgpu_device *adev,
  260. unsigned long size, u32 domain)
  261. {
  262. struct ttm_mem_type_manager *man = NULL;
  263. /*
  264. * If GTT is part of requested domains the check must succeed to
  265. * allow fall back to GTT
  266. */
  267. if (domain & AMDGPU_GEM_DOMAIN_GTT) {
  268. man = &adev->mman.bdev.man[TTM_PL_TT];
  269. if (size < (man->size << PAGE_SHIFT))
  270. return true;
  271. else
  272. goto fail;
  273. }
  274. if (domain & AMDGPU_GEM_DOMAIN_VRAM) {
  275. man = &adev->mman.bdev.man[TTM_PL_VRAM];
  276. if (size < (man->size << PAGE_SHIFT))
  277. return true;
  278. else
  279. goto fail;
  280. }
  281. /* TODO add more domains checks, such as AMDGPU_GEM_DOMAIN_CPU */
  282. return true;
  283. fail:
  284. DRM_DEBUG("BO size %lu > total memory in domain: %llu\n", size,
  285. man->size << PAGE_SHIFT);
  286. return false;
  287. }
  288. static int amdgpu_bo_do_create(struct amdgpu_device *adev,
  289. unsigned long size, int byte_align,
  290. bool kernel, u32 domain, u64 flags,
  291. struct sg_table *sg,
  292. struct reservation_object *resv,
  293. uint64_t init_value,
  294. struct amdgpu_bo **bo_ptr)
  295. {
  296. struct ttm_operation_ctx ctx = {
  297. .interruptible = !kernel,
  298. .no_wait_gpu = false,
  299. .allow_reserved_eviction = true,
  300. .resv = resv
  301. };
  302. struct amdgpu_bo *bo;
  303. enum ttm_bo_type type;
  304. unsigned long page_align;
  305. size_t acc_size;
  306. int r;
  307. page_align = roundup(byte_align, PAGE_SIZE) >> PAGE_SHIFT;
  308. size = ALIGN(size, PAGE_SIZE);
  309. if (!amdgpu_bo_validate_size(adev, size, domain))
  310. return -ENOMEM;
  311. if (kernel) {
  312. type = ttm_bo_type_kernel;
  313. } else if (sg) {
  314. type = ttm_bo_type_sg;
  315. } else {
  316. type = ttm_bo_type_device;
  317. }
  318. *bo_ptr = NULL;
  319. acc_size = ttm_bo_dma_acc_size(&adev->mman.bdev, size,
  320. sizeof(struct amdgpu_bo));
  321. bo = kzalloc(sizeof(struct amdgpu_bo), GFP_KERNEL);
  322. if (bo == NULL)
  323. return -ENOMEM;
  324. r = drm_gem_object_init(adev->ddev, &bo->gem_base, size);
  325. if (unlikely(r)) {
  326. kfree(bo);
  327. return r;
  328. }
  329. INIT_LIST_HEAD(&bo->shadow_list);
  330. INIT_LIST_HEAD(&bo->va);
  331. bo->preferred_domains = domain & (AMDGPU_GEM_DOMAIN_VRAM |
  332. AMDGPU_GEM_DOMAIN_GTT |
  333. AMDGPU_GEM_DOMAIN_CPU |
  334. AMDGPU_GEM_DOMAIN_GDS |
  335. AMDGPU_GEM_DOMAIN_GWS |
  336. AMDGPU_GEM_DOMAIN_OA);
  337. bo->allowed_domains = bo->preferred_domains;
  338. if (!kernel && bo->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
  339. bo->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
  340. bo->flags = flags;
  341. #ifdef CONFIG_X86_32
  342. /* XXX: Write-combined CPU mappings of GTT seem broken on 32-bit
  343. * See https://bugs.freedesktop.org/show_bug.cgi?id=84627
  344. */
  345. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  346. #elif defined(CONFIG_X86) && !defined(CONFIG_X86_PAT)
  347. /* Don't try to enable write-combining when it can't work, or things
  348. * may be slow
  349. * See https://bugs.freedesktop.org/show_bug.cgi?id=88758
  350. */
  351. #ifndef CONFIG_COMPILE_TEST
  352. #warning Please enable CONFIG_MTRR and CONFIG_X86_PAT for better performance \
  353. thanks to write-combining
  354. #endif
  355. if (bo->flags & AMDGPU_GEM_CREATE_CPU_GTT_USWC)
  356. DRM_INFO_ONCE("Please enable CONFIG_MTRR and CONFIG_X86_PAT for "
  357. "better performance thanks to write-combining\n");
  358. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  359. #else
  360. /* For architectures that don't support WC memory,
  361. * mask out the WC flag from the BO
  362. */
  363. if (!drm_arch_can_wc_memory())
  364. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_GTT_USWC;
  365. #endif
  366. bo->tbo.bdev = &adev->mman.bdev;
  367. amdgpu_ttm_placement_from_domain(bo, domain);
  368. r = ttm_bo_init_reserved(&adev->mman.bdev, &bo->tbo, size, type,
  369. &bo->placement, page_align, &ctx, NULL,
  370. acc_size, sg, resv, &amdgpu_ttm_bo_destroy);
  371. if (unlikely(r != 0))
  372. return r;
  373. if (adev->mc.visible_vram_size < adev->mc.real_vram_size &&
  374. bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  375. bo->tbo.mem.start < adev->mc.visible_vram_size >> PAGE_SHIFT)
  376. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved,
  377. ctx.bytes_moved);
  378. else
  379. amdgpu_cs_report_moved_bytes(adev, ctx.bytes_moved, 0);
  380. if (kernel)
  381. bo->tbo.priority = 1;
  382. if (flags & AMDGPU_GEM_CREATE_VRAM_CLEARED &&
  383. bo->tbo.mem.placement & TTM_PL_FLAG_VRAM) {
  384. struct dma_fence *fence;
  385. r = amdgpu_fill_buffer(bo, init_value, bo->tbo.resv, &fence);
  386. if (unlikely(r))
  387. goto fail_unreserve;
  388. amdgpu_bo_fence(bo, fence, false);
  389. dma_fence_put(bo->tbo.moving);
  390. bo->tbo.moving = dma_fence_get(fence);
  391. dma_fence_put(fence);
  392. }
  393. if (!resv)
  394. amdgpu_bo_unreserve(bo);
  395. *bo_ptr = bo;
  396. trace_amdgpu_bo_create(bo);
  397. /* Treat CPU_ACCESS_REQUIRED only as a hint if given by UMD */
  398. if (type == ttm_bo_type_device)
  399. bo->flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  400. return 0;
  401. fail_unreserve:
  402. if (!resv)
  403. ww_mutex_unlock(&bo->tbo.resv->lock);
  404. amdgpu_bo_unref(&bo);
  405. return r;
  406. }
  407. static int amdgpu_bo_create_shadow(struct amdgpu_device *adev,
  408. unsigned long size, int byte_align,
  409. struct amdgpu_bo *bo)
  410. {
  411. int r;
  412. if (bo->shadow)
  413. return 0;
  414. r = amdgpu_bo_do_create(adev, size, byte_align, true,
  415. AMDGPU_GEM_DOMAIN_GTT,
  416. AMDGPU_GEM_CREATE_CPU_GTT_USWC |
  417. AMDGPU_GEM_CREATE_SHADOW,
  418. NULL, bo->tbo.resv, 0,
  419. &bo->shadow);
  420. if (!r) {
  421. bo->shadow->parent = amdgpu_bo_ref(bo);
  422. mutex_lock(&adev->shadow_list_lock);
  423. list_add_tail(&bo->shadow_list, &adev->shadow_list);
  424. mutex_unlock(&adev->shadow_list_lock);
  425. }
  426. return r;
  427. }
  428. /* init_value will only take effect when flags contains
  429. * AMDGPU_GEM_CREATE_VRAM_CLEARED.
  430. */
  431. int amdgpu_bo_create(struct amdgpu_device *adev,
  432. unsigned long size, int byte_align,
  433. bool kernel, u32 domain, u64 flags,
  434. struct sg_table *sg,
  435. struct reservation_object *resv,
  436. uint64_t init_value,
  437. struct amdgpu_bo **bo_ptr)
  438. {
  439. uint64_t parent_flags = flags & ~AMDGPU_GEM_CREATE_SHADOW;
  440. int r;
  441. r = amdgpu_bo_do_create(adev, size, byte_align, kernel, domain,
  442. parent_flags, sg, resv, init_value, bo_ptr);
  443. if (r)
  444. return r;
  445. if ((flags & AMDGPU_GEM_CREATE_SHADOW) && amdgpu_need_backup(adev)) {
  446. if (!resv)
  447. WARN_ON(reservation_object_lock((*bo_ptr)->tbo.resv,
  448. NULL));
  449. r = amdgpu_bo_create_shadow(adev, size, byte_align, (*bo_ptr));
  450. if (!resv)
  451. reservation_object_unlock((*bo_ptr)->tbo.resv);
  452. if (r)
  453. amdgpu_bo_unref(bo_ptr);
  454. }
  455. return r;
  456. }
  457. int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
  458. struct amdgpu_ring *ring,
  459. struct amdgpu_bo *bo,
  460. struct reservation_object *resv,
  461. struct dma_fence **fence,
  462. bool direct)
  463. {
  464. struct amdgpu_bo *shadow = bo->shadow;
  465. uint64_t bo_addr, shadow_addr;
  466. int r;
  467. if (!shadow)
  468. return -EINVAL;
  469. bo_addr = amdgpu_bo_gpu_offset(bo);
  470. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  471. r = reservation_object_reserve_shared(bo->tbo.resv);
  472. if (r)
  473. goto err;
  474. r = amdgpu_copy_buffer(ring, bo_addr, shadow_addr,
  475. amdgpu_bo_size(bo), resv, fence,
  476. direct, false);
  477. if (!r)
  478. amdgpu_bo_fence(bo, *fence, true);
  479. err:
  480. return r;
  481. }
  482. int amdgpu_bo_validate(struct amdgpu_bo *bo)
  483. {
  484. struct ttm_operation_ctx ctx = { false, false };
  485. uint32_t domain;
  486. int r;
  487. if (bo->pin_count)
  488. return 0;
  489. domain = bo->preferred_domains;
  490. retry:
  491. amdgpu_ttm_placement_from_domain(bo, domain);
  492. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  493. if (unlikely(r == -ENOMEM) && domain != bo->allowed_domains) {
  494. domain = bo->allowed_domains;
  495. goto retry;
  496. }
  497. return r;
  498. }
  499. int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
  500. struct amdgpu_ring *ring,
  501. struct amdgpu_bo *bo,
  502. struct reservation_object *resv,
  503. struct dma_fence **fence,
  504. bool direct)
  505. {
  506. struct amdgpu_bo *shadow = bo->shadow;
  507. uint64_t bo_addr, shadow_addr;
  508. int r;
  509. if (!shadow)
  510. return -EINVAL;
  511. bo_addr = amdgpu_bo_gpu_offset(bo);
  512. shadow_addr = amdgpu_bo_gpu_offset(bo->shadow);
  513. r = reservation_object_reserve_shared(bo->tbo.resv);
  514. if (r)
  515. goto err;
  516. r = amdgpu_copy_buffer(ring, shadow_addr, bo_addr,
  517. amdgpu_bo_size(bo), resv, fence,
  518. direct, false);
  519. if (!r)
  520. amdgpu_bo_fence(bo, *fence, true);
  521. err:
  522. return r;
  523. }
  524. int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr)
  525. {
  526. void *kptr;
  527. long r;
  528. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  529. return -EPERM;
  530. kptr = amdgpu_bo_kptr(bo);
  531. if (kptr) {
  532. if (ptr)
  533. *ptr = kptr;
  534. return 0;
  535. }
  536. r = reservation_object_wait_timeout_rcu(bo->tbo.resv, false, false,
  537. MAX_SCHEDULE_TIMEOUT);
  538. if (r < 0)
  539. return r;
  540. r = ttm_bo_kmap(&bo->tbo, 0, bo->tbo.num_pages, &bo->kmap);
  541. if (r)
  542. return r;
  543. if (ptr)
  544. *ptr = amdgpu_bo_kptr(bo);
  545. return 0;
  546. }
  547. void *amdgpu_bo_kptr(struct amdgpu_bo *bo)
  548. {
  549. bool is_iomem;
  550. return ttm_kmap_obj_virtual(&bo->kmap, &is_iomem);
  551. }
  552. void amdgpu_bo_kunmap(struct amdgpu_bo *bo)
  553. {
  554. if (bo->kmap.bo)
  555. ttm_bo_kunmap(&bo->kmap);
  556. }
  557. struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo)
  558. {
  559. if (bo == NULL)
  560. return NULL;
  561. ttm_bo_reference(&bo->tbo);
  562. return bo;
  563. }
  564. void amdgpu_bo_unref(struct amdgpu_bo **bo)
  565. {
  566. struct ttm_buffer_object *tbo;
  567. if ((*bo) == NULL)
  568. return;
  569. tbo = &((*bo)->tbo);
  570. ttm_bo_unref(&tbo);
  571. if (tbo == NULL)
  572. *bo = NULL;
  573. }
  574. int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
  575. u64 min_offset, u64 max_offset,
  576. u64 *gpu_addr)
  577. {
  578. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  579. struct ttm_operation_ctx ctx = { false, false };
  580. int r, i;
  581. if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
  582. return -EPERM;
  583. if (WARN_ON_ONCE(min_offset > max_offset))
  584. return -EINVAL;
  585. /* A shared bo cannot be migrated to VRAM */
  586. if (bo->prime_shared_count && (domain == AMDGPU_GEM_DOMAIN_VRAM))
  587. return -EINVAL;
  588. if (bo->pin_count) {
  589. uint32_t mem_type = bo->tbo.mem.mem_type;
  590. if (!(domain & amdgpu_mem_type_to_domain(mem_type)))
  591. return -EINVAL;
  592. bo->pin_count++;
  593. if (gpu_addr)
  594. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  595. if (max_offset != 0) {
  596. u64 domain_start = bo->tbo.bdev->man[mem_type].gpu_offset;
  597. WARN_ON_ONCE(max_offset <
  598. (amdgpu_bo_gpu_offset(bo) - domain_start));
  599. }
  600. return 0;
  601. }
  602. bo->flags |= AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
  603. /* force to pin into visible video ram */
  604. if (!(bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS))
  605. bo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  606. amdgpu_ttm_placement_from_domain(bo, domain);
  607. for (i = 0; i < bo->placement.num_placement; i++) {
  608. unsigned fpfn, lpfn;
  609. fpfn = min_offset >> PAGE_SHIFT;
  610. lpfn = max_offset >> PAGE_SHIFT;
  611. if (fpfn > bo->placements[i].fpfn)
  612. bo->placements[i].fpfn = fpfn;
  613. if (!bo->placements[i].lpfn ||
  614. (lpfn && lpfn < bo->placements[i].lpfn))
  615. bo->placements[i].lpfn = lpfn;
  616. bo->placements[i].flags |= TTM_PL_FLAG_NO_EVICT;
  617. }
  618. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  619. if (unlikely(r)) {
  620. dev_err(adev->dev, "%p pin failed\n", bo);
  621. goto error;
  622. }
  623. r = amdgpu_ttm_alloc_gart(&bo->tbo);
  624. if (unlikely(r)) {
  625. dev_err(adev->dev, "%p bind failed\n", bo);
  626. goto error;
  627. }
  628. bo->pin_count = 1;
  629. if (gpu_addr != NULL)
  630. *gpu_addr = amdgpu_bo_gpu_offset(bo);
  631. domain = amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type);
  632. if (domain == AMDGPU_GEM_DOMAIN_VRAM) {
  633. adev->vram_pin_size += amdgpu_bo_size(bo);
  634. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  635. adev->invisible_pin_size += amdgpu_bo_size(bo);
  636. } else if (domain == AMDGPU_GEM_DOMAIN_GTT) {
  637. adev->gart_pin_size += amdgpu_bo_size(bo);
  638. }
  639. error:
  640. return r;
  641. }
  642. int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr)
  643. {
  644. return amdgpu_bo_pin_restricted(bo, domain, 0, 0, gpu_addr);
  645. }
  646. int amdgpu_bo_unpin(struct amdgpu_bo *bo)
  647. {
  648. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  649. struct ttm_operation_ctx ctx = { false, false };
  650. int r, i;
  651. if (!bo->pin_count) {
  652. dev_warn(adev->dev, "%p unpin not necessary\n", bo);
  653. return 0;
  654. }
  655. bo->pin_count--;
  656. if (bo->pin_count)
  657. return 0;
  658. for (i = 0; i < bo->placement.num_placement; i++) {
  659. bo->placements[i].lpfn = 0;
  660. bo->placements[i].flags &= ~TTM_PL_FLAG_NO_EVICT;
  661. }
  662. r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
  663. if (unlikely(r)) {
  664. dev_err(adev->dev, "%p validate failed for unpin\n", bo);
  665. goto error;
  666. }
  667. if (bo->tbo.mem.mem_type == TTM_PL_VRAM) {
  668. adev->vram_pin_size -= amdgpu_bo_size(bo);
  669. if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
  670. adev->invisible_pin_size -= amdgpu_bo_size(bo);
  671. } else if (bo->tbo.mem.mem_type == TTM_PL_TT) {
  672. adev->gart_pin_size -= amdgpu_bo_size(bo);
  673. }
  674. error:
  675. return r;
  676. }
  677. int amdgpu_bo_evict_vram(struct amdgpu_device *adev)
  678. {
  679. /* late 2.6.33 fix IGP hibernate - we need pm ops to do this correct */
  680. if (0 && (adev->flags & AMD_IS_APU)) {
  681. /* Useless to evict on IGP chips */
  682. return 0;
  683. }
  684. return ttm_bo_evict_mm(&adev->mman.bdev, TTM_PL_VRAM);
  685. }
  686. static const char *amdgpu_vram_names[] = {
  687. "UNKNOWN",
  688. "GDDR1",
  689. "DDR2",
  690. "GDDR3",
  691. "GDDR4",
  692. "GDDR5",
  693. "HBM",
  694. "DDR3"
  695. };
  696. int amdgpu_bo_init(struct amdgpu_device *adev)
  697. {
  698. /* reserve PAT memory space to WC for VRAM */
  699. arch_io_reserve_memtype_wc(adev->mc.aper_base,
  700. adev->mc.aper_size);
  701. /* Add an MTRR for the VRAM */
  702. adev->mc.vram_mtrr = arch_phys_wc_add(adev->mc.aper_base,
  703. adev->mc.aper_size);
  704. DRM_INFO("Detected VRAM RAM=%lluM, BAR=%lluM\n",
  705. adev->mc.mc_vram_size >> 20,
  706. (unsigned long long)adev->mc.aper_size >> 20);
  707. DRM_INFO("RAM width %dbits %s\n",
  708. adev->mc.vram_width, amdgpu_vram_names[adev->mc.vram_type]);
  709. return amdgpu_ttm_init(adev);
  710. }
  711. void amdgpu_bo_fini(struct amdgpu_device *adev)
  712. {
  713. amdgpu_ttm_fini(adev);
  714. arch_phys_wc_del(adev->mc.vram_mtrr);
  715. arch_io_free_memtype_wc(adev->mc.aper_base, adev->mc.aper_size);
  716. }
  717. int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
  718. struct vm_area_struct *vma)
  719. {
  720. return ttm_fbdev_mmap(vma, &bo->tbo);
  721. }
  722. int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags)
  723. {
  724. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
  725. if (adev->family <= AMDGPU_FAMILY_CZ &&
  726. AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT) > 6)
  727. return -EINVAL;
  728. bo->tiling_flags = tiling_flags;
  729. return 0;
  730. }
  731. void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags)
  732. {
  733. lockdep_assert_held(&bo->tbo.resv->lock.base);
  734. if (tiling_flags)
  735. *tiling_flags = bo->tiling_flags;
  736. }
  737. int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
  738. uint32_t metadata_size, uint64_t flags)
  739. {
  740. void *buffer;
  741. if (!metadata_size) {
  742. if (bo->metadata_size) {
  743. kfree(bo->metadata);
  744. bo->metadata = NULL;
  745. bo->metadata_size = 0;
  746. }
  747. return 0;
  748. }
  749. if (metadata == NULL)
  750. return -EINVAL;
  751. buffer = kmemdup(metadata, metadata_size, GFP_KERNEL);
  752. if (buffer == NULL)
  753. return -ENOMEM;
  754. kfree(bo->metadata);
  755. bo->metadata_flags = flags;
  756. bo->metadata = buffer;
  757. bo->metadata_size = metadata_size;
  758. return 0;
  759. }
  760. int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
  761. size_t buffer_size, uint32_t *metadata_size,
  762. uint64_t *flags)
  763. {
  764. if (!buffer && !metadata_size)
  765. return -EINVAL;
  766. if (buffer) {
  767. if (buffer_size < bo->metadata_size)
  768. return -EINVAL;
  769. if (bo->metadata_size)
  770. memcpy(buffer, bo->metadata, bo->metadata_size);
  771. }
  772. if (metadata_size)
  773. *metadata_size = bo->metadata_size;
  774. if (flags)
  775. *flags = bo->metadata_flags;
  776. return 0;
  777. }
  778. void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
  779. bool evict,
  780. struct ttm_mem_reg *new_mem)
  781. {
  782. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  783. struct amdgpu_bo *abo;
  784. struct ttm_mem_reg *old_mem = &bo->mem;
  785. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  786. return;
  787. abo = ttm_to_amdgpu_bo(bo);
  788. amdgpu_vm_bo_invalidate(adev, abo, evict);
  789. amdgpu_bo_kunmap(abo);
  790. /* remember the eviction */
  791. if (evict)
  792. atomic64_inc(&adev->num_evictions);
  793. /* update statistics */
  794. if (!new_mem)
  795. return;
  796. /* move_notify is called before move happens */
  797. trace_amdgpu_ttm_bo_move(abo, new_mem->mem_type, old_mem->mem_type);
  798. }
  799. int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo)
  800. {
  801. struct amdgpu_device *adev = amdgpu_ttm_adev(bo->bdev);
  802. struct ttm_operation_ctx ctx = { false, false };
  803. struct amdgpu_bo *abo;
  804. unsigned long offset, size;
  805. int r;
  806. if (!amdgpu_ttm_bo_is_amdgpu_bo(bo))
  807. return 0;
  808. abo = ttm_to_amdgpu_bo(bo);
  809. /* Remember that this BO was accessed by the CPU */
  810. abo->flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
  811. if (bo->mem.mem_type != TTM_PL_VRAM)
  812. return 0;
  813. size = bo->mem.num_pages << PAGE_SHIFT;
  814. offset = bo->mem.start << PAGE_SHIFT;
  815. if ((offset + size) <= adev->mc.visible_vram_size)
  816. return 0;
  817. /* Can't move a pinned BO to visible VRAM */
  818. if (abo->pin_count > 0)
  819. return -EINVAL;
  820. /* hurrah the memory is not visible ! */
  821. atomic64_inc(&adev->num_vram_cpu_page_faults);
  822. amdgpu_ttm_placement_from_domain(abo, AMDGPU_GEM_DOMAIN_VRAM |
  823. AMDGPU_GEM_DOMAIN_GTT);
  824. /* Avoid costly evictions; only set GTT as a busy placement */
  825. abo->placement.num_busy_placement = 1;
  826. abo->placement.busy_placement = &abo->placements[1];
  827. r = ttm_bo_validate(bo, &abo->placement, &ctx);
  828. if (unlikely(r != 0))
  829. return r;
  830. offset = bo->mem.start << PAGE_SHIFT;
  831. /* this should never happen */
  832. if (bo->mem.mem_type == TTM_PL_VRAM &&
  833. (offset + size) > adev->mc.visible_vram_size)
  834. return -EINVAL;
  835. return 0;
  836. }
  837. /**
  838. * amdgpu_bo_fence - add fence to buffer object
  839. *
  840. * @bo: buffer object in question
  841. * @fence: fence to add
  842. * @shared: true if fence should be added shared
  843. *
  844. */
  845. void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
  846. bool shared)
  847. {
  848. struct reservation_object *resv = bo->tbo.resv;
  849. if (shared)
  850. reservation_object_add_shared_fence(resv, fence);
  851. else
  852. reservation_object_add_excl_fence(resv, fence);
  853. }
  854. /**
  855. * amdgpu_bo_gpu_offset - return GPU offset of bo
  856. * @bo: amdgpu object for which we query the offset
  857. *
  858. * Returns current GPU offset of the object.
  859. *
  860. * Note: object should either be pinned or reserved when calling this
  861. * function, it might be useful to add check for this for debugging.
  862. */
  863. u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo)
  864. {
  865. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_SYSTEM);
  866. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_TT &&
  867. !amdgpu_gtt_mgr_has_gart_addr(&bo->tbo.mem));
  868. WARN_ON_ONCE(!ww_mutex_is_locked(&bo->tbo.resv->lock) &&
  869. !bo->pin_count);
  870. WARN_ON_ONCE(bo->tbo.mem.start == AMDGPU_BO_INVALID_OFFSET);
  871. WARN_ON_ONCE(bo->tbo.mem.mem_type == TTM_PL_VRAM &&
  872. !(bo->flags & AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS));
  873. return bo->tbo.offset;
  874. }