i915_irq.c 134 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824382538263827382838293830383138323833383438353836383738383839384038413842384338443845384638473848384938503851385238533854385538563857385838593860386138623863386438653866386738683869387038713872387338743875387638773878387938803881388238833884388538863887388838893890389138923893389438953896389738983899390039013902390339043905390639073908390939103911391239133914391539163917391839193920392139223923392439253926392739283929393039313932393339343935393639373938393939403941394239433944394539463947394839493950395139523953395439553956395739583959396039613962396339643965396639673968396939703971397239733974397539763977397839793980398139823983398439853986398739883989399039913992399339943995399639973998399940004001400240034004400540064007400840094010401140124013401440154016401740184019402040214022402340244025402640274028402940304031403240334034403540364037403840394040404140424043404440454046404740484049405040514052405340544055405640574058405940604061406240634064406540664067406840694070407140724073407440754076407740784079408040814082408340844085408640874088408940904091409240934094409540964097409840994100410141024103410441054106410741084109411041114112411341144115411641174118411941204121412241234124412541264127412841294130413141324133413441354136413741384139414041414142414341444145414641474148414941504151415241534154415541564157415841594160416141624163416441654166416741684169417041714172417341744175417641774178417941804181418241834184418541864187418841894190419141924193419441954196419741984199420042014202420342044205420642074208420942104211421242134214421542164217421842194220422142224223422442254226422742284229423042314232423342344235423642374238423942404241424242434244424542464247424842494250425142524253425442554256425742584259426042614262426342644265426642674268426942704271427242734274427542764277427842794280428142824283428442854286428742884289429042914292429342944295429642974298429943004301430243034304430543064307430843094310431143124313431443154316431743184319432043214322432343244325432643274328432943304331433243334334433543364337433843394340434143424343434443454346434743484349435043514352435343544355435643574358435943604361436243634364436543664367436843694370437143724373437443754376437743784379438043814382438343844385438643874388438943904391439243934394439543964397439843994400440144024403440444054406440744084409441044114412441344144415441644174418441944204421442244234424442544264427442844294430443144324433443444354436443744384439444044414442444344444445444644474448444944504451445244534454445544564457445844594460446144624463446444654466446744684469447044714472447344744475447644774478447944804481448244834484448544864487448844894490449144924493449444954496449744984499450045014502450345044505450645074508450945104511451245134514451545164517451845194520452145224523452445254526452745284529453045314532453345344535453645374538453945404541454245434544454545464547454845494550455145524553455445554556455745584559456045614562456345644565456645674568456945704571457245734574457545764577457845794580458145824583458445854586458745884589459045914592459345944595459645974598459946004601460246034604460546064607460846094610461146124613461446154616461746184619462046214622462346244625462646274628462946304631463246334634463546364637463846394640464146424643464446454646464746484649465046514652465346544655465646574658465946604661466246634664466546664667466846694670467146724673467446754676467746784679468046814682468346844685468646874688468946904691469246934694469546964697469846994700470147024703470447054706470747084709471047114712471347144715471647174718471947204721472247234724472547264727472847294730473147324733473447354736473747384739474047414742474347444745474647474748474947504751475247534754475547564757475847594760476147624763476447654766476747684769477047714772477347744775477647774778477947804781478247834784478547864787478847894790479147924793479447954796479747984799480048014802480348044805480648074808480948104811481248134814481548164817481848194820482148224823482448254826482748284829483048314832483348344835483648374838483948404841484248434844484548464847484848494850485148524853485448554856485748584859486048614862486348644865486648674868486948704871487248734874487548764877487848794880488148824883488448854886488748884889489048914892489348944895489648974898489949004901490249034904490549064907490849094910491149124913491449154916491749184919492049214922492349244925492649274928492949304931493249334934
  1. /* i915_irq.c -- IRQ support for the I915 -*- linux-c -*-
  2. */
  3. /*
  4. * Copyright 2003 Tungsten Graphics, Inc., Cedar Park, Texas.
  5. * All Rights Reserved.
  6. *
  7. * Permission is hereby granted, free of charge, to any person obtaining a
  8. * copy of this software and associated documentation files (the
  9. * "Software"), to deal in the Software without restriction, including
  10. * without limitation the rights to use, copy, modify, merge, publish,
  11. * distribute, sub license, and/or sell copies of the Software, and to
  12. * permit persons to whom the Software is furnished to do so, subject to
  13. * the following conditions:
  14. *
  15. * The above copyright notice and this permission notice (including the
  16. * next paragraph) shall be included in all copies or substantial portions
  17. * of the Software.
  18. *
  19. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS
  20. * OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  21. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT.
  22. * IN NO EVENT SHALL TUNGSTEN GRAPHICS AND/OR ITS SUPPLIERS BE LIABLE FOR
  23. * ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT,
  24. * TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE
  25. * SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
  26. *
  27. */
  28. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  29. #include <linux/sysrq.h>
  30. #include <linux/slab.h>
  31. #include <linux/circ_buf.h>
  32. #include <drm/drmP.h>
  33. #include <drm/i915_drm.h>
  34. #include "i915_drv.h"
  35. #include "i915_trace.h"
  36. #include "intel_drv.h"
  37. /**
  38. * DOC: interrupt handling
  39. *
  40. * These functions provide the basic support for enabling and disabling the
  41. * interrupt handling support. There's a lot more functionality in i915_irq.c
  42. * and related files, but that will be described in separate chapters.
  43. */
  44. static const u32 hpd_ilk[HPD_NUM_PINS] = {
  45. [HPD_PORT_A] = DE_DP_A_HOTPLUG,
  46. };
  47. static const u32 hpd_ivb[HPD_NUM_PINS] = {
  48. [HPD_PORT_A] = DE_DP_A_HOTPLUG_IVB,
  49. };
  50. static const u32 hpd_bdw[HPD_NUM_PINS] = {
  51. [HPD_PORT_A] = GEN8_PORT_DP_A_HOTPLUG,
  52. };
  53. static const u32 hpd_ibx[HPD_NUM_PINS] = {
  54. [HPD_CRT] = SDE_CRT_HOTPLUG,
  55. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG,
  56. [HPD_PORT_B] = SDE_PORTB_HOTPLUG,
  57. [HPD_PORT_C] = SDE_PORTC_HOTPLUG,
  58. [HPD_PORT_D] = SDE_PORTD_HOTPLUG
  59. };
  60. static const u32 hpd_cpt[HPD_NUM_PINS] = {
  61. [HPD_CRT] = SDE_CRT_HOTPLUG_CPT,
  62. [HPD_SDVO_B] = SDE_SDVOB_HOTPLUG_CPT,
  63. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  64. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  65. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT
  66. };
  67. static const u32 hpd_spt[HPD_NUM_PINS] = {
  68. [HPD_PORT_A] = SDE_PORTA_HOTPLUG_SPT,
  69. [HPD_PORT_B] = SDE_PORTB_HOTPLUG_CPT,
  70. [HPD_PORT_C] = SDE_PORTC_HOTPLUG_CPT,
  71. [HPD_PORT_D] = SDE_PORTD_HOTPLUG_CPT,
  72. [HPD_PORT_E] = SDE_PORTE_HOTPLUG_SPT
  73. };
  74. static const u32 hpd_mask_i915[HPD_NUM_PINS] = {
  75. [HPD_CRT] = CRT_HOTPLUG_INT_EN,
  76. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_EN,
  77. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_EN,
  78. [HPD_PORT_B] = PORTB_HOTPLUG_INT_EN,
  79. [HPD_PORT_C] = PORTC_HOTPLUG_INT_EN,
  80. [HPD_PORT_D] = PORTD_HOTPLUG_INT_EN
  81. };
  82. static const u32 hpd_status_g4x[HPD_NUM_PINS] = {
  83. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  84. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_G4X,
  85. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_G4X,
  86. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  87. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  88. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  89. };
  90. static const u32 hpd_status_i915[HPD_NUM_PINS] = {
  91. [HPD_CRT] = CRT_HOTPLUG_INT_STATUS,
  92. [HPD_SDVO_B] = SDVOB_HOTPLUG_INT_STATUS_I915,
  93. [HPD_SDVO_C] = SDVOC_HOTPLUG_INT_STATUS_I915,
  94. [HPD_PORT_B] = PORTB_HOTPLUG_INT_STATUS,
  95. [HPD_PORT_C] = PORTC_HOTPLUG_INT_STATUS,
  96. [HPD_PORT_D] = PORTD_HOTPLUG_INT_STATUS
  97. };
  98. /* BXT hpd list */
  99. static const u32 hpd_bxt[HPD_NUM_PINS] = {
  100. [HPD_PORT_A] = BXT_DE_PORT_HP_DDIA,
  101. [HPD_PORT_B] = BXT_DE_PORT_HP_DDIB,
  102. [HPD_PORT_C] = BXT_DE_PORT_HP_DDIC
  103. };
  104. static const u32 hpd_gen11[HPD_NUM_PINS] = {
  105. [HPD_PORT_C] = GEN11_TC1_HOTPLUG | GEN11_TBT1_HOTPLUG,
  106. [HPD_PORT_D] = GEN11_TC2_HOTPLUG | GEN11_TBT2_HOTPLUG,
  107. [HPD_PORT_E] = GEN11_TC3_HOTPLUG | GEN11_TBT3_HOTPLUG,
  108. [HPD_PORT_F] = GEN11_TC4_HOTPLUG | GEN11_TBT4_HOTPLUG
  109. };
  110. static const u32 hpd_icp[HPD_NUM_PINS] = {
  111. [HPD_PORT_A] = SDE_DDIA_HOTPLUG_ICP,
  112. [HPD_PORT_B] = SDE_DDIB_HOTPLUG_ICP,
  113. [HPD_PORT_C] = SDE_TC1_HOTPLUG_ICP,
  114. [HPD_PORT_D] = SDE_TC2_HOTPLUG_ICP,
  115. [HPD_PORT_E] = SDE_TC3_HOTPLUG_ICP,
  116. [HPD_PORT_F] = SDE_TC4_HOTPLUG_ICP
  117. };
  118. /* IIR can theoretically queue up two events. Be paranoid. */
  119. #define GEN8_IRQ_RESET_NDX(type, which) do { \
  120. I915_WRITE(GEN8_##type##_IMR(which), 0xffffffff); \
  121. POSTING_READ(GEN8_##type##_IMR(which)); \
  122. I915_WRITE(GEN8_##type##_IER(which), 0); \
  123. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  124. POSTING_READ(GEN8_##type##_IIR(which)); \
  125. I915_WRITE(GEN8_##type##_IIR(which), 0xffffffff); \
  126. POSTING_READ(GEN8_##type##_IIR(which)); \
  127. } while (0)
  128. #define GEN3_IRQ_RESET(type) do { \
  129. I915_WRITE(type##IMR, 0xffffffff); \
  130. POSTING_READ(type##IMR); \
  131. I915_WRITE(type##IER, 0); \
  132. I915_WRITE(type##IIR, 0xffffffff); \
  133. POSTING_READ(type##IIR); \
  134. I915_WRITE(type##IIR, 0xffffffff); \
  135. POSTING_READ(type##IIR); \
  136. } while (0)
  137. #define GEN2_IRQ_RESET(type) do { \
  138. I915_WRITE16(type##IMR, 0xffff); \
  139. POSTING_READ16(type##IMR); \
  140. I915_WRITE16(type##IER, 0); \
  141. I915_WRITE16(type##IIR, 0xffff); \
  142. POSTING_READ16(type##IIR); \
  143. I915_WRITE16(type##IIR, 0xffff); \
  144. POSTING_READ16(type##IIR); \
  145. } while (0)
  146. /*
  147. * We should clear IMR at preinstall/uninstall, and just check at postinstall.
  148. */
  149. static void gen3_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  150. i915_reg_t reg)
  151. {
  152. u32 val = I915_READ(reg);
  153. if (val == 0)
  154. return;
  155. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  156. i915_mmio_reg_offset(reg), val);
  157. I915_WRITE(reg, 0xffffffff);
  158. POSTING_READ(reg);
  159. I915_WRITE(reg, 0xffffffff);
  160. POSTING_READ(reg);
  161. }
  162. static void gen2_assert_iir_is_zero(struct drm_i915_private *dev_priv,
  163. i915_reg_t reg)
  164. {
  165. u16 val = I915_READ16(reg);
  166. if (val == 0)
  167. return;
  168. WARN(1, "Interrupt register 0x%x is not zero: 0x%08x\n",
  169. i915_mmio_reg_offset(reg), val);
  170. I915_WRITE16(reg, 0xffff);
  171. POSTING_READ16(reg);
  172. I915_WRITE16(reg, 0xffff);
  173. POSTING_READ16(reg);
  174. }
  175. #define GEN8_IRQ_INIT_NDX(type, which, imr_val, ier_val) do { \
  176. gen3_assert_iir_is_zero(dev_priv, GEN8_##type##_IIR(which)); \
  177. I915_WRITE(GEN8_##type##_IER(which), (ier_val)); \
  178. I915_WRITE(GEN8_##type##_IMR(which), (imr_val)); \
  179. POSTING_READ(GEN8_##type##_IMR(which)); \
  180. } while (0)
  181. #define GEN3_IRQ_INIT(type, imr_val, ier_val) do { \
  182. gen3_assert_iir_is_zero(dev_priv, type##IIR); \
  183. I915_WRITE(type##IER, (ier_val)); \
  184. I915_WRITE(type##IMR, (imr_val)); \
  185. POSTING_READ(type##IMR); \
  186. } while (0)
  187. #define GEN2_IRQ_INIT(type, imr_val, ier_val) do { \
  188. gen2_assert_iir_is_zero(dev_priv, type##IIR); \
  189. I915_WRITE16(type##IER, (ier_val)); \
  190. I915_WRITE16(type##IMR, (imr_val)); \
  191. POSTING_READ16(type##IMR); \
  192. } while (0)
  193. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  194. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir);
  195. /* For display hotplug interrupt */
  196. static inline void
  197. i915_hotplug_interrupt_update_locked(struct drm_i915_private *dev_priv,
  198. uint32_t mask,
  199. uint32_t bits)
  200. {
  201. uint32_t val;
  202. lockdep_assert_held(&dev_priv->irq_lock);
  203. WARN_ON(bits & ~mask);
  204. val = I915_READ(PORT_HOTPLUG_EN);
  205. val &= ~mask;
  206. val |= bits;
  207. I915_WRITE(PORT_HOTPLUG_EN, val);
  208. }
  209. /**
  210. * i915_hotplug_interrupt_update - update hotplug interrupt enable
  211. * @dev_priv: driver private
  212. * @mask: bits to update
  213. * @bits: bits to enable
  214. * NOTE: the HPD enable bits are modified both inside and outside
  215. * of an interrupt context. To avoid that read-modify-write cycles
  216. * interfer, these bits are protected by a spinlock. Since this
  217. * function is usually not called from a context where the lock is
  218. * held already, this function acquires the lock itself. A non-locking
  219. * version is also available.
  220. */
  221. void i915_hotplug_interrupt_update(struct drm_i915_private *dev_priv,
  222. uint32_t mask,
  223. uint32_t bits)
  224. {
  225. spin_lock_irq(&dev_priv->irq_lock);
  226. i915_hotplug_interrupt_update_locked(dev_priv, mask, bits);
  227. spin_unlock_irq(&dev_priv->irq_lock);
  228. }
  229. static u32
  230. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  231. const unsigned int bank, const unsigned int bit);
  232. bool gen11_reset_one_iir(struct drm_i915_private * const i915,
  233. const unsigned int bank,
  234. const unsigned int bit)
  235. {
  236. void __iomem * const regs = i915->regs;
  237. u32 dw;
  238. lockdep_assert_held(&i915->irq_lock);
  239. dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  240. if (dw & BIT(bit)) {
  241. /*
  242. * According to the BSpec, DW_IIR bits cannot be cleared without
  243. * first servicing the Selector & Shared IIR registers.
  244. */
  245. gen11_gt_engine_identity(i915, bank, bit);
  246. /*
  247. * We locked GT INT DW by reading it. If we want to (try
  248. * to) recover from this succesfully, we need to clear
  249. * our bit, otherwise we are locking the register for
  250. * everybody.
  251. */
  252. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), BIT(bit));
  253. return true;
  254. }
  255. return false;
  256. }
  257. /**
  258. * ilk_update_display_irq - update DEIMR
  259. * @dev_priv: driver private
  260. * @interrupt_mask: mask of interrupt bits to update
  261. * @enabled_irq_mask: mask of interrupt bits to enable
  262. */
  263. void ilk_update_display_irq(struct drm_i915_private *dev_priv,
  264. uint32_t interrupt_mask,
  265. uint32_t enabled_irq_mask)
  266. {
  267. uint32_t new_val;
  268. lockdep_assert_held(&dev_priv->irq_lock);
  269. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  270. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  271. return;
  272. new_val = dev_priv->irq_mask;
  273. new_val &= ~interrupt_mask;
  274. new_val |= (~enabled_irq_mask & interrupt_mask);
  275. if (new_val != dev_priv->irq_mask) {
  276. dev_priv->irq_mask = new_val;
  277. I915_WRITE(DEIMR, dev_priv->irq_mask);
  278. POSTING_READ(DEIMR);
  279. }
  280. }
  281. /**
  282. * ilk_update_gt_irq - update GTIMR
  283. * @dev_priv: driver private
  284. * @interrupt_mask: mask of interrupt bits to update
  285. * @enabled_irq_mask: mask of interrupt bits to enable
  286. */
  287. static void ilk_update_gt_irq(struct drm_i915_private *dev_priv,
  288. uint32_t interrupt_mask,
  289. uint32_t enabled_irq_mask)
  290. {
  291. lockdep_assert_held(&dev_priv->irq_lock);
  292. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  293. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  294. return;
  295. dev_priv->gt_irq_mask &= ~interrupt_mask;
  296. dev_priv->gt_irq_mask |= (~enabled_irq_mask & interrupt_mask);
  297. I915_WRITE(GTIMR, dev_priv->gt_irq_mask);
  298. }
  299. void gen5_enable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  300. {
  301. ilk_update_gt_irq(dev_priv, mask, mask);
  302. POSTING_READ_FW(GTIMR);
  303. }
  304. void gen5_disable_gt_irq(struct drm_i915_private *dev_priv, uint32_t mask)
  305. {
  306. ilk_update_gt_irq(dev_priv, mask, 0);
  307. }
  308. static i915_reg_t gen6_pm_iir(struct drm_i915_private *dev_priv)
  309. {
  310. WARN_ON_ONCE(INTEL_GEN(dev_priv) >= 11);
  311. return INTEL_GEN(dev_priv) >= 8 ? GEN8_GT_IIR(2) : GEN6_PMIIR;
  312. }
  313. static i915_reg_t gen6_pm_imr(struct drm_i915_private *dev_priv)
  314. {
  315. if (INTEL_GEN(dev_priv) >= 11)
  316. return GEN11_GPM_WGBOXPERF_INTR_MASK;
  317. else if (INTEL_GEN(dev_priv) >= 8)
  318. return GEN8_GT_IMR(2);
  319. else
  320. return GEN6_PMIMR;
  321. }
  322. static i915_reg_t gen6_pm_ier(struct drm_i915_private *dev_priv)
  323. {
  324. if (INTEL_GEN(dev_priv) >= 11)
  325. return GEN11_GPM_WGBOXPERF_INTR_ENABLE;
  326. else if (INTEL_GEN(dev_priv) >= 8)
  327. return GEN8_GT_IER(2);
  328. else
  329. return GEN6_PMIER;
  330. }
  331. /**
  332. * snb_update_pm_irq - update GEN6_PMIMR
  333. * @dev_priv: driver private
  334. * @interrupt_mask: mask of interrupt bits to update
  335. * @enabled_irq_mask: mask of interrupt bits to enable
  336. */
  337. static void snb_update_pm_irq(struct drm_i915_private *dev_priv,
  338. uint32_t interrupt_mask,
  339. uint32_t enabled_irq_mask)
  340. {
  341. uint32_t new_val;
  342. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  343. lockdep_assert_held(&dev_priv->irq_lock);
  344. new_val = dev_priv->pm_imr;
  345. new_val &= ~interrupt_mask;
  346. new_val |= (~enabled_irq_mask & interrupt_mask);
  347. if (new_val != dev_priv->pm_imr) {
  348. dev_priv->pm_imr = new_val;
  349. I915_WRITE(gen6_pm_imr(dev_priv), dev_priv->pm_imr);
  350. POSTING_READ(gen6_pm_imr(dev_priv));
  351. }
  352. }
  353. void gen6_unmask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  354. {
  355. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  356. return;
  357. snb_update_pm_irq(dev_priv, mask, mask);
  358. }
  359. static void __gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  360. {
  361. snb_update_pm_irq(dev_priv, mask, 0);
  362. }
  363. void gen6_mask_pm_irq(struct drm_i915_private *dev_priv, u32 mask)
  364. {
  365. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  366. return;
  367. __gen6_mask_pm_irq(dev_priv, mask);
  368. }
  369. static void gen6_reset_pm_iir(struct drm_i915_private *dev_priv, u32 reset_mask)
  370. {
  371. i915_reg_t reg = gen6_pm_iir(dev_priv);
  372. lockdep_assert_held(&dev_priv->irq_lock);
  373. I915_WRITE(reg, reset_mask);
  374. I915_WRITE(reg, reset_mask);
  375. POSTING_READ(reg);
  376. }
  377. static void gen6_enable_pm_irq(struct drm_i915_private *dev_priv, u32 enable_mask)
  378. {
  379. lockdep_assert_held(&dev_priv->irq_lock);
  380. dev_priv->pm_ier |= enable_mask;
  381. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  382. gen6_unmask_pm_irq(dev_priv, enable_mask);
  383. /* unmask_pm_irq provides an implicit barrier (POSTING_READ) */
  384. }
  385. static void gen6_disable_pm_irq(struct drm_i915_private *dev_priv, u32 disable_mask)
  386. {
  387. lockdep_assert_held(&dev_priv->irq_lock);
  388. dev_priv->pm_ier &= ~disable_mask;
  389. __gen6_mask_pm_irq(dev_priv, disable_mask);
  390. I915_WRITE(gen6_pm_ier(dev_priv), dev_priv->pm_ier);
  391. /* though a barrier is missing here, but don't really need a one */
  392. }
  393. void gen11_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  394. {
  395. spin_lock_irq(&dev_priv->irq_lock);
  396. while (gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM))
  397. ;
  398. dev_priv->gt_pm.rps.pm_iir = 0;
  399. spin_unlock_irq(&dev_priv->irq_lock);
  400. }
  401. void gen6_reset_rps_interrupts(struct drm_i915_private *dev_priv)
  402. {
  403. spin_lock_irq(&dev_priv->irq_lock);
  404. gen6_reset_pm_iir(dev_priv, dev_priv->pm_rps_events);
  405. dev_priv->gt_pm.rps.pm_iir = 0;
  406. spin_unlock_irq(&dev_priv->irq_lock);
  407. }
  408. void gen6_enable_rps_interrupts(struct drm_i915_private *dev_priv)
  409. {
  410. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  411. if (READ_ONCE(rps->interrupts_enabled))
  412. return;
  413. spin_lock_irq(&dev_priv->irq_lock);
  414. WARN_ON_ONCE(rps->pm_iir);
  415. if (INTEL_GEN(dev_priv) >= 11)
  416. WARN_ON_ONCE(gen11_reset_one_iir(dev_priv, 0, GEN11_GTPM));
  417. else
  418. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) & dev_priv->pm_rps_events);
  419. rps->interrupts_enabled = true;
  420. gen6_enable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  421. spin_unlock_irq(&dev_priv->irq_lock);
  422. }
  423. void gen6_disable_rps_interrupts(struct drm_i915_private *dev_priv)
  424. {
  425. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  426. if (!READ_ONCE(rps->interrupts_enabled))
  427. return;
  428. spin_lock_irq(&dev_priv->irq_lock);
  429. rps->interrupts_enabled = false;
  430. I915_WRITE(GEN6_PMINTRMSK, gen6_sanitize_rps_pm_mask(dev_priv, ~0u));
  431. gen6_disable_pm_irq(dev_priv, dev_priv->pm_rps_events);
  432. spin_unlock_irq(&dev_priv->irq_lock);
  433. synchronize_irq(dev_priv->drm.irq);
  434. /* Now that we will not be generating any more work, flush any
  435. * outstanding tasks. As we are called on the RPS idle path,
  436. * we will reset the GPU to minimum frequencies, so the current
  437. * state of the worker can be discarded.
  438. */
  439. cancel_work_sync(&rps->work);
  440. if (INTEL_GEN(dev_priv) >= 11)
  441. gen11_reset_rps_interrupts(dev_priv);
  442. else
  443. gen6_reset_rps_interrupts(dev_priv);
  444. }
  445. void gen9_reset_guc_interrupts(struct drm_i915_private *dev_priv)
  446. {
  447. assert_rpm_wakelock_held(dev_priv);
  448. spin_lock_irq(&dev_priv->irq_lock);
  449. gen6_reset_pm_iir(dev_priv, dev_priv->pm_guc_events);
  450. spin_unlock_irq(&dev_priv->irq_lock);
  451. }
  452. void gen9_enable_guc_interrupts(struct drm_i915_private *dev_priv)
  453. {
  454. assert_rpm_wakelock_held(dev_priv);
  455. spin_lock_irq(&dev_priv->irq_lock);
  456. if (!dev_priv->guc.interrupts_enabled) {
  457. WARN_ON_ONCE(I915_READ(gen6_pm_iir(dev_priv)) &
  458. dev_priv->pm_guc_events);
  459. dev_priv->guc.interrupts_enabled = true;
  460. gen6_enable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  461. }
  462. spin_unlock_irq(&dev_priv->irq_lock);
  463. }
  464. void gen9_disable_guc_interrupts(struct drm_i915_private *dev_priv)
  465. {
  466. assert_rpm_wakelock_held(dev_priv);
  467. spin_lock_irq(&dev_priv->irq_lock);
  468. dev_priv->guc.interrupts_enabled = false;
  469. gen6_disable_pm_irq(dev_priv, dev_priv->pm_guc_events);
  470. spin_unlock_irq(&dev_priv->irq_lock);
  471. synchronize_irq(dev_priv->drm.irq);
  472. gen9_reset_guc_interrupts(dev_priv);
  473. }
  474. /**
  475. * bdw_update_port_irq - update DE port interrupt
  476. * @dev_priv: driver private
  477. * @interrupt_mask: mask of interrupt bits to update
  478. * @enabled_irq_mask: mask of interrupt bits to enable
  479. */
  480. static void bdw_update_port_irq(struct drm_i915_private *dev_priv,
  481. uint32_t interrupt_mask,
  482. uint32_t enabled_irq_mask)
  483. {
  484. uint32_t new_val;
  485. uint32_t old_val;
  486. lockdep_assert_held(&dev_priv->irq_lock);
  487. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  488. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  489. return;
  490. old_val = I915_READ(GEN8_DE_PORT_IMR);
  491. new_val = old_val;
  492. new_val &= ~interrupt_mask;
  493. new_val |= (~enabled_irq_mask & interrupt_mask);
  494. if (new_val != old_val) {
  495. I915_WRITE(GEN8_DE_PORT_IMR, new_val);
  496. POSTING_READ(GEN8_DE_PORT_IMR);
  497. }
  498. }
  499. /**
  500. * bdw_update_pipe_irq - update DE pipe interrupt
  501. * @dev_priv: driver private
  502. * @pipe: pipe whose interrupt to update
  503. * @interrupt_mask: mask of interrupt bits to update
  504. * @enabled_irq_mask: mask of interrupt bits to enable
  505. */
  506. void bdw_update_pipe_irq(struct drm_i915_private *dev_priv,
  507. enum pipe pipe,
  508. uint32_t interrupt_mask,
  509. uint32_t enabled_irq_mask)
  510. {
  511. uint32_t new_val;
  512. lockdep_assert_held(&dev_priv->irq_lock);
  513. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  514. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  515. return;
  516. new_val = dev_priv->de_irq_mask[pipe];
  517. new_val &= ~interrupt_mask;
  518. new_val |= (~enabled_irq_mask & interrupt_mask);
  519. if (new_val != dev_priv->de_irq_mask[pipe]) {
  520. dev_priv->de_irq_mask[pipe] = new_val;
  521. I915_WRITE(GEN8_DE_PIPE_IMR(pipe), dev_priv->de_irq_mask[pipe]);
  522. POSTING_READ(GEN8_DE_PIPE_IMR(pipe));
  523. }
  524. }
  525. /**
  526. * ibx_display_interrupt_update - update SDEIMR
  527. * @dev_priv: driver private
  528. * @interrupt_mask: mask of interrupt bits to update
  529. * @enabled_irq_mask: mask of interrupt bits to enable
  530. */
  531. void ibx_display_interrupt_update(struct drm_i915_private *dev_priv,
  532. uint32_t interrupt_mask,
  533. uint32_t enabled_irq_mask)
  534. {
  535. uint32_t sdeimr = I915_READ(SDEIMR);
  536. sdeimr &= ~interrupt_mask;
  537. sdeimr |= (~enabled_irq_mask & interrupt_mask);
  538. WARN_ON(enabled_irq_mask & ~interrupt_mask);
  539. lockdep_assert_held(&dev_priv->irq_lock);
  540. if (WARN_ON(!intel_irqs_enabled(dev_priv)))
  541. return;
  542. I915_WRITE(SDEIMR, sdeimr);
  543. POSTING_READ(SDEIMR);
  544. }
  545. u32 i915_pipestat_enable_mask(struct drm_i915_private *dev_priv,
  546. enum pipe pipe)
  547. {
  548. u32 status_mask = dev_priv->pipestat_irq_mask[pipe];
  549. u32 enable_mask = status_mask << 16;
  550. lockdep_assert_held(&dev_priv->irq_lock);
  551. if (INTEL_GEN(dev_priv) < 5)
  552. goto out;
  553. /*
  554. * On pipe A we don't support the PSR interrupt yet,
  555. * on pipe B and C the same bit MBZ.
  556. */
  557. if (WARN_ON_ONCE(status_mask & PIPE_A_PSR_STATUS_VLV))
  558. return 0;
  559. /*
  560. * On pipe B and C we don't support the PSR interrupt yet, on pipe
  561. * A the same bit is for perf counters which we don't use either.
  562. */
  563. if (WARN_ON_ONCE(status_mask & PIPE_B_PSR_STATUS_VLV))
  564. return 0;
  565. enable_mask &= ~(PIPE_FIFO_UNDERRUN_STATUS |
  566. SPRITE0_FLIP_DONE_INT_EN_VLV |
  567. SPRITE1_FLIP_DONE_INT_EN_VLV);
  568. if (status_mask & SPRITE0_FLIP_DONE_INT_STATUS_VLV)
  569. enable_mask |= SPRITE0_FLIP_DONE_INT_EN_VLV;
  570. if (status_mask & SPRITE1_FLIP_DONE_INT_STATUS_VLV)
  571. enable_mask |= SPRITE1_FLIP_DONE_INT_EN_VLV;
  572. out:
  573. WARN_ONCE(enable_mask & ~PIPESTAT_INT_ENABLE_MASK ||
  574. status_mask & ~PIPESTAT_INT_STATUS_MASK,
  575. "pipe %c: enable_mask=0x%x, status_mask=0x%x\n",
  576. pipe_name(pipe), enable_mask, status_mask);
  577. return enable_mask;
  578. }
  579. void i915_enable_pipestat(struct drm_i915_private *dev_priv,
  580. enum pipe pipe, u32 status_mask)
  581. {
  582. i915_reg_t reg = PIPESTAT(pipe);
  583. u32 enable_mask;
  584. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  585. "pipe %c: status_mask=0x%x\n",
  586. pipe_name(pipe), status_mask);
  587. lockdep_assert_held(&dev_priv->irq_lock);
  588. WARN_ON(!intel_irqs_enabled(dev_priv));
  589. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == status_mask)
  590. return;
  591. dev_priv->pipestat_irq_mask[pipe] |= status_mask;
  592. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  593. I915_WRITE(reg, enable_mask | status_mask);
  594. POSTING_READ(reg);
  595. }
  596. void i915_disable_pipestat(struct drm_i915_private *dev_priv,
  597. enum pipe pipe, u32 status_mask)
  598. {
  599. i915_reg_t reg = PIPESTAT(pipe);
  600. u32 enable_mask;
  601. WARN_ONCE(status_mask & ~PIPESTAT_INT_STATUS_MASK,
  602. "pipe %c: status_mask=0x%x\n",
  603. pipe_name(pipe), status_mask);
  604. lockdep_assert_held(&dev_priv->irq_lock);
  605. WARN_ON(!intel_irqs_enabled(dev_priv));
  606. if ((dev_priv->pipestat_irq_mask[pipe] & status_mask) == 0)
  607. return;
  608. dev_priv->pipestat_irq_mask[pipe] &= ~status_mask;
  609. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  610. I915_WRITE(reg, enable_mask | status_mask);
  611. POSTING_READ(reg);
  612. }
  613. /**
  614. * i915_enable_asle_pipestat - enable ASLE pipestat for OpRegion
  615. * @dev_priv: i915 device private
  616. */
  617. static void i915_enable_asle_pipestat(struct drm_i915_private *dev_priv)
  618. {
  619. if (!dev_priv->opregion.asle || !IS_MOBILE(dev_priv))
  620. return;
  621. spin_lock_irq(&dev_priv->irq_lock);
  622. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_LEGACY_BLC_EVENT_STATUS);
  623. if (INTEL_GEN(dev_priv) >= 4)
  624. i915_enable_pipestat(dev_priv, PIPE_A,
  625. PIPE_LEGACY_BLC_EVENT_STATUS);
  626. spin_unlock_irq(&dev_priv->irq_lock);
  627. }
  628. /*
  629. * This timing diagram depicts the video signal in and
  630. * around the vertical blanking period.
  631. *
  632. * Assumptions about the fictitious mode used in this example:
  633. * vblank_start >= 3
  634. * vsync_start = vblank_start + 1
  635. * vsync_end = vblank_start + 2
  636. * vtotal = vblank_start + 3
  637. *
  638. * start of vblank:
  639. * latch double buffered registers
  640. * increment frame counter (ctg+)
  641. * generate start of vblank interrupt (gen4+)
  642. * |
  643. * | frame start:
  644. * | generate frame start interrupt (aka. vblank interrupt) (gmch)
  645. * | may be shifted forward 1-3 extra lines via PIPECONF
  646. * | |
  647. * | | start of vsync:
  648. * | | generate vsync interrupt
  649. * | | |
  650. * ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx___ ___xxxx
  651. * . \hs/ . \hs/ \hs/ \hs/ . \hs/
  652. * ----va---> <-----------------vb--------------------> <--------va-------------
  653. * | | <----vs-----> |
  654. * -vbs-----> <---vbs+1---> <---vbs+2---> <-----0-----> <-----1-----> <-----2--- (scanline counter gen2)
  655. * -vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2---> <-----0--- (scanline counter gen3+)
  656. * -vbs-2---> <---vbs-2---> <---vbs-1---> <---vbs-----> <---vbs+1---> <---vbs+2- (scanline counter hsw+ hdmi)
  657. * | | |
  658. * last visible pixel first visible pixel
  659. * | increment frame counter (gen3/4)
  660. * pixel counter = vblank_start * htotal pixel counter = 0 (gen3/4)
  661. *
  662. * x = horizontal active
  663. * _ = horizontal blanking
  664. * hs = horizontal sync
  665. * va = vertical active
  666. * vb = vertical blanking
  667. * vs = vertical sync
  668. * vbs = vblank_start (number)
  669. *
  670. * Summary:
  671. * - most events happen at the start of horizontal sync
  672. * - frame start happens at the start of horizontal blank, 1-4 lines
  673. * (depending on PIPECONF settings) after the start of vblank
  674. * - gen3/4 pixel and frame counter are synchronized with the start
  675. * of horizontal active on the first line of vertical active
  676. */
  677. /* Called from drm generic code, passed a 'crtc', which
  678. * we use as a pipe index
  679. */
  680. static u32 i915_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  681. {
  682. struct drm_i915_private *dev_priv = to_i915(dev);
  683. i915_reg_t high_frame, low_frame;
  684. u32 high1, high2, low, pixel, vbl_start, hsync_start, htotal;
  685. const struct drm_display_mode *mode = &dev->vblank[pipe].hwmode;
  686. unsigned long irqflags;
  687. htotal = mode->crtc_htotal;
  688. hsync_start = mode->crtc_hsync_start;
  689. vbl_start = mode->crtc_vblank_start;
  690. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  691. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  692. /* Convert to pixel count */
  693. vbl_start *= htotal;
  694. /* Start of vblank event occurs at start of hsync */
  695. vbl_start -= htotal - hsync_start;
  696. high_frame = PIPEFRAME(pipe);
  697. low_frame = PIPEFRAMEPIXEL(pipe);
  698. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  699. /*
  700. * High & low register fields aren't synchronized, so make sure
  701. * we get a low value that's stable across two reads of the high
  702. * register.
  703. */
  704. do {
  705. high1 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  706. low = I915_READ_FW(low_frame);
  707. high2 = I915_READ_FW(high_frame) & PIPE_FRAME_HIGH_MASK;
  708. } while (high1 != high2);
  709. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  710. high1 >>= PIPE_FRAME_HIGH_SHIFT;
  711. pixel = low & PIPE_PIXEL_MASK;
  712. low >>= PIPE_FRAME_LOW_SHIFT;
  713. /*
  714. * The frame counter increments at beginning of active.
  715. * Cook up a vblank counter by also checking the pixel
  716. * counter against vblank start.
  717. */
  718. return (((high1 << 8) | low) + (pixel >= vbl_start)) & 0xffffff;
  719. }
  720. static u32 g4x_get_vblank_counter(struct drm_device *dev, unsigned int pipe)
  721. {
  722. struct drm_i915_private *dev_priv = to_i915(dev);
  723. return I915_READ(PIPE_FRMCOUNT_G4X(pipe));
  724. }
  725. /*
  726. * On certain encoders on certain platforms, pipe
  727. * scanline register will not work to get the scanline,
  728. * since the timings are driven from the PORT or issues
  729. * with scanline register updates.
  730. * This function will use Framestamp and current
  731. * timestamp registers to calculate the scanline.
  732. */
  733. static u32 __intel_get_crtc_scanline_from_timestamp(struct intel_crtc *crtc)
  734. {
  735. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  736. struct drm_vblank_crtc *vblank =
  737. &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  738. const struct drm_display_mode *mode = &vblank->hwmode;
  739. u32 vblank_start = mode->crtc_vblank_start;
  740. u32 vtotal = mode->crtc_vtotal;
  741. u32 htotal = mode->crtc_htotal;
  742. u32 clock = mode->crtc_clock;
  743. u32 scanline, scan_prev_time, scan_curr_time, scan_post_time;
  744. /*
  745. * To avoid the race condition where we might cross into the
  746. * next vblank just between the PIPE_FRMTMSTMP and TIMESTAMP_CTR
  747. * reads. We make sure we read PIPE_FRMTMSTMP and TIMESTAMP_CTR
  748. * during the same frame.
  749. */
  750. do {
  751. /*
  752. * This field provides read back of the display
  753. * pipe frame time stamp. The time stamp value
  754. * is sampled at every start of vertical blank.
  755. */
  756. scan_prev_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  757. /*
  758. * The TIMESTAMP_CTR register has the current
  759. * time stamp value.
  760. */
  761. scan_curr_time = I915_READ_FW(IVB_TIMESTAMP_CTR);
  762. scan_post_time = I915_READ_FW(PIPE_FRMTMSTMP(crtc->pipe));
  763. } while (scan_post_time != scan_prev_time);
  764. scanline = div_u64(mul_u32_u32(scan_curr_time - scan_prev_time,
  765. clock), 1000 * htotal);
  766. scanline = min(scanline, vtotal - 1);
  767. scanline = (scanline + vblank_start) % vtotal;
  768. return scanline;
  769. }
  770. /* I915_READ_FW, only for fast reads of display block, no need for forcewake etc. */
  771. static int __intel_get_crtc_scanline(struct intel_crtc *crtc)
  772. {
  773. struct drm_device *dev = crtc->base.dev;
  774. struct drm_i915_private *dev_priv = to_i915(dev);
  775. const struct drm_display_mode *mode;
  776. struct drm_vblank_crtc *vblank;
  777. enum pipe pipe = crtc->pipe;
  778. int position, vtotal;
  779. if (!crtc->active)
  780. return -1;
  781. vblank = &crtc->base.dev->vblank[drm_crtc_index(&crtc->base)];
  782. mode = &vblank->hwmode;
  783. if (mode->private_flags & I915_MODE_FLAG_GET_SCANLINE_FROM_TIMESTAMP)
  784. return __intel_get_crtc_scanline_from_timestamp(crtc);
  785. vtotal = mode->crtc_vtotal;
  786. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  787. vtotal /= 2;
  788. if (IS_GEN2(dev_priv))
  789. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN2;
  790. else
  791. position = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  792. /*
  793. * On HSW, the DSL reg (0x70000) appears to return 0 if we
  794. * read it just before the start of vblank. So try it again
  795. * so we don't accidentally end up spanning a vblank frame
  796. * increment, causing the pipe_update_end() code to squak at us.
  797. *
  798. * The nature of this problem means we can't simply check the ISR
  799. * bit and return the vblank start value; nor can we use the scanline
  800. * debug register in the transcoder as it appears to have the same
  801. * problem. We may need to extend this to include other platforms,
  802. * but so far testing only shows the problem on HSW.
  803. */
  804. if (HAS_DDI(dev_priv) && !position) {
  805. int i, temp;
  806. for (i = 0; i < 100; i++) {
  807. udelay(1);
  808. temp = I915_READ_FW(PIPEDSL(pipe)) & DSL_LINEMASK_GEN3;
  809. if (temp != position) {
  810. position = temp;
  811. break;
  812. }
  813. }
  814. }
  815. /*
  816. * See update_scanline_offset() for the details on the
  817. * scanline_offset adjustment.
  818. */
  819. return (position + crtc->scanline_offset) % vtotal;
  820. }
  821. static bool i915_get_crtc_scanoutpos(struct drm_device *dev, unsigned int pipe,
  822. bool in_vblank_irq, int *vpos, int *hpos,
  823. ktime_t *stime, ktime_t *etime,
  824. const struct drm_display_mode *mode)
  825. {
  826. struct drm_i915_private *dev_priv = to_i915(dev);
  827. struct intel_crtc *intel_crtc = intel_get_crtc_for_pipe(dev_priv,
  828. pipe);
  829. int position;
  830. int vbl_start, vbl_end, hsync_start, htotal, vtotal;
  831. unsigned long irqflags;
  832. if (WARN_ON(!mode->crtc_clock)) {
  833. DRM_DEBUG_DRIVER("trying to get scanoutpos for disabled "
  834. "pipe %c\n", pipe_name(pipe));
  835. return false;
  836. }
  837. htotal = mode->crtc_htotal;
  838. hsync_start = mode->crtc_hsync_start;
  839. vtotal = mode->crtc_vtotal;
  840. vbl_start = mode->crtc_vblank_start;
  841. vbl_end = mode->crtc_vblank_end;
  842. if (mode->flags & DRM_MODE_FLAG_INTERLACE) {
  843. vbl_start = DIV_ROUND_UP(vbl_start, 2);
  844. vbl_end /= 2;
  845. vtotal /= 2;
  846. }
  847. /*
  848. * Lock uncore.lock, as we will do multiple timing critical raw
  849. * register reads, potentially with preemption disabled, so the
  850. * following code must not block on uncore.lock.
  851. */
  852. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  853. /* preempt_disable_rt() should go right here in PREEMPT_RT patchset. */
  854. /* Get optional system timestamp before query. */
  855. if (stime)
  856. *stime = ktime_get();
  857. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  858. /* No obvious pixelcount register. Only query vertical
  859. * scanout position from Display scan line register.
  860. */
  861. position = __intel_get_crtc_scanline(intel_crtc);
  862. } else {
  863. /* Have access to pixelcount since start of frame.
  864. * We can split this into vertical and horizontal
  865. * scanout position.
  866. */
  867. position = (I915_READ_FW(PIPEFRAMEPIXEL(pipe)) & PIPE_PIXEL_MASK) >> PIPE_PIXEL_SHIFT;
  868. /* convert to pixel counts */
  869. vbl_start *= htotal;
  870. vbl_end *= htotal;
  871. vtotal *= htotal;
  872. /*
  873. * In interlaced modes, the pixel counter counts all pixels,
  874. * so one field will have htotal more pixels. In order to avoid
  875. * the reported position from jumping backwards when the pixel
  876. * counter is beyond the length of the shorter field, just
  877. * clamp the position the length of the shorter field. This
  878. * matches how the scanline counter based position works since
  879. * the scanline counter doesn't count the two half lines.
  880. */
  881. if (position >= vtotal)
  882. position = vtotal - 1;
  883. /*
  884. * Start of vblank interrupt is triggered at start of hsync,
  885. * just prior to the first active line of vblank. However we
  886. * consider lines to start at the leading edge of horizontal
  887. * active. So, should we get here before we've crossed into
  888. * the horizontal active of the first line in vblank, we would
  889. * not set the DRM_SCANOUTPOS_INVBL flag. In order to fix that,
  890. * always add htotal-hsync_start to the current pixel position.
  891. */
  892. position = (position + htotal - hsync_start) % vtotal;
  893. }
  894. /* Get optional system timestamp after query. */
  895. if (etime)
  896. *etime = ktime_get();
  897. /* preempt_enable_rt() should go right here in PREEMPT_RT patchset. */
  898. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  899. /*
  900. * While in vblank, position will be negative
  901. * counting up towards 0 at vbl_end. And outside
  902. * vblank, position will be positive counting
  903. * up since vbl_end.
  904. */
  905. if (position >= vbl_start)
  906. position -= vbl_end;
  907. else
  908. position += vtotal - vbl_end;
  909. if (IS_GEN2(dev_priv) || IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  910. *vpos = position;
  911. *hpos = 0;
  912. } else {
  913. *vpos = position / htotal;
  914. *hpos = position - (*vpos * htotal);
  915. }
  916. return true;
  917. }
  918. int intel_get_crtc_scanline(struct intel_crtc *crtc)
  919. {
  920. struct drm_i915_private *dev_priv = to_i915(crtc->base.dev);
  921. unsigned long irqflags;
  922. int position;
  923. spin_lock_irqsave(&dev_priv->uncore.lock, irqflags);
  924. position = __intel_get_crtc_scanline(crtc);
  925. spin_unlock_irqrestore(&dev_priv->uncore.lock, irqflags);
  926. return position;
  927. }
  928. static void ironlake_rps_change_irq_handler(struct drm_i915_private *dev_priv)
  929. {
  930. u32 busy_up, busy_down, max_avg, min_avg;
  931. u8 new_delay;
  932. spin_lock(&mchdev_lock);
  933. I915_WRITE16(MEMINTRSTS, I915_READ(MEMINTRSTS));
  934. new_delay = dev_priv->ips.cur_delay;
  935. I915_WRITE16(MEMINTRSTS, MEMINT_EVAL_CHG);
  936. busy_up = I915_READ(RCPREVBSYTUPAVG);
  937. busy_down = I915_READ(RCPREVBSYTDNAVG);
  938. max_avg = I915_READ(RCBMAXAVG);
  939. min_avg = I915_READ(RCBMINAVG);
  940. /* Handle RCS change request from hw */
  941. if (busy_up > max_avg) {
  942. if (dev_priv->ips.cur_delay != dev_priv->ips.max_delay)
  943. new_delay = dev_priv->ips.cur_delay - 1;
  944. if (new_delay < dev_priv->ips.max_delay)
  945. new_delay = dev_priv->ips.max_delay;
  946. } else if (busy_down < min_avg) {
  947. if (dev_priv->ips.cur_delay != dev_priv->ips.min_delay)
  948. new_delay = dev_priv->ips.cur_delay + 1;
  949. if (new_delay > dev_priv->ips.min_delay)
  950. new_delay = dev_priv->ips.min_delay;
  951. }
  952. if (ironlake_set_drps(dev_priv, new_delay))
  953. dev_priv->ips.cur_delay = new_delay;
  954. spin_unlock(&mchdev_lock);
  955. return;
  956. }
  957. static void notify_ring(struct intel_engine_cs *engine)
  958. {
  959. const u32 seqno = intel_engine_get_seqno(engine);
  960. struct i915_request *rq = NULL;
  961. struct task_struct *tsk = NULL;
  962. struct intel_wait *wait;
  963. if (unlikely(!engine->breadcrumbs.irq_armed))
  964. return;
  965. rcu_read_lock();
  966. spin_lock(&engine->breadcrumbs.irq_lock);
  967. wait = engine->breadcrumbs.irq_wait;
  968. if (wait) {
  969. /*
  970. * We use a callback from the dma-fence to submit
  971. * requests after waiting on our own requests. To
  972. * ensure minimum delay in queuing the next request to
  973. * hardware, signal the fence now rather than wait for
  974. * the signaler to be woken up. We still wake up the
  975. * waiter in order to handle the irq-seqno coherency
  976. * issues (we may receive the interrupt before the
  977. * seqno is written, see __i915_request_irq_complete())
  978. * and to handle coalescing of multiple seqno updates
  979. * and many waiters.
  980. */
  981. if (i915_seqno_passed(seqno, wait->seqno)) {
  982. struct i915_request *waiter = wait->request;
  983. if (waiter &&
  984. !test_bit(DMA_FENCE_FLAG_SIGNALED_BIT,
  985. &waiter->fence.flags) &&
  986. intel_wait_check_request(wait, waiter))
  987. rq = i915_request_get(waiter);
  988. tsk = wait->tsk;
  989. } else {
  990. if (engine->irq_seqno_barrier &&
  991. i915_seqno_passed(seqno, wait->seqno - 1)) {
  992. set_bit(ENGINE_IRQ_BREADCRUMB,
  993. &engine->irq_posted);
  994. tsk = wait->tsk;
  995. }
  996. }
  997. engine->breadcrumbs.irq_count++;
  998. } else {
  999. if (engine->breadcrumbs.irq_armed)
  1000. __intel_engine_disarm_breadcrumbs(engine);
  1001. }
  1002. spin_unlock(&engine->breadcrumbs.irq_lock);
  1003. if (rq) {
  1004. spin_lock(&rq->lock);
  1005. dma_fence_signal_locked(&rq->fence);
  1006. GEM_BUG_ON(!i915_request_completed(rq));
  1007. spin_unlock(&rq->lock);
  1008. i915_request_put(rq);
  1009. }
  1010. if (tsk && tsk->state & TASK_NORMAL)
  1011. wake_up_process(tsk);
  1012. rcu_read_unlock();
  1013. trace_intel_engine_notify(engine, wait);
  1014. }
  1015. static void vlv_c0_read(struct drm_i915_private *dev_priv,
  1016. struct intel_rps_ei *ei)
  1017. {
  1018. ei->ktime = ktime_get_raw();
  1019. ei->render_c0 = I915_READ(VLV_RENDER_C0_COUNT);
  1020. ei->media_c0 = I915_READ(VLV_MEDIA_C0_COUNT);
  1021. }
  1022. void gen6_rps_reset_ei(struct drm_i915_private *dev_priv)
  1023. {
  1024. memset(&dev_priv->gt_pm.rps.ei, 0, sizeof(dev_priv->gt_pm.rps.ei));
  1025. }
  1026. static u32 vlv_wa_c0_ei(struct drm_i915_private *dev_priv, u32 pm_iir)
  1027. {
  1028. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1029. const struct intel_rps_ei *prev = &rps->ei;
  1030. struct intel_rps_ei now;
  1031. u32 events = 0;
  1032. if ((pm_iir & GEN6_PM_RP_UP_EI_EXPIRED) == 0)
  1033. return 0;
  1034. vlv_c0_read(dev_priv, &now);
  1035. if (prev->ktime) {
  1036. u64 time, c0;
  1037. u32 render, media;
  1038. time = ktime_us_delta(now.ktime, prev->ktime);
  1039. time *= dev_priv->czclk_freq;
  1040. /* Workload can be split between render + media,
  1041. * e.g. SwapBuffers being blitted in X after being rendered in
  1042. * mesa. To account for this we need to combine both engines
  1043. * into our activity counter.
  1044. */
  1045. render = now.render_c0 - prev->render_c0;
  1046. media = now.media_c0 - prev->media_c0;
  1047. c0 = max(render, media);
  1048. c0 *= 1000 * 100 << 8; /* to usecs and scale to threshold% */
  1049. if (c0 > time * rps->up_threshold)
  1050. events = GEN6_PM_RP_UP_THRESHOLD;
  1051. else if (c0 < time * rps->down_threshold)
  1052. events = GEN6_PM_RP_DOWN_THRESHOLD;
  1053. }
  1054. rps->ei = now;
  1055. return events;
  1056. }
  1057. static void gen6_pm_rps_work(struct work_struct *work)
  1058. {
  1059. struct drm_i915_private *dev_priv =
  1060. container_of(work, struct drm_i915_private, gt_pm.rps.work);
  1061. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1062. bool client_boost = false;
  1063. int new_delay, adj, min, max;
  1064. u32 pm_iir = 0;
  1065. spin_lock_irq(&dev_priv->irq_lock);
  1066. if (rps->interrupts_enabled) {
  1067. pm_iir = fetch_and_zero(&rps->pm_iir);
  1068. client_boost = atomic_read(&rps->num_waiters);
  1069. }
  1070. spin_unlock_irq(&dev_priv->irq_lock);
  1071. /* Make sure we didn't queue anything we're not going to process. */
  1072. WARN_ON(pm_iir & ~dev_priv->pm_rps_events);
  1073. if ((pm_iir & dev_priv->pm_rps_events) == 0 && !client_boost)
  1074. goto out;
  1075. mutex_lock(&dev_priv->pcu_lock);
  1076. pm_iir |= vlv_wa_c0_ei(dev_priv, pm_iir);
  1077. adj = rps->last_adj;
  1078. new_delay = rps->cur_freq;
  1079. min = rps->min_freq_softlimit;
  1080. max = rps->max_freq_softlimit;
  1081. if (client_boost)
  1082. max = rps->max_freq;
  1083. if (client_boost && new_delay < rps->boost_freq) {
  1084. new_delay = rps->boost_freq;
  1085. adj = 0;
  1086. } else if (pm_iir & GEN6_PM_RP_UP_THRESHOLD) {
  1087. if (adj > 0)
  1088. adj *= 2;
  1089. else /* CHV needs even encode values */
  1090. adj = IS_CHERRYVIEW(dev_priv) ? 2 : 1;
  1091. if (new_delay >= rps->max_freq_softlimit)
  1092. adj = 0;
  1093. } else if (client_boost) {
  1094. adj = 0;
  1095. } else if (pm_iir & GEN6_PM_RP_DOWN_TIMEOUT) {
  1096. if (rps->cur_freq > rps->efficient_freq)
  1097. new_delay = rps->efficient_freq;
  1098. else if (rps->cur_freq > rps->min_freq_softlimit)
  1099. new_delay = rps->min_freq_softlimit;
  1100. adj = 0;
  1101. } else if (pm_iir & GEN6_PM_RP_DOWN_THRESHOLD) {
  1102. if (adj < 0)
  1103. adj *= 2;
  1104. else /* CHV needs even encode values */
  1105. adj = IS_CHERRYVIEW(dev_priv) ? -2 : -1;
  1106. if (new_delay <= rps->min_freq_softlimit)
  1107. adj = 0;
  1108. } else { /* unknown event */
  1109. adj = 0;
  1110. }
  1111. rps->last_adj = adj;
  1112. /* sysfs frequency interfaces may have snuck in while servicing the
  1113. * interrupt
  1114. */
  1115. new_delay += adj;
  1116. new_delay = clamp_t(int, new_delay, min, max);
  1117. if (intel_set_rps(dev_priv, new_delay)) {
  1118. DRM_DEBUG_DRIVER("Failed to set new GPU frequency\n");
  1119. rps->last_adj = 0;
  1120. }
  1121. mutex_unlock(&dev_priv->pcu_lock);
  1122. out:
  1123. /* Make sure not to corrupt PMIMR state used by ringbuffer on GEN6 */
  1124. spin_lock_irq(&dev_priv->irq_lock);
  1125. if (rps->interrupts_enabled)
  1126. gen6_unmask_pm_irq(dev_priv, dev_priv->pm_rps_events);
  1127. spin_unlock_irq(&dev_priv->irq_lock);
  1128. }
  1129. /**
  1130. * ivybridge_parity_work - Workqueue called when a parity error interrupt
  1131. * occurred.
  1132. * @work: workqueue struct
  1133. *
  1134. * Doesn't actually do anything except notify userspace. As a consequence of
  1135. * this event, userspace should try to remap the bad rows since statistically
  1136. * it is likely the same row is more likely to go bad again.
  1137. */
  1138. static void ivybridge_parity_work(struct work_struct *work)
  1139. {
  1140. struct drm_i915_private *dev_priv =
  1141. container_of(work, typeof(*dev_priv), l3_parity.error_work);
  1142. u32 error_status, row, bank, subbank;
  1143. char *parity_event[6];
  1144. uint32_t misccpctl;
  1145. uint8_t slice = 0;
  1146. /* We must turn off DOP level clock gating to access the L3 registers.
  1147. * In order to prevent a get/put style interface, acquire struct mutex
  1148. * any time we access those registers.
  1149. */
  1150. mutex_lock(&dev_priv->drm.struct_mutex);
  1151. /* If we've screwed up tracking, just let the interrupt fire again */
  1152. if (WARN_ON(!dev_priv->l3_parity.which_slice))
  1153. goto out;
  1154. misccpctl = I915_READ(GEN7_MISCCPCTL);
  1155. I915_WRITE(GEN7_MISCCPCTL, misccpctl & ~GEN7_DOP_CLOCK_GATE_ENABLE);
  1156. POSTING_READ(GEN7_MISCCPCTL);
  1157. while ((slice = ffs(dev_priv->l3_parity.which_slice)) != 0) {
  1158. i915_reg_t reg;
  1159. slice--;
  1160. if (WARN_ON_ONCE(slice >= NUM_L3_SLICES(dev_priv)))
  1161. break;
  1162. dev_priv->l3_parity.which_slice &= ~(1<<slice);
  1163. reg = GEN7_L3CDERRST1(slice);
  1164. error_status = I915_READ(reg);
  1165. row = GEN7_PARITY_ERROR_ROW(error_status);
  1166. bank = GEN7_PARITY_ERROR_BANK(error_status);
  1167. subbank = GEN7_PARITY_ERROR_SUBBANK(error_status);
  1168. I915_WRITE(reg, GEN7_PARITY_ERROR_VALID | GEN7_L3CDERRST1_ENABLE);
  1169. POSTING_READ(reg);
  1170. parity_event[0] = I915_L3_PARITY_UEVENT "=1";
  1171. parity_event[1] = kasprintf(GFP_KERNEL, "ROW=%d", row);
  1172. parity_event[2] = kasprintf(GFP_KERNEL, "BANK=%d", bank);
  1173. parity_event[3] = kasprintf(GFP_KERNEL, "SUBBANK=%d", subbank);
  1174. parity_event[4] = kasprintf(GFP_KERNEL, "SLICE=%d", slice);
  1175. parity_event[5] = NULL;
  1176. kobject_uevent_env(&dev_priv->drm.primary->kdev->kobj,
  1177. KOBJ_CHANGE, parity_event);
  1178. DRM_DEBUG("Parity error: Slice = %d, Row = %d, Bank = %d, Sub bank = %d.\n",
  1179. slice, row, bank, subbank);
  1180. kfree(parity_event[4]);
  1181. kfree(parity_event[3]);
  1182. kfree(parity_event[2]);
  1183. kfree(parity_event[1]);
  1184. }
  1185. I915_WRITE(GEN7_MISCCPCTL, misccpctl);
  1186. out:
  1187. WARN_ON(dev_priv->l3_parity.which_slice);
  1188. spin_lock_irq(&dev_priv->irq_lock);
  1189. gen5_enable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1190. spin_unlock_irq(&dev_priv->irq_lock);
  1191. mutex_unlock(&dev_priv->drm.struct_mutex);
  1192. }
  1193. static void ivybridge_parity_error_irq_handler(struct drm_i915_private *dev_priv,
  1194. u32 iir)
  1195. {
  1196. if (!HAS_L3_DPF(dev_priv))
  1197. return;
  1198. spin_lock(&dev_priv->irq_lock);
  1199. gen5_disable_gt_irq(dev_priv, GT_PARITY_ERROR(dev_priv));
  1200. spin_unlock(&dev_priv->irq_lock);
  1201. iir &= GT_PARITY_ERROR(dev_priv);
  1202. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT_S1)
  1203. dev_priv->l3_parity.which_slice |= 1 << 1;
  1204. if (iir & GT_RENDER_L3_PARITY_ERROR_INTERRUPT)
  1205. dev_priv->l3_parity.which_slice |= 1 << 0;
  1206. queue_work(dev_priv->wq, &dev_priv->l3_parity.error_work);
  1207. }
  1208. static void ilk_gt_irq_handler(struct drm_i915_private *dev_priv,
  1209. u32 gt_iir)
  1210. {
  1211. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1212. notify_ring(dev_priv->engine[RCS]);
  1213. if (gt_iir & ILK_BSD_USER_INTERRUPT)
  1214. notify_ring(dev_priv->engine[VCS]);
  1215. }
  1216. static void snb_gt_irq_handler(struct drm_i915_private *dev_priv,
  1217. u32 gt_iir)
  1218. {
  1219. if (gt_iir & GT_RENDER_USER_INTERRUPT)
  1220. notify_ring(dev_priv->engine[RCS]);
  1221. if (gt_iir & GT_BSD_USER_INTERRUPT)
  1222. notify_ring(dev_priv->engine[VCS]);
  1223. if (gt_iir & GT_BLT_USER_INTERRUPT)
  1224. notify_ring(dev_priv->engine[BCS]);
  1225. if (gt_iir & (GT_BLT_CS_ERROR_INTERRUPT |
  1226. GT_BSD_CS_ERROR_INTERRUPT |
  1227. GT_RENDER_CS_MASTER_ERROR_INTERRUPT))
  1228. DRM_DEBUG("Command parser error, gt_iir 0x%08x\n", gt_iir);
  1229. if (gt_iir & GT_PARITY_ERROR(dev_priv))
  1230. ivybridge_parity_error_irq_handler(dev_priv, gt_iir);
  1231. }
  1232. static void
  1233. gen8_cs_irq_handler(struct intel_engine_cs *engine, u32 iir)
  1234. {
  1235. bool tasklet = false;
  1236. if (iir & GT_CONTEXT_SWITCH_INTERRUPT)
  1237. tasklet = true;
  1238. if (iir & GT_RENDER_USER_INTERRUPT) {
  1239. notify_ring(engine);
  1240. tasklet |= USES_GUC_SUBMISSION(engine->i915);
  1241. }
  1242. if (tasklet)
  1243. tasklet_hi_schedule(&engine->execlists.tasklet);
  1244. }
  1245. static void gen8_gt_irq_ack(struct drm_i915_private *i915,
  1246. u32 master_ctl, u32 gt_iir[4])
  1247. {
  1248. void __iomem * const regs = i915->regs;
  1249. #define GEN8_GT_IRQS (GEN8_GT_RCS_IRQ | \
  1250. GEN8_GT_BCS_IRQ | \
  1251. GEN8_GT_VCS1_IRQ | \
  1252. GEN8_GT_VCS2_IRQ | \
  1253. GEN8_GT_VECS_IRQ | \
  1254. GEN8_GT_PM_IRQ | \
  1255. GEN8_GT_GUC_IRQ)
  1256. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1257. gt_iir[0] = raw_reg_read(regs, GEN8_GT_IIR(0));
  1258. if (likely(gt_iir[0]))
  1259. raw_reg_write(regs, GEN8_GT_IIR(0), gt_iir[0]);
  1260. }
  1261. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1262. gt_iir[1] = raw_reg_read(regs, GEN8_GT_IIR(1));
  1263. if (likely(gt_iir[1]))
  1264. raw_reg_write(regs, GEN8_GT_IIR(1), gt_iir[1]);
  1265. }
  1266. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1267. gt_iir[2] = raw_reg_read(regs, GEN8_GT_IIR(2));
  1268. if (likely(gt_iir[2] & (i915->pm_rps_events |
  1269. i915->pm_guc_events)))
  1270. raw_reg_write(regs, GEN8_GT_IIR(2),
  1271. gt_iir[2] & (i915->pm_rps_events |
  1272. i915->pm_guc_events));
  1273. }
  1274. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1275. gt_iir[3] = raw_reg_read(regs, GEN8_GT_IIR(3));
  1276. if (likely(gt_iir[3]))
  1277. raw_reg_write(regs, GEN8_GT_IIR(3), gt_iir[3]);
  1278. }
  1279. }
  1280. static void gen8_gt_irq_handler(struct drm_i915_private *i915,
  1281. u32 master_ctl, u32 gt_iir[4])
  1282. {
  1283. if (master_ctl & (GEN8_GT_RCS_IRQ | GEN8_GT_BCS_IRQ)) {
  1284. gen8_cs_irq_handler(i915->engine[RCS],
  1285. gt_iir[0] >> GEN8_RCS_IRQ_SHIFT);
  1286. gen8_cs_irq_handler(i915->engine[BCS],
  1287. gt_iir[0] >> GEN8_BCS_IRQ_SHIFT);
  1288. }
  1289. if (master_ctl & (GEN8_GT_VCS1_IRQ | GEN8_GT_VCS2_IRQ)) {
  1290. gen8_cs_irq_handler(i915->engine[VCS],
  1291. gt_iir[1] >> GEN8_VCS1_IRQ_SHIFT);
  1292. gen8_cs_irq_handler(i915->engine[VCS2],
  1293. gt_iir[1] >> GEN8_VCS2_IRQ_SHIFT);
  1294. }
  1295. if (master_ctl & GEN8_GT_VECS_IRQ) {
  1296. gen8_cs_irq_handler(i915->engine[VECS],
  1297. gt_iir[3] >> GEN8_VECS_IRQ_SHIFT);
  1298. }
  1299. if (master_ctl & (GEN8_GT_PM_IRQ | GEN8_GT_GUC_IRQ)) {
  1300. gen6_rps_irq_handler(i915, gt_iir[2]);
  1301. gen9_guc_irq_handler(i915, gt_iir[2]);
  1302. }
  1303. }
  1304. static bool gen11_port_hotplug_long_detect(enum port port, u32 val)
  1305. {
  1306. switch (port) {
  1307. case PORT_C:
  1308. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC1);
  1309. case PORT_D:
  1310. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC2);
  1311. case PORT_E:
  1312. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC3);
  1313. case PORT_F:
  1314. return val & GEN11_HOTPLUG_CTL_LONG_DETECT(PORT_TC4);
  1315. default:
  1316. return false;
  1317. }
  1318. }
  1319. static bool bxt_port_hotplug_long_detect(enum port port, u32 val)
  1320. {
  1321. switch (port) {
  1322. case PORT_A:
  1323. return val & PORTA_HOTPLUG_LONG_DETECT;
  1324. case PORT_B:
  1325. return val & PORTB_HOTPLUG_LONG_DETECT;
  1326. case PORT_C:
  1327. return val & PORTC_HOTPLUG_LONG_DETECT;
  1328. default:
  1329. return false;
  1330. }
  1331. }
  1332. static bool icp_ddi_port_hotplug_long_detect(enum port port, u32 val)
  1333. {
  1334. switch (port) {
  1335. case PORT_A:
  1336. return val & ICP_DDIA_HPD_LONG_DETECT;
  1337. case PORT_B:
  1338. return val & ICP_DDIB_HPD_LONG_DETECT;
  1339. default:
  1340. return false;
  1341. }
  1342. }
  1343. static bool icp_tc_port_hotplug_long_detect(enum port port, u32 val)
  1344. {
  1345. switch (port) {
  1346. case PORT_C:
  1347. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC1);
  1348. case PORT_D:
  1349. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC2);
  1350. case PORT_E:
  1351. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC3);
  1352. case PORT_F:
  1353. return val & ICP_TC_HPD_LONG_DETECT(PORT_TC4);
  1354. default:
  1355. return false;
  1356. }
  1357. }
  1358. static bool spt_port_hotplug2_long_detect(enum port port, u32 val)
  1359. {
  1360. switch (port) {
  1361. case PORT_E:
  1362. return val & PORTE_HOTPLUG_LONG_DETECT;
  1363. default:
  1364. return false;
  1365. }
  1366. }
  1367. static bool spt_port_hotplug_long_detect(enum port port, u32 val)
  1368. {
  1369. switch (port) {
  1370. case PORT_A:
  1371. return val & PORTA_HOTPLUG_LONG_DETECT;
  1372. case PORT_B:
  1373. return val & PORTB_HOTPLUG_LONG_DETECT;
  1374. case PORT_C:
  1375. return val & PORTC_HOTPLUG_LONG_DETECT;
  1376. case PORT_D:
  1377. return val & PORTD_HOTPLUG_LONG_DETECT;
  1378. default:
  1379. return false;
  1380. }
  1381. }
  1382. static bool ilk_port_hotplug_long_detect(enum port port, u32 val)
  1383. {
  1384. switch (port) {
  1385. case PORT_A:
  1386. return val & DIGITAL_PORTA_HOTPLUG_LONG_DETECT;
  1387. default:
  1388. return false;
  1389. }
  1390. }
  1391. static bool pch_port_hotplug_long_detect(enum port port, u32 val)
  1392. {
  1393. switch (port) {
  1394. case PORT_B:
  1395. return val & PORTB_HOTPLUG_LONG_DETECT;
  1396. case PORT_C:
  1397. return val & PORTC_HOTPLUG_LONG_DETECT;
  1398. case PORT_D:
  1399. return val & PORTD_HOTPLUG_LONG_DETECT;
  1400. default:
  1401. return false;
  1402. }
  1403. }
  1404. static bool i9xx_port_hotplug_long_detect(enum port port, u32 val)
  1405. {
  1406. switch (port) {
  1407. case PORT_B:
  1408. return val & PORTB_HOTPLUG_INT_LONG_PULSE;
  1409. case PORT_C:
  1410. return val & PORTC_HOTPLUG_INT_LONG_PULSE;
  1411. case PORT_D:
  1412. return val & PORTD_HOTPLUG_INT_LONG_PULSE;
  1413. default:
  1414. return false;
  1415. }
  1416. }
  1417. /*
  1418. * Get a bit mask of pins that have triggered, and which ones may be long.
  1419. * This can be called multiple times with the same masks to accumulate
  1420. * hotplug detection results from several registers.
  1421. *
  1422. * Note that the caller is expected to zero out the masks initially.
  1423. */
  1424. static void intel_get_hpd_pins(struct drm_i915_private *dev_priv,
  1425. u32 *pin_mask, u32 *long_mask,
  1426. u32 hotplug_trigger, u32 dig_hotplug_reg,
  1427. const u32 hpd[HPD_NUM_PINS],
  1428. bool long_pulse_detect(enum port port, u32 val))
  1429. {
  1430. enum port port;
  1431. int i;
  1432. for_each_hpd_pin(i) {
  1433. if ((hpd[i] & hotplug_trigger) == 0)
  1434. continue;
  1435. *pin_mask |= BIT(i);
  1436. port = intel_hpd_pin_to_port(dev_priv, i);
  1437. if (port == PORT_NONE)
  1438. continue;
  1439. if (long_pulse_detect(port, dig_hotplug_reg))
  1440. *long_mask |= BIT(i);
  1441. }
  1442. DRM_DEBUG_DRIVER("hotplug event received, stat 0x%08x, dig 0x%08x, pins 0x%08x\n",
  1443. hotplug_trigger, dig_hotplug_reg, *pin_mask);
  1444. }
  1445. static void gmbus_irq_handler(struct drm_i915_private *dev_priv)
  1446. {
  1447. wake_up_all(&dev_priv->gmbus_wait_queue);
  1448. }
  1449. static void dp_aux_irq_handler(struct drm_i915_private *dev_priv)
  1450. {
  1451. wake_up_all(&dev_priv->gmbus_wait_queue);
  1452. }
  1453. #if defined(CONFIG_DEBUG_FS)
  1454. static void display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1455. enum pipe pipe,
  1456. uint32_t crc0, uint32_t crc1,
  1457. uint32_t crc2, uint32_t crc3,
  1458. uint32_t crc4)
  1459. {
  1460. struct intel_pipe_crc *pipe_crc = &dev_priv->pipe_crc[pipe];
  1461. struct intel_pipe_crc_entry *entry;
  1462. struct intel_crtc *crtc = intel_get_crtc_for_pipe(dev_priv, pipe);
  1463. struct drm_driver *driver = dev_priv->drm.driver;
  1464. uint32_t crcs[5];
  1465. int head, tail;
  1466. spin_lock(&pipe_crc->lock);
  1467. if (pipe_crc->source && !crtc->base.crc.opened) {
  1468. if (!pipe_crc->entries) {
  1469. spin_unlock(&pipe_crc->lock);
  1470. DRM_DEBUG_KMS("spurious interrupt\n");
  1471. return;
  1472. }
  1473. head = pipe_crc->head;
  1474. tail = pipe_crc->tail;
  1475. if (CIRC_SPACE(head, tail, INTEL_PIPE_CRC_ENTRIES_NR) < 1) {
  1476. spin_unlock(&pipe_crc->lock);
  1477. DRM_ERROR("CRC buffer overflowing\n");
  1478. return;
  1479. }
  1480. entry = &pipe_crc->entries[head];
  1481. entry->frame = driver->get_vblank_counter(&dev_priv->drm, pipe);
  1482. entry->crc[0] = crc0;
  1483. entry->crc[1] = crc1;
  1484. entry->crc[2] = crc2;
  1485. entry->crc[3] = crc3;
  1486. entry->crc[4] = crc4;
  1487. head = (head + 1) & (INTEL_PIPE_CRC_ENTRIES_NR - 1);
  1488. pipe_crc->head = head;
  1489. spin_unlock(&pipe_crc->lock);
  1490. wake_up_interruptible(&pipe_crc->wq);
  1491. } else {
  1492. /*
  1493. * For some not yet identified reason, the first CRC is
  1494. * bonkers. So let's just wait for the next vblank and read
  1495. * out the buggy result.
  1496. *
  1497. * On GEN8+ sometimes the second CRC is bonkers as well, so
  1498. * don't trust that one either.
  1499. */
  1500. if (pipe_crc->skipped <= 0 ||
  1501. (INTEL_GEN(dev_priv) >= 8 && pipe_crc->skipped == 1)) {
  1502. pipe_crc->skipped++;
  1503. spin_unlock(&pipe_crc->lock);
  1504. return;
  1505. }
  1506. spin_unlock(&pipe_crc->lock);
  1507. crcs[0] = crc0;
  1508. crcs[1] = crc1;
  1509. crcs[2] = crc2;
  1510. crcs[3] = crc3;
  1511. crcs[4] = crc4;
  1512. drm_crtc_add_crc_entry(&crtc->base, true,
  1513. drm_crtc_accurate_vblank_count(&crtc->base),
  1514. crcs);
  1515. }
  1516. }
  1517. #else
  1518. static inline void
  1519. display_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1520. enum pipe pipe,
  1521. uint32_t crc0, uint32_t crc1,
  1522. uint32_t crc2, uint32_t crc3,
  1523. uint32_t crc4) {}
  1524. #endif
  1525. static void hsw_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1526. enum pipe pipe)
  1527. {
  1528. display_pipe_crc_irq_handler(dev_priv, pipe,
  1529. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1530. 0, 0, 0, 0);
  1531. }
  1532. static void ivb_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1533. enum pipe pipe)
  1534. {
  1535. display_pipe_crc_irq_handler(dev_priv, pipe,
  1536. I915_READ(PIPE_CRC_RES_1_IVB(pipe)),
  1537. I915_READ(PIPE_CRC_RES_2_IVB(pipe)),
  1538. I915_READ(PIPE_CRC_RES_3_IVB(pipe)),
  1539. I915_READ(PIPE_CRC_RES_4_IVB(pipe)),
  1540. I915_READ(PIPE_CRC_RES_5_IVB(pipe)));
  1541. }
  1542. static void i9xx_pipe_crc_irq_handler(struct drm_i915_private *dev_priv,
  1543. enum pipe pipe)
  1544. {
  1545. uint32_t res1, res2;
  1546. if (INTEL_GEN(dev_priv) >= 3)
  1547. res1 = I915_READ(PIPE_CRC_RES_RES1_I915(pipe));
  1548. else
  1549. res1 = 0;
  1550. if (INTEL_GEN(dev_priv) >= 5 || IS_G4X(dev_priv))
  1551. res2 = I915_READ(PIPE_CRC_RES_RES2_G4X(pipe));
  1552. else
  1553. res2 = 0;
  1554. display_pipe_crc_irq_handler(dev_priv, pipe,
  1555. I915_READ(PIPE_CRC_RES_RED(pipe)),
  1556. I915_READ(PIPE_CRC_RES_GREEN(pipe)),
  1557. I915_READ(PIPE_CRC_RES_BLUE(pipe)),
  1558. res1, res2);
  1559. }
  1560. /* The RPS events need forcewake, so we add them to a work queue and mask their
  1561. * IMR bits until the work is done. Other interrupts can be processed without
  1562. * the work queue. */
  1563. static void gen6_rps_irq_handler(struct drm_i915_private *dev_priv, u32 pm_iir)
  1564. {
  1565. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  1566. if (pm_iir & dev_priv->pm_rps_events) {
  1567. spin_lock(&dev_priv->irq_lock);
  1568. gen6_mask_pm_irq(dev_priv, pm_iir & dev_priv->pm_rps_events);
  1569. if (rps->interrupts_enabled) {
  1570. rps->pm_iir |= pm_iir & dev_priv->pm_rps_events;
  1571. schedule_work(&rps->work);
  1572. }
  1573. spin_unlock(&dev_priv->irq_lock);
  1574. }
  1575. if (INTEL_GEN(dev_priv) >= 8)
  1576. return;
  1577. if (HAS_VEBOX(dev_priv)) {
  1578. if (pm_iir & PM_VEBOX_USER_INTERRUPT)
  1579. notify_ring(dev_priv->engine[VECS]);
  1580. if (pm_iir & PM_VEBOX_CS_ERROR_INTERRUPT)
  1581. DRM_DEBUG("Command parser error, pm_iir 0x%08x\n", pm_iir);
  1582. }
  1583. }
  1584. static void gen9_guc_irq_handler(struct drm_i915_private *dev_priv, u32 gt_iir)
  1585. {
  1586. if (gt_iir & GEN9_GUC_TO_HOST_INT_EVENT)
  1587. intel_guc_to_host_event_handler(&dev_priv->guc);
  1588. }
  1589. static void i9xx_pipestat_irq_reset(struct drm_i915_private *dev_priv)
  1590. {
  1591. enum pipe pipe;
  1592. for_each_pipe(dev_priv, pipe) {
  1593. I915_WRITE(PIPESTAT(pipe),
  1594. PIPESTAT_INT_STATUS_MASK |
  1595. PIPE_FIFO_UNDERRUN_STATUS);
  1596. dev_priv->pipestat_irq_mask[pipe] = 0;
  1597. }
  1598. }
  1599. static void i9xx_pipestat_irq_ack(struct drm_i915_private *dev_priv,
  1600. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1601. {
  1602. int pipe;
  1603. spin_lock(&dev_priv->irq_lock);
  1604. if (!dev_priv->display_irqs_enabled) {
  1605. spin_unlock(&dev_priv->irq_lock);
  1606. return;
  1607. }
  1608. for_each_pipe(dev_priv, pipe) {
  1609. i915_reg_t reg;
  1610. u32 status_mask, enable_mask, iir_bit = 0;
  1611. /*
  1612. * PIPESTAT bits get signalled even when the interrupt is
  1613. * disabled with the mask bits, and some of the status bits do
  1614. * not generate interrupts at all (like the underrun bit). Hence
  1615. * we need to be careful that we only handle what we want to
  1616. * handle.
  1617. */
  1618. /* fifo underruns are filterered in the underrun handler. */
  1619. status_mask = PIPE_FIFO_UNDERRUN_STATUS;
  1620. switch (pipe) {
  1621. case PIPE_A:
  1622. iir_bit = I915_DISPLAY_PIPE_A_EVENT_INTERRUPT;
  1623. break;
  1624. case PIPE_B:
  1625. iir_bit = I915_DISPLAY_PIPE_B_EVENT_INTERRUPT;
  1626. break;
  1627. case PIPE_C:
  1628. iir_bit = I915_DISPLAY_PIPE_C_EVENT_INTERRUPT;
  1629. break;
  1630. }
  1631. if (iir & iir_bit)
  1632. status_mask |= dev_priv->pipestat_irq_mask[pipe];
  1633. if (!status_mask)
  1634. continue;
  1635. reg = PIPESTAT(pipe);
  1636. pipe_stats[pipe] = I915_READ(reg) & status_mask;
  1637. enable_mask = i915_pipestat_enable_mask(dev_priv, pipe);
  1638. /*
  1639. * Clear the PIPE*STAT regs before the IIR
  1640. *
  1641. * Toggle the enable bits to make sure we get an
  1642. * edge in the ISR pipe event bit if we don't clear
  1643. * all the enabled status bits. Otherwise the edge
  1644. * triggered IIR on i965/g4x wouldn't notice that
  1645. * an interrupt is still pending.
  1646. */
  1647. if (pipe_stats[pipe]) {
  1648. I915_WRITE(reg, pipe_stats[pipe]);
  1649. I915_WRITE(reg, enable_mask);
  1650. }
  1651. }
  1652. spin_unlock(&dev_priv->irq_lock);
  1653. }
  1654. static void i8xx_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1655. u16 iir, u32 pipe_stats[I915_MAX_PIPES])
  1656. {
  1657. enum pipe pipe;
  1658. for_each_pipe(dev_priv, pipe) {
  1659. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1660. drm_handle_vblank(&dev_priv->drm, pipe);
  1661. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1662. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1663. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1664. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1665. }
  1666. }
  1667. static void i915_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1668. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1669. {
  1670. bool blc_event = false;
  1671. enum pipe pipe;
  1672. for_each_pipe(dev_priv, pipe) {
  1673. if (pipe_stats[pipe] & PIPE_VBLANK_INTERRUPT_STATUS)
  1674. drm_handle_vblank(&dev_priv->drm, pipe);
  1675. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1676. blc_event = true;
  1677. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1678. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1679. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1680. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1681. }
  1682. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1683. intel_opregion_asle_intr(dev_priv);
  1684. }
  1685. static void i965_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1686. u32 iir, u32 pipe_stats[I915_MAX_PIPES])
  1687. {
  1688. bool blc_event = false;
  1689. enum pipe pipe;
  1690. for_each_pipe(dev_priv, pipe) {
  1691. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1692. drm_handle_vblank(&dev_priv->drm, pipe);
  1693. if (pipe_stats[pipe] & PIPE_LEGACY_BLC_EVENT_STATUS)
  1694. blc_event = true;
  1695. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1696. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1697. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1698. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1699. }
  1700. if (blc_event || (iir & I915_ASLE_INTERRUPT))
  1701. intel_opregion_asle_intr(dev_priv);
  1702. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1703. gmbus_irq_handler(dev_priv);
  1704. }
  1705. static void valleyview_pipestat_irq_handler(struct drm_i915_private *dev_priv,
  1706. u32 pipe_stats[I915_MAX_PIPES])
  1707. {
  1708. enum pipe pipe;
  1709. for_each_pipe(dev_priv, pipe) {
  1710. if (pipe_stats[pipe] & PIPE_START_VBLANK_INTERRUPT_STATUS)
  1711. drm_handle_vblank(&dev_priv->drm, pipe);
  1712. if (pipe_stats[pipe] & PIPE_CRC_DONE_INTERRUPT_STATUS)
  1713. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  1714. if (pipe_stats[pipe] & PIPE_FIFO_UNDERRUN_STATUS)
  1715. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1716. }
  1717. if (pipe_stats[0] & PIPE_GMBUS_INTERRUPT_STATUS)
  1718. gmbus_irq_handler(dev_priv);
  1719. }
  1720. static u32 i9xx_hpd_irq_ack(struct drm_i915_private *dev_priv)
  1721. {
  1722. u32 hotplug_status = 0, hotplug_status_mask;
  1723. int i;
  1724. if (IS_G4X(dev_priv) ||
  1725. IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  1726. hotplug_status_mask = HOTPLUG_INT_STATUS_G4X |
  1727. DP_AUX_CHANNEL_MASK_INT_STATUS_G4X;
  1728. else
  1729. hotplug_status_mask = HOTPLUG_INT_STATUS_I915;
  1730. /*
  1731. * We absolutely have to clear all the pending interrupt
  1732. * bits in PORT_HOTPLUG_STAT. Otherwise the ISR port
  1733. * interrupt bit won't have an edge, and the i965/g4x
  1734. * edge triggered IIR will not notice that an interrupt
  1735. * is still pending. We can't use PORT_HOTPLUG_EN to
  1736. * guarantee the edge as the act of toggling the enable
  1737. * bits can itself generate a new hotplug interrupt :(
  1738. */
  1739. for (i = 0; i < 10; i++) {
  1740. u32 tmp = I915_READ(PORT_HOTPLUG_STAT) & hotplug_status_mask;
  1741. if (tmp == 0)
  1742. return hotplug_status;
  1743. hotplug_status |= tmp;
  1744. I915_WRITE(PORT_HOTPLUG_STAT, hotplug_status);
  1745. }
  1746. WARN_ONCE(1,
  1747. "PORT_HOTPLUG_STAT did not clear (0x%08x)\n",
  1748. I915_READ(PORT_HOTPLUG_STAT));
  1749. return hotplug_status;
  1750. }
  1751. static void i9xx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1752. u32 hotplug_status)
  1753. {
  1754. u32 pin_mask = 0, long_mask = 0;
  1755. if (IS_G4X(dev_priv) || IS_VALLEYVIEW(dev_priv) ||
  1756. IS_CHERRYVIEW(dev_priv)) {
  1757. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_G4X;
  1758. if (hotplug_trigger) {
  1759. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1760. hotplug_trigger, hotplug_trigger,
  1761. hpd_status_g4x,
  1762. i9xx_port_hotplug_long_detect);
  1763. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1764. }
  1765. if (hotplug_status & DP_AUX_CHANNEL_MASK_INT_STATUS_G4X)
  1766. dp_aux_irq_handler(dev_priv);
  1767. } else {
  1768. u32 hotplug_trigger = hotplug_status & HOTPLUG_INT_STATUS_I915;
  1769. if (hotplug_trigger) {
  1770. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  1771. hotplug_trigger, hotplug_trigger,
  1772. hpd_status_i915,
  1773. i9xx_port_hotplug_long_detect);
  1774. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1775. }
  1776. }
  1777. }
  1778. static irqreturn_t valleyview_irq_handler(int irq, void *arg)
  1779. {
  1780. struct drm_device *dev = arg;
  1781. struct drm_i915_private *dev_priv = to_i915(dev);
  1782. irqreturn_t ret = IRQ_NONE;
  1783. if (!intel_irqs_enabled(dev_priv))
  1784. return IRQ_NONE;
  1785. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1786. disable_rpm_wakeref_asserts(dev_priv);
  1787. do {
  1788. u32 iir, gt_iir, pm_iir;
  1789. u32 pipe_stats[I915_MAX_PIPES] = {};
  1790. u32 hotplug_status = 0;
  1791. u32 ier = 0;
  1792. gt_iir = I915_READ(GTIIR);
  1793. pm_iir = I915_READ(GEN6_PMIIR);
  1794. iir = I915_READ(VLV_IIR);
  1795. if (gt_iir == 0 && pm_iir == 0 && iir == 0)
  1796. break;
  1797. ret = IRQ_HANDLED;
  1798. /*
  1799. * Theory on interrupt generation, based on empirical evidence:
  1800. *
  1801. * x = ((VLV_IIR & VLV_IER) ||
  1802. * (((GT_IIR & GT_IER) || (GEN6_PMIIR & GEN6_PMIER)) &&
  1803. * (VLV_MASTER_IER & MASTER_INTERRUPT_ENABLE)));
  1804. *
  1805. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1806. * Hence we clear MASTER_INTERRUPT_ENABLE and VLV_IER to
  1807. * guarantee the CPU interrupt will be raised again even if we
  1808. * don't end up clearing all the VLV_IIR, GT_IIR, GEN6_PMIIR
  1809. * bits this time around.
  1810. */
  1811. I915_WRITE(VLV_MASTER_IER, 0);
  1812. ier = I915_READ(VLV_IER);
  1813. I915_WRITE(VLV_IER, 0);
  1814. if (gt_iir)
  1815. I915_WRITE(GTIIR, gt_iir);
  1816. if (pm_iir)
  1817. I915_WRITE(GEN6_PMIIR, pm_iir);
  1818. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1819. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1820. /* Call regardless, as some status bits might not be
  1821. * signalled in iir */
  1822. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1823. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1824. I915_LPE_PIPE_B_INTERRUPT))
  1825. intel_lpe_audio_irq_handler(dev_priv);
  1826. /*
  1827. * VLV_IIR is single buffered, and reflects the level
  1828. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1829. */
  1830. if (iir)
  1831. I915_WRITE(VLV_IIR, iir);
  1832. I915_WRITE(VLV_IER, ier);
  1833. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  1834. if (gt_iir)
  1835. snb_gt_irq_handler(dev_priv, gt_iir);
  1836. if (pm_iir)
  1837. gen6_rps_irq_handler(dev_priv, pm_iir);
  1838. if (hotplug_status)
  1839. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1840. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1841. } while (0);
  1842. enable_rpm_wakeref_asserts(dev_priv);
  1843. return ret;
  1844. }
  1845. static irqreturn_t cherryview_irq_handler(int irq, void *arg)
  1846. {
  1847. struct drm_device *dev = arg;
  1848. struct drm_i915_private *dev_priv = to_i915(dev);
  1849. irqreturn_t ret = IRQ_NONE;
  1850. if (!intel_irqs_enabled(dev_priv))
  1851. return IRQ_NONE;
  1852. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  1853. disable_rpm_wakeref_asserts(dev_priv);
  1854. do {
  1855. u32 master_ctl, iir;
  1856. u32 pipe_stats[I915_MAX_PIPES] = {};
  1857. u32 hotplug_status = 0;
  1858. u32 gt_iir[4];
  1859. u32 ier = 0;
  1860. master_ctl = I915_READ(GEN8_MASTER_IRQ) & ~GEN8_MASTER_IRQ_CONTROL;
  1861. iir = I915_READ(VLV_IIR);
  1862. if (master_ctl == 0 && iir == 0)
  1863. break;
  1864. ret = IRQ_HANDLED;
  1865. /*
  1866. * Theory on interrupt generation, based on empirical evidence:
  1867. *
  1868. * x = ((VLV_IIR & VLV_IER) ||
  1869. * ((GEN8_MASTER_IRQ & ~GEN8_MASTER_IRQ_CONTROL) &&
  1870. * (GEN8_MASTER_IRQ & GEN8_MASTER_IRQ_CONTROL)));
  1871. *
  1872. * A CPU interrupt will only be raised when 'x' has a 0->1 edge.
  1873. * Hence we clear GEN8_MASTER_IRQ_CONTROL and VLV_IER to
  1874. * guarantee the CPU interrupt will be raised again even if we
  1875. * don't end up clearing all the VLV_IIR and GEN8_MASTER_IRQ_CONTROL
  1876. * bits this time around.
  1877. */
  1878. I915_WRITE(GEN8_MASTER_IRQ, 0);
  1879. ier = I915_READ(VLV_IER);
  1880. I915_WRITE(VLV_IER, 0);
  1881. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  1882. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  1883. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  1884. /* Call regardless, as some status bits might not be
  1885. * signalled in iir */
  1886. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  1887. if (iir & (I915_LPE_PIPE_A_INTERRUPT |
  1888. I915_LPE_PIPE_B_INTERRUPT |
  1889. I915_LPE_PIPE_C_INTERRUPT))
  1890. intel_lpe_audio_irq_handler(dev_priv);
  1891. /*
  1892. * VLV_IIR is single buffered, and reflects the level
  1893. * from PIPESTAT/PORT_HOTPLUG_STAT, hence clear it last.
  1894. */
  1895. if (iir)
  1896. I915_WRITE(VLV_IIR, iir);
  1897. I915_WRITE(VLV_IER, ier);
  1898. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  1899. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  1900. if (hotplug_status)
  1901. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  1902. valleyview_pipestat_irq_handler(dev_priv, pipe_stats);
  1903. } while (0);
  1904. enable_rpm_wakeref_asserts(dev_priv);
  1905. return ret;
  1906. }
  1907. static void ibx_hpd_irq_handler(struct drm_i915_private *dev_priv,
  1908. u32 hotplug_trigger,
  1909. const u32 hpd[HPD_NUM_PINS])
  1910. {
  1911. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  1912. /*
  1913. * Somehow the PCH doesn't seem to really ack the interrupt to the CPU
  1914. * unless we touch the hotplug register, even if hotplug_trigger is
  1915. * zero. Not acking leads to "The master control interrupt lied (SDE)!"
  1916. * errors.
  1917. */
  1918. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  1919. if (!hotplug_trigger) {
  1920. u32 mask = PORTA_HOTPLUG_STATUS_MASK |
  1921. PORTD_HOTPLUG_STATUS_MASK |
  1922. PORTC_HOTPLUG_STATUS_MASK |
  1923. PORTB_HOTPLUG_STATUS_MASK;
  1924. dig_hotplug_reg &= ~mask;
  1925. }
  1926. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  1927. if (!hotplug_trigger)
  1928. return;
  1929. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  1930. dig_hotplug_reg, hpd,
  1931. pch_port_hotplug_long_detect);
  1932. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  1933. }
  1934. static void ibx_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1935. {
  1936. int pipe;
  1937. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK;
  1938. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ibx);
  1939. if (pch_iir & SDE_AUDIO_POWER_MASK) {
  1940. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK) >>
  1941. SDE_AUDIO_POWER_SHIFT);
  1942. DRM_DEBUG_DRIVER("PCH audio power change on port %d\n",
  1943. port_name(port));
  1944. }
  1945. if (pch_iir & SDE_AUX_MASK)
  1946. dp_aux_irq_handler(dev_priv);
  1947. if (pch_iir & SDE_GMBUS)
  1948. gmbus_irq_handler(dev_priv);
  1949. if (pch_iir & SDE_AUDIO_HDCP_MASK)
  1950. DRM_DEBUG_DRIVER("PCH HDCP audio interrupt\n");
  1951. if (pch_iir & SDE_AUDIO_TRANS_MASK)
  1952. DRM_DEBUG_DRIVER("PCH transcoder audio interrupt\n");
  1953. if (pch_iir & SDE_POISON)
  1954. DRM_ERROR("PCH poison interrupt\n");
  1955. if (pch_iir & SDE_FDI_MASK)
  1956. for_each_pipe(dev_priv, pipe)
  1957. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  1958. pipe_name(pipe),
  1959. I915_READ(FDI_RX_IIR(pipe)));
  1960. if (pch_iir & (SDE_TRANSB_CRC_DONE | SDE_TRANSA_CRC_DONE))
  1961. DRM_DEBUG_DRIVER("PCH transcoder CRC done interrupt\n");
  1962. if (pch_iir & (SDE_TRANSB_CRC_ERR | SDE_TRANSA_CRC_ERR))
  1963. DRM_DEBUG_DRIVER("PCH transcoder CRC error interrupt\n");
  1964. if (pch_iir & SDE_TRANSA_FIFO_UNDER)
  1965. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_A);
  1966. if (pch_iir & SDE_TRANSB_FIFO_UNDER)
  1967. intel_pch_fifo_underrun_irq_handler(dev_priv, PIPE_B);
  1968. }
  1969. static void ivb_err_int_handler(struct drm_i915_private *dev_priv)
  1970. {
  1971. u32 err_int = I915_READ(GEN7_ERR_INT);
  1972. enum pipe pipe;
  1973. if (err_int & ERR_INT_POISON)
  1974. DRM_ERROR("Poison interrupt\n");
  1975. for_each_pipe(dev_priv, pipe) {
  1976. if (err_int & ERR_INT_FIFO_UNDERRUN(pipe))
  1977. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  1978. if (err_int & ERR_INT_PIPE_CRC_DONE(pipe)) {
  1979. if (IS_IVYBRIDGE(dev_priv))
  1980. ivb_pipe_crc_irq_handler(dev_priv, pipe);
  1981. else
  1982. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  1983. }
  1984. }
  1985. I915_WRITE(GEN7_ERR_INT, err_int);
  1986. }
  1987. static void cpt_serr_int_handler(struct drm_i915_private *dev_priv)
  1988. {
  1989. u32 serr_int = I915_READ(SERR_INT);
  1990. enum pipe pipe;
  1991. if (serr_int & SERR_INT_POISON)
  1992. DRM_ERROR("PCH poison interrupt\n");
  1993. for_each_pipe(dev_priv, pipe)
  1994. if (serr_int & SERR_INT_TRANS_FIFO_UNDERRUN(pipe))
  1995. intel_pch_fifo_underrun_irq_handler(dev_priv, pipe);
  1996. I915_WRITE(SERR_INT, serr_int);
  1997. }
  1998. static void cpt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  1999. {
  2000. int pipe;
  2001. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_CPT;
  2002. ibx_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_cpt);
  2003. if (pch_iir & SDE_AUDIO_POWER_MASK_CPT) {
  2004. int port = ffs((pch_iir & SDE_AUDIO_POWER_MASK_CPT) >>
  2005. SDE_AUDIO_POWER_SHIFT_CPT);
  2006. DRM_DEBUG_DRIVER("PCH audio power change on port %c\n",
  2007. port_name(port));
  2008. }
  2009. if (pch_iir & SDE_AUX_MASK_CPT)
  2010. dp_aux_irq_handler(dev_priv);
  2011. if (pch_iir & SDE_GMBUS_CPT)
  2012. gmbus_irq_handler(dev_priv);
  2013. if (pch_iir & SDE_AUDIO_CP_REQ_CPT)
  2014. DRM_DEBUG_DRIVER("Audio CP request interrupt\n");
  2015. if (pch_iir & SDE_AUDIO_CP_CHG_CPT)
  2016. DRM_DEBUG_DRIVER("Audio CP change interrupt\n");
  2017. if (pch_iir & SDE_FDI_MASK_CPT)
  2018. for_each_pipe(dev_priv, pipe)
  2019. DRM_DEBUG_DRIVER(" pipe %c FDI IIR: 0x%08x\n",
  2020. pipe_name(pipe),
  2021. I915_READ(FDI_RX_IIR(pipe)));
  2022. if (pch_iir & SDE_ERROR_CPT)
  2023. cpt_serr_int_handler(dev_priv);
  2024. }
  2025. static void icp_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  2026. {
  2027. u32 ddi_hotplug_trigger = pch_iir & SDE_DDI_MASK_ICP;
  2028. u32 tc_hotplug_trigger = pch_iir & SDE_TC_MASK_ICP;
  2029. u32 pin_mask = 0, long_mask = 0;
  2030. if (ddi_hotplug_trigger) {
  2031. u32 dig_hotplug_reg;
  2032. dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_DDI);
  2033. I915_WRITE(SHOTPLUG_CTL_DDI, dig_hotplug_reg);
  2034. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2035. ddi_hotplug_trigger,
  2036. dig_hotplug_reg, hpd_icp,
  2037. icp_ddi_port_hotplug_long_detect);
  2038. }
  2039. if (tc_hotplug_trigger) {
  2040. u32 dig_hotplug_reg;
  2041. dig_hotplug_reg = I915_READ(SHOTPLUG_CTL_TC);
  2042. I915_WRITE(SHOTPLUG_CTL_TC, dig_hotplug_reg);
  2043. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2044. tc_hotplug_trigger,
  2045. dig_hotplug_reg, hpd_icp,
  2046. icp_tc_port_hotplug_long_detect);
  2047. }
  2048. if (pin_mask)
  2049. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2050. if (pch_iir & SDE_GMBUS_ICP)
  2051. gmbus_irq_handler(dev_priv);
  2052. }
  2053. static void spt_irq_handler(struct drm_i915_private *dev_priv, u32 pch_iir)
  2054. {
  2055. u32 hotplug_trigger = pch_iir & SDE_HOTPLUG_MASK_SPT &
  2056. ~SDE_PORTE_HOTPLUG_SPT;
  2057. u32 hotplug2_trigger = pch_iir & SDE_PORTE_HOTPLUG_SPT;
  2058. u32 pin_mask = 0, long_mask = 0;
  2059. if (hotplug_trigger) {
  2060. u32 dig_hotplug_reg;
  2061. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2062. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2063. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2064. hotplug_trigger, dig_hotplug_reg, hpd_spt,
  2065. spt_port_hotplug_long_detect);
  2066. }
  2067. if (hotplug2_trigger) {
  2068. u32 dig_hotplug_reg;
  2069. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG2);
  2070. I915_WRITE(PCH_PORT_HOTPLUG2, dig_hotplug_reg);
  2071. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask,
  2072. hotplug2_trigger, dig_hotplug_reg, hpd_spt,
  2073. spt_port_hotplug2_long_detect);
  2074. }
  2075. if (pin_mask)
  2076. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2077. if (pch_iir & SDE_GMBUS_CPT)
  2078. gmbus_irq_handler(dev_priv);
  2079. }
  2080. static void ilk_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2081. u32 hotplug_trigger,
  2082. const u32 hpd[HPD_NUM_PINS])
  2083. {
  2084. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2085. dig_hotplug_reg = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  2086. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, dig_hotplug_reg);
  2087. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  2088. dig_hotplug_reg, hpd,
  2089. ilk_port_hotplug_long_detect);
  2090. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2091. }
  2092. static void ilk_display_irq_handler(struct drm_i915_private *dev_priv,
  2093. u32 de_iir)
  2094. {
  2095. enum pipe pipe;
  2096. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG;
  2097. if (hotplug_trigger)
  2098. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ilk);
  2099. if (de_iir & DE_AUX_CHANNEL_A)
  2100. dp_aux_irq_handler(dev_priv);
  2101. if (de_iir & DE_GSE)
  2102. intel_opregion_asle_intr(dev_priv);
  2103. if (de_iir & DE_POISON)
  2104. DRM_ERROR("Poison interrupt\n");
  2105. for_each_pipe(dev_priv, pipe) {
  2106. if (de_iir & DE_PIPE_VBLANK(pipe))
  2107. drm_handle_vblank(&dev_priv->drm, pipe);
  2108. if (de_iir & DE_PIPE_FIFO_UNDERRUN(pipe))
  2109. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2110. if (de_iir & DE_PIPE_CRC_DONE(pipe))
  2111. i9xx_pipe_crc_irq_handler(dev_priv, pipe);
  2112. }
  2113. /* check event from PCH */
  2114. if (de_iir & DE_PCH_EVENT) {
  2115. u32 pch_iir = I915_READ(SDEIIR);
  2116. if (HAS_PCH_CPT(dev_priv))
  2117. cpt_irq_handler(dev_priv, pch_iir);
  2118. else
  2119. ibx_irq_handler(dev_priv, pch_iir);
  2120. /* should clear PCH hotplug event before clear CPU irq */
  2121. I915_WRITE(SDEIIR, pch_iir);
  2122. }
  2123. if (IS_GEN5(dev_priv) && de_iir & DE_PCU_EVENT)
  2124. ironlake_rps_change_irq_handler(dev_priv);
  2125. }
  2126. static void ivb_display_irq_handler(struct drm_i915_private *dev_priv,
  2127. u32 de_iir)
  2128. {
  2129. enum pipe pipe;
  2130. u32 hotplug_trigger = de_iir & DE_DP_A_HOTPLUG_IVB;
  2131. if (hotplug_trigger)
  2132. ilk_hpd_irq_handler(dev_priv, hotplug_trigger, hpd_ivb);
  2133. if (de_iir & DE_ERR_INT_IVB)
  2134. ivb_err_int_handler(dev_priv);
  2135. if (de_iir & DE_EDP_PSR_INT_HSW) {
  2136. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2137. intel_psr_irq_handler(dev_priv, psr_iir);
  2138. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2139. }
  2140. if (de_iir & DE_AUX_CHANNEL_A_IVB)
  2141. dp_aux_irq_handler(dev_priv);
  2142. if (de_iir & DE_GSE_IVB)
  2143. intel_opregion_asle_intr(dev_priv);
  2144. for_each_pipe(dev_priv, pipe) {
  2145. if (de_iir & (DE_PIPE_VBLANK_IVB(pipe)))
  2146. drm_handle_vblank(&dev_priv->drm, pipe);
  2147. }
  2148. /* check event from PCH */
  2149. if (!HAS_PCH_NOP(dev_priv) && (de_iir & DE_PCH_EVENT_IVB)) {
  2150. u32 pch_iir = I915_READ(SDEIIR);
  2151. cpt_irq_handler(dev_priv, pch_iir);
  2152. /* clear PCH hotplug event before clear CPU irq */
  2153. I915_WRITE(SDEIIR, pch_iir);
  2154. }
  2155. }
  2156. /*
  2157. * To handle irqs with the minimum potential races with fresh interrupts, we:
  2158. * 1 - Disable Master Interrupt Control.
  2159. * 2 - Find the source(s) of the interrupt.
  2160. * 3 - Clear the Interrupt Identity bits (IIR).
  2161. * 4 - Process the interrupt(s) that had bits set in the IIRs.
  2162. * 5 - Re-enable Master Interrupt Control.
  2163. */
  2164. static irqreturn_t ironlake_irq_handler(int irq, void *arg)
  2165. {
  2166. struct drm_device *dev = arg;
  2167. struct drm_i915_private *dev_priv = to_i915(dev);
  2168. u32 de_iir, gt_iir, de_ier, sde_ier = 0;
  2169. irqreturn_t ret = IRQ_NONE;
  2170. if (!intel_irqs_enabled(dev_priv))
  2171. return IRQ_NONE;
  2172. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2173. disable_rpm_wakeref_asserts(dev_priv);
  2174. /* disable master interrupt before clearing iir */
  2175. de_ier = I915_READ(DEIER);
  2176. I915_WRITE(DEIER, de_ier & ~DE_MASTER_IRQ_CONTROL);
  2177. /* Disable south interrupts. We'll only write to SDEIIR once, so further
  2178. * interrupts will will be stored on its back queue, and then we'll be
  2179. * able to process them after we restore SDEIER (as soon as we restore
  2180. * it, we'll get an interrupt if SDEIIR still has something to process
  2181. * due to its back queue). */
  2182. if (!HAS_PCH_NOP(dev_priv)) {
  2183. sde_ier = I915_READ(SDEIER);
  2184. I915_WRITE(SDEIER, 0);
  2185. }
  2186. /* Find, clear, then process each source of interrupt */
  2187. gt_iir = I915_READ(GTIIR);
  2188. if (gt_iir) {
  2189. I915_WRITE(GTIIR, gt_iir);
  2190. ret = IRQ_HANDLED;
  2191. if (INTEL_GEN(dev_priv) >= 6)
  2192. snb_gt_irq_handler(dev_priv, gt_iir);
  2193. else
  2194. ilk_gt_irq_handler(dev_priv, gt_iir);
  2195. }
  2196. de_iir = I915_READ(DEIIR);
  2197. if (de_iir) {
  2198. I915_WRITE(DEIIR, de_iir);
  2199. ret = IRQ_HANDLED;
  2200. if (INTEL_GEN(dev_priv) >= 7)
  2201. ivb_display_irq_handler(dev_priv, de_iir);
  2202. else
  2203. ilk_display_irq_handler(dev_priv, de_iir);
  2204. }
  2205. if (INTEL_GEN(dev_priv) >= 6) {
  2206. u32 pm_iir = I915_READ(GEN6_PMIIR);
  2207. if (pm_iir) {
  2208. I915_WRITE(GEN6_PMIIR, pm_iir);
  2209. ret = IRQ_HANDLED;
  2210. gen6_rps_irq_handler(dev_priv, pm_iir);
  2211. }
  2212. }
  2213. I915_WRITE(DEIER, de_ier);
  2214. if (!HAS_PCH_NOP(dev_priv))
  2215. I915_WRITE(SDEIER, sde_ier);
  2216. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2217. enable_rpm_wakeref_asserts(dev_priv);
  2218. return ret;
  2219. }
  2220. static void bxt_hpd_irq_handler(struct drm_i915_private *dev_priv,
  2221. u32 hotplug_trigger,
  2222. const u32 hpd[HPD_NUM_PINS])
  2223. {
  2224. u32 dig_hotplug_reg, pin_mask = 0, long_mask = 0;
  2225. dig_hotplug_reg = I915_READ(PCH_PORT_HOTPLUG);
  2226. I915_WRITE(PCH_PORT_HOTPLUG, dig_hotplug_reg);
  2227. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, hotplug_trigger,
  2228. dig_hotplug_reg, hpd,
  2229. bxt_port_hotplug_long_detect);
  2230. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2231. }
  2232. static void gen11_hpd_irq_handler(struct drm_i915_private *dev_priv, u32 iir)
  2233. {
  2234. u32 pin_mask = 0, long_mask = 0;
  2235. u32 trigger_tc = iir & GEN11_DE_TC_HOTPLUG_MASK;
  2236. u32 trigger_tbt = iir & GEN11_DE_TBT_HOTPLUG_MASK;
  2237. if (trigger_tc) {
  2238. u32 dig_hotplug_reg;
  2239. dig_hotplug_reg = I915_READ(GEN11_TC_HOTPLUG_CTL);
  2240. I915_WRITE(GEN11_TC_HOTPLUG_CTL, dig_hotplug_reg);
  2241. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tc,
  2242. dig_hotplug_reg, hpd_gen11,
  2243. gen11_port_hotplug_long_detect);
  2244. }
  2245. if (trigger_tbt) {
  2246. u32 dig_hotplug_reg;
  2247. dig_hotplug_reg = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  2248. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, dig_hotplug_reg);
  2249. intel_get_hpd_pins(dev_priv, &pin_mask, &long_mask, trigger_tbt,
  2250. dig_hotplug_reg, hpd_gen11,
  2251. gen11_port_hotplug_long_detect);
  2252. }
  2253. if (pin_mask)
  2254. intel_hpd_irq_handler(dev_priv, pin_mask, long_mask);
  2255. else
  2256. DRM_ERROR("Unexpected DE HPD interrupt 0x%08x\n", iir);
  2257. }
  2258. static irqreturn_t
  2259. gen8_de_irq_handler(struct drm_i915_private *dev_priv, u32 master_ctl)
  2260. {
  2261. irqreturn_t ret = IRQ_NONE;
  2262. u32 iir;
  2263. enum pipe pipe;
  2264. if (master_ctl & GEN8_DE_MISC_IRQ) {
  2265. iir = I915_READ(GEN8_DE_MISC_IIR);
  2266. if (iir) {
  2267. bool found = false;
  2268. I915_WRITE(GEN8_DE_MISC_IIR, iir);
  2269. ret = IRQ_HANDLED;
  2270. if (iir & GEN8_DE_MISC_GSE) {
  2271. intel_opregion_asle_intr(dev_priv);
  2272. found = true;
  2273. }
  2274. if (iir & GEN8_DE_EDP_PSR) {
  2275. u32 psr_iir = I915_READ(EDP_PSR_IIR);
  2276. intel_psr_irq_handler(dev_priv, psr_iir);
  2277. I915_WRITE(EDP_PSR_IIR, psr_iir);
  2278. found = true;
  2279. }
  2280. if (!found)
  2281. DRM_ERROR("Unexpected DE Misc interrupt\n");
  2282. }
  2283. else
  2284. DRM_ERROR("The master control interrupt lied (DE MISC)!\n");
  2285. }
  2286. if (INTEL_GEN(dev_priv) >= 11 && (master_ctl & GEN11_DE_HPD_IRQ)) {
  2287. iir = I915_READ(GEN11_DE_HPD_IIR);
  2288. if (iir) {
  2289. I915_WRITE(GEN11_DE_HPD_IIR, iir);
  2290. ret = IRQ_HANDLED;
  2291. gen11_hpd_irq_handler(dev_priv, iir);
  2292. } else {
  2293. DRM_ERROR("The master control interrupt lied, (DE HPD)!\n");
  2294. }
  2295. }
  2296. if (master_ctl & GEN8_DE_PORT_IRQ) {
  2297. iir = I915_READ(GEN8_DE_PORT_IIR);
  2298. if (iir) {
  2299. u32 tmp_mask;
  2300. bool found = false;
  2301. I915_WRITE(GEN8_DE_PORT_IIR, iir);
  2302. ret = IRQ_HANDLED;
  2303. tmp_mask = GEN8_AUX_CHANNEL_A;
  2304. if (INTEL_GEN(dev_priv) >= 9)
  2305. tmp_mask |= GEN9_AUX_CHANNEL_B |
  2306. GEN9_AUX_CHANNEL_C |
  2307. GEN9_AUX_CHANNEL_D;
  2308. if (INTEL_GEN(dev_priv) >= 11)
  2309. tmp_mask |= ICL_AUX_CHANNEL_E;
  2310. if (IS_CNL_WITH_PORT_F(dev_priv) ||
  2311. INTEL_GEN(dev_priv) >= 11)
  2312. tmp_mask |= CNL_AUX_CHANNEL_F;
  2313. if (iir & tmp_mask) {
  2314. dp_aux_irq_handler(dev_priv);
  2315. found = true;
  2316. }
  2317. if (IS_GEN9_LP(dev_priv)) {
  2318. tmp_mask = iir & BXT_DE_PORT_HOTPLUG_MASK;
  2319. if (tmp_mask) {
  2320. bxt_hpd_irq_handler(dev_priv, tmp_mask,
  2321. hpd_bxt);
  2322. found = true;
  2323. }
  2324. } else if (IS_BROADWELL(dev_priv)) {
  2325. tmp_mask = iir & GEN8_PORT_DP_A_HOTPLUG;
  2326. if (tmp_mask) {
  2327. ilk_hpd_irq_handler(dev_priv,
  2328. tmp_mask, hpd_bdw);
  2329. found = true;
  2330. }
  2331. }
  2332. if (IS_GEN9_LP(dev_priv) && (iir & BXT_DE_PORT_GMBUS)) {
  2333. gmbus_irq_handler(dev_priv);
  2334. found = true;
  2335. }
  2336. if (!found)
  2337. DRM_ERROR("Unexpected DE Port interrupt\n");
  2338. }
  2339. else
  2340. DRM_ERROR("The master control interrupt lied (DE PORT)!\n");
  2341. }
  2342. for_each_pipe(dev_priv, pipe) {
  2343. u32 fault_errors;
  2344. if (!(master_ctl & GEN8_DE_PIPE_IRQ(pipe)))
  2345. continue;
  2346. iir = I915_READ(GEN8_DE_PIPE_IIR(pipe));
  2347. if (!iir) {
  2348. DRM_ERROR("The master control interrupt lied (DE PIPE)!\n");
  2349. continue;
  2350. }
  2351. ret = IRQ_HANDLED;
  2352. I915_WRITE(GEN8_DE_PIPE_IIR(pipe), iir);
  2353. if (iir & GEN8_PIPE_VBLANK)
  2354. drm_handle_vblank(&dev_priv->drm, pipe);
  2355. if (iir & GEN8_PIPE_CDCLK_CRC_DONE)
  2356. hsw_pipe_crc_irq_handler(dev_priv, pipe);
  2357. if (iir & GEN8_PIPE_FIFO_UNDERRUN)
  2358. intel_cpu_fifo_underrun_irq_handler(dev_priv, pipe);
  2359. fault_errors = iir;
  2360. if (INTEL_GEN(dev_priv) >= 9)
  2361. fault_errors &= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  2362. else
  2363. fault_errors &= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  2364. if (fault_errors)
  2365. DRM_ERROR("Fault errors on pipe %c: 0x%08x\n",
  2366. pipe_name(pipe),
  2367. fault_errors);
  2368. }
  2369. if (HAS_PCH_SPLIT(dev_priv) && !HAS_PCH_NOP(dev_priv) &&
  2370. master_ctl & GEN8_DE_PCH_IRQ) {
  2371. /*
  2372. * FIXME(BDW): Assume for now that the new interrupt handling
  2373. * scheme also closed the SDE interrupt handling race we've seen
  2374. * on older pch-split platforms. But this needs testing.
  2375. */
  2376. iir = I915_READ(SDEIIR);
  2377. if (iir) {
  2378. I915_WRITE(SDEIIR, iir);
  2379. ret = IRQ_HANDLED;
  2380. if (HAS_PCH_ICP(dev_priv))
  2381. icp_irq_handler(dev_priv, iir);
  2382. else if (HAS_PCH_SPT(dev_priv) ||
  2383. HAS_PCH_KBP(dev_priv) ||
  2384. HAS_PCH_CNP(dev_priv))
  2385. spt_irq_handler(dev_priv, iir);
  2386. else
  2387. cpt_irq_handler(dev_priv, iir);
  2388. } else {
  2389. /*
  2390. * Like on previous PCH there seems to be something
  2391. * fishy going on with forwarding PCH interrupts.
  2392. */
  2393. DRM_DEBUG_DRIVER("The master control interrupt lied (SDE)!\n");
  2394. }
  2395. }
  2396. return ret;
  2397. }
  2398. static irqreturn_t gen8_irq_handler(int irq, void *arg)
  2399. {
  2400. struct drm_i915_private *dev_priv = to_i915(arg);
  2401. u32 master_ctl;
  2402. u32 gt_iir[4];
  2403. if (!intel_irqs_enabled(dev_priv))
  2404. return IRQ_NONE;
  2405. master_ctl = I915_READ_FW(GEN8_MASTER_IRQ);
  2406. master_ctl &= ~GEN8_MASTER_IRQ_CONTROL;
  2407. if (!master_ctl)
  2408. return IRQ_NONE;
  2409. I915_WRITE_FW(GEN8_MASTER_IRQ, 0);
  2410. /* Find, clear, then process each source of interrupt */
  2411. gen8_gt_irq_ack(dev_priv, master_ctl, gt_iir);
  2412. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2413. if (master_ctl & ~GEN8_GT_IRQS) {
  2414. disable_rpm_wakeref_asserts(dev_priv);
  2415. gen8_de_irq_handler(dev_priv, master_ctl);
  2416. enable_rpm_wakeref_asserts(dev_priv);
  2417. }
  2418. I915_WRITE_FW(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  2419. gen8_gt_irq_handler(dev_priv, master_ctl, gt_iir);
  2420. return IRQ_HANDLED;
  2421. }
  2422. struct wedge_me {
  2423. struct delayed_work work;
  2424. struct drm_i915_private *i915;
  2425. const char *name;
  2426. };
  2427. static void wedge_me(struct work_struct *work)
  2428. {
  2429. struct wedge_me *w = container_of(work, typeof(*w), work.work);
  2430. dev_err(w->i915->drm.dev,
  2431. "%s timed out, cancelling all in-flight rendering.\n",
  2432. w->name);
  2433. i915_gem_set_wedged(w->i915);
  2434. }
  2435. static void __init_wedge(struct wedge_me *w,
  2436. struct drm_i915_private *i915,
  2437. long timeout,
  2438. const char *name)
  2439. {
  2440. w->i915 = i915;
  2441. w->name = name;
  2442. INIT_DELAYED_WORK_ONSTACK(&w->work, wedge_me);
  2443. schedule_delayed_work(&w->work, timeout);
  2444. }
  2445. static void __fini_wedge(struct wedge_me *w)
  2446. {
  2447. cancel_delayed_work_sync(&w->work);
  2448. destroy_delayed_work_on_stack(&w->work);
  2449. w->i915 = NULL;
  2450. }
  2451. #define i915_wedge_on_timeout(W, DEV, TIMEOUT) \
  2452. for (__init_wedge((W), (DEV), (TIMEOUT), __func__); \
  2453. (W)->i915; \
  2454. __fini_wedge((W)))
  2455. static u32
  2456. gen11_gt_engine_identity(struct drm_i915_private * const i915,
  2457. const unsigned int bank, const unsigned int bit)
  2458. {
  2459. void __iomem * const regs = i915->regs;
  2460. u32 timeout_ts;
  2461. u32 ident;
  2462. lockdep_assert_held(&i915->irq_lock);
  2463. raw_reg_write(regs, GEN11_IIR_REG_SELECTOR(bank), BIT(bit));
  2464. /*
  2465. * NB: Specs do not specify how long to spin wait,
  2466. * so we do ~100us as an educated guess.
  2467. */
  2468. timeout_ts = (local_clock() >> 10) + 100;
  2469. do {
  2470. ident = raw_reg_read(regs, GEN11_INTR_IDENTITY_REG(bank));
  2471. } while (!(ident & GEN11_INTR_DATA_VALID) &&
  2472. !time_after32(local_clock() >> 10, timeout_ts));
  2473. if (unlikely(!(ident & GEN11_INTR_DATA_VALID))) {
  2474. DRM_ERROR("INTR_IDENTITY_REG%u:%u 0x%08x not valid!\n",
  2475. bank, bit, ident);
  2476. return 0;
  2477. }
  2478. raw_reg_write(regs, GEN11_INTR_IDENTITY_REG(bank),
  2479. GEN11_INTR_DATA_VALID);
  2480. return ident;
  2481. }
  2482. static void
  2483. gen11_other_irq_handler(struct drm_i915_private * const i915,
  2484. const u8 instance, const u16 iir)
  2485. {
  2486. if (instance == OTHER_GTPM_INSTANCE)
  2487. return gen6_rps_irq_handler(i915, iir);
  2488. WARN_ONCE(1, "unhandled other interrupt instance=0x%x, iir=0x%x\n",
  2489. instance, iir);
  2490. }
  2491. static void
  2492. gen11_engine_irq_handler(struct drm_i915_private * const i915,
  2493. const u8 class, const u8 instance, const u16 iir)
  2494. {
  2495. struct intel_engine_cs *engine;
  2496. if (instance <= MAX_ENGINE_INSTANCE)
  2497. engine = i915->engine_class[class][instance];
  2498. else
  2499. engine = NULL;
  2500. if (likely(engine))
  2501. return gen8_cs_irq_handler(engine, iir);
  2502. WARN_ONCE(1, "unhandled engine interrupt class=0x%x, instance=0x%x\n",
  2503. class, instance);
  2504. }
  2505. static void
  2506. gen11_gt_identity_handler(struct drm_i915_private * const i915,
  2507. const u32 identity)
  2508. {
  2509. const u8 class = GEN11_INTR_ENGINE_CLASS(identity);
  2510. const u8 instance = GEN11_INTR_ENGINE_INSTANCE(identity);
  2511. const u16 intr = GEN11_INTR_ENGINE_INTR(identity);
  2512. if (unlikely(!intr))
  2513. return;
  2514. if (class <= COPY_ENGINE_CLASS)
  2515. return gen11_engine_irq_handler(i915, class, instance, intr);
  2516. if (class == OTHER_CLASS)
  2517. return gen11_other_irq_handler(i915, instance, intr);
  2518. WARN_ONCE(1, "unknown interrupt class=0x%x, instance=0x%x, intr=0x%x\n",
  2519. class, instance, intr);
  2520. }
  2521. static void
  2522. gen11_gt_bank_handler(struct drm_i915_private * const i915,
  2523. const unsigned int bank)
  2524. {
  2525. void __iomem * const regs = i915->regs;
  2526. unsigned long intr_dw;
  2527. unsigned int bit;
  2528. lockdep_assert_held(&i915->irq_lock);
  2529. intr_dw = raw_reg_read(regs, GEN11_GT_INTR_DW(bank));
  2530. if (unlikely(!intr_dw)) {
  2531. DRM_ERROR("GT_INTR_DW%u blank!\n", bank);
  2532. return;
  2533. }
  2534. for_each_set_bit(bit, &intr_dw, 32) {
  2535. const u32 ident = gen11_gt_engine_identity(i915,
  2536. bank, bit);
  2537. gen11_gt_identity_handler(i915, ident);
  2538. }
  2539. /* Clear must be after shared has been served for engine */
  2540. raw_reg_write(regs, GEN11_GT_INTR_DW(bank), intr_dw);
  2541. }
  2542. static void
  2543. gen11_gt_irq_handler(struct drm_i915_private * const i915,
  2544. const u32 master_ctl)
  2545. {
  2546. unsigned int bank;
  2547. spin_lock(&i915->irq_lock);
  2548. for (bank = 0; bank < 2; bank++) {
  2549. if (master_ctl & GEN11_GT_DW_IRQ(bank))
  2550. gen11_gt_bank_handler(i915, bank);
  2551. }
  2552. spin_unlock(&i915->irq_lock);
  2553. }
  2554. static void
  2555. gen11_gu_misc_irq_ack(struct drm_i915_private *dev_priv, const u32 master_ctl,
  2556. u32 *iir)
  2557. {
  2558. void __iomem * const regs = dev_priv->regs;
  2559. if (!(master_ctl & GEN11_GU_MISC_IRQ))
  2560. return;
  2561. *iir = raw_reg_read(regs, GEN11_GU_MISC_IIR);
  2562. if (likely(*iir))
  2563. raw_reg_write(regs, GEN11_GU_MISC_IIR, *iir);
  2564. }
  2565. static void
  2566. gen11_gu_misc_irq_handler(struct drm_i915_private *dev_priv,
  2567. const u32 master_ctl, const u32 iir)
  2568. {
  2569. if (!(master_ctl & GEN11_GU_MISC_IRQ))
  2570. return;
  2571. if (unlikely(!iir)) {
  2572. DRM_ERROR("GU_MISC iir blank!\n");
  2573. return;
  2574. }
  2575. if (iir & GEN11_GU_MISC_GSE)
  2576. intel_opregion_asle_intr(dev_priv);
  2577. else
  2578. DRM_ERROR("Unexpected GU_MISC interrupt 0x%x\n", iir);
  2579. }
  2580. static irqreturn_t gen11_irq_handler(int irq, void *arg)
  2581. {
  2582. struct drm_i915_private * const i915 = to_i915(arg);
  2583. void __iomem * const regs = i915->regs;
  2584. u32 master_ctl;
  2585. u32 gu_misc_iir;
  2586. if (!intel_irqs_enabled(i915))
  2587. return IRQ_NONE;
  2588. master_ctl = raw_reg_read(regs, GEN11_GFX_MSTR_IRQ);
  2589. master_ctl &= ~GEN11_MASTER_IRQ;
  2590. if (!master_ctl)
  2591. return IRQ_NONE;
  2592. /* Disable interrupts. */
  2593. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, 0);
  2594. /* Find, clear, then process each source of interrupt. */
  2595. gen11_gt_irq_handler(i915, master_ctl);
  2596. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  2597. if (master_ctl & GEN11_DISPLAY_IRQ) {
  2598. const u32 disp_ctl = raw_reg_read(regs, GEN11_DISPLAY_INT_CTL);
  2599. disable_rpm_wakeref_asserts(i915);
  2600. /*
  2601. * GEN11_DISPLAY_INT_CTL has same format as GEN8_MASTER_IRQ
  2602. * for the display related bits.
  2603. */
  2604. gen8_de_irq_handler(i915, disp_ctl);
  2605. enable_rpm_wakeref_asserts(i915);
  2606. }
  2607. gen11_gu_misc_irq_ack(i915, master_ctl, &gu_misc_iir);
  2608. /* Acknowledge and enable interrupts. */
  2609. raw_reg_write(regs, GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ | master_ctl);
  2610. gen11_gu_misc_irq_handler(i915, master_ctl, gu_misc_iir);
  2611. return IRQ_HANDLED;
  2612. }
  2613. static void i915_reset_device(struct drm_i915_private *dev_priv,
  2614. u32 engine_mask,
  2615. const char *reason)
  2616. {
  2617. struct i915_gpu_error *error = &dev_priv->gpu_error;
  2618. struct kobject *kobj = &dev_priv->drm.primary->kdev->kobj;
  2619. char *error_event[] = { I915_ERROR_UEVENT "=1", NULL };
  2620. char *reset_event[] = { I915_RESET_UEVENT "=1", NULL };
  2621. char *reset_done_event[] = { I915_ERROR_UEVENT "=0", NULL };
  2622. struct wedge_me w;
  2623. kobject_uevent_env(kobj, KOBJ_CHANGE, error_event);
  2624. DRM_DEBUG_DRIVER("resetting chip\n");
  2625. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_event);
  2626. /* Use a watchdog to ensure that our reset completes */
  2627. i915_wedge_on_timeout(&w, dev_priv, 5*HZ) {
  2628. intel_prepare_reset(dev_priv);
  2629. error->reason = reason;
  2630. error->stalled_mask = engine_mask;
  2631. /* Signal that locked waiters should reset the GPU */
  2632. smp_mb__before_atomic();
  2633. set_bit(I915_RESET_HANDOFF, &error->flags);
  2634. wake_up_all(&error->wait_queue);
  2635. /* Wait for anyone holding the lock to wakeup, without
  2636. * blocking indefinitely on struct_mutex.
  2637. */
  2638. do {
  2639. if (mutex_trylock(&dev_priv->drm.struct_mutex)) {
  2640. i915_reset(dev_priv, engine_mask, reason);
  2641. mutex_unlock(&dev_priv->drm.struct_mutex);
  2642. }
  2643. } while (wait_on_bit_timeout(&error->flags,
  2644. I915_RESET_HANDOFF,
  2645. TASK_UNINTERRUPTIBLE,
  2646. 1));
  2647. error->stalled_mask = 0;
  2648. error->reason = NULL;
  2649. intel_finish_reset(dev_priv);
  2650. }
  2651. if (!test_bit(I915_WEDGED, &error->flags))
  2652. kobject_uevent_env(kobj, KOBJ_CHANGE, reset_done_event);
  2653. }
  2654. static void i915_clear_error_registers(struct drm_i915_private *dev_priv)
  2655. {
  2656. u32 eir;
  2657. if (!IS_GEN2(dev_priv))
  2658. I915_WRITE(PGTBL_ER, I915_READ(PGTBL_ER));
  2659. if (INTEL_GEN(dev_priv) < 4)
  2660. I915_WRITE(IPEIR, I915_READ(IPEIR));
  2661. else
  2662. I915_WRITE(IPEIR_I965, I915_READ(IPEIR_I965));
  2663. I915_WRITE(EIR, I915_READ(EIR));
  2664. eir = I915_READ(EIR);
  2665. if (eir) {
  2666. /*
  2667. * some errors might have become stuck,
  2668. * mask them.
  2669. */
  2670. DRM_DEBUG_DRIVER("EIR stuck: 0x%08x, masking\n", eir);
  2671. I915_WRITE(EMR, I915_READ(EMR) | eir);
  2672. I915_WRITE(IIR, I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  2673. }
  2674. }
  2675. /**
  2676. * i915_handle_error - handle a gpu error
  2677. * @dev_priv: i915 device private
  2678. * @engine_mask: mask representing engines that are hung
  2679. * @flags: control flags
  2680. * @fmt: Error message format string
  2681. *
  2682. * Do some basic checking of register state at error time and
  2683. * dump it to the syslog. Also call i915_capture_error_state() to make
  2684. * sure we get a record and make it available in debugfs. Fire a uevent
  2685. * so userspace knows something bad happened (should trigger collection
  2686. * of a ring dump etc.).
  2687. */
  2688. void i915_handle_error(struct drm_i915_private *dev_priv,
  2689. u32 engine_mask,
  2690. unsigned long flags,
  2691. const char *fmt, ...)
  2692. {
  2693. struct intel_engine_cs *engine;
  2694. unsigned int tmp;
  2695. char error_msg[80];
  2696. char *msg = NULL;
  2697. if (fmt) {
  2698. va_list args;
  2699. va_start(args, fmt);
  2700. vscnprintf(error_msg, sizeof(error_msg), fmt, args);
  2701. va_end(args);
  2702. msg = error_msg;
  2703. }
  2704. /*
  2705. * In most cases it's guaranteed that we get here with an RPM
  2706. * reference held, for example because there is a pending GPU
  2707. * request that won't finish until the reset is done. This
  2708. * isn't the case at least when we get here by doing a
  2709. * simulated reset via debugfs, so get an RPM reference.
  2710. */
  2711. intel_runtime_pm_get(dev_priv);
  2712. engine_mask &= INTEL_INFO(dev_priv)->ring_mask;
  2713. if (flags & I915_ERROR_CAPTURE) {
  2714. i915_capture_error_state(dev_priv, engine_mask, msg);
  2715. i915_clear_error_registers(dev_priv);
  2716. }
  2717. /*
  2718. * Try engine reset when available. We fall back to full reset if
  2719. * single reset fails.
  2720. */
  2721. if (intel_has_reset_engine(dev_priv)) {
  2722. for_each_engine_masked(engine, dev_priv, engine_mask, tmp) {
  2723. BUILD_BUG_ON(I915_RESET_MODESET >= I915_RESET_ENGINE);
  2724. if (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2725. &dev_priv->gpu_error.flags))
  2726. continue;
  2727. if (i915_reset_engine(engine, msg) == 0)
  2728. engine_mask &= ~intel_engine_flag(engine);
  2729. clear_bit(I915_RESET_ENGINE + engine->id,
  2730. &dev_priv->gpu_error.flags);
  2731. wake_up_bit(&dev_priv->gpu_error.flags,
  2732. I915_RESET_ENGINE + engine->id);
  2733. }
  2734. }
  2735. if (!engine_mask)
  2736. goto out;
  2737. /* Full reset needs the mutex, stop any other user trying to do so. */
  2738. if (test_and_set_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags)) {
  2739. wait_event(dev_priv->gpu_error.reset_queue,
  2740. !test_bit(I915_RESET_BACKOFF,
  2741. &dev_priv->gpu_error.flags));
  2742. goto out;
  2743. }
  2744. /* Prevent any other reset-engine attempt. */
  2745. for_each_engine(engine, dev_priv, tmp) {
  2746. while (test_and_set_bit(I915_RESET_ENGINE + engine->id,
  2747. &dev_priv->gpu_error.flags))
  2748. wait_on_bit(&dev_priv->gpu_error.flags,
  2749. I915_RESET_ENGINE + engine->id,
  2750. TASK_UNINTERRUPTIBLE);
  2751. }
  2752. i915_reset_device(dev_priv, engine_mask, msg);
  2753. for_each_engine(engine, dev_priv, tmp) {
  2754. clear_bit(I915_RESET_ENGINE + engine->id,
  2755. &dev_priv->gpu_error.flags);
  2756. }
  2757. clear_bit(I915_RESET_BACKOFF, &dev_priv->gpu_error.flags);
  2758. wake_up_all(&dev_priv->gpu_error.reset_queue);
  2759. out:
  2760. intel_runtime_pm_put(dev_priv);
  2761. }
  2762. /* Called from drm generic code, passed 'crtc' which
  2763. * we use as a pipe index
  2764. */
  2765. static int i8xx_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2766. {
  2767. struct drm_i915_private *dev_priv = to_i915(dev);
  2768. unsigned long irqflags;
  2769. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2770. i915_enable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2771. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2772. return 0;
  2773. }
  2774. static int i965_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2775. {
  2776. struct drm_i915_private *dev_priv = to_i915(dev);
  2777. unsigned long irqflags;
  2778. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2779. i915_enable_pipestat(dev_priv, pipe,
  2780. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2781. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2782. return 0;
  2783. }
  2784. static int ironlake_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2785. {
  2786. struct drm_i915_private *dev_priv = to_i915(dev);
  2787. unsigned long irqflags;
  2788. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2789. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2790. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2791. ilk_enable_display_irq(dev_priv, bit);
  2792. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2793. /* Even though there is no DMC, frame counter can get stuck when
  2794. * PSR is active as no frames are generated.
  2795. */
  2796. if (HAS_PSR(dev_priv))
  2797. drm_vblank_restore(dev, pipe);
  2798. return 0;
  2799. }
  2800. static int gen8_enable_vblank(struct drm_device *dev, unsigned int pipe)
  2801. {
  2802. struct drm_i915_private *dev_priv = to_i915(dev);
  2803. unsigned long irqflags;
  2804. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2805. bdw_enable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2806. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2807. /* Even if there is no DMC, frame counter can get stuck when
  2808. * PSR is active as no frames are generated, so check only for PSR.
  2809. */
  2810. if (HAS_PSR(dev_priv))
  2811. drm_vblank_restore(dev, pipe);
  2812. return 0;
  2813. }
  2814. /* Called from drm generic code, passed 'crtc' which
  2815. * we use as a pipe index
  2816. */
  2817. static void i8xx_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2818. {
  2819. struct drm_i915_private *dev_priv = to_i915(dev);
  2820. unsigned long irqflags;
  2821. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2822. i915_disable_pipestat(dev_priv, pipe, PIPE_VBLANK_INTERRUPT_STATUS);
  2823. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2824. }
  2825. static void i965_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2826. {
  2827. struct drm_i915_private *dev_priv = to_i915(dev);
  2828. unsigned long irqflags;
  2829. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2830. i915_disable_pipestat(dev_priv, pipe,
  2831. PIPE_START_VBLANK_INTERRUPT_STATUS);
  2832. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2833. }
  2834. static void ironlake_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2835. {
  2836. struct drm_i915_private *dev_priv = to_i915(dev);
  2837. unsigned long irqflags;
  2838. uint32_t bit = INTEL_GEN(dev_priv) >= 7 ?
  2839. DE_PIPE_VBLANK_IVB(pipe) : DE_PIPE_VBLANK(pipe);
  2840. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2841. ilk_disable_display_irq(dev_priv, bit);
  2842. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2843. }
  2844. static void gen8_disable_vblank(struct drm_device *dev, unsigned int pipe)
  2845. {
  2846. struct drm_i915_private *dev_priv = to_i915(dev);
  2847. unsigned long irqflags;
  2848. spin_lock_irqsave(&dev_priv->irq_lock, irqflags);
  2849. bdw_disable_pipe_irq(dev_priv, pipe, GEN8_PIPE_VBLANK);
  2850. spin_unlock_irqrestore(&dev_priv->irq_lock, irqflags);
  2851. }
  2852. static void ibx_irq_reset(struct drm_i915_private *dev_priv)
  2853. {
  2854. if (HAS_PCH_NOP(dev_priv))
  2855. return;
  2856. GEN3_IRQ_RESET(SDE);
  2857. if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  2858. I915_WRITE(SERR_INT, 0xffffffff);
  2859. }
  2860. /*
  2861. * SDEIER is also touched by the interrupt handler to work around missed PCH
  2862. * interrupts. Hence we can't update it after the interrupt handler is enabled -
  2863. * instead we unconditionally enable all PCH interrupt sources here, but then
  2864. * only unmask them as needed with SDEIMR.
  2865. *
  2866. * This function needs to be called before interrupts are enabled.
  2867. */
  2868. static void ibx_irq_pre_postinstall(struct drm_device *dev)
  2869. {
  2870. struct drm_i915_private *dev_priv = to_i915(dev);
  2871. if (HAS_PCH_NOP(dev_priv))
  2872. return;
  2873. WARN_ON(I915_READ(SDEIER) != 0);
  2874. I915_WRITE(SDEIER, 0xffffffff);
  2875. POSTING_READ(SDEIER);
  2876. }
  2877. static void gen5_gt_irq_reset(struct drm_i915_private *dev_priv)
  2878. {
  2879. GEN3_IRQ_RESET(GT);
  2880. if (INTEL_GEN(dev_priv) >= 6)
  2881. GEN3_IRQ_RESET(GEN6_PM);
  2882. }
  2883. static void vlv_display_irq_reset(struct drm_i915_private *dev_priv)
  2884. {
  2885. if (IS_CHERRYVIEW(dev_priv))
  2886. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK_CHV);
  2887. else
  2888. I915_WRITE(DPINVGTT, DPINVGTT_STATUS_MASK);
  2889. i915_hotplug_interrupt_update_locked(dev_priv, 0xffffffff, 0);
  2890. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  2891. i9xx_pipestat_irq_reset(dev_priv);
  2892. GEN3_IRQ_RESET(VLV_);
  2893. dev_priv->irq_mask = ~0u;
  2894. }
  2895. static void vlv_display_irq_postinstall(struct drm_i915_private *dev_priv)
  2896. {
  2897. u32 pipestat_mask;
  2898. u32 enable_mask;
  2899. enum pipe pipe;
  2900. pipestat_mask = PIPE_CRC_DONE_INTERRUPT_STATUS;
  2901. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  2902. for_each_pipe(dev_priv, pipe)
  2903. i915_enable_pipestat(dev_priv, pipe, pipestat_mask);
  2904. enable_mask = I915_DISPLAY_PORT_INTERRUPT |
  2905. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  2906. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  2907. I915_LPE_PIPE_A_INTERRUPT |
  2908. I915_LPE_PIPE_B_INTERRUPT;
  2909. if (IS_CHERRYVIEW(dev_priv))
  2910. enable_mask |= I915_DISPLAY_PIPE_C_EVENT_INTERRUPT |
  2911. I915_LPE_PIPE_C_INTERRUPT;
  2912. WARN_ON(dev_priv->irq_mask != ~0u);
  2913. dev_priv->irq_mask = ~enable_mask;
  2914. GEN3_IRQ_INIT(VLV_, dev_priv->irq_mask, enable_mask);
  2915. }
  2916. /* drm_dma.h hooks
  2917. */
  2918. static void ironlake_irq_reset(struct drm_device *dev)
  2919. {
  2920. struct drm_i915_private *dev_priv = to_i915(dev);
  2921. if (IS_GEN5(dev_priv))
  2922. I915_WRITE(HWSTAM, 0xffffffff);
  2923. GEN3_IRQ_RESET(DE);
  2924. if (IS_GEN7(dev_priv))
  2925. I915_WRITE(GEN7_ERR_INT, 0xffffffff);
  2926. if (IS_HASWELL(dev_priv)) {
  2927. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2928. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2929. }
  2930. gen5_gt_irq_reset(dev_priv);
  2931. ibx_irq_reset(dev_priv);
  2932. }
  2933. static void valleyview_irq_reset(struct drm_device *dev)
  2934. {
  2935. struct drm_i915_private *dev_priv = to_i915(dev);
  2936. I915_WRITE(VLV_MASTER_IER, 0);
  2937. POSTING_READ(VLV_MASTER_IER);
  2938. gen5_gt_irq_reset(dev_priv);
  2939. spin_lock_irq(&dev_priv->irq_lock);
  2940. if (dev_priv->display_irqs_enabled)
  2941. vlv_display_irq_reset(dev_priv);
  2942. spin_unlock_irq(&dev_priv->irq_lock);
  2943. }
  2944. static void gen8_gt_irq_reset(struct drm_i915_private *dev_priv)
  2945. {
  2946. GEN8_IRQ_RESET_NDX(GT, 0);
  2947. GEN8_IRQ_RESET_NDX(GT, 1);
  2948. GEN8_IRQ_RESET_NDX(GT, 2);
  2949. GEN8_IRQ_RESET_NDX(GT, 3);
  2950. }
  2951. static void gen8_irq_reset(struct drm_device *dev)
  2952. {
  2953. struct drm_i915_private *dev_priv = to_i915(dev);
  2954. int pipe;
  2955. I915_WRITE(GEN8_MASTER_IRQ, 0);
  2956. POSTING_READ(GEN8_MASTER_IRQ);
  2957. gen8_gt_irq_reset(dev_priv);
  2958. I915_WRITE(EDP_PSR_IMR, 0xffffffff);
  2959. I915_WRITE(EDP_PSR_IIR, 0xffffffff);
  2960. for_each_pipe(dev_priv, pipe)
  2961. if (intel_display_power_is_enabled(dev_priv,
  2962. POWER_DOMAIN_PIPE(pipe)))
  2963. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2964. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2965. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2966. GEN3_IRQ_RESET(GEN8_PCU_);
  2967. if (HAS_PCH_SPLIT(dev_priv))
  2968. ibx_irq_reset(dev_priv);
  2969. }
  2970. static void gen11_gt_irq_reset(struct drm_i915_private *dev_priv)
  2971. {
  2972. /* Disable RCS, BCS, VCS and VECS class engines. */
  2973. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, 0);
  2974. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, 0);
  2975. /* Restore masks irqs on RCS, BCS, VCS and VECS engines. */
  2976. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~0);
  2977. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~0);
  2978. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~0);
  2979. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~0);
  2980. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~0);
  2981. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  2982. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  2983. }
  2984. static void gen11_irq_reset(struct drm_device *dev)
  2985. {
  2986. struct drm_i915_private *dev_priv = dev->dev_private;
  2987. int pipe;
  2988. I915_WRITE(GEN11_GFX_MSTR_IRQ, 0);
  2989. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  2990. gen11_gt_irq_reset(dev_priv);
  2991. I915_WRITE(GEN11_DISPLAY_INT_CTL, 0);
  2992. for_each_pipe(dev_priv, pipe)
  2993. if (intel_display_power_is_enabled(dev_priv,
  2994. POWER_DOMAIN_PIPE(pipe)))
  2995. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  2996. GEN3_IRQ_RESET(GEN8_DE_PORT_);
  2997. GEN3_IRQ_RESET(GEN8_DE_MISC_);
  2998. GEN3_IRQ_RESET(GEN11_DE_HPD_);
  2999. GEN3_IRQ_RESET(GEN11_GU_MISC_);
  3000. GEN3_IRQ_RESET(GEN8_PCU_);
  3001. if (HAS_PCH_ICP(dev_priv))
  3002. GEN3_IRQ_RESET(SDE);
  3003. }
  3004. void gen8_irq_power_well_post_enable(struct drm_i915_private *dev_priv,
  3005. u8 pipe_mask)
  3006. {
  3007. uint32_t extra_ier = GEN8_PIPE_VBLANK | GEN8_PIPE_FIFO_UNDERRUN;
  3008. enum pipe pipe;
  3009. spin_lock_irq(&dev_priv->irq_lock);
  3010. if (!intel_irqs_enabled(dev_priv)) {
  3011. spin_unlock_irq(&dev_priv->irq_lock);
  3012. return;
  3013. }
  3014. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  3015. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  3016. dev_priv->de_irq_mask[pipe],
  3017. ~dev_priv->de_irq_mask[pipe] | extra_ier);
  3018. spin_unlock_irq(&dev_priv->irq_lock);
  3019. }
  3020. void gen8_irq_power_well_pre_disable(struct drm_i915_private *dev_priv,
  3021. u8 pipe_mask)
  3022. {
  3023. enum pipe pipe;
  3024. spin_lock_irq(&dev_priv->irq_lock);
  3025. if (!intel_irqs_enabled(dev_priv)) {
  3026. spin_unlock_irq(&dev_priv->irq_lock);
  3027. return;
  3028. }
  3029. for_each_pipe_masked(dev_priv, pipe, pipe_mask)
  3030. GEN8_IRQ_RESET_NDX(DE_PIPE, pipe);
  3031. spin_unlock_irq(&dev_priv->irq_lock);
  3032. /* make sure we're done processing display irqs */
  3033. synchronize_irq(dev_priv->drm.irq);
  3034. }
  3035. static void cherryview_irq_reset(struct drm_device *dev)
  3036. {
  3037. struct drm_i915_private *dev_priv = to_i915(dev);
  3038. I915_WRITE(GEN8_MASTER_IRQ, 0);
  3039. POSTING_READ(GEN8_MASTER_IRQ);
  3040. gen8_gt_irq_reset(dev_priv);
  3041. GEN3_IRQ_RESET(GEN8_PCU_);
  3042. spin_lock_irq(&dev_priv->irq_lock);
  3043. if (dev_priv->display_irqs_enabled)
  3044. vlv_display_irq_reset(dev_priv);
  3045. spin_unlock_irq(&dev_priv->irq_lock);
  3046. }
  3047. static u32 intel_hpd_enabled_irqs(struct drm_i915_private *dev_priv,
  3048. const u32 hpd[HPD_NUM_PINS])
  3049. {
  3050. struct intel_encoder *encoder;
  3051. u32 enabled_irqs = 0;
  3052. for_each_intel_encoder(&dev_priv->drm, encoder)
  3053. if (dev_priv->hotplug.stats[encoder->hpd_pin].state == HPD_ENABLED)
  3054. enabled_irqs |= hpd[encoder->hpd_pin];
  3055. return enabled_irqs;
  3056. }
  3057. static void ibx_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3058. {
  3059. u32 hotplug;
  3060. /*
  3061. * Enable digital hotplug on the PCH, and configure the DP short pulse
  3062. * duration to 2ms (which is the minimum in the Display Port spec).
  3063. * The pulse duration bits are reserved on LPT+.
  3064. */
  3065. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3066. hotplug &= ~(PORTB_PULSE_DURATION_MASK |
  3067. PORTC_PULSE_DURATION_MASK |
  3068. PORTD_PULSE_DURATION_MASK);
  3069. hotplug |= PORTB_HOTPLUG_ENABLE | PORTB_PULSE_DURATION_2ms;
  3070. hotplug |= PORTC_HOTPLUG_ENABLE | PORTC_PULSE_DURATION_2ms;
  3071. hotplug |= PORTD_HOTPLUG_ENABLE | PORTD_PULSE_DURATION_2ms;
  3072. /*
  3073. * When CPU and PCH are on the same package, port A
  3074. * HPD must be enabled in both north and south.
  3075. */
  3076. if (HAS_PCH_LPT_LP(dev_priv))
  3077. hotplug |= PORTA_HOTPLUG_ENABLE;
  3078. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3079. }
  3080. static void ibx_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3081. {
  3082. u32 hotplug_irqs, enabled_irqs;
  3083. if (HAS_PCH_IBX(dev_priv)) {
  3084. hotplug_irqs = SDE_HOTPLUG_MASK;
  3085. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ibx);
  3086. } else {
  3087. hotplug_irqs = SDE_HOTPLUG_MASK_CPT;
  3088. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_cpt);
  3089. }
  3090. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3091. ibx_hpd_detection_setup(dev_priv);
  3092. }
  3093. static void icp_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3094. {
  3095. u32 hotplug;
  3096. hotplug = I915_READ(SHOTPLUG_CTL_DDI);
  3097. hotplug |= ICP_DDIA_HPD_ENABLE |
  3098. ICP_DDIB_HPD_ENABLE;
  3099. I915_WRITE(SHOTPLUG_CTL_DDI, hotplug);
  3100. hotplug = I915_READ(SHOTPLUG_CTL_TC);
  3101. hotplug |= ICP_TC_HPD_ENABLE(PORT_TC1) |
  3102. ICP_TC_HPD_ENABLE(PORT_TC2) |
  3103. ICP_TC_HPD_ENABLE(PORT_TC3) |
  3104. ICP_TC_HPD_ENABLE(PORT_TC4);
  3105. I915_WRITE(SHOTPLUG_CTL_TC, hotplug);
  3106. }
  3107. static void icp_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3108. {
  3109. u32 hotplug_irqs, enabled_irqs;
  3110. hotplug_irqs = SDE_DDI_MASK_ICP | SDE_TC_MASK_ICP;
  3111. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_icp);
  3112. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3113. icp_hpd_detection_setup(dev_priv);
  3114. }
  3115. static void gen11_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3116. {
  3117. u32 hotplug;
  3118. hotplug = I915_READ(GEN11_TC_HOTPLUG_CTL);
  3119. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3120. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3121. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3122. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3123. I915_WRITE(GEN11_TC_HOTPLUG_CTL, hotplug);
  3124. hotplug = I915_READ(GEN11_TBT_HOTPLUG_CTL);
  3125. hotplug |= GEN11_HOTPLUG_CTL_ENABLE(PORT_TC1) |
  3126. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC2) |
  3127. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC3) |
  3128. GEN11_HOTPLUG_CTL_ENABLE(PORT_TC4);
  3129. I915_WRITE(GEN11_TBT_HOTPLUG_CTL, hotplug);
  3130. }
  3131. static void gen11_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3132. {
  3133. u32 hotplug_irqs, enabled_irqs;
  3134. u32 val;
  3135. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_gen11);
  3136. hotplug_irqs = GEN11_DE_TC_HOTPLUG_MASK | GEN11_DE_TBT_HOTPLUG_MASK;
  3137. val = I915_READ(GEN11_DE_HPD_IMR);
  3138. val &= ~hotplug_irqs;
  3139. I915_WRITE(GEN11_DE_HPD_IMR, val);
  3140. POSTING_READ(GEN11_DE_HPD_IMR);
  3141. gen11_hpd_detection_setup(dev_priv);
  3142. if (HAS_PCH_ICP(dev_priv))
  3143. icp_hpd_irq_setup(dev_priv);
  3144. }
  3145. static void spt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3146. {
  3147. u32 val, hotplug;
  3148. /* Display WA #1179 WaHardHangonHotPlug: cnp */
  3149. if (HAS_PCH_CNP(dev_priv)) {
  3150. val = I915_READ(SOUTH_CHICKEN1);
  3151. val &= ~CHASSIS_CLK_REQ_DURATION_MASK;
  3152. val |= CHASSIS_CLK_REQ_DURATION(0xf);
  3153. I915_WRITE(SOUTH_CHICKEN1, val);
  3154. }
  3155. /* Enable digital hotplug on the PCH */
  3156. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3157. hotplug |= PORTA_HOTPLUG_ENABLE |
  3158. PORTB_HOTPLUG_ENABLE |
  3159. PORTC_HOTPLUG_ENABLE |
  3160. PORTD_HOTPLUG_ENABLE;
  3161. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3162. hotplug = I915_READ(PCH_PORT_HOTPLUG2);
  3163. hotplug |= PORTE_HOTPLUG_ENABLE;
  3164. I915_WRITE(PCH_PORT_HOTPLUG2, hotplug);
  3165. }
  3166. static void spt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3167. {
  3168. u32 hotplug_irqs, enabled_irqs;
  3169. hotplug_irqs = SDE_HOTPLUG_MASK_SPT;
  3170. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_spt);
  3171. ibx_display_interrupt_update(dev_priv, hotplug_irqs, enabled_irqs);
  3172. spt_hpd_detection_setup(dev_priv);
  3173. }
  3174. static void ilk_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3175. {
  3176. u32 hotplug;
  3177. /*
  3178. * Enable digital hotplug on the CPU, and configure the DP short pulse
  3179. * duration to 2ms (which is the minimum in the Display Port spec)
  3180. * The pulse duration bits are reserved on HSW+.
  3181. */
  3182. hotplug = I915_READ(DIGITAL_PORT_HOTPLUG_CNTRL);
  3183. hotplug &= ~DIGITAL_PORTA_PULSE_DURATION_MASK;
  3184. hotplug |= DIGITAL_PORTA_HOTPLUG_ENABLE |
  3185. DIGITAL_PORTA_PULSE_DURATION_2ms;
  3186. I915_WRITE(DIGITAL_PORT_HOTPLUG_CNTRL, hotplug);
  3187. }
  3188. static void ilk_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3189. {
  3190. u32 hotplug_irqs, enabled_irqs;
  3191. if (INTEL_GEN(dev_priv) >= 8) {
  3192. hotplug_irqs = GEN8_PORT_DP_A_HOTPLUG;
  3193. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bdw);
  3194. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3195. } else if (INTEL_GEN(dev_priv) >= 7) {
  3196. hotplug_irqs = DE_DP_A_HOTPLUG_IVB;
  3197. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ivb);
  3198. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3199. } else {
  3200. hotplug_irqs = DE_DP_A_HOTPLUG;
  3201. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_ilk);
  3202. ilk_update_display_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3203. }
  3204. ilk_hpd_detection_setup(dev_priv);
  3205. ibx_hpd_irq_setup(dev_priv);
  3206. }
  3207. static void __bxt_hpd_detection_setup(struct drm_i915_private *dev_priv,
  3208. u32 enabled_irqs)
  3209. {
  3210. u32 hotplug;
  3211. hotplug = I915_READ(PCH_PORT_HOTPLUG);
  3212. hotplug |= PORTA_HOTPLUG_ENABLE |
  3213. PORTB_HOTPLUG_ENABLE |
  3214. PORTC_HOTPLUG_ENABLE;
  3215. DRM_DEBUG_KMS("Invert bit setting: hp_ctl:%x hp_port:%x\n",
  3216. hotplug, enabled_irqs);
  3217. hotplug &= ~BXT_DDI_HPD_INVERT_MASK;
  3218. /*
  3219. * For BXT invert bit has to be set based on AOB design
  3220. * for HPD detection logic, update it based on VBT fields.
  3221. */
  3222. if ((enabled_irqs & BXT_DE_PORT_HP_DDIA) &&
  3223. intel_bios_is_port_hpd_inverted(dev_priv, PORT_A))
  3224. hotplug |= BXT_DDIA_HPD_INVERT;
  3225. if ((enabled_irqs & BXT_DE_PORT_HP_DDIB) &&
  3226. intel_bios_is_port_hpd_inverted(dev_priv, PORT_B))
  3227. hotplug |= BXT_DDIB_HPD_INVERT;
  3228. if ((enabled_irqs & BXT_DE_PORT_HP_DDIC) &&
  3229. intel_bios_is_port_hpd_inverted(dev_priv, PORT_C))
  3230. hotplug |= BXT_DDIC_HPD_INVERT;
  3231. I915_WRITE(PCH_PORT_HOTPLUG, hotplug);
  3232. }
  3233. static void bxt_hpd_detection_setup(struct drm_i915_private *dev_priv)
  3234. {
  3235. __bxt_hpd_detection_setup(dev_priv, BXT_DE_PORT_HOTPLUG_MASK);
  3236. }
  3237. static void bxt_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3238. {
  3239. u32 hotplug_irqs, enabled_irqs;
  3240. enabled_irqs = intel_hpd_enabled_irqs(dev_priv, hpd_bxt);
  3241. hotplug_irqs = BXT_DE_PORT_HOTPLUG_MASK;
  3242. bdw_update_port_irq(dev_priv, hotplug_irqs, enabled_irqs);
  3243. __bxt_hpd_detection_setup(dev_priv, enabled_irqs);
  3244. }
  3245. static void ibx_irq_postinstall(struct drm_device *dev)
  3246. {
  3247. struct drm_i915_private *dev_priv = to_i915(dev);
  3248. u32 mask;
  3249. if (HAS_PCH_NOP(dev_priv))
  3250. return;
  3251. if (HAS_PCH_IBX(dev_priv))
  3252. mask = SDE_GMBUS | SDE_AUX_MASK | SDE_POISON;
  3253. else if (HAS_PCH_CPT(dev_priv) || HAS_PCH_LPT(dev_priv))
  3254. mask = SDE_GMBUS_CPT | SDE_AUX_MASK_CPT;
  3255. else
  3256. mask = SDE_GMBUS_CPT;
  3257. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  3258. I915_WRITE(SDEIMR, ~mask);
  3259. if (HAS_PCH_IBX(dev_priv) || HAS_PCH_CPT(dev_priv) ||
  3260. HAS_PCH_LPT(dev_priv))
  3261. ibx_hpd_detection_setup(dev_priv);
  3262. else
  3263. spt_hpd_detection_setup(dev_priv);
  3264. }
  3265. static void gen5_gt_irq_postinstall(struct drm_device *dev)
  3266. {
  3267. struct drm_i915_private *dev_priv = to_i915(dev);
  3268. u32 pm_irqs, gt_irqs;
  3269. pm_irqs = gt_irqs = 0;
  3270. dev_priv->gt_irq_mask = ~0;
  3271. if (HAS_L3_DPF(dev_priv)) {
  3272. /* L3 parity interrupt is always unmasked. */
  3273. dev_priv->gt_irq_mask = ~GT_PARITY_ERROR(dev_priv);
  3274. gt_irqs |= GT_PARITY_ERROR(dev_priv);
  3275. }
  3276. gt_irqs |= GT_RENDER_USER_INTERRUPT;
  3277. if (IS_GEN5(dev_priv)) {
  3278. gt_irqs |= ILK_BSD_USER_INTERRUPT;
  3279. } else {
  3280. gt_irqs |= GT_BLT_USER_INTERRUPT | GT_BSD_USER_INTERRUPT;
  3281. }
  3282. GEN3_IRQ_INIT(GT, dev_priv->gt_irq_mask, gt_irqs);
  3283. if (INTEL_GEN(dev_priv) >= 6) {
  3284. /*
  3285. * RPS interrupts will get enabled/disabled on demand when RPS
  3286. * itself is enabled/disabled.
  3287. */
  3288. if (HAS_VEBOX(dev_priv)) {
  3289. pm_irqs |= PM_VEBOX_USER_INTERRUPT;
  3290. dev_priv->pm_ier |= PM_VEBOX_USER_INTERRUPT;
  3291. }
  3292. dev_priv->pm_imr = 0xffffffff;
  3293. GEN3_IRQ_INIT(GEN6_PM, dev_priv->pm_imr, pm_irqs);
  3294. }
  3295. }
  3296. static int ironlake_irq_postinstall(struct drm_device *dev)
  3297. {
  3298. struct drm_i915_private *dev_priv = to_i915(dev);
  3299. u32 display_mask, extra_mask;
  3300. if (INTEL_GEN(dev_priv) >= 7) {
  3301. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE_IVB |
  3302. DE_PCH_EVENT_IVB | DE_AUX_CHANNEL_A_IVB);
  3303. extra_mask = (DE_PIPEC_VBLANK_IVB | DE_PIPEB_VBLANK_IVB |
  3304. DE_PIPEA_VBLANK_IVB | DE_ERR_INT_IVB |
  3305. DE_DP_A_HOTPLUG_IVB);
  3306. } else {
  3307. display_mask = (DE_MASTER_IRQ_CONTROL | DE_GSE | DE_PCH_EVENT |
  3308. DE_AUX_CHANNEL_A | DE_PIPEB_CRC_DONE |
  3309. DE_PIPEA_CRC_DONE | DE_POISON);
  3310. extra_mask = (DE_PIPEA_VBLANK | DE_PIPEB_VBLANK | DE_PCU_EVENT |
  3311. DE_PIPEB_FIFO_UNDERRUN | DE_PIPEA_FIFO_UNDERRUN |
  3312. DE_DP_A_HOTPLUG);
  3313. }
  3314. if (IS_HASWELL(dev_priv)) {
  3315. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3316. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3317. display_mask |= DE_EDP_PSR_INT_HSW;
  3318. }
  3319. dev_priv->irq_mask = ~display_mask;
  3320. ibx_irq_pre_postinstall(dev);
  3321. GEN3_IRQ_INIT(DE, dev_priv->irq_mask, display_mask | extra_mask);
  3322. gen5_gt_irq_postinstall(dev);
  3323. ilk_hpd_detection_setup(dev_priv);
  3324. ibx_irq_postinstall(dev);
  3325. if (IS_IRONLAKE_M(dev_priv)) {
  3326. /* Enable PCU event interrupts
  3327. *
  3328. * spinlocking not required here for correctness since interrupt
  3329. * setup is guaranteed to run in single-threaded context. But we
  3330. * need it to make the assert_spin_locked happy. */
  3331. spin_lock_irq(&dev_priv->irq_lock);
  3332. ilk_enable_display_irq(dev_priv, DE_PCU_EVENT);
  3333. spin_unlock_irq(&dev_priv->irq_lock);
  3334. }
  3335. return 0;
  3336. }
  3337. void valleyview_enable_display_irqs(struct drm_i915_private *dev_priv)
  3338. {
  3339. lockdep_assert_held(&dev_priv->irq_lock);
  3340. if (dev_priv->display_irqs_enabled)
  3341. return;
  3342. dev_priv->display_irqs_enabled = true;
  3343. if (intel_irqs_enabled(dev_priv)) {
  3344. vlv_display_irq_reset(dev_priv);
  3345. vlv_display_irq_postinstall(dev_priv);
  3346. }
  3347. }
  3348. void valleyview_disable_display_irqs(struct drm_i915_private *dev_priv)
  3349. {
  3350. lockdep_assert_held(&dev_priv->irq_lock);
  3351. if (!dev_priv->display_irqs_enabled)
  3352. return;
  3353. dev_priv->display_irqs_enabled = false;
  3354. if (intel_irqs_enabled(dev_priv))
  3355. vlv_display_irq_reset(dev_priv);
  3356. }
  3357. static int valleyview_irq_postinstall(struct drm_device *dev)
  3358. {
  3359. struct drm_i915_private *dev_priv = to_i915(dev);
  3360. gen5_gt_irq_postinstall(dev);
  3361. spin_lock_irq(&dev_priv->irq_lock);
  3362. if (dev_priv->display_irqs_enabled)
  3363. vlv_display_irq_postinstall(dev_priv);
  3364. spin_unlock_irq(&dev_priv->irq_lock);
  3365. I915_WRITE(VLV_MASTER_IER, MASTER_INTERRUPT_ENABLE);
  3366. POSTING_READ(VLV_MASTER_IER);
  3367. return 0;
  3368. }
  3369. static void gen8_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3370. {
  3371. /* These are interrupts we'll toggle with the ring mask register */
  3372. uint32_t gt_interrupts[] = {
  3373. GT_RENDER_USER_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3374. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_RCS_IRQ_SHIFT |
  3375. GT_RENDER_USER_INTERRUPT << GEN8_BCS_IRQ_SHIFT |
  3376. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_BCS_IRQ_SHIFT,
  3377. GT_RENDER_USER_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3378. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS1_IRQ_SHIFT |
  3379. GT_RENDER_USER_INTERRUPT << GEN8_VCS2_IRQ_SHIFT |
  3380. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VCS2_IRQ_SHIFT,
  3381. 0,
  3382. GT_RENDER_USER_INTERRUPT << GEN8_VECS_IRQ_SHIFT |
  3383. GT_CONTEXT_SWITCH_INTERRUPT << GEN8_VECS_IRQ_SHIFT
  3384. };
  3385. if (HAS_L3_DPF(dev_priv))
  3386. gt_interrupts[0] |= GT_RENDER_L3_PARITY_ERROR_INTERRUPT;
  3387. dev_priv->pm_ier = 0x0;
  3388. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3389. GEN8_IRQ_INIT_NDX(GT, 0, ~gt_interrupts[0], gt_interrupts[0]);
  3390. GEN8_IRQ_INIT_NDX(GT, 1, ~gt_interrupts[1], gt_interrupts[1]);
  3391. /*
  3392. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3393. * is enabled/disabled. Same wil be the case for GuC interrupts.
  3394. */
  3395. GEN8_IRQ_INIT_NDX(GT, 2, dev_priv->pm_imr, dev_priv->pm_ier);
  3396. GEN8_IRQ_INIT_NDX(GT, 3, ~gt_interrupts[3], gt_interrupts[3]);
  3397. }
  3398. static void gen8_de_irq_postinstall(struct drm_i915_private *dev_priv)
  3399. {
  3400. uint32_t de_pipe_masked = GEN8_PIPE_CDCLK_CRC_DONE;
  3401. uint32_t de_pipe_enables;
  3402. u32 de_port_masked = GEN8_AUX_CHANNEL_A;
  3403. u32 de_port_enables;
  3404. u32 de_misc_masked = GEN8_DE_EDP_PSR;
  3405. enum pipe pipe;
  3406. if (INTEL_GEN(dev_priv) <= 10)
  3407. de_misc_masked |= GEN8_DE_MISC_GSE;
  3408. if (INTEL_GEN(dev_priv) >= 9) {
  3409. de_pipe_masked |= GEN9_DE_PIPE_IRQ_FAULT_ERRORS;
  3410. de_port_masked |= GEN9_AUX_CHANNEL_B | GEN9_AUX_CHANNEL_C |
  3411. GEN9_AUX_CHANNEL_D;
  3412. if (IS_GEN9_LP(dev_priv))
  3413. de_port_masked |= BXT_DE_PORT_GMBUS;
  3414. } else {
  3415. de_pipe_masked |= GEN8_DE_PIPE_IRQ_FAULT_ERRORS;
  3416. }
  3417. if (INTEL_GEN(dev_priv) >= 11)
  3418. de_port_masked |= ICL_AUX_CHANNEL_E;
  3419. if (IS_CNL_WITH_PORT_F(dev_priv) || INTEL_GEN(dev_priv) >= 11)
  3420. de_port_masked |= CNL_AUX_CHANNEL_F;
  3421. de_pipe_enables = de_pipe_masked | GEN8_PIPE_VBLANK |
  3422. GEN8_PIPE_FIFO_UNDERRUN;
  3423. de_port_enables = de_port_masked;
  3424. if (IS_GEN9_LP(dev_priv))
  3425. de_port_enables |= BXT_DE_PORT_HOTPLUG_MASK;
  3426. else if (IS_BROADWELL(dev_priv))
  3427. de_port_enables |= GEN8_PORT_DP_A_HOTPLUG;
  3428. gen3_assert_iir_is_zero(dev_priv, EDP_PSR_IIR);
  3429. intel_psr_irq_control(dev_priv, dev_priv->psr.debug);
  3430. for_each_pipe(dev_priv, pipe) {
  3431. dev_priv->de_irq_mask[pipe] = ~de_pipe_masked;
  3432. if (intel_display_power_is_enabled(dev_priv,
  3433. POWER_DOMAIN_PIPE(pipe)))
  3434. GEN8_IRQ_INIT_NDX(DE_PIPE, pipe,
  3435. dev_priv->de_irq_mask[pipe],
  3436. de_pipe_enables);
  3437. }
  3438. GEN3_IRQ_INIT(GEN8_DE_PORT_, ~de_port_masked, de_port_enables);
  3439. GEN3_IRQ_INIT(GEN8_DE_MISC_, ~de_misc_masked, de_misc_masked);
  3440. if (INTEL_GEN(dev_priv) >= 11) {
  3441. u32 de_hpd_masked = 0;
  3442. u32 de_hpd_enables = GEN11_DE_TC_HOTPLUG_MASK |
  3443. GEN11_DE_TBT_HOTPLUG_MASK;
  3444. GEN3_IRQ_INIT(GEN11_DE_HPD_, ~de_hpd_masked, de_hpd_enables);
  3445. gen11_hpd_detection_setup(dev_priv);
  3446. } else if (IS_GEN9_LP(dev_priv)) {
  3447. bxt_hpd_detection_setup(dev_priv);
  3448. } else if (IS_BROADWELL(dev_priv)) {
  3449. ilk_hpd_detection_setup(dev_priv);
  3450. }
  3451. }
  3452. static int gen8_irq_postinstall(struct drm_device *dev)
  3453. {
  3454. struct drm_i915_private *dev_priv = to_i915(dev);
  3455. if (HAS_PCH_SPLIT(dev_priv))
  3456. ibx_irq_pre_postinstall(dev);
  3457. gen8_gt_irq_postinstall(dev_priv);
  3458. gen8_de_irq_postinstall(dev_priv);
  3459. if (HAS_PCH_SPLIT(dev_priv))
  3460. ibx_irq_postinstall(dev);
  3461. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3462. POSTING_READ(GEN8_MASTER_IRQ);
  3463. return 0;
  3464. }
  3465. static void gen11_gt_irq_postinstall(struct drm_i915_private *dev_priv)
  3466. {
  3467. const u32 irqs = GT_RENDER_USER_INTERRUPT | GT_CONTEXT_SWITCH_INTERRUPT;
  3468. BUILD_BUG_ON(irqs & 0xffff0000);
  3469. /* Enable RCS, BCS, VCS and VECS class interrupts. */
  3470. I915_WRITE(GEN11_RENDER_COPY_INTR_ENABLE, irqs << 16 | irqs);
  3471. I915_WRITE(GEN11_VCS_VECS_INTR_ENABLE, irqs << 16 | irqs);
  3472. /* Unmask irqs on RCS, BCS, VCS and VECS engines. */
  3473. I915_WRITE(GEN11_RCS0_RSVD_INTR_MASK, ~(irqs << 16));
  3474. I915_WRITE(GEN11_BCS_RSVD_INTR_MASK, ~(irqs << 16));
  3475. I915_WRITE(GEN11_VCS0_VCS1_INTR_MASK, ~(irqs | irqs << 16));
  3476. I915_WRITE(GEN11_VCS2_VCS3_INTR_MASK, ~(irqs | irqs << 16));
  3477. I915_WRITE(GEN11_VECS0_VECS1_INTR_MASK, ~(irqs | irqs << 16));
  3478. /*
  3479. * RPS interrupts will get enabled/disabled on demand when RPS itself
  3480. * is enabled/disabled.
  3481. */
  3482. dev_priv->pm_ier = 0x0;
  3483. dev_priv->pm_imr = ~dev_priv->pm_ier;
  3484. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_ENABLE, 0);
  3485. I915_WRITE(GEN11_GPM_WGBOXPERF_INTR_MASK, ~0);
  3486. }
  3487. static void icp_irq_postinstall(struct drm_device *dev)
  3488. {
  3489. struct drm_i915_private *dev_priv = to_i915(dev);
  3490. u32 mask = SDE_GMBUS_ICP;
  3491. WARN_ON(I915_READ(SDEIER) != 0);
  3492. I915_WRITE(SDEIER, 0xffffffff);
  3493. POSTING_READ(SDEIER);
  3494. gen3_assert_iir_is_zero(dev_priv, SDEIIR);
  3495. I915_WRITE(SDEIMR, ~mask);
  3496. icp_hpd_detection_setup(dev_priv);
  3497. }
  3498. static int gen11_irq_postinstall(struct drm_device *dev)
  3499. {
  3500. struct drm_i915_private *dev_priv = dev->dev_private;
  3501. u32 gu_misc_masked = GEN11_GU_MISC_GSE;
  3502. if (HAS_PCH_ICP(dev_priv))
  3503. icp_irq_postinstall(dev);
  3504. gen11_gt_irq_postinstall(dev_priv);
  3505. gen8_de_irq_postinstall(dev_priv);
  3506. GEN3_IRQ_INIT(GEN11_GU_MISC_, ~gu_misc_masked, gu_misc_masked);
  3507. I915_WRITE(GEN11_DISPLAY_INT_CTL, GEN11_DISPLAY_IRQ_ENABLE);
  3508. I915_WRITE(GEN11_GFX_MSTR_IRQ, GEN11_MASTER_IRQ);
  3509. POSTING_READ(GEN11_GFX_MSTR_IRQ);
  3510. return 0;
  3511. }
  3512. static int cherryview_irq_postinstall(struct drm_device *dev)
  3513. {
  3514. struct drm_i915_private *dev_priv = to_i915(dev);
  3515. gen8_gt_irq_postinstall(dev_priv);
  3516. spin_lock_irq(&dev_priv->irq_lock);
  3517. if (dev_priv->display_irqs_enabled)
  3518. vlv_display_irq_postinstall(dev_priv);
  3519. spin_unlock_irq(&dev_priv->irq_lock);
  3520. I915_WRITE(GEN8_MASTER_IRQ, GEN8_MASTER_IRQ_CONTROL);
  3521. POSTING_READ(GEN8_MASTER_IRQ);
  3522. return 0;
  3523. }
  3524. static void i8xx_irq_reset(struct drm_device *dev)
  3525. {
  3526. struct drm_i915_private *dev_priv = to_i915(dev);
  3527. i9xx_pipestat_irq_reset(dev_priv);
  3528. I915_WRITE16(HWSTAM, 0xffff);
  3529. GEN2_IRQ_RESET();
  3530. }
  3531. static int i8xx_irq_postinstall(struct drm_device *dev)
  3532. {
  3533. struct drm_i915_private *dev_priv = to_i915(dev);
  3534. u16 enable_mask;
  3535. I915_WRITE16(EMR, ~(I915_ERROR_PAGE_TABLE |
  3536. I915_ERROR_MEMORY_REFRESH));
  3537. /* Unmask the interrupts that we always want on. */
  3538. dev_priv->irq_mask =
  3539. ~(I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3540. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  3541. enable_mask =
  3542. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3543. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3544. I915_USER_INTERRUPT;
  3545. GEN2_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3546. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3547. * just to make the assert_spin_locked check happy. */
  3548. spin_lock_irq(&dev_priv->irq_lock);
  3549. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3550. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3551. spin_unlock_irq(&dev_priv->irq_lock);
  3552. return 0;
  3553. }
  3554. static irqreturn_t i8xx_irq_handler(int irq, void *arg)
  3555. {
  3556. struct drm_device *dev = arg;
  3557. struct drm_i915_private *dev_priv = to_i915(dev);
  3558. irqreturn_t ret = IRQ_NONE;
  3559. if (!intel_irqs_enabled(dev_priv))
  3560. return IRQ_NONE;
  3561. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3562. disable_rpm_wakeref_asserts(dev_priv);
  3563. do {
  3564. u32 pipe_stats[I915_MAX_PIPES] = {};
  3565. u16 iir;
  3566. iir = I915_READ16(IIR);
  3567. if (iir == 0)
  3568. break;
  3569. ret = IRQ_HANDLED;
  3570. /* Call regardless, as some status bits might not be
  3571. * signalled in iir */
  3572. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3573. I915_WRITE16(IIR, iir);
  3574. if (iir & I915_USER_INTERRUPT)
  3575. notify_ring(dev_priv->engine[RCS]);
  3576. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3577. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3578. i8xx_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3579. } while (0);
  3580. enable_rpm_wakeref_asserts(dev_priv);
  3581. return ret;
  3582. }
  3583. static void i915_irq_reset(struct drm_device *dev)
  3584. {
  3585. struct drm_i915_private *dev_priv = to_i915(dev);
  3586. if (I915_HAS_HOTPLUG(dev_priv)) {
  3587. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3588. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3589. }
  3590. i9xx_pipestat_irq_reset(dev_priv);
  3591. I915_WRITE(HWSTAM, 0xffffffff);
  3592. GEN3_IRQ_RESET();
  3593. }
  3594. static int i915_irq_postinstall(struct drm_device *dev)
  3595. {
  3596. struct drm_i915_private *dev_priv = to_i915(dev);
  3597. u32 enable_mask;
  3598. I915_WRITE(EMR, ~(I915_ERROR_PAGE_TABLE |
  3599. I915_ERROR_MEMORY_REFRESH));
  3600. /* Unmask the interrupts that we always want on. */
  3601. dev_priv->irq_mask =
  3602. ~(I915_ASLE_INTERRUPT |
  3603. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3604. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT);
  3605. enable_mask =
  3606. I915_ASLE_INTERRUPT |
  3607. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3608. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3609. I915_USER_INTERRUPT;
  3610. if (I915_HAS_HOTPLUG(dev_priv)) {
  3611. /* Enable in IER... */
  3612. enable_mask |= I915_DISPLAY_PORT_INTERRUPT;
  3613. /* and unmask in IMR */
  3614. dev_priv->irq_mask &= ~I915_DISPLAY_PORT_INTERRUPT;
  3615. }
  3616. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3617. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3618. * just to make the assert_spin_locked check happy. */
  3619. spin_lock_irq(&dev_priv->irq_lock);
  3620. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3621. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3622. spin_unlock_irq(&dev_priv->irq_lock);
  3623. i915_enable_asle_pipestat(dev_priv);
  3624. return 0;
  3625. }
  3626. static irqreturn_t i915_irq_handler(int irq, void *arg)
  3627. {
  3628. struct drm_device *dev = arg;
  3629. struct drm_i915_private *dev_priv = to_i915(dev);
  3630. irqreturn_t ret = IRQ_NONE;
  3631. if (!intel_irqs_enabled(dev_priv))
  3632. return IRQ_NONE;
  3633. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3634. disable_rpm_wakeref_asserts(dev_priv);
  3635. do {
  3636. u32 pipe_stats[I915_MAX_PIPES] = {};
  3637. u32 hotplug_status = 0;
  3638. u32 iir;
  3639. iir = I915_READ(IIR);
  3640. if (iir == 0)
  3641. break;
  3642. ret = IRQ_HANDLED;
  3643. if (I915_HAS_HOTPLUG(dev_priv) &&
  3644. iir & I915_DISPLAY_PORT_INTERRUPT)
  3645. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3646. /* Call regardless, as some status bits might not be
  3647. * signalled in iir */
  3648. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3649. I915_WRITE(IIR, iir);
  3650. if (iir & I915_USER_INTERRUPT)
  3651. notify_ring(dev_priv->engine[RCS]);
  3652. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3653. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3654. if (hotplug_status)
  3655. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3656. i915_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3657. } while (0);
  3658. enable_rpm_wakeref_asserts(dev_priv);
  3659. return ret;
  3660. }
  3661. static void i965_irq_reset(struct drm_device *dev)
  3662. {
  3663. struct drm_i915_private *dev_priv = to_i915(dev);
  3664. i915_hotplug_interrupt_update(dev_priv, 0xffffffff, 0);
  3665. I915_WRITE(PORT_HOTPLUG_STAT, I915_READ(PORT_HOTPLUG_STAT));
  3666. i9xx_pipestat_irq_reset(dev_priv);
  3667. I915_WRITE(HWSTAM, 0xffffffff);
  3668. GEN3_IRQ_RESET();
  3669. }
  3670. static int i965_irq_postinstall(struct drm_device *dev)
  3671. {
  3672. struct drm_i915_private *dev_priv = to_i915(dev);
  3673. u32 enable_mask;
  3674. u32 error_mask;
  3675. /*
  3676. * Enable some error detection, note the instruction error mask
  3677. * bit is reserved, so we leave it masked.
  3678. */
  3679. if (IS_G4X(dev_priv)) {
  3680. error_mask = ~(GM45_ERROR_PAGE_TABLE |
  3681. GM45_ERROR_MEM_PRIV |
  3682. GM45_ERROR_CP_PRIV |
  3683. I915_ERROR_MEMORY_REFRESH);
  3684. } else {
  3685. error_mask = ~(I915_ERROR_PAGE_TABLE |
  3686. I915_ERROR_MEMORY_REFRESH);
  3687. }
  3688. I915_WRITE(EMR, error_mask);
  3689. /* Unmask the interrupts that we always want on. */
  3690. dev_priv->irq_mask =
  3691. ~(I915_ASLE_INTERRUPT |
  3692. I915_DISPLAY_PORT_INTERRUPT |
  3693. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3694. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3695. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT);
  3696. enable_mask =
  3697. I915_ASLE_INTERRUPT |
  3698. I915_DISPLAY_PORT_INTERRUPT |
  3699. I915_DISPLAY_PIPE_A_EVENT_INTERRUPT |
  3700. I915_DISPLAY_PIPE_B_EVENT_INTERRUPT |
  3701. I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT |
  3702. I915_USER_INTERRUPT;
  3703. if (IS_G4X(dev_priv))
  3704. enable_mask |= I915_BSD_USER_INTERRUPT;
  3705. GEN3_IRQ_INIT(, dev_priv->irq_mask, enable_mask);
  3706. /* Interrupt setup is already guaranteed to be single-threaded, this is
  3707. * just to make the assert_spin_locked check happy. */
  3708. spin_lock_irq(&dev_priv->irq_lock);
  3709. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_GMBUS_INTERRUPT_STATUS);
  3710. i915_enable_pipestat(dev_priv, PIPE_A, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3711. i915_enable_pipestat(dev_priv, PIPE_B, PIPE_CRC_DONE_INTERRUPT_STATUS);
  3712. spin_unlock_irq(&dev_priv->irq_lock);
  3713. i915_enable_asle_pipestat(dev_priv);
  3714. return 0;
  3715. }
  3716. static void i915_hpd_irq_setup(struct drm_i915_private *dev_priv)
  3717. {
  3718. u32 hotplug_en;
  3719. lockdep_assert_held(&dev_priv->irq_lock);
  3720. /* Note HDMI and DP share hotplug bits */
  3721. /* enable bits are the same for all generations */
  3722. hotplug_en = intel_hpd_enabled_irqs(dev_priv, hpd_mask_i915);
  3723. /* Programming the CRT detection parameters tends
  3724. to generate a spurious hotplug event about three
  3725. seconds later. So just do it once.
  3726. */
  3727. if (IS_G4X(dev_priv))
  3728. hotplug_en |= CRT_HOTPLUG_ACTIVATION_PERIOD_64;
  3729. hotplug_en |= CRT_HOTPLUG_VOLTAGE_COMPARE_50;
  3730. /* Ignore TV since it's buggy */
  3731. i915_hotplug_interrupt_update_locked(dev_priv,
  3732. HOTPLUG_INT_EN_MASK |
  3733. CRT_HOTPLUG_VOLTAGE_COMPARE_MASK |
  3734. CRT_HOTPLUG_ACTIVATION_PERIOD_64,
  3735. hotplug_en);
  3736. }
  3737. static irqreturn_t i965_irq_handler(int irq, void *arg)
  3738. {
  3739. struct drm_device *dev = arg;
  3740. struct drm_i915_private *dev_priv = to_i915(dev);
  3741. irqreturn_t ret = IRQ_NONE;
  3742. if (!intel_irqs_enabled(dev_priv))
  3743. return IRQ_NONE;
  3744. /* IRQs are synced during runtime_suspend, we don't require a wakeref */
  3745. disable_rpm_wakeref_asserts(dev_priv);
  3746. do {
  3747. u32 pipe_stats[I915_MAX_PIPES] = {};
  3748. u32 hotplug_status = 0;
  3749. u32 iir;
  3750. iir = I915_READ(IIR);
  3751. if (iir == 0)
  3752. break;
  3753. ret = IRQ_HANDLED;
  3754. if (iir & I915_DISPLAY_PORT_INTERRUPT)
  3755. hotplug_status = i9xx_hpd_irq_ack(dev_priv);
  3756. /* Call regardless, as some status bits might not be
  3757. * signalled in iir */
  3758. i9xx_pipestat_irq_ack(dev_priv, iir, pipe_stats);
  3759. I915_WRITE(IIR, iir);
  3760. if (iir & I915_USER_INTERRUPT)
  3761. notify_ring(dev_priv->engine[RCS]);
  3762. if (iir & I915_BSD_USER_INTERRUPT)
  3763. notify_ring(dev_priv->engine[VCS]);
  3764. if (iir & I915_RENDER_COMMAND_PARSER_ERROR_INTERRUPT)
  3765. DRM_DEBUG("Command parser error, iir 0x%08x\n", iir);
  3766. if (hotplug_status)
  3767. i9xx_hpd_irq_handler(dev_priv, hotplug_status);
  3768. i965_pipestat_irq_handler(dev_priv, iir, pipe_stats);
  3769. } while (0);
  3770. enable_rpm_wakeref_asserts(dev_priv);
  3771. return ret;
  3772. }
  3773. /**
  3774. * intel_irq_init - initializes irq support
  3775. * @dev_priv: i915 device instance
  3776. *
  3777. * This function initializes all the irq support including work items, timers
  3778. * and all the vtables. It does not setup the interrupt itself though.
  3779. */
  3780. void intel_irq_init(struct drm_i915_private *dev_priv)
  3781. {
  3782. struct drm_device *dev = &dev_priv->drm;
  3783. struct intel_rps *rps = &dev_priv->gt_pm.rps;
  3784. int i;
  3785. intel_hpd_init_work(dev_priv);
  3786. INIT_WORK(&rps->work, gen6_pm_rps_work);
  3787. INIT_WORK(&dev_priv->l3_parity.error_work, ivybridge_parity_work);
  3788. for (i = 0; i < MAX_L3_SLICES; ++i)
  3789. dev_priv->l3_parity.remap_info[i] = NULL;
  3790. if (HAS_GUC_SCHED(dev_priv))
  3791. dev_priv->pm_guc_events = GEN9_GUC_TO_HOST_INT_EVENT;
  3792. /* Let's track the enabled rps events */
  3793. if (IS_VALLEYVIEW(dev_priv))
  3794. /* WaGsvRC0ResidencyMethod:vlv */
  3795. dev_priv->pm_rps_events = GEN6_PM_RP_UP_EI_EXPIRED;
  3796. else
  3797. dev_priv->pm_rps_events = GEN6_PM_RPS_EVENTS;
  3798. rps->pm_intrmsk_mbz = 0;
  3799. /*
  3800. * SNB,IVB,HSW can while VLV,CHV may hard hang on looping batchbuffer
  3801. * if GEN6_PM_UP_EI_EXPIRED is masked.
  3802. *
  3803. * TODO: verify if this can be reproduced on VLV,CHV.
  3804. */
  3805. if (INTEL_GEN(dev_priv) <= 7)
  3806. rps->pm_intrmsk_mbz |= GEN6_PM_RP_UP_EI_EXPIRED;
  3807. if (INTEL_GEN(dev_priv) >= 8)
  3808. rps->pm_intrmsk_mbz |= GEN8_PMINTR_DISABLE_REDIRECT_TO_GUC;
  3809. if (IS_GEN2(dev_priv)) {
  3810. /* Gen2 doesn't have a hardware frame counter */
  3811. dev->max_vblank_count = 0;
  3812. } else if (IS_G4X(dev_priv) || INTEL_GEN(dev_priv) >= 5) {
  3813. dev->max_vblank_count = 0xffffffff; /* full 32 bit counter */
  3814. dev->driver->get_vblank_counter = g4x_get_vblank_counter;
  3815. } else {
  3816. dev->driver->get_vblank_counter = i915_get_vblank_counter;
  3817. dev->max_vblank_count = 0xffffff; /* only 24 bits of frame count */
  3818. }
  3819. /*
  3820. * Opt out of the vblank disable timer on everything except gen2.
  3821. * Gen2 doesn't have a hardware frame counter and so depends on
  3822. * vblank interrupts to produce sane vblank seuquence numbers.
  3823. */
  3824. if (!IS_GEN2(dev_priv))
  3825. dev->vblank_disable_immediate = true;
  3826. /* Most platforms treat the display irq block as an always-on
  3827. * power domain. vlv/chv can disable it at runtime and need
  3828. * special care to avoid writing any of the display block registers
  3829. * outside of the power domain. We defer setting up the display irqs
  3830. * in this case to the runtime pm.
  3831. */
  3832. dev_priv->display_irqs_enabled = true;
  3833. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  3834. dev_priv->display_irqs_enabled = false;
  3835. dev_priv->hotplug.hpd_storm_threshold = HPD_STORM_DEFAULT_THRESHOLD;
  3836. dev->driver->get_vblank_timestamp = drm_calc_vbltimestamp_from_scanoutpos;
  3837. dev->driver->get_scanout_position = i915_get_crtc_scanoutpos;
  3838. if (IS_CHERRYVIEW(dev_priv)) {
  3839. dev->driver->irq_handler = cherryview_irq_handler;
  3840. dev->driver->irq_preinstall = cherryview_irq_reset;
  3841. dev->driver->irq_postinstall = cherryview_irq_postinstall;
  3842. dev->driver->irq_uninstall = cherryview_irq_reset;
  3843. dev->driver->enable_vblank = i965_enable_vblank;
  3844. dev->driver->disable_vblank = i965_disable_vblank;
  3845. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3846. } else if (IS_VALLEYVIEW(dev_priv)) {
  3847. dev->driver->irq_handler = valleyview_irq_handler;
  3848. dev->driver->irq_preinstall = valleyview_irq_reset;
  3849. dev->driver->irq_postinstall = valleyview_irq_postinstall;
  3850. dev->driver->irq_uninstall = valleyview_irq_reset;
  3851. dev->driver->enable_vblank = i965_enable_vblank;
  3852. dev->driver->disable_vblank = i965_disable_vblank;
  3853. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3854. } else if (INTEL_GEN(dev_priv) >= 11) {
  3855. dev->driver->irq_handler = gen11_irq_handler;
  3856. dev->driver->irq_preinstall = gen11_irq_reset;
  3857. dev->driver->irq_postinstall = gen11_irq_postinstall;
  3858. dev->driver->irq_uninstall = gen11_irq_reset;
  3859. dev->driver->enable_vblank = gen8_enable_vblank;
  3860. dev->driver->disable_vblank = gen8_disable_vblank;
  3861. dev_priv->display.hpd_irq_setup = gen11_hpd_irq_setup;
  3862. } else if (INTEL_GEN(dev_priv) >= 8) {
  3863. dev->driver->irq_handler = gen8_irq_handler;
  3864. dev->driver->irq_preinstall = gen8_irq_reset;
  3865. dev->driver->irq_postinstall = gen8_irq_postinstall;
  3866. dev->driver->irq_uninstall = gen8_irq_reset;
  3867. dev->driver->enable_vblank = gen8_enable_vblank;
  3868. dev->driver->disable_vblank = gen8_disable_vblank;
  3869. if (IS_GEN9_LP(dev_priv))
  3870. dev_priv->display.hpd_irq_setup = bxt_hpd_irq_setup;
  3871. else if (HAS_PCH_SPT(dev_priv) || HAS_PCH_KBP(dev_priv) ||
  3872. HAS_PCH_CNP(dev_priv))
  3873. dev_priv->display.hpd_irq_setup = spt_hpd_irq_setup;
  3874. else
  3875. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3876. } else if (HAS_PCH_SPLIT(dev_priv)) {
  3877. dev->driver->irq_handler = ironlake_irq_handler;
  3878. dev->driver->irq_preinstall = ironlake_irq_reset;
  3879. dev->driver->irq_postinstall = ironlake_irq_postinstall;
  3880. dev->driver->irq_uninstall = ironlake_irq_reset;
  3881. dev->driver->enable_vblank = ironlake_enable_vblank;
  3882. dev->driver->disable_vblank = ironlake_disable_vblank;
  3883. dev_priv->display.hpd_irq_setup = ilk_hpd_irq_setup;
  3884. } else {
  3885. if (IS_GEN2(dev_priv)) {
  3886. dev->driver->irq_preinstall = i8xx_irq_reset;
  3887. dev->driver->irq_postinstall = i8xx_irq_postinstall;
  3888. dev->driver->irq_handler = i8xx_irq_handler;
  3889. dev->driver->irq_uninstall = i8xx_irq_reset;
  3890. dev->driver->enable_vblank = i8xx_enable_vblank;
  3891. dev->driver->disable_vblank = i8xx_disable_vblank;
  3892. } else if (IS_GEN3(dev_priv)) {
  3893. dev->driver->irq_preinstall = i915_irq_reset;
  3894. dev->driver->irq_postinstall = i915_irq_postinstall;
  3895. dev->driver->irq_uninstall = i915_irq_reset;
  3896. dev->driver->irq_handler = i915_irq_handler;
  3897. dev->driver->enable_vblank = i8xx_enable_vblank;
  3898. dev->driver->disable_vblank = i8xx_disable_vblank;
  3899. } else {
  3900. dev->driver->irq_preinstall = i965_irq_reset;
  3901. dev->driver->irq_postinstall = i965_irq_postinstall;
  3902. dev->driver->irq_uninstall = i965_irq_reset;
  3903. dev->driver->irq_handler = i965_irq_handler;
  3904. dev->driver->enable_vblank = i965_enable_vblank;
  3905. dev->driver->disable_vblank = i965_disable_vblank;
  3906. }
  3907. if (I915_HAS_HOTPLUG(dev_priv))
  3908. dev_priv->display.hpd_irq_setup = i915_hpd_irq_setup;
  3909. }
  3910. }
  3911. /**
  3912. * intel_irq_fini - deinitializes IRQ support
  3913. * @i915: i915 device instance
  3914. *
  3915. * This function deinitializes all the IRQ support.
  3916. */
  3917. void intel_irq_fini(struct drm_i915_private *i915)
  3918. {
  3919. int i;
  3920. for (i = 0; i < MAX_L3_SLICES; ++i)
  3921. kfree(i915->l3_parity.remap_info[i]);
  3922. }
  3923. /**
  3924. * intel_irq_install - enables the hardware interrupt
  3925. * @dev_priv: i915 device instance
  3926. *
  3927. * This function enables the hardware interrupt handling, but leaves the hotplug
  3928. * handling still disabled. It is called after intel_irq_init().
  3929. *
  3930. * In the driver load and resume code we need working interrupts in a few places
  3931. * but don't want to deal with the hassle of concurrent probe and hotplug
  3932. * workers. Hence the split into this two-stage approach.
  3933. */
  3934. int intel_irq_install(struct drm_i915_private *dev_priv)
  3935. {
  3936. /*
  3937. * We enable some interrupt sources in our postinstall hooks, so mark
  3938. * interrupts as enabled _before_ actually enabling them to avoid
  3939. * special cases in our ordering checks.
  3940. */
  3941. dev_priv->runtime_pm.irqs_enabled = true;
  3942. return drm_irq_install(&dev_priv->drm, dev_priv->drm.pdev->irq);
  3943. }
  3944. /**
  3945. * intel_irq_uninstall - finilizes all irq handling
  3946. * @dev_priv: i915 device instance
  3947. *
  3948. * This stops interrupt and hotplug handling and unregisters and frees all
  3949. * resources acquired in the init functions.
  3950. */
  3951. void intel_irq_uninstall(struct drm_i915_private *dev_priv)
  3952. {
  3953. drm_irq_uninstall(&dev_priv->drm);
  3954. intel_hpd_cancel_work(dev_priv);
  3955. dev_priv->runtime_pm.irqs_enabled = false;
  3956. }
  3957. /**
  3958. * intel_runtime_pm_disable_interrupts - runtime interrupt disabling
  3959. * @dev_priv: i915 device instance
  3960. *
  3961. * This function is used to disable interrupts at runtime, both in the runtime
  3962. * pm and the system suspend/resume code.
  3963. */
  3964. void intel_runtime_pm_disable_interrupts(struct drm_i915_private *dev_priv)
  3965. {
  3966. dev_priv->drm.driver->irq_uninstall(&dev_priv->drm);
  3967. dev_priv->runtime_pm.irqs_enabled = false;
  3968. synchronize_irq(dev_priv->drm.irq);
  3969. }
  3970. /**
  3971. * intel_runtime_pm_enable_interrupts - runtime interrupt enabling
  3972. * @dev_priv: i915 device instance
  3973. *
  3974. * This function is used to enable interrupts at runtime, both in the runtime
  3975. * pm and the system suspend/resume code.
  3976. */
  3977. void intel_runtime_pm_enable_interrupts(struct drm_i915_private *dev_priv)
  3978. {
  3979. dev_priv->runtime_pm.irqs_enabled = true;
  3980. dev_priv->drm.driver->irq_preinstall(&dev_priv->drm);
  3981. dev_priv->drm.driver->irq_postinstall(&dev_priv->drm);
  3982. }